blob: 2b349d48fb9a8a8bcbdb1f552c3b7bf04cf07a37 [file] [log] [blame]
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01001/*
2 * linux/drivers/mmc/host/tmio_mmc.h
3 *
Wolfram Sangac860452016-04-26 17:55:26 +02004 * Copyright (C) 2016 Sang Engineering, Wolfram Sang
5 * Copyright (C) 2015-16 Renesas Electronics Corporation
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01006 * Copyright (C) 2007 Ian Molton
7 * Copyright (C) 2004 Ian Molton
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Driver for the MMC / SD / SDIO cell found in:
14 *
15 * TC6393XB TC6391XB TC6387XB T7L66XB ASIC3
16 */
17
18#ifndef TMIO_MMC_H
19#define TMIO_MMC_H
20
Kuninori Morimoto361936e2015-01-13 04:59:14 +000021#include <linux/dmaengine.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010022#include <linux/highmem.h>
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +020023#include <linux/mutex.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010024#include <linux/pagemap.h>
Rafael J. Wysocki6c0cbef2011-07-26 20:50:23 +020025#include <linux/scatterlist.h>
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +010026#include <linux/spinlock.h>
Ulf Hanssonb8789ec2016-12-30 13:47:23 +010027#include <linux/interrupt.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010028
Wolfram Sangac860452016-04-26 17:55:26 +020029#define CTL_SD_CMD 0x00
30#define CTL_ARG_REG 0x04
31#define CTL_STOP_INTERNAL_ACTION 0x08
32#define CTL_XFER_BLK_COUNT 0xa
33#define CTL_RESPONSE 0x0c
Wolfram Sang184adf22016-04-27 18:51:27 +020034/* driver merges STATUS and following STATUS2 */
Wolfram Sangac860452016-04-26 17:55:26 +020035#define CTL_STATUS 0x1c
Wolfram Sang184adf22016-04-27 18:51:27 +020036/* driver merges IRQ_MASK and following IRQ_MASK2 */
Wolfram Sangac860452016-04-26 17:55:26 +020037#define CTL_IRQ_MASK 0x20
38#define CTL_SD_CARD_CLK_CTL 0x24
39#define CTL_SD_XFER_LEN 0x26
40#define CTL_SD_MEM_CARD_OPT 0x28
41#define CTL_SD_ERROR_DETAIL_STATUS 0x2c
42#define CTL_SD_DATA_PORT 0x30
43#define CTL_TRANSACTION_CTL 0x34
44#define CTL_SDIO_STATUS 0x36
45#define CTL_SDIO_IRQ_MASK 0x38
46#define CTL_DMA_ENABLE 0xd8
47#define CTL_RESET_SD 0xe0
48#define CTL_VERSION 0xe2
49#define CTL_SDIO_REGS 0x100
50#define CTL_CLK_AND_WAIT_CTL 0x138
51#define CTL_RESET_SDIO 0x1e0
52
53/* Definitions for values the CTRL_STATUS register can take. */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020054#define TMIO_STAT_CMDRESPEND BIT(0)
55#define TMIO_STAT_DATAEND BIT(2)
56#define TMIO_STAT_CARD_REMOVE BIT(3)
57#define TMIO_STAT_CARD_INSERT BIT(4)
58#define TMIO_STAT_SIGSTATE BIT(5)
59#define TMIO_STAT_WRPROTECT BIT(7)
60#define TMIO_STAT_CARD_REMOVE_A BIT(8)
61#define TMIO_STAT_CARD_INSERT_A BIT(9)
62#define TMIO_STAT_SIGSTATE_A BIT(10)
63
64/* These belong technically to CTRL_STATUS2, but the driver merges them */
65#define TMIO_STAT_CMD_IDX_ERR BIT(16)
66#define TMIO_STAT_CRCFAIL BIT(17)
67#define TMIO_STAT_STOPBIT_ERR BIT(18)
68#define TMIO_STAT_DATATIMEOUT BIT(19)
69#define TMIO_STAT_RXOVERFLOW BIT(20)
70#define TMIO_STAT_TXUNDERRUN BIT(21)
71#define TMIO_STAT_CMDTIMEOUT BIT(22)
Wolfram Sang83e95352016-04-27 18:51:25 +020072#define TMIO_STAT_DAT0 BIT(23) /* only known on R-Car so far */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020073#define TMIO_STAT_RXRDY BIT(24)
74#define TMIO_STAT_TXRQ BIT(25)
Wolfram Sanga21553c2016-04-27 18:51:26 +020075#define TMIO_STAT_ILL_FUNC BIT(29) /* only when !TMIO_MMC_HAS_IDLE_WAIT */
76#define TMIO_STAT_SCLKDIVEN BIT(29) /* only when TMIO_MMC_HAS_IDLE_WAIT */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020077#define TMIO_STAT_CMD_BUSY BIT(30)
78#define TMIO_STAT_ILL_ACCESS BIT(31)
Wolfram Sangac860452016-04-26 17:55:26 +020079
Wolfram Sangac860452016-04-26 17:55:26 +020080#define CLK_CTL_DIV_MASK 0xff
81#define CLK_CTL_SCLKEN BIT(8)
82
Wolfram Sang0bc0b6e2016-09-19 22:57:48 +020083#define CARD_OPT_WIDTH8 BIT(13)
84#define CARD_OPT_WIDTH BIT(15)
85
Wolfram Sangac860452016-04-26 17:55:26 +020086#define TMIO_BBS 512 /* Boot block size */
87
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010088/* Definitions for values the CTRL_SDIO_STATUS register can take. */
Simon Hormancba179a2011-03-24 09:48:36 +010089#define TMIO_SDIO_STAT_IOIRQ 0x0001
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010090#define TMIO_SDIO_STAT_EXPUB52 0x4000
Simon Hormancba179a2011-03-24 09:48:36 +010091#define TMIO_SDIO_STAT_EXWT 0x8000
92#define TMIO_SDIO_MASK_ALL 0xc007
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010093
Wolfram Sangee289812017-01-19 21:07:18 +010094#define TMIO_SDIO_SETBITS_MASK 0x0006
95
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010096/* Define some IRQ masks */
97/* This is the mask used at reset by the chip */
98#define TMIO_MASK_ALL 0x837f031d
99#define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
100#define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
101#define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
102 TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
103#define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
104
105struct tmio_mmc_data;
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000106struct tmio_mmc_host;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100107
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000108struct tmio_mmc_dma {
Kuninori Morimoto361936e2015-01-13 04:59:14 +0000109 enum dma_slave_buswidth dma_buswidth;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000110 bool (*filter)(struct dma_chan *chan, void *arg);
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000111 void (*enable)(struct tmio_mmc_host *host, bool enable);
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000112};
113
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100114struct tmio_mmc_host {
115 void __iomem *ctl;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100116 struct mmc_command *cmd;
117 struct mmc_request *mrq;
118 struct mmc_data *data;
119 struct mmc_host *mmc;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100120
121 /* Callbacks for clock / power control */
122 void (*set_pwr)(struct platform_device *host, int state);
123 void (*set_clk_div)(struct platform_device *host, int state);
124
125 /* pio related stuff */
126 struct scatterlist *sg_ptr;
127 struct scatterlist *sg_orig;
128 unsigned int sg_len;
129 unsigned int sg_off;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000130 unsigned long bus_shift;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100131
132 struct platform_device *pdev;
133 struct tmio_mmc_data *pdata;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000134 struct tmio_mmc_dma *dma;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100135
136 /* DMA support */
137 bool force_pio;
138 struct dma_chan *chan_rx;
139 struct dma_chan *chan_tx;
140 struct tasklet_struct dma_complete;
141 struct tasklet_struct dma_issue;
142 struct scatterlist bounce_sg;
143 u8 *bounce_buf;
144
145 /* Track lost interrupts */
146 struct delayed_work delayed_reset_work;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200147 struct work_struct done;
148
Ulf Hanssonae12d252013-10-30 00:16:17 +0100149 /* Cache */
Simon Horman54680fe2011-08-25 10:27:25 +0900150 u32 sdcard_irq_mask;
151 u32 sdio_irq_mask;
Ulf Hanssonae12d252013-10-30 00:16:17 +0100152 unsigned int clk_cache;
Simon Horman54680fe2011-08-25 10:27:25 +0900153
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200154 spinlock_t lock; /* protect host private data */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100155 unsigned long last_req_ts;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200156 struct mutex ios_lock; /* protect set_ios() context */
Guennadi Liakhovetski2b1ac5c2012-02-09 22:57:08 +0100157 bool native_hotplug;
Ulf Hansson7501c432013-10-24 15:58:45 +0200158 bool sdio_irq_enabled;
Ai Kyuse4f119972016-11-03 15:16:03 +0100159 u32 scc_tappos;
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000160
Simon Horman2f873652016-11-03 15:16:01 +0100161 /* Mandatory callback */
Ben Hutchings0ea28212016-04-01 17:44:31 +0200162 int (*clk_enable)(struct tmio_mmc_host *host);
Simon Horman2f873652016-11-03 15:16:01 +0100163
164 /* Optional callbacks */
Ben Hutchings2fb55952016-04-01 17:44:32 +0200165 unsigned int (*clk_update)(struct tmio_mmc_host *host,
166 unsigned int new_clock);
Ben Hutchings0ea28212016-04-01 17:44:31 +0200167 void (*clk_disable)(struct tmio_mmc_host *host);
Kuninori Morimoto85c02dd2015-01-13 04:58:10 +0000168 int (*multi_io_quirk)(struct mmc_card *card,
169 unsigned int direction, int blk_size);
Wolfram Sang6a4679f2016-08-24 11:34:37 +0200170 int (*card_busy)(struct mmc_host *mmc);
Wolfram Sang452e5ee2016-04-01 17:44:33 +0200171 int (*start_signal_voltage_switch)(struct mmc_host *mmc,
172 struct mmc_ios *ios);
Simon Horman2f873652016-11-03 15:16:01 +0100173 int (*write16_hook)(struct tmio_mmc_host *host, int addr);
Ai Kyusee8f36b52016-11-03 15:16:02 +0100174 void (*hw_reset)(struct tmio_mmc_host *host);
Ai Kyuse4f119972016-11-03 15:16:03 +0100175 void (*prepare_tuning)(struct tmio_mmc_host *host, unsigned long tap);
176 bool (*check_scc_error)(struct tmio_mmc_host *host);
177
178 /*
179 * Mandatory callback for tuning to occur which is optional for SDR50
180 * and mandatory for SDR104.
181 */
182 unsigned int (*init_tuning)(struct tmio_mmc_host *host);
183 int (*select_tuning)(struct tmio_mmc_host *host);
184
185 /* Tuning values: 1 for success, 0 for failure */
186 DECLARE_BITMAP(taps, BITS_PER_BYTE * sizeof(long));
187 unsigned int tap_num;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100188};
189
Kuninori Morimoto94b110a2015-01-13 04:57:22 +0000190struct tmio_mmc_host *tmio_mmc_host_alloc(struct platform_device *pdev);
191void tmio_mmc_host_free(struct tmio_mmc_host *host);
192int tmio_mmc_host_probe(struct tmio_mmc_host *host,
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100193 struct tmio_mmc_data *pdata);
194void tmio_mmc_host_remove(struct tmio_mmc_host *host);
195void tmio_mmc_do_data_irq(struct tmio_mmc_host *host);
196
197void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
198void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
Magnus Damm8e7bfdb2011-05-06 11:02:33 +0000199irqreturn_t tmio_mmc_irq(int irq, void *devid);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100200
201static inline char *tmio_mmc_kmap_atomic(struct scatterlist *sg,
202 unsigned long *flags)
203{
204 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800205 return kmap_atomic(sg_page(sg)) + sg->offset;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100206}
207
208static inline void tmio_mmc_kunmap_atomic(struct scatterlist *sg,
209 unsigned long *flags, void *virt)
210{
Cong Wang482fce92011-11-27 13:27:00 +0800211 kunmap_atomic(virt - sg->offset);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100212 local_irq_restore(*flags);
213}
214
Guennadi Liakhovetski42051e82011-03-14 09:52:33 +0100215#if defined(CONFIG_MMC_SDHI) || defined(CONFIG_MMC_SDHI_MODULE)
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100216void tmio_mmc_start_dma(struct tmio_mmc_host *host, struct mmc_data *data);
Guennadi Liakhovetski162f43e2011-07-14 18:39:10 +0200217void tmio_mmc_enable_dma(struct tmio_mmc_host *host, bool enable);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100218void tmio_mmc_request_dma(struct tmio_mmc_host *host, struct tmio_mmc_data *pdata);
219void tmio_mmc_release_dma(struct tmio_mmc_host *host);
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +0100220void tmio_mmc_abort_dma(struct tmio_mmc_host *host);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100221#else
222static inline void tmio_mmc_start_dma(struct tmio_mmc_host *host,
223 struct mmc_data *data)
224{
225}
226
Guennadi Liakhovetski162f43e2011-07-14 18:39:10 +0200227static inline void tmio_mmc_enable_dma(struct tmio_mmc_host *host, bool enable)
228{
229}
230
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100231static inline void tmio_mmc_request_dma(struct tmio_mmc_host *host,
232 struct tmio_mmc_data *pdata)
233{
234 host->chan_tx = NULL;
235 host->chan_rx = NULL;
236}
237
238static inline void tmio_mmc_release_dma(struct tmio_mmc_host *host)
239{
240}
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +0100241
242static inline void tmio_mmc_abort_dma(struct tmio_mmc_host *host)
243{
244}
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100245#endif
246
Ulf Hansson9ade7db2014-08-25 12:03:20 +0200247#ifdef CONFIG_PM
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000248int tmio_mmc_host_runtime_suspend(struct device *dev);
249int tmio_mmc_host_runtime_resume(struct device *dev);
Ulf Hansson710dec92013-10-23 14:55:07 +0200250#endif
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000251
Simon Hormana11862d2011-06-21 08:00:09 +0900252static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
253{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000254 return readw(host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900255}
256
257static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
258 u16 *buf, int count)
259{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000260 readsw(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900261}
262
Wolfram Sang2c545062016-04-27 18:51:23 +0200263static inline u32 sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host *host, int addr)
Simon Hormana11862d2011-06-21 08:00:09 +0900264{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000265 return readw(host->ctl + (addr << host->bus_shift)) |
266 readw(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
Simon Hormana11862d2011-06-21 08:00:09 +0900267}
268
Chris Brandt8185e512016-09-12 10:15:06 -0400269static inline void sd_ctrl_read32_rep(struct tmio_mmc_host *host, int addr,
270 u32 *buf, int count)
271{
272 readsl(host->ctl + (addr << host->bus_shift), buf, count);
273}
274
Simon Hormana11862d2011-06-21 08:00:09 +0900275static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr, u16 val)
276{
Simon Horman973ed3a2011-06-21 08:00:10 +0900277 /* If there is a hook and it returns non-zero then there
278 * is an error and the write should be skipped
279 */
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000280 if (host->write16_hook && host->write16_hook(host, addr))
Simon Horman973ed3a2011-06-21 08:00:10 +0900281 return;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000282 writew(val, host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900283}
284
285static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
286 u16 *buf, int count)
287{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000288 writesw(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900289}
290
Wolfram Sang2c545062016-04-27 18:51:23 +0200291static inline void sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host *host, int addr, u32 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900292{
Wolfram Sang7c42dbf2016-05-27 14:10:29 +0200293 writew(val & 0xffff, host->ctl + (addr << host->bus_shift));
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000294 writew(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900295}
296
Chris Brandt8185e512016-09-12 10:15:06 -0400297static inline void sd_ctrl_write32_rep(struct tmio_mmc_host *host, int addr,
298 const u32 *buf, int count)
299{
300 writesl(host->ctl + (addr << host->bus_shift), buf, count);
301}
302
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100303#endif