blob: cd3d7c8d24bf1484bcad053fc9bd3175fe41983c [file] [log] [blame]
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01001/*
Simon Hormanb21f13d2017-05-10 11:25:25 +02002 * Driver for the MMC / SD / SDIO cell found in:
3 *
4 * TC6393XB TC6391XB TC6387XB T7L66XB ASIC3
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01005 *
Simon Horman87317c42017-05-30 14:50:52 +02006 * Copyright (C) 2015-17 Renesas Electronics Corporation
7 * Copyright (C) 2016-17 Sang Engineering, Wolfram Sang
8 * Copyright (C) 2016-17 Horms Solutions, Simon Horman
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01009 * Copyright (C) 2007 Ian Molton
10 * Copyright (C) 2004 Ian Molton
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010016 */
17
18#ifndef TMIO_MMC_H
19#define TMIO_MMC_H
20
Kuninori Morimoto361936e2015-01-13 04:59:14 +000021#include <linux/dmaengine.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010022#include <linux/highmem.h>
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +020023#include <linux/mutex.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010024#include <linux/pagemap.h>
Rafael J. Wysocki6c0cbef2011-07-26 20:50:23 +020025#include <linux/scatterlist.h>
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +010026#include <linux/spinlock.h>
Ulf Hanssonb8789ec2016-12-30 13:47:23 +010027#include <linux/interrupt.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010028
Wolfram Sangac860452016-04-26 17:55:26 +020029#define CTL_SD_CMD 0x00
30#define CTL_ARG_REG 0x04
31#define CTL_STOP_INTERNAL_ACTION 0x08
32#define CTL_XFER_BLK_COUNT 0xa
33#define CTL_RESPONSE 0x0c
Wolfram Sang184adf22016-04-27 18:51:27 +020034/* driver merges STATUS and following STATUS2 */
Wolfram Sangac860452016-04-26 17:55:26 +020035#define CTL_STATUS 0x1c
Wolfram Sang184adf22016-04-27 18:51:27 +020036/* driver merges IRQ_MASK and following IRQ_MASK2 */
Wolfram Sangac860452016-04-26 17:55:26 +020037#define CTL_IRQ_MASK 0x20
38#define CTL_SD_CARD_CLK_CTL 0x24
39#define CTL_SD_XFER_LEN 0x26
40#define CTL_SD_MEM_CARD_OPT 0x28
41#define CTL_SD_ERROR_DETAIL_STATUS 0x2c
42#define CTL_SD_DATA_PORT 0x30
43#define CTL_TRANSACTION_CTL 0x34
44#define CTL_SDIO_STATUS 0x36
45#define CTL_SDIO_IRQ_MASK 0x38
46#define CTL_DMA_ENABLE 0xd8
47#define CTL_RESET_SD 0xe0
48#define CTL_VERSION 0xe2
49#define CTL_SDIO_REGS 0x100
50#define CTL_CLK_AND_WAIT_CTL 0x138
51#define CTL_RESET_SDIO 0x1e0
52
Wolfram Sang9afcbf42017-03-14 11:09:16 +010053/* Definitions for values the CTL_STOP_INTERNAL_ACTION register can take */
54#define TMIO_STOP_STP BIT(0)
55#define TMIO_STOP_SEC BIT(8)
56
Wolfram Sangd8acd162017-03-14 11:09:17 +010057/* Definitions for values the CTL_STATUS register can take */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020058#define TMIO_STAT_CMDRESPEND BIT(0)
59#define TMIO_STAT_DATAEND BIT(2)
60#define TMIO_STAT_CARD_REMOVE BIT(3)
61#define TMIO_STAT_CARD_INSERT BIT(4)
62#define TMIO_STAT_SIGSTATE BIT(5)
63#define TMIO_STAT_WRPROTECT BIT(7)
64#define TMIO_STAT_CARD_REMOVE_A BIT(8)
65#define TMIO_STAT_CARD_INSERT_A BIT(9)
66#define TMIO_STAT_SIGSTATE_A BIT(10)
67
Wolfram Sangd8acd162017-03-14 11:09:17 +010068/* These belong technically to CTL_STATUS2, but the driver merges them */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020069#define TMIO_STAT_CMD_IDX_ERR BIT(16)
70#define TMIO_STAT_CRCFAIL BIT(17)
71#define TMIO_STAT_STOPBIT_ERR BIT(18)
72#define TMIO_STAT_DATATIMEOUT BIT(19)
73#define TMIO_STAT_RXOVERFLOW BIT(20)
74#define TMIO_STAT_TXUNDERRUN BIT(21)
75#define TMIO_STAT_CMDTIMEOUT BIT(22)
Wolfram Sang83e95352016-04-27 18:51:25 +020076#define TMIO_STAT_DAT0 BIT(23) /* only known on R-Car so far */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020077#define TMIO_STAT_RXRDY BIT(24)
78#define TMIO_STAT_TXRQ BIT(25)
Wolfram Sanga21553c2016-04-27 18:51:26 +020079#define TMIO_STAT_ILL_FUNC BIT(29) /* only when !TMIO_MMC_HAS_IDLE_WAIT */
80#define TMIO_STAT_SCLKDIVEN BIT(29) /* only when TMIO_MMC_HAS_IDLE_WAIT */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020081#define TMIO_STAT_CMD_BUSY BIT(30)
82#define TMIO_STAT_ILL_ACCESS BIT(31)
Wolfram Sangac860452016-04-26 17:55:26 +020083
Wolfram Sangc78e16942017-06-30 12:56:47 +020084/* Definitions for values the CTL_SD_CARD_CLK_CTL register can take */
Wolfram Sangac860452016-04-26 17:55:26 +020085#define CLK_CTL_DIV_MASK 0xff
86#define CLK_CTL_SCLKEN BIT(8)
87
Wolfram Sangc78e16942017-06-30 12:56:47 +020088/* Definitions for values the CTL_SD_MEM_CARD_OPT register can take */
Wolfram Sang0bc0b6e2016-09-19 22:57:48 +020089#define CARD_OPT_WIDTH8 BIT(13)
90#define CARD_OPT_WIDTH BIT(15)
91
Wolfram Sangd8acd162017-03-14 11:09:17 +010092/* Definitions for values the CTL_SDIO_STATUS register can take */
Simon Hormancba179a2011-03-24 09:48:36 +010093#define TMIO_SDIO_STAT_IOIRQ 0x0001
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010094#define TMIO_SDIO_STAT_EXPUB52 0x4000
Simon Hormancba179a2011-03-24 09:48:36 +010095#define TMIO_SDIO_STAT_EXWT 0x8000
96#define TMIO_SDIO_MASK_ALL 0xc007
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010097
Wolfram Sangee289812017-01-19 21:07:18 +010098#define TMIO_SDIO_SETBITS_MASK 0x0006
99
Wolfram Sang5af02d32017-06-30 12:56:48 +0200100/* Definitions for values the CTL_DMA_ENABLE register can take */
101#define DMA_ENABLE_DMASDRW BIT(1)
102
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100103/* Define some IRQ masks */
104/* This is the mask used at reset by the chip */
105#define TMIO_MASK_ALL 0x837f031d
106#define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
107#define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
108#define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
109 TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
110#define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
111
112struct tmio_mmc_data;
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000113struct tmio_mmc_host;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100114
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000115struct tmio_mmc_dma {
Kuninori Morimoto361936e2015-01-13 04:59:14 +0000116 enum dma_slave_buswidth dma_buswidth;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000117 bool (*filter)(struct dma_chan *chan, void *arg);
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000118 void (*enable)(struct tmio_mmc_host *host, bool enable);
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000119};
120
Simon Horman631fa732017-05-10 11:25:26 +0200121struct tmio_mmc_dma_ops {
122 void (*start)(struct tmio_mmc_host *host, struct mmc_data *data);
123 void (*enable)(struct tmio_mmc_host *host, bool enable);
124 void (*request)(struct tmio_mmc_host *host,
125 struct tmio_mmc_data *pdata);
126 void (*release)(struct tmio_mmc_host *host);
127 void (*abort)(struct tmio_mmc_host *host);
Simon Horman92d0f925e2017-06-21 16:00:28 +0200128 void (*dataend)(struct tmio_mmc_host *host);
Simon Horman631fa732017-05-10 11:25:26 +0200129};
130
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100131struct tmio_mmc_host {
132 void __iomem *ctl;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100133 struct mmc_command *cmd;
134 struct mmc_request *mrq;
135 struct mmc_data *data;
136 struct mmc_host *mmc;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100137
138 /* Callbacks for clock / power control */
139 void (*set_pwr)(struct platform_device *host, int state);
140 void (*set_clk_div)(struct platform_device *host, int state);
141
142 /* pio related stuff */
143 struct scatterlist *sg_ptr;
144 struct scatterlist *sg_orig;
145 unsigned int sg_len;
146 unsigned int sg_off;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000147 unsigned long bus_shift;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100148
149 struct platform_device *pdev;
150 struct tmio_mmc_data *pdata;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000151 struct tmio_mmc_dma *dma;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100152
153 /* DMA support */
154 bool force_pio;
155 struct dma_chan *chan_rx;
156 struct dma_chan *chan_tx;
Wolfram Sang52ad9a82017-02-17 19:22:41 +0100157 struct completion dma_dataend;
Simon Horman2a68ea72017-06-21 16:00:29 +0200158 struct tasklet_struct dma_complete;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100159 struct tasklet_struct dma_issue;
160 struct scatterlist bounce_sg;
161 u8 *bounce_buf;
162
163 /* Track lost interrupts */
164 struct delayed_work delayed_reset_work;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200165 struct work_struct done;
166
Ulf Hanssonae12d252013-10-30 00:16:17 +0100167 /* Cache */
Simon Horman54680fe2011-08-25 10:27:25 +0900168 u32 sdcard_irq_mask;
169 u32 sdio_irq_mask;
Ulf Hanssonae12d252013-10-30 00:16:17 +0100170 unsigned int clk_cache;
Simon Horman54680fe2011-08-25 10:27:25 +0900171
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200172 spinlock_t lock; /* protect host private data */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100173 unsigned long last_req_ts;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200174 struct mutex ios_lock; /* protect set_ios() context */
Guennadi Liakhovetski2b1ac5c2012-02-09 22:57:08 +0100175 bool native_hotplug;
Ulf Hansson7501c432013-10-24 15:58:45 +0200176 bool sdio_irq_enabled;
Ai Kyuse4f119972016-11-03 15:16:03 +0100177 u32 scc_tappos;
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000178
Simon Horman2f873652016-11-03 15:16:01 +0100179 /* Mandatory callback */
Ben Hutchings0ea28212016-04-01 17:44:31 +0200180 int (*clk_enable)(struct tmio_mmc_host *host);
Simon Horman2f873652016-11-03 15:16:01 +0100181
182 /* Optional callbacks */
Ben Hutchings2fb55952016-04-01 17:44:32 +0200183 unsigned int (*clk_update)(struct tmio_mmc_host *host,
184 unsigned int new_clock);
Ben Hutchings0ea28212016-04-01 17:44:31 +0200185 void (*clk_disable)(struct tmio_mmc_host *host);
Kuninori Morimoto85c02dd2015-01-13 04:58:10 +0000186 int (*multi_io_quirk)(struct mmc_card *card,
187 unsigned int direction, int blk_size);
Wolfram Sang6a4679f2016-08-24 11:34:37 +0200188 int (*card_busy)(struct mmc_host *mmc);
Wolfram Sang452e5ee2016-04-01 17:44:33 +0200189 int (*start_signal_voltage_switch)(struct mmc_host *mmc,
190 struct mmc_ios *ios);
Simon Horman2f873652016-11-03 15:16:01 +0100191 int (*write16_hook)(struct tmio_mmc_host *host, int addr);
Ai Kyusee8f36b52016-11-03 15:16:02 +0100192 void (*hw_reset)(struct tmio_mmc_host *host);
Ai Kyuse4f119972016-11-03 15:16:03 +0100193 void (*prepare_tuning)(struct tmio_mmc_host *host, unsigned long tap);
194 bool (*check_scc_error)(struct tmio_mmc_host *host);
195
196 /*
197 * Mandatory callback for tuning to occur which is optional for SDR50
198 * and mandatory for SDR104.
199 */
200 unsigned int (*init_tuning)(struct tmio_mmc_host *host);
201 int (*select_tuning)(struct tmio_mmc_host *host);
202
203 /* Tuning values: 1 for success, 0 for failure */
204 DECLARE_BITMAP(taps, BITS_PER_BYTE * sizeof(long));
205 unsigned int tap_num;
Simon Horman631fa732017-05-10 11:25:26 +0200206
207 const struct tmio_mmc_dma_ops *dma_ops;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100208};
209
Kuninori Morimoto94b110a2015-01-13 04:57:22 +0000210struct tmio_mmc_host *tmio_mmc_host_alloc(struct platform_device *pdev);
211void tmio_mmc_host_free(struct tmio_mmc_host *host);
212int tmio_mmc_host_probe(struct tmio_mmc_host *host,
Simon Horman631fa732017-05-10 11:25:26 +0200213 struct tmio_mmc_data *pdata,
214 const struct tmio_mmc_dma_ops *dma_ops);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100215void tmio_mmc_host_remove(struct tmio_mmc_host *host);
216void tmio_mmc_do_data_irq(struct tmio_mmc_host *host);
217
218void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
219void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
Magnus Damm8e7bfdb2011-05-06 11:02:33 +0000220irqreturn_t tmio_mmc_irq(int irq, void *devid);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100221
222static inline char *tmio_mmc_kmap_atomic(struct scatterlist *sg,
223 unsigned long *flags)
224{
225 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800226 return kmap_atomic(sg_page(sg)) + sg->offset;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100227}
228
229static inline void tmio_mmc_kunmap_atomic(struct scatterlist *sg,
230 unsigned long *flags, void *virt)
231{
Cong Wang482fce92011-11-27 13:27:00 +0800232 kunmap_atomic(virt - sg->offset);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100233 local_irq_restore(*flags);
234}
235
Ulf Hansson9ade7db2014-08-25 12:03:20 +0200236#ifdef CONFIG_PM
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000237int tmio_mmc_host_runtime_suspend(struct device *dev);
238int tmio_mmc_host_runtime_resume(struct device *dev);
Ulf Hansson710dec92013-10-23 14:55:07 +0200239#endif
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000240
Simon Hormana11862d2011-06-21 08:00:09 +0900241static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
242{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000243 return readw(host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900244}
245
246static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200247 u16 *buf, int count)
Simon Hormana11862d2011-06-21 08:00:09 +0900248{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100249 ioread16_rep(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900250}
251
Simon Hormanf2218db2017-06-16 18:11:03 +0200252static inline u32 sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host *host,
253 int addr)
Simon Hormana11862d2011-06-21 08:00:09 +0900254{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000255 return readw(host->ctl + (addr << host->bus_shift)) |
256 readw(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
Simon Hormana11862d2011-06-21 08:00:09 +0900257}
258
Chris Brandt8185e512016-09-12 10:15:06 -0400259static inline void sd_ctrl_read32_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200260 u32 *buf, int count)
Chris Brandt8185e512016-09-12 10:15:06 -0400261{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100262 ioread32_rep(host->ctl + (addr << host->bus_shift), buf, count);
Chris Brandt8185e512016-09-12 10:15:06 -0400263}
264
Simon Hormanf2218db2017-06-16 18:11:03 +0200265static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr,
266 u16 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900267{
Simon Horman973ed3a2011-06-21 08:00:10 +0900268 /* If there is a hook and it returns non-zero then there
269 * is an error and the write should be skipped
270 */
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000271 if (host->write16_hook && host->write16_hook(host, addr))
Simon Horman973ed3a2011-06-21 08:00:10 +0900272 return;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000273 writew(val, host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900274}
275
276static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200277 u16 *buf, int count)
Simon Hormana11862d2011-06-21 08:00:09 +0900278{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100279 iowrite16_rep(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900280}
281
Simon Hormanf2218db2017-06-16 18:11:03 +0200282static inline void sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host *host,
283 int addr, u32 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900284{
Wolfram Sang7c42dbf2016-05-27 14:10:29 +0200285 writew(val & 0xffff, host->ctl + (addr << host->bus_shift));
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000286 writew(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900287}
288
Chris Brandt8185e512016-09-12 10:15:06 -0400289static inline void sd_ctrl_write32_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200290 const u32 *buf, int count)
Chris Brandt8185e512016-09-12 10:15:06 -0400291{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100292 iowrite32_rep(host->ctl + (addr << host->bus_shift), buf, count);
Chris Brandt8185e512016-09-12 10:15:06 -0400293}
294
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100295#endif