blob: 5b8f61de78c98973d1649ec7288b19a6bd5ac4bf [file] [log] [blame]
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01001/*
Simon Hormanb21f13d2017-05-10 11:25:25 +02002 * Driver for the MMC / SD / SDIO cell found in:
3 *
4 * TC6393XB TC6391XB TC6387XB T7L66XB ASIC3
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01005 *
Wolfram Sangac860452016-04-26 17:55:26 +02006 * Copyright (C) 2016 Sang Engineering, Wolfram Sang
7 * Copyright (C) 2015-16 Renesas Electronics Corporation
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01008 * Copyright (C) 2007 Ian Molton
9 * Copyright (C) 2004 Ian Molton
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 *
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010015 */
16
17#ifndef TMIO_MMC_H
18#define TMIO_MMC_H
19
Kuninori Morimoto361936e2015-01-13 04:59:14 +000020#include <linux/dmaengine.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010021#include <linux/highmem.h>
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +020022#include <linux/mutex.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010023#include <linux/pagemap.h>
Rafael J. Wysocki6c0cbef2011-07-26 20:50:23 +020024#include <linux/scatterlist.h>
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +010025#include <linux/spinlock.h>
Ulf Hanssonb8789ec2016-12-30 13:47:23 +010026#include <linux/interrupt.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010027
Wolfram Sangac860452016-04-26 17:55:26 +020028#define CTL_SD_CMD 0x00
29#define CTL_ARG_REG 0x04
30#define CTL_STOP_INTERNAL_ACTION 0x08
31#define CTL_XFER_BLK_COUNT 0xa
32#define CTL_RESPONSE 0x0c
Wolfram Sang184adf22016-04-27 18:51:27 +020033/* driver merges STATUS and following STATUS2 */
Wolfram Sangac860452016-04-26 17:55:26 +020034#define CTL_STATUS 0x1c
Wolfram Sang184adf22016-04-27 18:51:27 +020035/* driver merges IRQ_MASK and following IRQ_MASK2 */
Wolfram Sangac860452016-04-26 17:55:26 +020036#define CTL_IRQ_MASK 0x20
37#define CTL_SD_CARD_CLK_CTL 0x24
38#define CTL_SD_XFER_LEN 0x26
39#define CTL_SD_MEM_CARD_OPT 0x28
40#define CTL_SD_ERROR_DETAIL_STATUS 0x2c
41#define CTL_SD_DATA_PORT 0x30
42#define CTL_TRANSACTION_CTL 0x34
43#define CTL_SDIO_STATUS 0x36
44#define CTL_SDIO_IRQ_MASK 0x38
45#define CTL_DMA_ENABLE 0xd8
46#define CTL_RESET_SD 0xe0
47#define CTL_VERSION 0xe2
48#define CTL_SDIO_REGS 0x100
49#define CTL_CLK_AND_WAIT_CTL 0x138
50#define CTL_RESET_SDIO 0x1e0
51
Wolfram Sang9afcbf42017-03-14 11:09:16 +010052/* Definitions for values the CTL_STOP_INTERNAL_ACTION register can take */
53#define TMIO_STOP_STP BIT(0)
54#define TMIO_STOP_SEC BIT(8)
55
Wolfram Sangd8acd162017-03-14 11:09:17 +010056/* Definitions for values the CTL_STATUS register can take */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020057#define TMIO_STAT_CMDRESPEND BIT(0)
58#define TMIO_STAT_DATAEND BIT(2)
59#define TMIO_STAT_CARD_REMOVE BIT(3)
60#define TMIO_STAT_CARD_INSERT BIT(4)
61#define TMIO_STAT_SIGSTATE BIT(5)
62#define TMIO_STAT_WRPROTECT BIT(7)
63#define TMIO_STAT_CARD_REMOVE_A BIT(8)
64#define TMIO_STAT_CARD_INSERT_A BIT(9)
65#define TMIO_STAT_SIGSTATE_A BIT(10)
66
Wolfram Sangd8acd162017-03-14 11:09:17 +010067/* These belong technically to CTL_STATUS2, but the driver merges them */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020068#define TMIO_STAT_CMD_IDX_ERR BIT(16)
69#define TMIO_STAT_CRCFAIL BIT(17)
70#define TMIO_STAT_STOPBIT_ERR BIT(18)
71#define TMIO_STAT_DATATIMEOUT BIT(19)
72#define TMIO_STAT_RXOVERFLOW BIT(20)
73#define TMIO_STAT_TXUNDERRUN BIT(21)
74#define TMIO_STAT_CMDTIMEOUT BIT(22)
Wolfram Sang83e95352016-04-27 18:51:25 +020075#define TMIO_STAT_DAT0 BIT(23) /* only known on R-Car so far */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020076#define TMIO_STAT_RXRDY BIT(24)
77#define TMIO_STAT_TXRQ BIT(25)
Wolfram Sanga21553c2016-04-27 18:51:26 +020078#define TMIO_STAT_ILL_FUNC BIT(29) /* only when !TMIO_MMC_HAS_IDLE_WAIT */
79#define TMIO_STAT_SCLKDIVEN BIT(29) /* only when TMIO_MMC_HAS_IDLE_WAIT */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020080#define TMIO_STAT_CMD_BUSY BIT(30)
81#define TMIO_STAT_ILL_ACCESS BIT(31)
Wolfram Sangac860452016-04-26 17:55:26 +020082
Wolfram Sangac860452016-04-26 17:55:26 +020083#define CLK_CTL_DIV_MASK 0xff
84#define CLK_CTL_SCLKEN BIT(8)
85
Wolfram Sang0bc0b6e2016-09-19 22:57:48 +020086#define CARD_OPT_WIDTH8 BIT(13)
87#define CARD_OPT_WIDTH BIT(15)
88
Wolfram Sangac860452016-04-26 17:55:26 +020089#define TMIO_BBS 512 /* Boot block size */
90
Wolfram Sangd8acd162017-03-14 11:09:17 +010091/* Definitions for values the CTL_SDIO_STATUS register can take */
Simon Hormancba179a2011-03-24 09:48:36 +010092#define TMIO_SDIO_STAT_IOIRQ 0x0001
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010093#define TMIO_SDIO_STAT_EXPUB52 0x4000
Simon Hormancba179a2011-03-24 09:48:36 +010094#define TMIO_SDIO_STAT_EXWT 0x8000
95#define TMIO_SDIO_MASK_ALL 0xc007
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010096
Wolfram Sangee289812017-01-19 21:07:18 +010097#define TMIO_SDIO_SETBITS_MASK 0x0006
98
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010099/* Define some IRQ masks */
100/* This is the mask used at reset by the chip */
101#define TMIO_MASK_ALL 0x837f031d
102#define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
103#define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
104#define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
105 TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
106#define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
107
108struct tmio_mmc_data;
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000109struct tmio_mmc_host;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100110
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000111struct tmio_mmc_dma {
Kuninori Morimoto361936e2015-01-13 04:59:14 +0000112 enum dma_slave_buswidth dma_buswidth;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000113 bool (*filter)(struct dma_chan *chan, void *arg);
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000114 void (*enable)(struct tmio_mmc_host *host, bool enable);
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000115};
116
Simon Horman631fa732017-05-10 11:25:26 +0200117struct tmio_mmc_dma_ops {
118 void (*start)(struct tmio_mmc_host *host, struct mmc_data *data);
119 void (*enable)(struct tmio_mmc_host *host, bool enable);
120 void (*request)(struct tmio_mmc_host *host,
121 struct tmio_mmc_data *pdata);
122 void (*release)(struct tmio_mmc_host *host);
123 void (*abort)(struct tmio_mmc_host *host);
124};
125
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100126struct tmio_mmc_host {
127 void __iomem *ctl;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100128 struct mmc_command *cmd;
129 struct mmc_request *mrq;
130 struct mmc_data *data;
131 struct mmc_host *mmc;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100132
133 /* Callbacks for clock / power control */
134 void (*set_pwr)(struct platform_device *host, int state);
135 void (*set_clk_div)(struct platform_device *host, int state);
136
137 /* pio related stuff */
138 struct scatterlist *sg_ptr;
139 struct scatterlist *sg_orig;
140 unsigned int sg_len;
141 unsigned int sg_off;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000142 unsigned long bus_shift;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100143
144 struct platform_device *pdev;
145 struct tmio_mmc_data *pdata;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000146 struct tmio_mmc_dma *dma;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100147
148 /* DMA support */
149 bool force_pio;
150 struct dma_chan *chan_rx;
151 struct dma_chan *chan_tx;
Wolfram Sang52ad9a82017-02-17 19:22:41 +0100152 struct completion dma_dataend;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100153 struct tasklet_struct dma_issue;
154 struct scatterlist bounce_sg;
155 u8 *bounce_buf;
156
157 /* Track lost interrupts */
158 struct delayed_work delayed_reset_work;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200159 struct work_struct done;
160
Ulf Hanssonae12d252013-10-30 00:16:17 +0100161 /* Cache */
Simon Horman54680fe2011-08-25 10:27:25 +0900162 u32 sdcard_irq_mask;
163 u32 sdio_irq_mask;
Ulf Hanssonae12d252013-10-30 00:16:17 +0100164 unsigned int clk_cache;
Simon Horman54680fe2011-08-25 10:27:25 +0900165
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200166 spinlock_t lock; /* protect host private data */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100167 unsigned long last_req_ts;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200168 struct mutex ios_lock; /* protect set_ios() context */
Guennadi Liakhovetski2b1ac5c2012-02-09 22:57:08 +0100169 bool native_hotplug;
Ulf Hansson7501c432013-10-24 15:58:45 +0200170 bool sdio_irq_enabled;
Ai Kyuse4f119972016-11-03 15:16:03 +0100171 u32 scc_tappos;
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000172
Simon Horman2f873652016-11-03 15:16:01 +0100173 /* Mandatory callback */
Ben Hutchings0ea28212016-04-01 17:44:31 +0200174 int (*clk_enable)(struct tmio_mmc_host *host);
Simon Horman2f873652016-11-03 15:16:01 +0100175
176 /* Optional callbacks */
Ben Hutchings2fb55952016-04-01 17:44:32 +0200177 unsigned int (*clk_update)(struct tmio_mmc_host *host,
178 unsigned int new_clock);
Ben Hutchings0ea28212016-04-01 17:44:31 +0200179 void (*clk_disable)(struct tmio_mmc_host *host);
Kuninori Morimoto85c02dd2015-01-13 04:58:10 +0000180 int (*multi_io_quirk)(struct mmc_card *card,
181 unsigned int direction, int blk_size);
Wolfram Sang6a4679f2016-08-24 11:34:37 +0200182 int (*card_busy)(struct mmc_host *mmc);
Wolfram Sang452e5ee2016-04-01 17:44:33 +0200183 int (*start_signal_voltage_switch)(struct mmc_host *mmc,
184 struct mmc_ios *ios);
Simon Horman2f873652016-11-03 15:16:01 +0100185 int (*write16_hook)(struct tmio_mmc_host *host, int addr);
Ai Kyusee8f36b52016-11-03 15:16:02 +0100186 void (*hw_reset)(struct tmio_mmc_host *host);
Ai Kyuse4f119972016-11-03 15:16:03 +0100187 void (*prepare_tuning)(struct tmio_mmc_host *host, unsigned long tap);
188 bool (*check_scc_error)(struct tmio_mmc_host *host);
189
190 /*
191 * Mandatory callback for tuning to occur which is optional for SDR50
192 * and mandatory for SDR104.
193 */
194 unsigned int (*init_tuning)(struct tmio_mmc_host *host);
195 int (*select_tuning)(struct tmio_mmc_host *host);
196
197 /* Tuning values: 1 for success, 0 for failure */
198 DECLARE_BITMAP(taps, BITS_PER_BYTE * sizeof(long));
199 unsigned int tap_num;
Simon Horman631fa732017-05-10 11:25:26 +0200200
201 const struct tmio_mmc_dma_ops *dma_ops;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100202};
203
Kuninori Morimoto94b110a2015-01-13 04:57:22 +0000204struct tmio_mmc_host *tmio_mmc_host_alloc(struct platform_device *pdev);
205void tmio_mmc_host_free(struct tmio_mmc_host *host);
206int tmio_mmc_host_probe(struct tmio_mmc_host *host,
Simon Horman631fa732017-05-10 11:25:26 +0200207 struct tmio_mmc_data *pdata,
208 const struct tmio_mmc_dma_ops *dma_ops);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100209void tmio_mmc_host_remove(struct tmio_mmc_host *host);
210void tmio_mmc_do_data_irq(struct tmio_mmc_host *host);
211
212void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
213void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
Magnus Damm8e7bfdb2011-05-06 11:02:33 +0000214irqreturn_t tmio_mmc_irq(int irq, void *devid);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100215
Simon Horman631fa732017-05-10 11:25:26 +0200216#if IS_ENABLED(CONFIG_MMC_SDHI)
217const struct tmio_mmc_dma_ops *tmio_mmc_get_dma_ops(void);
218#else
219static inline const struct tmio_mmc_dma_ops *tmio_mmc_get_dma_ops(void)
220{
221 return NULL;
222}
223#endif
224
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100225static inline char *tmio_mmc_kmap_atomic(struct scatterlist *sg,
226 unsigned long *flags)
227{
228 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800229 return kmap_atomic(sg_page(sg)) + sg->offset;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100230}
231
232static inline void tmio_mmc_kunmap_atomic(struct scatterlist *sg,
233 unsigned long *flags, void *virt)
234{
Cong Wang482fce92011-11-27 13:27:00 +0800235 kunmap_atomic(virt - sg->offset);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100236 local_irq_restore(*flags);
237}
238
Ulf Hansson9ade7db2014-08-25 12:03:20 +0200239#ifdef CONFIG_PM
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000240int tmio_mmc_host_runtime_suspend(struct device *dev);
241int tmio_mmc_host_runtime_resume(struct device *dev);
Ulf Hansson710dec92013-10-23 14:55:07 +0200242#endif
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000243
Simon Hormana11862d2011-06-21 08:00:09 +0900244static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
245{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000246 return readw(host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900247}
248
249static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
250 u16 *buf, int count)
251{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000252 readsw(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900253}
254
Wolfram Sang2c545062016-04-27 18:51:23 +0200255static inline u32 sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host *host, int addr)
Simon Hormana11862d2011-06-21 08:00:09 +0900256{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000257 return readw(host->ctl + (addr << host->bus_shift)) |
258 readw(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
Simon Hormana11862d2011-06-21 08:00:09 +0900259}
260
Chris Brandt8185e512016-09-12 10:15:06 -0400261static inline void sd_ctrl_read32_rep(struct tmio_mmc_host *host, int addr,
262 u32 *buf, int count)
263{
264 readsl(host->ctl + (addr << host->bus_shift), buf, count);
265}
266
Simon Hormana11862d2011-06-21 08:00:09 +0900267static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr, u16 val)
268{
Simon Horman973ed3a2011-06-21 08:00:10 +0900269 /* If there is a hook and it returns non-zero then there
270 * is an error and the write should be skipped
271 */
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000272 if (host->write16_hook && host->write16_hook(host, addr))
Simon Horman973ed3a2011-06-21 08:00:10 +0900273 return;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000274 writew(val, host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900275}
276
277static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
278 u16 *buf, int count)
279{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000280 writesw(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900281}
282
Wolfram Sang2c545062016-04-27 18:51:23 +0200283static inline void sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host *host, int addr, u32 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900284{
Wolfram Sang7c42dbf2016-05-27 14:10:29 +0200285 writew(val & 0xffff, host->ctl + (addr << host->bus_shift));
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000286 writew(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900287}
288
Chris Brandt8185e512016-09-12 10:15:06 -0400289static inline void sd_ctrl_write32_rep(struct tmio_mmc_host *host, int addr,
290 const u32 *buf, int count)
291{
292 writesl(host->ctl + (addr << host->bus_shift), buf, count);
293}
294
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100295#endif