blob: c03529e3f01a13905dd6fbb9bbbfcb35c31de93c [file] [log] [blame]
Wolfram Sangf7070792018-08-22 00:02:17 +02001/* SPDX-License-Identifier: GPL-2.0 */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01002/*
Simon Hormanb21f13d2017-05-10 11:25:25 +02003 * Driver for the MMC / SD / SDIO cell found in:
4 *
5 * TC6393XB TC6391XB TC6387XB T7L66XB ASIC3
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01006 *
Simon Horman87317c42017-05-30 14:50:52 +02007 * Copyright (C) 2015-17 Renesas Electronics Corporation
8 * Copyright (C) 2016-17 Sang Engineering, Wolfram Sang
9 * Copyright (C) 2016-17 Horms Solutions, Simon Horman
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010010 * Copyright (C) 2007 Ian Molton
11 * Copyright (C) 2004 Ian Molton
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010012 */
13
14#ifndef TMIO_MMC_H
15#define TMIO_MMC_H
16
Kuninori Morimoto361936e2015-01-13 04:59:14 +000017#include <linux/dmaengine.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010018#include <linux/highmem.h>
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +020019#include <linux/mutex.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010020#include <linux/pagemap.h>
Rafael J. Wysocki6c0cbef2011-07-26 20:50:23 +020021#include <linux/scatterlist.h>
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +010022#include <linux/spinlock.h>
Ulf Hanssonb8789ec2016-12-30 13:47:23 +010023#include <linux/interrupt.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010024
Wolfram Sangac860452016-04-26 17:55:26 +020025#define CTL_SD_CMD 0x00
26#define CTL_ARG_REG 0x04
27#define CTL_STOP_INTERNAL_ACTION 0x08
28#define CTL_XFER_BLK_COUNT 0xa
29#define CTL_RESPONSE 0x0c
Wolfram Sang184adf22016-04-27 18:51:27 +020030/* driver merges STATUS and following STATUS2 */
Wolfram Sangac860452016-04-26 17:55:26 +020031#define CTL_STATUS 0x1c
Wolfram Sang184adf22016-04-27 18:51:27 +020032/* driver merges IRQ_MASK and following IRQ_MASK2 */
Wolfram Sangac860452016-04-26 17:55:26 +020033#define CTL_IRQ_MASK 0x20
34#define CTL_SD_CARD_CLK_CTL 0x24
35#define CTL_SD_XFER_LEN 0x26
36#define CTL_SD_MEM_CARD_OPT 0x28
37#define CTL_SD_ERROR_DETAIL_STATUS 0x2c
38#define CTL_SD_DATA_PORT 0x30
39#define CTL_TRANSACTION_CTL 0x34
40#define CTL_SDIO_STATUS 0x36
41#define CTL_SDIO_IRQ_MASK 0x38
42#define CTL_DMA_ENABLE 0xd8
43#define CTL_RESET_SD 0xe0
44#define CTL_VERSION 0xe2
Masaharu Hayakawadb924bb2018-06-18 14:57:50 +020045#define CTL_SDIF_MODE 0xe6
Wolfram Sangac860452016-04-26 17:55:26 +020046
Wolfram Sang9afcbf42017-03-14 11:09:16 +010047/* Definitions for values the CTL_STOP_INTERNAL_ACTION register can take */
48#define TMIO_STOP_STP BIT(0)
49#define TMIO_STOP_SEC BIT(8)
50
Wolfram Sangd8acd162017-03-14 11:09:17 +010051/* Definitions for values the CTL_STATUS register can take */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020052#define TMIO_STAT_CMDRESPEND BIT(0)
53#define TMIO_STAT_DATAEND BIT(2)
54#define TMIO_STAT_CARD_REMOVE BIT(3)
55#define TMIO_STAT_CARD_INSERT BIT(4)
56#define TMIO_STAT_SIGSTATE BIT(5)
57#define TMIO_STAT_WRPROTECT BIT(7)
58#define TMIO_STAT_CARD_REMOVE_A BIT(8)
59#define TMIO_STAT_CARD_INSERT_A BIT(9)
60#define TMIO_STAT_SIGSTATE_A BIT(10)
61
Wolfram Sangd8acd162017-03-14 11:09:17 +010062/* These belong technically to CTL_STATUS2, but the driver merges them */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020063#define TMIO_STAT_CMD_IDX_ERR BIT(16)
64#define TMIO_STAT_CRCFAIL BIT(17)
65#define TMIO_STAT_STOPBIT_ERR BIT(18)
66#define TMIO_STAT_DATATIMEOUT BIT(19)
67#define TMIO_STAT_RXOVERFLOW BIT(20)
68#define TMIO_STAT_TXUNDERRUN BIT(21)
69#define TMIO_STAT_CMDTIMEOUT BIT(22)
Wolfram Sang83e95352016-04-27 18:51:25 +020070#define TMIO_STAT_DAT0 BIT(23) /* only known on R-Car so far */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020071#define TMIO_STAT_RXRDY BIT(24)
72#define TMIO_STAT_TXRQ BIT(25)
Wolfram Sang19707012018-11-19 14:13:57 +010073#define TMIO_STAT_ALWAYS_SET_27 BIT(27) /* only known on R-Car 2+ so far */
Wolfram Sanga21553c2016-04-27 18:51:26 +020074#define TMIO_STAT_ILL_FUNC BIT(29) /* only when !TMIO_MMC_HAS_IDLE_WAIT */
75#define TMIO_STAT_SCLKDIVEN BIT(29) /* only when TMIO_MMC_HAS_IDLE_WAIT */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020076#define TMIO_STAT_CMD_BUSY BIT(30)
77#define TMIO_STAT_ILL_ACCESS BIT(31)
Wolfram Sangac860452016-04-26 17:55:26 +020078
Wolfram Sangc78e16942017-06-30 12:56:47 +020079/* Definitions for values the CTL_SD_CARD_CLK_CTL register can take */
Wolfram Sangac860452016-04-26 17:55:26 +020080#define CLK_CTL_DIV_MASK 0xff
81#define CLK_CTL_SCLKEN BIT(8)
82
Wolfram Sangc78e16942017-06-30 12:56:47 +020083/* Definitions for values the CTL_SD_MEM_CARD_OPT register can take */
Wolfram Sang0bc0b6e2016-09-19 22:57:48 +020084#define CARD_OPT_WIDTH8 BIT(13)
85#define CARD_OPT_WIDTH BIT(15)
86
Wolfram Sangd8acd162017-03-14 11:09:17 +010087/* Definitions for values the CTL_SDIO_STATUS register can take */
Simon Hormancba179a2011-03-24 09:48:36 +010088#define TMIO_SDIO_STAT_IOIRQ 0x0001
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010089#define TMIO_SDIO_STAT_EXPUB52 0x4000
Simon Hormancba179a2011-03-24 09:48:36 +010090#define TMIO_SDIO_STAT_EXWT 0x8000
91#define TMIO_SDIO_MASK_ALL 0xc007
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010092
Wolfram Sangee289812017-01-19 21:07:18 +010093#define TMIO_SDIO_SETBITS_MASK 0x0006
94
Wolfram Sang5af02d32017-06-30 12:56:48 +020095/* Definitions for values the CTL_DMA_ENABLE register can take */
96#define DMA_ENABLE_DMASDRW BIT(1)
97
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010098/* Define some IRQ masks */
99/* This is the mask used at reset by the chip */
Niklas Söderlund202367c2018-11-26 18:02:47 +0100100#define TMIO_MASK_INIT_RCAR2 0x8b7f031d /* Initial value for R-Car Gen2+ */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100101#define TMIO_MASK_ALL 0x837f031d
102#define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
103#define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
104#define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
105 TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
106#define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
107
108struct tmio_mmc_data;
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000109struct tmio_mmc_host;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100110
Simon Horman631fa732017-05-10 11:25:26 +0200111struct tmio_mmc_dma_ops {
112 void (*start)(struct tmio_mmc_host *host, struct mmc_data *data);
113 void (*enable)(struct tmio_mmc_host *host, bool enable);
114 void (*request)(struct tmio_mmc_host *host,
115 struct tmio_mmc_data *pdata);
116 void (*release)(struct tmio_mmc_host *host);
117 void (*abort)(struct tmio_mmc_host *host);
Simon Horman92d0f925e2017-06-21 16:00:28 +0200118 void (*dataend)(struct tmio_mmc_host *host);
Simon Horman631fa732017-05-10 11:25:26 +0200119};
120
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100121struct tmio_mmc_host {
122 void __iomem *ctl;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100123 struct mmc_command *cmd;
124 struct mmc_request *mrq;
125 struct mmc_data *data;
126 struct mmc_host *mmc;
Masahiro Yamadac055fc72017-11-25 01:24:41 +0900127 struct mmc_host_ops ops;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100128
129 /* Callbacks for clock / power control */
130 void (*set_pwr)(struct platform_device *host, int state);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100131
132 /* pio related stuff */
133 struct scatterlist *sg_ptr;
134 struct scatterlist *sg_orig;
135 unsigned int sg_len;
136 unsigned int sg_off;
Masahiro Yamadac4ba0e42017-11-25 01:24:50 +0900137 unsigned int bus_shift;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100138
139 struct platform_device *pdev;
140 struct tmio_mmc_data *pdata;
141
142 /* DMA support */
Masahiro Yamadad3dd5db2018-10-13 00:03:08 +0900143 bool dma_on;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100144 struct dma_chan *chan_rx;
145 struct dma_chan *chan_tx;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100146 struct tasklet_struct dma_issue;
147 struct scatterlist bounce_sg;
148 u8 *bounce_buf;
149
150 /* Track lost interrupts */
151 struct delayed_work delayed_reset_work;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200152 struct work_struct done;
153
Ulf Hanssonae12d252013-10-30 00:16:17 +0100154 /* Cache */
Simon Horman54680fe2011-08-25 10:27:25 +0900155 u32 sdcard_irq_mask;
156 u32 sdio_irq_mask;
Ulf Hanssonae12d252013-10-30 00:16:17 +0100157 unsigned int clk_cache;
Wolfram Sang19707012018-11-19 14:13:57 +0100158 u32 sdcard_irq_setbit_mask;
Simon Horman54680fe2011-08-25 10:27:25 +0900159
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200160 spinlock_t lock; /* protect host private data */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100161 unsigned long last_req_ts;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200162 struct mutex ios_lock; /* protect set_ios() context */
Guennadi Liakhovetski2b1ac5c2012-02-09 22:57:08 +0100163 bool native_hotplug;
Ulf Hansson7501c432013-10-24 15:58:45 +0200164 bool sdio_irq_enabled;
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000165
Simon Horman2f873652016-11-03 15:16:01 +0100166 /* Mandatory callback */
Ben Hutchings0ea28212016-04-01 17:44:31 +0200167 int (*clk_enable)(struct tmio_mmc_host *host);
Masahiro Yamada0196c8d2018-08-23 13:44:16 +0900168 void (*set_clock)(struct tmio_mmc_host *host, unsigned int clock);
Simon Horman2f873652016-11-03 15:16:01 +0100169
170 /* Optional callbacks */
Ben Hutchings0ea28212016-04-01 17:44:31 +0200171 void (*clk_disable)(struct tmio_mmc_host *host);
Kuninori Morimoto85c02dd2015-01-13 04:58:10 +0000172 int (*multi_io_quirk)(struct mmc_card *card,
173 unsigned int direction, int blk_size);
Simon Horman2f873652016-11-03 15:16:01 +0100174 int (*write16_hook)(struct tmio_mmc_host *host, int addr);
Masahiro Yamadaacb9fce2018-10-10 12:51:31 +0900175 void (*reset)(struct tmio_mmc_host *host);
Ai Kyusee8f36b52016-11-03 15:16:02 +0100176 void (*hw_reset)(struct tmio_mmc_host *host);
Ai Kyuse4f119972016-11-03 15:16:03 +0100177 void (*prepare_tuning)(struct tmio_mmc_host *host, unsigned long tap);
178 bool (*check_scc_error)(struct tmio_mmc_host *host);
179
180 /*
181 * Mandatory callback for tuning to occur which is optional for SDR50
182 * and mandatory for SDR104.
183 */
184 unsigned int (*init_tuning)(struct tmio_mmc_host *host);
185 int (*select_tuning)(struct tmio_mmc_host *host);
186
187 /* Tuning values: 1 for success, 0 for failure */
188 DECLARE_BITMAP(taps, BITS_PER_BYTE * sizeof(long));
189 unsigned int tap_num;
Masaharu Hayakawadb924bb2018-06-18 14:57:50 +0200190 unsigned long tap_set;
191
192 void (*prepare_hs400_tuning)(struct tmio_mmc_host *host);
193 void (*hs400_downgrade)(struct tmio_mmc_host *host);
194 void (*hs400_complete)(struct tmio_mmc_host *host);
Simon Horman631fa732017-05-10 11:25:26 +0200195
196 const struct tmio_mmc_dma_ops *dma_ops;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100197};
198
Masahiro Yamadab21fc292018-01-18 01:28:02 +0900199struct tmio_mmc_host *tmio_mmc_host_alloc(struct platform_device *pdev,
200 struct tmio_mmc_data *pdata);
Kuninori Morimoto94b110a2015-01-13 04:57:22 +0000201void tmio_mmc_host_free(struct tmio_mmc_host *host);
Masahiro Yamadabc457192018-01-18 01:28:04 +0900202int tmio_mmc_host_probe(struct tmio_mmc_host *host);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100203void tmio_mmc_host_remove(struct tmio_mmc_host *host);
204void tmio_mmc_do_data_irq(struct tmio_mmc_host *host);
205
206void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
207void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
Magnus Damm8e7bfdb2011-05-06 11:02:33 +0000208irqreturn_t tmio_mmc_irq(int irq, void *devid);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100209
210static inline char *tmio_mmc_kmap_atomic(struct scatterlist *sg,
211 unsigned long *flags)
212{
213 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800214 return kmap_atomic(sg_page(sg)) + sg->offset;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100215}
216
217static inline void tmio_mmc_kunmap_atomic(struct scatterlist *sg,
218 unsigned long *flags, void *virt)
219{
Cong Wang482fce92011-11-27 13:27:00 +0800220 kunmap_atomic(virt - sg->offset);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100221 local_irq_restore(*flags);
222}
223
Ulf Hansson9ade7db2014-08-25 12:03:20 +0200224#ifdef CONFIG_PM
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000225int tmio_mmc_host_runtime_suspend(struct device *dev);
226int tmio_mmc_host_runtime_resume(struct device *dev);
Ulf Hansson710dec92013-10-23 14:55:07 +0200227#endif
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000228
Simon Hormana11862d2011-06-21 08:00:09 +0900229static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
230{
Wolfram Sangd63da8c2017-12-19 14:34:03 +0100231 return ioread16(host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900232}
233
234static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200235 u16 *buf, int count)
Simon Hormana11862d2011-06-21 08:00:09 +0900236{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100237 ioread16_rep(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900238}
239
Simon Hormanf2218db2017-06-16 18:11:03 +0200240static inline u32 sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host *host,
241 int addr)
Simon Hormana11862d2011-06-21 08:00:09 +0900242{
Wolfram Sangd63da8c2017-12-19 14:34:03 +0100243 return ioread16(host->ctl + (addr << host->bus_shift)) |
244 ioread16(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
Simon Hormana11862d2011-06-21 08:00:09 +0900245}
246
Chris Brandt8185e512016-09-12 10:15:06 -0400247static inline void sd_ctrl_read32_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200248 u32 *buf, int count)
Chris Brandt8185e512016-09-12 10:15:06 -0400249{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100250 ioread32_rep(host->ctl + (addr << host->bus_shift), buf, count);
Chris Brandt8185e512016-09-12 10:15:06 -0400251}
252
Simon Hormanf2218db2017-06-16 18:11:03 +0200253static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr,
254 u16 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900255{
Simon Horman973ed3a2011-06-21 08:00:10 +0900256 /* If there is a hook and it returns non-zero then there
257 * is an error and the write should be skipped
258 */
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000259 if (host->write16_hook && host->write16_hook(host, addr))
Simon Horman973ed3a2011-06-21 08:00:10 +0900260 return;
Wolfram Sangd63da8c2017-12-19 14:34:03 +0100261 iowrite16(val, host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900262}
263
264static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200265 u16 *buf, int count)
Simon Hormana11862d2011-06-21 08:00:09 +0900266{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100267 iowrite16_rep(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900268}
269
Simon Hormanf2218db2017-06-16 18:11:03 +0200270static inline void sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host *host,
271 int addr, u32 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900272{
Wolfram Sang19707012018-11-19 14:13:57 +0100273 if (addr == CTL_IRQ_MASK || addr == CTL_STATUS)
274 val |= host->sdcard_irq_setbit_mask;
275
Wolfram Sangd63da8c2017-12-19 14:34:03 +0100276 iowrite16(val & 0xffff, host->ctl + (addr << host->bus_shift));
277 iowrite16(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900278}
279
Chris Brandt8185e512016-09-12 10:15:06 -0400280static inline void sd_ctrl_write32_rep(struct tmio_mmc_host *host, int addr,
Simon Hormanf2218db2017-06-16 18:11:03 +0200281 const u32 *buf, int count)
Chris Brandt8185e512016-09-12 10:15:06 -0400282{
Wolfram Sang0c36fc0d2017-12-18 01:00:21 +0100283 iowrite32_rep(host->ctl + (addr << host->bus_shift), buf, count);
Chris Brandt8185e512016-09-12 10:15:06 -0400284}
285
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100286#endif