blob: 7eebea7059c672917d6a9e8c3eff294fa37855b0 [file] [log] [blame]
Marc Zyngier4f8d6632012-12-10 16:29:28 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/include/asm/kvm_host.h:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef __ARM64_KVM_HOST_H__
23#define __ARM64_KVM_HOST_H__
24
Dave Martin3f61f402018-09-28 14:39:08 +010025#include <linux/bitmap.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020026#include <linux/types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010027#include <linux/jump_label.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020028#include <linux/kvm_types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010029#include <linux/percpu.h>
Julien Thierry85738e02019-01-31 14:58:48 +000030#include <asm/arch_gicv3.h>
Dave Martin3f61f402018-09-28 14:39:08 +010031#include <asm/barrier.h>
Mark Rutland63a1e1c2017-05-16 15:18:05 +010032#include <asm/cpufeature.h>
James Morse4f5abad2018-01-15 19:39:00 +000033#include <asm/daifflags.h>
Dave Martin17eed272017-10-31 15:51:16 +000034#include <asm/fpsimd.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000035#include <asm/kvm.h>
Marc Zyngier3a3604b2015-01-29 13:19:45 +000036#include <asm/kvm_asm.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000037#include <asm/kvm_mmio.h>
Marc Zyngier32f13952019-01-19 15:29:54 +000038#include <asm/smp_plat.h>
Dave Martine6b673b2018-04-06 14:55:59 +010039#include <asm/thread_info.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000040
Eric Augerc1426e42015-03-04 11:14:34 +010041#define __KVM_HAVE_ARCH_INTC_INITIALIZED
42
Linu Cherian955a3fc2017-03-08 11:38:35 +053043#define KVM_USER_MEM_SLOTS 512
David Hildenbrand920552b2015-09-18 12:34:53 +020044#define KVM_HALT_POLL_NS_DEFAULT 500000
Marc Zyngier4f8d6632012-12-10 16:29:28 +000045
46#include <kvm/arm_vgic.h>
47#include <kvm/arm_arch_timer.h>
Shannon Zhao04fe4722015-09-11 09:38:32 +080048#include <kvm/arm_pmu.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000049
Ming Leief748912015-09-02 14:31:21 +080050#define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
51
Dave Martin9a3cdf22019-02-28 18:56:50 +000052#define KVM_VCPU_MAX_FEATURES 5
Marc Zyngier4f8d6632012-12-10 16:29:28 +000053
Andrew Jones7b244e22017-06-04 14:43:58 +020054#define KVM_REQ_SLEEP \
Andrew Jones23871492017-06-04 14:43:51 +020055 KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
Andrew Jones325f9c62017-06-04 14:43:59 +020056#define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1)
Marc Zyngier358b28f2018-12-20 11:36:07 +000057#define KVM_REQ_VCPU_RESET KVM_ARCH_REQ(2)
Christoffer Dallb13216c2016-04-27 10:28:00 +010058
Christoffer Dall61bbe382017-10-27 19:57:51 +020059DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use);
60
Dave Martin9033bba2019-02-28 18:46:44 +000061extern unsigned int kvm_sve_max_vl;
Dave Martina3be8362019-04-12 15:30:58 +010062int kvm_arm_init_sve(void);
Dave Martin0f062bf2019-02-28 18:33:00 +000063
Will Deacon6951e482014-08-26 15:13:20 +010064int __attribute_const__ kvm_target_cpu(void);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000065int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
Dave Martin9033bba2019-02-28 18:46:44 +000066void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu);
Dongjiu Geng375bdd32018-10-13 00:12:48 +080067int kvm_arch_vm_ioctl_check_extension(struct kvm *kvm, long ext);
James Morsec6125052016-04-29 18:27:03 +010068void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000069
Christoffer Dalle329fb72018-12-11 15:26:31 +010070struct kvm_vmid {
Marc Zyngier4f8d6632012-12-10 16:29:28 +000071 /* The VMID generation used for the virt. memory system */
72 u64 vmid_gen;
73 u32 vmid;
Christoffer Dalle329fb72018-12-11 15:26:31 +010074};
75
76struct kvm_arch {
77 struct kvm_vmid vmid;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000078
Suzuki K Poulose7665f3a2018-09-26 17:32:43 +010079 /* stage2 entry level table */
Marc Zyngier4f8d6632012-12-10 16:29:28 +000080 pgd_t *pgd;
Christoffer Dalle329fb72018-12-11 15:26:31 +010081 phys_addr_t pgd_phys;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000082
Suzuki K Poulose7665f3a2018-09-26 17:32:43 +010083 /* VTCR_EL2 value for this VM */
84 u64 vtcr;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000085
Marc Zyngier94d0e592016-10-18 18:37:49 +010086 /* The last vcpu id that ran on each physical CPU */
87 int __percpu *last_vcpu_ran;
88
Andre Przywara3caa2d82014-06-02 16:26:01 +020089 /* The maximum number of vCPUs depends on the used GIC model */
90 int max_vcpus;
91
Marc Zyngier4f8d6632012-12-10 16:29:28 +000092 /* Interrupt controller */
93 struct vgic_dist vgic;
Marc Zyngier85bd0ba2018-01-21 16:42:56 +000094
95 /* Mandated version of PSCI */
96 u32 psci_version;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000097};
98
99#define KVM_NR_MEM_OBJS 40
100
101/*
102 * We don't want allocation failures within the mmu code, so we preallocate
103 * enough memory for a single page fault in a cache.
104 */
105struct kvm_mmu_memory_cache {
106 int nobjs;
107 void *objects[KVM_NR_MEM_OBJS];
108};
109
110struct kvm_vcpu_fault_info {
111 u32 esr_el2; /* Hyp Syndrom Register */
112 u64 far_el2; /* Hyp Fault Address Register */
113 u64 hpfar_el2; /* Hyp IPA Fault Address Register */
James Morse0067df42018-01-15 19:39:05 +0000114 u64 disr_el1; /* Deferred [SError] Status Register */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000115};
116
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000117/*
118 * 0 is reserved as an invalid value.
119 * Order should be kept in sync with the save/restore code.
120 */
121enum vcpu_sysreg {
122 __INVALID_SYSREG__,
123 MPIDR_EL1, /* MultiProcessor Affinity Register */
124 CSSELR_EL1, /* Cache Size Selection Register */
125 SCTLR_EL1, /* System Control Register */
126 ACTLR_EL1, /* Auxiliary Control Register */
127 CPACR_EL1, /* Coprocessor Access Control */
Dave Martin73433762018-09-28 14:39:16 +0100128 ZCR_EL1, /* SVE Control */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000129 TTBR0_EL1, /* Translation Table Base Register 0 */
130 TTBR1_EL1, /* Translation Table Base Register 1 */
131 TCR_EL1, /* Translation Control Register */
132 ESR_EL1, /* Exception Syndrome Register */
Adam Buchbinderef769e32016-02-24 09:52:41 -0800133 AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
134 AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000135 FAR_EL1, /* Fault Address Register */
136 MAIR_EL1, /* Memory Attribute Indirection Register */
137 VBAR_EL1, /* Vector Base Address Register */
138 CONTEXTIDR_EL1, /* Context ID Register */
139 TPIDR_EL0, /* Thread ID, User R/W */
140 TPIDRRO_EL0, /* Thread ID, User R/O */
141 TPIDR_EL1, /* Thread ID, Privileged */
142 AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
143 CNTKCTL_EL1, /* Timer Control Register (EL1) */
144 PAR_EL1, /* Physical Address Register */
145 MDSCR_EL1, /* Monitor Debug System Control Register */
146 MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
James Morsec773ae22018-01-15 19:39:02 +0000147 DISR_EL1, /* Deferred Interrupt Status Register */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000148
Shannon Zhaoab946832015-06-18 16:01:53 +0800149 /* Performance Monitors Registers */
150 PMCR_EL0, /* Control Register */
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800151 PMSELR_EL0, /* Event Counter Selection Register */
Shannon Zhao051ff582015-12-08 15:29:06 +0800152 PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
153 PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
154 PMCCNTR_EL0, /* Cycle Counter Register */
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800155 PMEVTYPER0_EL0, /* Event Type Register (0-30) */
156 PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
157 PMCCFILTR_EL0, /* Cycle Count Filter Register */
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800158 PMCNTENSET_EL0, /* Count Enable Set Register */
Shannon Zhao9db52c72015-09-08 14:40:20 +0800159 PMINTENSET_EL1, /* Interrupt Enable Set Register */
Shannon Zhao76d883c2015-09-08 15:03:26 +0800160 PMOVSSET_EL0, /* Overflow Flag Status Set Register */
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800161 PMSWINC_EL0, /* Software Increment Register */
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800162 PMUSERENR_EL0, /* User Enable Register */
Shannon Zhaoab946832015-06-18 16:01:53 +0800163
Mark Rutland384b40c2019-04-23 10:12:35 +0530164 /* Pointer Authentication Registers in a strict increasing order. */
165 APIAKEYLO_EL1,
166 APIAKEYHI_EL1,
167 APIBKEYLO_EL1,
168 APIBKEYHI_EL1,
169 APDAKEYLO_EL1,
170 APDAKEYHI_EL1,
171 APDBKEYLO_EL1,
172 APDBKEYHI_EL1,
173 APGAKEYLO_EL1,
174 APGAKEYHI_EL1,
175
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000176 /* 32bit specific registers. Keep them at the end of the range */
177 DACR32_EL2, /* Domain Access Control Register */
178 IFSR32_EL2, /* Instruction Fault Status Register */
179 FPEXC32_EL2, /* Floating-Point Exception Control Register */
180 DBGVCR32_EL2, /* Debug Vector Catch Register */
181
182 NR_SYS_REGS /* Nothing after this line! */
183};
184
185/* 32bit mapping */
186#define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
187#define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
188#define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
189#define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
190#define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
191#define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
192#define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
193#define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
194#define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
195#define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
196#define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
197#define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
198#define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
199#define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
200#define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
201#define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
202#define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
203#define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
204#define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
205#define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
206#define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
207#define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
208#define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
209#define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
210#define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
211#define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
212#define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
213#define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
214#define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
215
216#define cp14_DBGDSCRext (MDSCR_EL1 * 2)
217#define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
218#define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
219#define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
220#define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
221#define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
222#define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
223
224#define NR_COPRO_REGS (NR_SYS_REGS * 2)
225
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000226struct kvm_cpu_context {
227 struct kvm_regs gp_regs;
Marc Zyngier40033a62013-02-06 19:17:50 +0000228 union {
229 u64 sys_regs[NR_SYS_REGS];
Marc Zyngier72564012014-04-24 10:27:13 +0100230 u32 copro[NR_COPRO_REGS];
Marc Zyngier40033a62013-02-06 19:17:50 +0000231 };
James Morsec97e1662018-01-08 15:38:05 +0000232
233 struct kvm_vcpu *__hyp_running_vcpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000234};
235
236typedef struct kvm_cpu_context kvm_cpu_context_t;
237
Marc Zyngier358b28f2018-12-20 11:36:07 +0000238struct vcpu_reset_state {
239 unsigned long pc;
240 unsigned long r0;
241 bool be;
242 bool reset;
243};
244
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000245struct kvm_vcpu_arch {
246 struct kvm_cpu_context ctxt;
Dave Martinb43b5dd2018-09-28 14:39:17 +0100247 void *sve_state;
248 unsigned int sve_max_vl;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000249
250 /* HYP configuration */
251 u64 hcr_el2;
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100252 u32 mdcr_el2;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000253
254 /* Exception Information */
255 struct kvm_vcpu_fault_info fault;
256
Marc Zyngier55e37482018-05-29 13:11:16 +0100257 /* State of various workarounds, see kvm_asm.h for bit assignment */
258 u64 workaround_flags;
259
Dave Martinfa89d31c2018-05-08 14:47:23 +0100260 /* Miscellaneous vcpu state flags */
261 u64 flags;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100262
Alex Bennée84e690b2015-07-07 17:30:00 +0100263 /*
264 * We maintain more than a single set of debug registers to support
265 * debugging the guest from the host and to maintain separate host and
266 * guest state during world switches. vcpu_debug_state are the debug
267 * registers of the vcpu as the guest sees them. host_debug_state are
Alex Bennée834bf882015-07-07 17:30:02 +0100268 * the host registers which are saved and restored during
269 * world switches. external_debug_state contains the debug
270 * values we want to debug the guest. This is set via the
271 * KVM_SET_GUEST_DEBUG ioctl.
Alex Bennée84e690b2015-07-07 17:30:00 +0100272 *
273 * debug_ptr points to the set of debug registers that should be loaded
274 * onto the hardware when running the guest.
275 */
276 struct kvm_guest_debug_arch *debug_ptr;
277 struct kvm_guest_debug_arch vcpu_debug_state;
Alex Bennée834bf882015-07-07 17:30:02 +0100278 struct kvm_guest_debug_arch external_debug_state;
Alex Bennée84e690b2015-07-07 17:30:00 +0100279
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000280 /* Pointer to host CPU context */
281 kvm_cpu_context_t *host_cpu_context;
Dave Martine6b673b2018-04-06 14:55:59 +0100282
283 struct thread_info *host_thread_info; /* hyp VA */
284 struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */
285
Will Deaconf85279b2016-09-22 11:35:43 +0100286 struct {
287 /* {Break,watch}point registers */
288 struct kvm_guest_debug_arch regs;
289 /* Statistical profiling extension */
290 u64 pmscr_el1;
291 } host_debug_state;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000292
293 /* VGIC state */
294 struct vgic_cpu vgic_cpu;
295 struct arch_timer_cpu timer_cpu;
Shannon Zhao04fe4722015-09-11 09:38:32 +0800296 struct kvm_pmu pmu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000297
298 /*
299 * Anything that is not used directly from assembly code goes
300 * here.
301 */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000302
Alex Bennée337b99b2015-07-07 17:29:58 +0100303 /*
304 * Guest registers we preserve during guest debugging.
305 *
306 * These shadow registers are updated by the kvm_handle_sys_reg
307 * trap handler if the guest accesses or updates them while we
308 * are using guest debug.
309 */
310 struct {
311 u32 mdscr_el1;
312 } guest_debug_preserved;
313
Eric Auger37815282015-09-25 23:41:14 +0200314 /* vcpu power-off state */
315 bool power_off;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000316
Eric Auger3b928302015-09-25 23:41:17 +0200317 /* Don't run the guest (internal implementation need) */
318 bool pause;
319
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000320 /* IO related fields */
321 struct kvm_decode mmio_decode;
322
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000323 /* Cache some mmu pages needed inside spinlock regions */
324 struct kvm_mmu_memory_cache mmu_page_cache;
325
326 /* Target CPU and feature flags */
Chen Gang6c8c0c42013-07-22 04:40:38 +0100327 int target;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000328 DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
329
330 /* Detect first run of a vcpu */
331 bool has_run_once;
James Morse4715c142018-01-15 19:39:01 +0000332
333 /* Virtual SError ESR to restore when HCR_EL2.VSE is set */
334 u64 vsesr_el2;
Christoffer Dalld47533d2017-12-23 21:53:48 +0100335
Marc Zyngier358b28f2018-12-20 11:36:07 +0000336 /* Additional reset state */
337 struct vcpu_reset_state reset_state;
338
Christoffer Dalld47533d2017-12-23 21:53:48 +0100339 /* True when deferrable sysregs are loaded on the physical CPU,
340 * see kvm_vcpu_load_sysregs and kvm_vcpu_put_sysregs. */
341 bool sysregs_loaded_on_cpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000342};
343
Dave Martinb43b5dd2018-09-28 14:39:17 +0100344/* Pointer to the vcpu's SVE FFR for sve_{save,load}_state() */
345#define vcpu_sve_pffr(vcpu) ((void *)((char *)((vcpu)->arch.sve_state) + \
346 sve_ffr_offset((vcpu)->arch.sve_max_vl)))
347
Dave Martine1c9c982018-09-28 14:39:19 +0100348#define vcpu_sve_state_size(vcpu) ({ \
349 size_t __size_ret; \
350 unsigned int __vcpu_vq; \
351 \
352 if (WARN_ON(!sve_vl_valid((vcpu)->arch.sve_max_vl))) { \
353 __size_ret = 0; \
354 } else { \
355 __vcpu_vq = sve_vq_from_vl((vcpu)->arch.sve_max_vl); \
356 __size_ret = SVE_SIG_REGS_SIZE(__vcpu_vq); \
357 } \
358 \
359 __size_ret; \
360})
361
Dave Martinfa89d31c2018-05-08 14:47:23 +0100362/* vcpu_arch flags field values: */
363#define KVM_ARM64_DEBUG_DIRTY (1 << 0)
Dave Martine6b673b2018-04-06 14:55:59 +0100364#define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */
365#define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */
366#define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */
Dave Martinb3eb56b2018-06-15 16:47:25 +0100367#define KVM_ARM64_HOST_SVE_ENABLED (1 << 4) /* SVE enabled for EL0 */
Dave Martin1765edb2018-09-28 14:39:12 +0100368#define KVM_ARM64_GUEST_HAS_SVE (1 << 5) /* SVE exposed to guest */
Dave Martin9033bba2019-02-28 18:46:44 +0000369#define KVM_ARM64_VCPU_SVE_FINALIZED (1 << 6) /* SVE config completed */
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530370#define KVM_ARM64_GUEST_HAS_PTRAUTH (1 << 7) /* PTRAUTH exposed to guest */
Dave Martin1765edb2018-09-28 14:39:12 +0100371
372#define vcpu_has_sve(vcpu) (system_supports_sve() && \
373 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_SVE))
Dave Martinfa89d31c2018-05-08 14:47:23 +0100374
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530375#define vcpu_has_ptrauth(vcpu) ((system_supports_address_auth() || \
376 system_supports_generic_auth()) && \
377 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_PTRAUTH))
378
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000379#define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs)
Christoffer Dall8d404c42016-03-16 15:38:53 +0100380
381/*
382 * Only use __vcpu_sys_reg if you know you want the memory backed version of a
383 * register, and not the one most recently accessed by a running VCPU. For
384 * example, for userspace access or for system registers that are never context
385 * switched, but only emulated.
386 */
387#define __vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)])
388
Christoffer Dallda6f1662018-11-29 12:20:01 +0100389u64 vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg);
Christoffer Dalld47533d2017-12-23 21:53:48 +0100390void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg);
Christoffer Dall8d404c42016-03-16 15:38:53 +0100391
Marc Zyngier72564012014-04-24 10:27:13 +0100392/*
393 * CP14 and CP15 live in the same array, as they are backed by the
394 * same system registers.
395 */
396#define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)])
397#define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)])
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000398
399struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000400 ulong remote_tlb_flush;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000401};
402
403struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000404 u64 halt_successful_poll;
405 u64 halt_attempted_poll;
406 u64 halt_poll_invalid;
407 u64 halt_wakeup;
408 u64 hvc_exit_stat;
Amit Tomarb19e6892015-11-26 10:09:43 +0000409 u64 wfe_exit_stat;
410 u64 wfi_exit_stat;
411 u64 mmio_exit_user;
412 u64 mmio_exit_kernel;
413 u64 exits;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000414};
415
Anup Patel473bdc02013-09-30 14:20:06 +0530416int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000417unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
418int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000419int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
420int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
James Morse539aee02018-07-19 16:24:24 +0100421int __kvm_arm_vcpu_get_events(struct kvm_vcpu *vcpu,
422 struct kvm_vcpu_events *events);
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100423
James Morse539aee02018-07-19 16:24:24 +0100424int __kvm_arm_vcpu_set_events(struct kvm_vcpu *vcpu,
425 struct kvm_vcpu_events *events);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000426
427#define KVM_ARCH_WANT_MMU_NOTIFIER
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000428int kvm_unmap_hva_range(struct kvm *kvm,
429 unsigned long start, unsigned long end);
Lan Tianyu748c0e32018-12-06 21:21:10 +0800430int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
Marc Zyngier35307b92015-03-12 18:16:51 +0000431int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
432int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000433
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000434struct kvm_vcpu *kvm_arm_get_running_vcpu(void);
Will Deacon4000be42014-08-26 15:13:21 +0100435struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void);
Christoffer Dallb13216c2016-04-27 10:28:00 +0100436void kvm_arm_halt_guest(struct kvm *kvm);
437void kvm_arm_resume_guest(struct kvm *kvm);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000438
Ard Biesheuvela0bf9772016-02-16 13:52:39 +0100439u64 __kvm_call_hyp(void *hypfn, ...);
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000440
441/*
442 * The couple of isb() below are there to guarantee the same behaviour
443 * on VHE as on !VHE, where the eret to EL1 acts as a context
444 * synchronization event.
445 */
446#define kvm_call_hyp(f, ...) \
447 do { \
448 if (has_vhe()) { \
449 f(__VA_ARGS__); \
450 isb(); \
451 } else { \
452 __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__); \
453 } \
454 } while(0)
455
456#define kvm_call_hyp_ret(f, ...) \
457 ({ \
458 typeof(f(__VA_ARGS__)) ret; \
459 \
460 if (has_vhe()) { \
461 ret = f(__VA_ARGS__); \
462 isb(); \
463 } else { \
464 ret = __kvm_call_hyp(kvm_ksym_ref(f), \
465 ##__VA_ARGS__); \
466 } \
467 \
468 ret; \
469 })
Marc Zyngier22b39ca2016-03-01 13:12:44 +0000470
Christoffer Dallcf5d31882014-10-16 17:00:18 +0200471void force_vm_exit(const cpumask_t *mask);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800472void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000473
474int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
475 int exception_index);
James Morse3368bd82018-01-15 19:39:04 +0000476void handle_exit_early(struct kvm_vcpu *vcpu, struct kvm_run *run,
477 int exception_index);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000478
479int kvm_perf_init(void);
480int kvm_perf_teardown(void);
481
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100482void kvm_set_sei_esr(struct kvm_vcpu *vcpu, u64 syndrome);
483
Andre Przywara4429fc62014-06-02 15:37:13 +0200484struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
485
Christoffer Dall4464e212017-10-08 17:01:56 +0200486DECLARE_PER_CPU(kvm_cpu_context_t, kvm_host_cpu_state);
487
Marc Zyngier32f13952019-01-19 15:29:54 +0000488static inline void kvm_init_host_cpu_context(kvm_cpu_context_t *cpu_ctxt,
489 int cpu)
490{
491 /* The host's MPIDR is immutable, so let's set it up at boot time */
492 cpu_ctxt->sys_regs[MPIDR_EL1] = cpu_logical_map(cpu);
493}
494
Will Deacon7c364472018-08-08 16:10:54 +0100495void __kvm_enable_ssbs(void);
496
Marc Zyngier12fda812016-06-30 18:40:45 +0100497static inline void __cpu_init_hyp_mode(phys_addr_t pgd_ptr,
Marc Zyngier092bd142012-12-17 17:07:52 +0000498 unsigned long hyp_stack_ptr,
499 unsigned long vector_ptr)
500{
Marc Zyngier9bc03f12018-07-10 13:20:47 +0100501 /*
502 * Calculate the raw per-cpu offset without a translation from the
503 * kernel's mapping to the linear mapping, and store it in tpidr_el2
504 * so that we can use adr_l to access per-cpu variables in EL2.
505 */
506 u64 tpidr_el2 = ((u64)this_cpu_ptr(&kvm_host_cpu_state) -
507 (u64)kvm_ksym_ref(kvm_host_cpu_state));
Christoffer Dall4464e212017-10-08 17:01:56 +0200508
Marc Zyngier092bd142012-12-17 17:07:52 +0000509 /*
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100510 * Call initialization code, and switch to the full blown HYP code.
511 * If the cpucaps haven't been finalized yet, something has gone very
512 * wrong, and hyp will crash and burn when it uses any
513 * cpus_have_const_cap() wrapper.
Marc Zyngier092bd142012-12-17 17:07:52 +0000514 */
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100515 BUG_ON(!static_branch_likely(&arm64_const_caps_ready));
Marc Zyngier9bc03f12018-07-10 13:20:47 +0100516 __kvm_call_hyp((void *)pgd_ptr, hyp_stack_ptr, vector_ptr, tpidr_el2);
Will Deacon7c364472018-08-08 16:10:54 +0100517
518 /*
519 * Disabling SSBD on a non-VHE system requires us to enable SSBS
520 * at EL2.
521 */
522 if (!has_vhe() && this_cpu_has_cap(ARM64_SSBS) &&
523 arm64_get_ssbd_state() == ARM64_SSBD_FORCE_DISABLE) {
524 kvm_call_hyp(__kvm_enable_ssbs);
525 }
Marc Zyngier092bd142012-12-17 17:07:52 +0000526}
527
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000528static inline bool kvm_arch_requires_vhe(void)
Dave Martin85acda32018-04-20 16:20:43 +0100529{
530 /*
531 * The Arm architecture specifies that implementation of SVE
532 * requires VHE also to be implemented. The KVM code for arm64
533 * relies on this when SVE is present:
534 */
535 if (system_supports_sve())
Dave Martin85acda32018-04-20 16:20:43 +0100536 return true;
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000537
Marc Zyngier8b2cca92018-12-06 17:31:23 +0000538 /* Some implementations have defects that confine them to VHE */
539 if (cpus_have_cap(ARM64_WORKAROUND_1165522))
540 return true;
541
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000542 return false;
Dave Martin85acda32018-04-20 16:20:43 +0100543}
544
Mark Rutland384b40c2019-04-23 10:12:35 +0530545void kvm_arm_vcpu_ptrauth_trap(struct kvm_vcpu *vcpu);
546
Radim Krčmář0865e632014-08-28 15:13:02 +0200547static inline void kvm_arch_hardware_unsetup(void) {}
548static inline void kvm_arch_sync_events(struct kvm *kvm) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200549static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200550static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200551
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100552void kvm_arm_init_debug(void);
553void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
554void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
Alex Bennée84e690b2015-07-07 17:30:00 +0100555void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800556int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
557 struct kvm_device_attr *attr);
558int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
559 struct kvm_device_attr *attr);
560int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
561 struct kvm_device_attr *attr);
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100562
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100563static inline void __cpu_init_stage2(void) {}
Marc Zyngier21a41792016-02-22 10:57:30 +0000564
Dave Martine6b673b2018-04-06 14:55:59 +0100565/* Guest/host FPSIMD coordination helpers */
566int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu);
567void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu);
568void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu);
569void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu);
570
571#ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */
572static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu)
Dave Martin17eed272017-10-31 15:51:16 +0000573{
Dave Martine6b673b2018-04-06 14:55:59 +0100574 return kvm_arch_vcpu_run_map_fp(vcpu);
Dave Martin17eed272017-10-31 15:51:16 +0000575}
Dave Martine6b673b2018-04-06 14:55:59 +0100576#endif
Dave Martin17eed272017-10-31 15:51:16 +0000577
James Morse4f5abad2018-01-15 19:39:00 +0000578static inline void kvm_arm_vhe_guest_enter(void)
579{
580 local_daif_mask();
Julien Thierry85738e02019-01-31 14:58:48 +0000581
582 /*
583 * Having IRQs masked via PMR when entering the guest means the GIC
584 * will not signal the CPU of interrupts of lower priority, and the
585 * only way to get out will be via guest exceptions.
586 * Naturally, we want to avoid this.
587 */
588 if (system_uses_irq_prio_masking()) {
589 gic_write_pmr(GIC_PRIO_IRQON);
590 dsb(sy);
591 }
James Morse4f5abad2018-01-15 19:39:00 +0000592}
593
594static inline void kvm_arm_vhe_guest_exit(void)
595{
Julien Thierry85738e02019-01-31 14:58:48 +0000596 /*
597 * local_daif_restore() takes care to properly restore PSTATE.DAIF
598 * and the GIC PMR if the host is using IRQ priorities.
599 */
James Morse4f5abad2018-01-15 19:39:00 +0000600 local_daif_restore(DAIF_PROCCTX_NOIRQ);
Christoffer Dall3f5c90b2017-10-03 14:02:12 +0200601
602 /*
603 * When we exit from the guest we change a number of CPU configuration
604 * parameters, such as traps. Make sure these changes take effect
605 * before running the host or additional guests.
606 */
607 isb();
James Morse4f5abad2018-01-15 19:39:00 +0000608}
Marc Zyngier6167ec52018-02-06 17:56:14 +0000609
610static inline bool kvm_arm_harden_branch_predictor(void)
611{
612 return cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR);
613}
614
Marc Zyngier5d81f7d2018-05-29 13:11:18 +0100615#define KVM_SSBD_UNKNOWN -1
616#define KVM_SSBD_FORCE_DISABLE 0
617#define KVM_SSBD_KERNEL 1
618#define KVM_SSBD_FORCE_ENABLE 2
619#define KVM_SSBD_MITIGATED 3
620
621static inline int kvm_arm_have_ssbd(void)
622{
623 switch (arm64_get_ssbd_state()) {
624 case ARM64_SSBD_FORCE_DISABLE:
625 return KVM_SSBD_FORCE_DISABLE;
626 case ARM64_SSBD_KERNEL:
627 return KVM_SSBD_KERNEL;
628 case ARM64_SSBD_FORCE_ENABLE:
629 return KVM_SSBD_FORCE_ENABLE;
630 case ARM64_SSBD_MITIGATED:
631 return KVM_SSBD_MITIGATED;
632 case ARM64_SSBD_UNKNOWN:
633 default:
634 return KVM_SSBD_UNKNOWN;
635 }
636}
637
Christoffer Dallbc192ce2017-10-10 10:21:18 +0200638void kvm_vcpu_load_sysregs(struct kvm_vcpu *vcpu);
639void kvm_vcpu_put_sysregs(struct kvm_vcpu *vcpu);
640
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100641void kvm_set_ipa_limit(void);
642
Marc Orrd1e5b0e2018-05-15 04:37:37 -0700643#define __KVM_HAVE_ARCH_VM_ALLOC
644struct kvm *kvm_arch_alloc_vm(void);
645void kvm_arch_free_vm(struct kvm *kvm);
646
Marc Zyngierbca607e2018-10-01 13:40:36 +0100647int kvm_arm_setup_stage2(struct kvm *kvm, unsigned long type);
Suzuki K Poulose5b6c6742018-09-26 17:32:42 +0100648
Dave Martin92e68b22019-04-10 17:17:37 +0100649int kvm_arm_vcpu_finalize(struct kvm_vcpu *vcpu, int feature);
Dave Martin9033bba2019-02-28 18:46:44 +0000650bool kvm_arm_vcpu_is_finalized(struct kvm_vcpu *vcpu);
651
652#define kvm_arm_vcpu_sve_finalized(vcpu) \
653 ((vcpu)->arch.flags & KVM_ARM64_VCPU_SVE_FINALIZED)
Dave Martin7dd32a02018-12-19 14:27:01 +0000654
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000655#endif /* __ARM64_KVM_HOST_H__ */