blob: 9df9e9a22f3c36106c2f367aa837d35954fb95ff [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
Imre Deaka82abe42015-03-27 14:00:04 +020055static void bxt_init_clock_gating(struct drm_device *dev)
56{
Imre Deak32608ca2015-03-11 11:10:27 +020057 struct drm_i915_private *dev_priv = dev->dev_private;
58
Nick Hoatha7546152015-06-29 14:07:32 +010059 /* WaDisableSDEUnitClockGating:bxt */
60 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
61 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
62
Imre Deak32608ca2015-03-11 11:10:27 +020063 /*
64 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020065 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020066 */
Imre Deak32608ca2015-03-11 11:10:27 +020067 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020068 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7ac2015-12-01 10:23:52 +020069
70 /*
71 * Wa: Backlight PWM may stop in the asserted state, causing backlight
72 * to stay fully on.
73 */
74 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
75 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
76 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +020077}
78
Daniel Vetterc921aba2012-04-26 23:28:17 +020079static void i915_pineview_get_mem_freq(struct drm_device *dev)
80{
Jani Nikula50227e12014-03-31 14:27:21 +030081 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +020082 u32 tmp;
83
84 tmp = I915_READ(CLKCFG);
85
86 switch (tmp & CLKCFG_FSB_MASK) {
87 case CLKCFG_FSB_533:
88 dev_priv->fsb_freq = 533; /* 133*4 */
89 break;
90 case CLKCFG_FSB_800:
91 dev_priv->fsb_freq = 800; /* 200*4 */
92 break;
93 case CLKCFG_FSB_667:
94 dev_priv->fsb_freq = 667; /* 167*4 */
95 break;
96 case CLKCFG_FSB_400:
97 dev_priv->fsb_freq = 400; /* 100*4 */
98 break;
99 }
100
101 switch (tmp & CLKCFG_MEM_MASK) {
102 case CLKCFG_MEM_533:
103 dev_priv->mem_freq = 533;
104 break;
105 case CLKCFG_MEM_667:
106 dev_priv->mem_freq = 667;
107 break;
108 case CLKCFG_MEM_800:
109 dev_priv->mem_freq = 800;
110 break;
111 }
112
113 /* detect pineview DDR3 setting */
114 tmp = I915_READ(CSHRDDR3CTL);
115 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
116}
117
118static void i915_ironlake_get_mem_freq(struct drm_device *dev)
119{
Jani Nikula50227e12014-03-31 14:27:21 +0300120 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200121 u16 ddrpll, csipll;
122
123 ddrpll = I915_READ16(DDRMPLL1);
124 csipll = I915_READ16(CSIPLL0);
125
126 switch (ddrpll & 0xff) {
127 case 0xc:
128 dev_priv->mem_freq = 800;
129 break;
130 case 0x10:
131 dev_priv->mem_freq = 1066;
132 break;
133 case 0x14:
134 dev_priv->mem_freq = 1333;
135 break;
136 case 0x18:
137 dev_priv->mem_freq = 1600;
138 break;
139 default:
140 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
141 ddrpll & 0xff);
142 dev_priv->mem_freq = 0;
143 break;
144 }
145
Daniel Vetter20e4d402012-08-08 23:35:39 +0200146 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200147
148 switch (csipll & 0x3ff) {
149 case 0x00c:
150 dev_priv->fsb_freq = 3200;
151 break;
152 case 0x00e:
153 dev_priv->fsb_freq = 3733;
154 break;
155 case 0x010:
156 dev_priv->fsb_freq = 4266;
157 break;
158 case 0x012:
159 dev_priv->fsb_freq = 4800;
160 break;
161 case 0x014:
162 dev_priv->fsb_freq = 5333;
163 break;
164 case 0x016:
165 dev_priv->fsb_freq = 5866;
166 break;
167 case 0x018:
168 dev_priv->fsb_freq = 6400;
169 break;
170 default:
171 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
172 csipll & 0x3ff);
173 dev_priv->fsb_freq = 0;
174 break;
175 }
176
177 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200178 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200179 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200180 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200181 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200182 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200183 }
184}
185
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300186static const struct cxsr_latency cxsr_latency_table[] = {
187 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
188 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
189 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
190 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
191 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
192
193 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
194 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
195 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
196 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
197 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
198
199 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
200 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
201 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
202 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
203 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
204
205 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
206 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
207 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
208 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
209 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
210
211 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
212 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
213 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
214 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
215 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
216
217 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
218 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
219 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
220 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
221 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
222};
223
Daniel Vetter63c62272012-04-21 23:17:55 +0200224static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300225 int is_ddr3,
226 int fsb,
227 int mem)
228{
229 const struct cxsr_latency *latency;
230 int i;
231
232 if (fsb == 0 || mem == 0)
233 return NULL;
234
235 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
236 latency = &cxsr_latency_table[i];
237 if (is_desktop == latency->is_desktop &&
238 is_ddr3 == latency->is_ddr3 &&
239 fsb == latency->fsb_freq && mem == latency->mem_freq)
240 return latency;
241 }
242
243 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
244
245 return NULL;
246}
247
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200248static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
249{
250 u32 val;
251
252 mutex_lock(&dev_priv->rps.hw_lock);
253
254 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
255 if (enable)
256 val &= ~FORCE_DDR_HIGH_FREQ;
257 else
258 val |= FORCE_DDR_HIGH_FREQ;
259 val &= ~FORCE_DDR_LOW_FREQ;
260 val |= FORCE_DDR_FREQ_REQ_ACK;
261 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
262
263 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
264 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
265 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
266
267 mutex_unlock(&dev_priv->rps.hw_lock);
268}
269
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200270static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
271{
272 u32 val;
273
274 mutex_lock(&dev_priv->rps.hw_lock);
275
276 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
277 if (enable)
278 val |= DSP_MAXFIFO_PM5_ENABLE;
279 else
280 val &= ~DSP_MAXFIFO_PM5_ENABLE;
281 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
282
283 mutex_unlock(&dev_priv->rps.hw_lock);
284}
285
Ville Syrjäläf4998962015-03-10 17:02:21 +0200286#define FW_WM(value, plane) \
287 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
288
Imre Deak5209b1f2014-07-01 12:36:17 +0300289void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300290{
Imre Deak5209b1f2014-07-01 12:36:17 +0300291 struct drm_device *dev = dev_priv->dev;
292 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300293
Wayne Boyer666a4532015-12-09 12:29:35 -0800294 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300295 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300296 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300297 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300298 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
299 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300300 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300301 } else if (IS_PINEVIEW(dev)) {
302 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
303 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
304 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300305 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300306 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
307 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
308 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
309 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300310 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300311 } else if (IS_I915GM(dev)) {
312 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
313 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
314 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300315 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300316 } else {
317 return;
318 }
319
320 DRM_DEBUG_KMS("memory self-refresh is %s\n",
321 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300322}
323
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200324
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300325/*
326 * Latency for FIFO fetches is dependent on several factors:
327 * - memory configuration (speed, channels)
328 * - chipset
329 * - current MCH state
330 * It can be fairly high in some situations, so here we assume a fairly
331 * pessimal value. It's a tradeoff between extra memory fetches (if we
332 * set this value too high, the FIFO will fetch frequently to stay full)
333 * and power consumption (set it too low to save power and we might see
334 * FIFO underruns and display "flicker").
335 *
336 * A value of 5us seems to be a good balance; safe for very low end
337 * platforms but not overly aggressive on lower latency configs.
338 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100339static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300340
Ville Syrjäläb5004722015-03-05 21:19:47 +0200341#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
342 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
343
344static int vlv_get_fifo_size(struct drm_device *dev,
345 enum pipe pipe, int plane)
346{
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 int sprite0_start, sprite1_start, size;
349
350 switch (pipe) {
351 uint32_t dsparb, dsparb2, dsparb3;
352 case PIPE_A:
353 dsparb = I915_READ(DSPARB);
354 dsparb2 = I915_READ(DSPARB2);
355 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
356 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
357 break;
358 case PIPE_B:
359 dsparb = I915_READ(DSPARB);
360 dsparb2 = I915_READ(DSPARB2);
361 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
362 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
363 break;
364 case PIPE_C:
365 dsparb2 = I915_READ(DSPARB2);
366 dsparb3 = I915_READ(DSPARB3);
367 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
368 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
369 break;
370 default:
371 return 0;
372 }
373
374 switch (plane) {
375 case 0:
376 size = sprite0_start;
377 break;
378 case 1:
379 size = sprite1_start - sprite0_start;
380 break;
381 case 2:
382 size = 512 - 1 - sprite1_start;
383 break;
384 default:
385 return 0;
386 }
387
388 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
389 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
390 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
391 size);
392
393 return size;
394}
395
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300396static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300397{
398 struct drm_i915_private *dev_priv = dev->dev_private;
399 uint32_t dsparb = I915_READ(DSPARB);
400 int size;
401
402 size = dsparb & 0x7f;
403 if (plane)
404 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
405
406 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
407 plane ? "B" : "A", size);
408
409 return size;
410}
411
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200412static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300413{
414 struct drm_i915_private *dev_priv = dev->dev_private;
415 uint32_t dsparb = I915_READ(DSPARB);
416 int size;
417
418 size = dsparb & 0x1ff;
419 if (plane)
420 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
421 size >>= 1; /* Convert to cachelines */
422
423 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
424 plane ? "B" : "A", size);
425
426 return size;
427}
428
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300429static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300430{
431 struct drm_i915_private *dev_priv = dev->dev_private;
432 uint32_t dsparb = I915_READ(DSPARB);
433 int size;
434
435 size = dsparb & 0x7f;
436 size >>= 2; /* Convert to cachelines */
437
438 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
439 plane ? "B" : "A",
440 size);
441
442 return size;
443}
444
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300445/* Pineview has different values for various configs */
446static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300447 .fifo_size = PINEVIEW_DISPLAY_FIFO,
448 .max_wm = PINEVIEW_MAX_WM,
449 .default_wm = PINEVIEW_DFT_WM,
450 .guard_size = PINEVIEW_GUARD_WM,
451 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300452};
453static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300454 .fifo_size = PINEVIEW_DISPLAY_FIFO,
455 .max_wm = PINEVIEW_MAX_WM,
456 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
457 .guard_size = PINEVIEW_GUARD_WM,
458 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300459};
460static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300461 .fifo_size = PINEVIEW_CURSOR_FIFO,
462 .max_wm = PINEVIEW_CURSOR_MAX_WM,
463 .default_wm = PINEVIEW_CURSOR_DFT_WM,
464 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
465 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300466};
467static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300468 .fifo_size = PINEVIEW_CURSOR_FIFO,
469 .max_wm = PINEVIEW_CURSOR_MAX_WM,
470 .default_wm = PINEVIEW_CURSOR_DFT_WM,
471 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
472 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300473};
474static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300475 .fifo_size = G4X_FIFO_SIZE,
476 .max_wm = G4X_MAX_WM,
477 .default_wm = G4X_MAX_WM,
478 .guard_size = 2,
479 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300480};
481static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300482 .fifo_size = I965_CURSOR_FIFO,
483 .max_wm = I965_CURSOR_MAX_WM,
484 .default_wm = I965_CURSOR_DFT_WM,
485 .guard_size = 2,
486 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300487};
488static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300489 .fifo_size = VALLEYVIEW_FIFO_SIZE,
490 .max_wm = VALLEYVIEW_MAX_WM,
491 .default_wm = VALLEYVIEW_MAX_WM,
492 .guard_size = 2,
493 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300494};
495static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300496 .fifo_size = I965_CURSOR_FIFO,
497 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
498 .default_wm = I965_CURSOR_DFT_WM,
499 .guard_size = 2,
500 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300501};
502static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300503 .fifo_size = I965_CURSOR_FIFO,
504 .max_wm = I965_CURSOR_MAX_WM,
505 .default_wm = I965_CURSOR_DFT_WM,
506 .guard_size = 2,
507 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300508};
509static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300510 .fifo_size = I945_FIFO_SIZE,
511 .max_wm = I915_MAX_WM,
512 .default_wm = 1,
513 .guard_size = 2,
514 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515};
516static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300517 .fifo_size = I915_FIFO_SIZE,
518 .max_wm = I915_MAX_WM,
519 .default_wm = 1,
520 .guard_size = 2,
521 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300522};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300523static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300524 .fifo_size = I855GM_FIFO_SIZE,
525 .max_wm = I915_MAX_WM,
526 .default_wm = 1,
527 .guard_size = 2,
528 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300530static const struct intel_watermark_params i830_bc_wm_info = {
531 .fifo_size = I855GM_FIFO_SIZE,
532 .max_wm = I915_MAX_WM/2,
533 .default_wm = 1,
534 .guard_size = 2,
535 .cacheline_size = I830_FIFO_LINE_SIZE,
536};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200537static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300538 .fifo_size = I830_FIFO_SIZE,
539 .max_wm = I915_MAX_WM,
540 .default_wm = 1,
541 .guard_size = 2,
542 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543};
544
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300545/**
546 * intel_calculate_wm - calculate watermark level
547 * @clock_in_khz: pixel clock
548 * @wm: chip FIFO params
549 * @pixel_size: display pixel size
550 * @latency_ns: memory latency for the platform
551 *
552 * Calculate the watermark level (the level at which the display plane will
553 * start fetching from memory again). Each chip has a different display
554 * FIFO size and allocation, so the caller needs to figure that out and pass
555 * in the correct intel_watermark_params structure.
556 *
557 * As the pixel clock runs, the FIFO will be drained at a rate that depends
558 * on the pixel size. When it reaches the watermark level, it'll start
559 * fetching FIFO line sized based chunks from memory until the FIFO fills
560 * past the watermark point. If the FIFO drains completely, a FIFO underrun
561 * will occur, and a display engine hang could result.
562 */
563static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
564 const struct intel_watermark_params *wm,
565 int fifo_size,
566 int pixel_size,
567 unsigned long latency_ns)
568{
569 long entries_required, wm_size;
570
571 /*
572 * Note: we need to make sure we don't overflow for various clock &
573 * latency values.
574 * clocks go from a few thousand to several hundred thousand.
575 * latency is usually a few thousand
576 */
577 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
578 1000;
579 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
580
581 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
582
583 wm_size = fifo_size - (entries_required + wm->guard_size);
584
585 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
586
587 /* Don't promote wm_size to unsigned... */
588 if (wm_size > (long)wm->max_wm)
589 wm_size = wm->max_wm;
590 if (wm_size <= 0)
591 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300592
593 /*
594 * Bspec seems to indicate that the value shouldn't be lower than
595 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
596 * Lets go for 8 which is the burst size since certain platforms
597 * already use a hardcoded 8 (which is what the spec says should be
598 * done).
599 */
600 if (wm_size <= 8)
601 wm_size = 8;
602
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300603 return wm_size;
604}
605
606static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
607{
608 struct drm_crtc *crtc, *enabled = NULL;
609
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100610 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000611 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612 if (enabled)
613 return NULL;
614 enabled = crtc;
615 }
616 }
617
618 return enabled;
619}
620
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300621static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300623 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300624 struct drm_i915_private *dev_priv = dev->dev_private;
625 struct drm_crtc *crtc;
626 const struct cxsr_latency *latency;
627 u32 reg;
628 unsigned long wm;
629
630 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
631 dev_priv->fsb_freq, dev_priv->mem_freq);
632 if (!latency) {
633 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300634 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300635 return;
636 }
637
638 crtc = single_enabled_crtc(dev);
639 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300640 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -0800641 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300642 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300643
644 /* Display SR */
645 wm = intel_calculate_wm(clock, &pineview_display_wm,
646 pineview_display_wm.fifo_size,
647 pixel_size, latency->display_sr);
648 reg = I915_READ(DSPFW1);
649 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200650 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300651 I915_WRITE(DSPFW1, reg);
652 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
653
654 /* cursor SR */
655 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
656 pineview_display_wm.fifo_size,
657 pixel_size, latency->cursor_sr);
658 reg = I915_READ(DSPFW3);
659 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200660 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300661 I915_WRITE(DSPFW3, reg);
662
663 /* Display HPLL off SR */
664 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
665 pineview_display_hplloff_wm.fifo_size,
666 pixel_size, latency->display_hpll_disable);
667 reg = I915_READ(DSPFW3);
668 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200669 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300670 I915_WRITE(DSPFW3, reg);
671
672 /* cursor HPLL off SR */
673 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
674 pineview_display_hplloff_wm.fifo_size,
675 pixel_size, latency->cursor_hpll_disable);
676 reg = I915_READ(DSPFW3);
677 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200678 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300679 I915_WRITE(DSPFW3, reg);
680 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
681
Imre Deak5209b1f2014-07-01 12:36:17 +0300682 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300683 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300684 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 }
686}
687
688static bool g4x_compute_wm0(struct drm_device *dev,
689 int plane,
690 const struct intel_watermark_params *display,
691 int display_latency_ns,
692 const struct intel_watermark_params *cursor,
693 int cursor_latency_ns,
694 int *plane_wm,
695 int *cursor_wm)
696{
697 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300698 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300699 int htotal, hdisplay, clock, pixel_size;
700 int line_time_us, line_count;
701 int entries, tlb_miss;
702
703 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000704 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300705 *cursor_wm = cursor->guard_size;
706 *plane_wm = display->guard_size;
707 return false;
708 }
709
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200710 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100711 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800712 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200713 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800714 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300715
716 /* Use the small buffer method to calculate plane watermark */
717 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
718 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
719 if (tlb_miss > 0)
720 entries += tlb_miss;
721 entries = DIV_ROUND_UP(entries, display->cacheline_size);
722 *plane_wm = entries + display->guard_size;
723 if (*plane_wm > (int)display->max_wm)
724 *plane_wm = display->max_wm;
725
726 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200727 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Matt Roper3dd512f2015-02-27 10:12:00 -0800729 entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
731 if (tlb_miss > 0)
732 entries += tlb_miss;
733 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
734 *cursor_wm = entries + cursor->guard_size;
735 if (*cursor_wm > (int)cursor->max_wm)
736 *cursor_wm = (int)cursor->max_wm;
737
738 return true;
739}
740
741/*
742 * Check the wm result.
743 *
744 * If any calculated watermark values is larger than the maximum value that
745 * can be programmed into the associated watermark register, that watermark
746 * must be disabled.
747 */
748static bool g4x_check_srwm(struct drm_device *dev,
749 int display_wm, int cursor_wm,
750 const struct intel_watermark_params *display,
751 const struct intel_watermark_params *cursor)
752{
753 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
754 display_wm, cursor_wm);
755
756 if (display_wm > display->max_wm) {
757 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
758 display_wm, display->max_wm);
759 return false;
760 }
761
762 if (cursor_wm > cursor->max_wm) {
763 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
764 cursor_wm, cursor->max_wm);
765 return false;
766 }
767
768 if (!(display_wm || cursor_wm)) {
769 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
770 return false;
771 }
772
773 return true;
774}
775
776static bool g4x_compute_srwm(struct drm_device *dev,
777 int plane,
778 int latency_ns,
779 const struct intel_watermark_params *display,
780 const struct intel_watermark_params *cursor,
781 int *display_wm, int *cursor_wm)
782{
783 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300784 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300785 int hdisplay, htotal, pixel_size, clock;
786 unsigned long line_time_us;
787 int line_count, line_size;
788 int small, large;
789 int entries;
790
791 if (!latency_ns) {
792 *display_wm = *cursor_wm = 0;
793 return false;
794 }
795
796 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200797 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100798 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800799 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200800 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800801 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300802
Ville Syrjälä922044c2014-02-14 14:18:57 +0200803 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300804 line_count = (latency_ns / line_time_us + 1000) / 1000;
805 line_size = hdisplay * pixel_size;
806
807 /* Use the minimum of the small and large buffer method for primary */
808 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
809 large = line_count * line_size;
810
811 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
812 *display_wm = entries + display->guard_size;
813
814 /* calculate the self-refresh watermark for display cursor */
Matt Roper3dd512f2015-02-27 10:12:00 -0800815 entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
817 *cursor_wm = entries + cursor->guard_size;
818
819 return g4x_check_srwm(dev,
820 *display_wm, *cursor_wm,
821 display, cursor);
822}
823
Ville Syrjälä15665972015-03-10 16:16:28 +0200824#define FW_WM_VLV(value, plane) \
825 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
826
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200827static void vlv_write_wm_values(struct intel_crtc *crtc,
828 const struct vlv_wm_values *wm)
829{
830 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
831 enum pipe pipe = crtc->pipe;
832
833 I915_WRITE(VLV_DDL(pipe),
834 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
835 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
836 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
837 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
838
Ville Syrjäläae801522015-03-05 21:19:49 +0200839 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200840 FW_WM(wm->sr.plane, SR) |
841 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
842 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
843 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200844 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200845 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
846 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
847 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200848 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200849 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200850
851 if (IS_CHERRYVIEW(dev_priv)) {
852 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200853 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
854 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200855 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200856 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
857 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200858 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200859 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
860 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200861 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200862 FW_WM(wm->sr.plane >> 9, SR_HI) |
863 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
864 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
865 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
866 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
867 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
868 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
869 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
870 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
871 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200872 } else {
873 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200874 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
875 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200876 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200877 FW_WM(wm->sr.plane >> 9, SR_HI) |
878 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
879 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
880 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
881 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
882 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
883 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200884 }
885
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300886 /* zero (unused) WM1 watermarks */
887 I915_WRITE(DSPFW4, 0);
888 I915_WRITE(DSPFW5, 0);
889 I915_WRITE(DSPFW6, 0);
890 I915_WRITE(DSPHOWM1, 0);
891
Ville Syrjäläae801522015-03-05 21:19:49 +0200892 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200893}
894
Ville Syrjälä15665972015-03-10 16:16:28 +0200895#undef FW_WM_VLV
896
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300897enum vlv_wm_level {
898 VLV_WM_LEVEL_PM2,
899 VLV_WM_LEVEL_PM5,
900 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300901};
902
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300903/* latency must be in 0.1us units. */
904static unsigned int vlv_wm_method2(unsigned int pixel_rate,
905 unsigned int pipe_htotal,
906 unsigned int horiz_pixels,
907 unsigned int bytes_per_pixel,
908 unsigned int latency)
909{
910 unsigned int ret;
911
912 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
913 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
914 ret = DIV_ROUND_UP(ret, 64);
915
916 return ret;
917}
918
919static void vlv_setup_wm_latency(struct drm_device *dev)
920{
921 struct drm_i915_private *dev_priv = dev->dev_private;
922
923 /* all latencies in usec */
924 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
925
Ville Syrjälä58590c12015-09-08 21:05:12 +0300926 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
927
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300928 if (IS_CHERRYVIEW(dev_priv)) {
929 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
930 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300931
932 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300933 }
934}
935
936static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
937 struct intel_crtc *crtc,
938 const struct intel_plane_state *state,
939 int level)
940{
941 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
942 int clock, htotal, pixel_size, width, wm;
943
944 if (dev_priv->wm.pri_latency[level] == 0)
945 return USHRT_MAX;
946
947 if (!state->visible)
948 return 0;
949
950 pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
951 clock = crtc->config->base.adjusted_mode.crtc_clock;
952 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
953 width = crtc->config->pipe_src_w;
954 if (WARN_ON(htotal == 0))
955 htotal = 1;
956
957 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
958 /*
959 * FIXME the formula gives values that are
960 * too big for the cursor FIFO, and hence we
961 * would never be able to use cursors. For
962 * now just hardcode the watermark.
963 */
964 wm = 63;
965 } else {
966 wm = vlv_wm_method2(clock, htotal, width, pixel_size,
967 dev_priv->wm.pri_latency[level] * 10);
968 }
969
970 return min_t(int, wm, USHRT_MAX);
971}
972
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300973static void vlv_compute_fifo(struct intel_crtc *crtc)
974{
975 struct drm_device *dev = crtc->base.dev;
976 struct vlv_wm_state *wm_state = &crtc->wm_state;
977 struct intel_plane *plane;
978 unsigned int total_rate = 0;
979 const int fifo_size = 512 - 1;
980 int fifo_extra, fifo_left = fifo_size;
981
982 for_each_intel_plane_on_crtc(dev, crtc, plane) {
983 struct intel_plane_state *state =
984 to_intel_plane_state(plane->base.state);
985
986 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
987 continue;
988
989 if (state->visible) {
990 wm_state->num_active_planes++;
991 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
992 }
993 }
994
995 for_each_intel_plane_on_crtc(dev, crtc, plane) {
996 struct intel_plane_state *state =
997 to_intel_plane_state(plane->base.state);
998 unsigned int rate;
999
1000 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1001 plane->wm.fifo_size = 63;
1002 continue;
1003 }
1004
1005 if (!state->visible) {
1006 plane->wm.fifo_size = 0;
1007 continue;
1008 }
1009
1010 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1011 plane->wm.fifo_size = fifo_size * rate / total_rate;
1012 fifo_left -= plane->wm.fifo_size;
1013 }
1014
1015 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1016
1017 /* spread the remainder evenly */
1018 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1019 int plane_extra;
1020
1021 if (fifo_left == 0)
1022 break;
1023
1024 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1025 continue;
1026
1027 /* give it all to the first plane if none are active */
1028 if (plane->wm.fifo_size == 0 &&
1029 wm_state->num_active_planes)
1030 continue;
1031
1032 plane_extra = min(fifo_extra, fifo_left);
1033 plane->wm.fifo_size += plane_extra;
1034 fifo_left -= plane_extra;
1035 }
1036
1037 WARN_ON(fifo_left != 0);
1038}
1039
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001040static void vlv_invert_wms(struct intel_crtc *crtc)
1041{
1042 struct vlv_wm_state *wm_state = &crtc->wm_state;
1043 int level;
1044
1045 for (level = 0; level < wm_state->num_levels; level++) {
1046 struct drm_device *dev = crtc->base.dev;
1047 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1048 struct intel_plane *plane;
1049
1050 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1051 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1052
1053 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1054 switch (plane->base.type) {
1055 int sprite;
1056 case DRM_PLANE_TYPE_CURSOR:
1057 wm_state->wm[level].cursor = plane->wm.fifo_size -
1058 wm_state->wm[level].cursor;
1059 break;
1060 case DRM_PLANE_TYPE_PRIMARY:
1061 wm_state->wm[level].primary = plane->wm.fifo_size -
1062 wm_state->wm[level].primary;
1063 break;
1064 case DRM_PLANE_TYPE_OVERLAY:
1065 sprite = plane->plane;
1066 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1067 wm_state->wm[level].sprite[sprite];
1068 break;
1069 }
1070 }
1071 }
1072}
1073
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001074static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001075{
1076 struct drm_device *dev = crtc->base.dev;
1077 struct vlv_wm_state *wm_state = &crtc->wm_state;
1078 struct intel_plane *plane;
1079 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1080 int level;
1081
1082 memset(wm_state, 0, sizeof(*wm_state));
1083
Ville Syrjälä852eb002015-06-24 22:00:07 +03001084 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001085 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001086
1087 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001088
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001089 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001090
1091 if (wm_state->num_active_planes != 1)
1092 wm_state->cxsr = false;
1093
1094 if (wm_state->cxsr) {
1095 for (level = 0; level < wm_state->num_levels; level++) {
1096 wm_state->sr[level].plane = sr_fifo_size;
1097 wm_state->sr[level].cursor = 63;
1098 }
1099 }
1100
1101 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1102 struct intel_plane_state *state =
1103 to_intel_plane_state(plane->base.state);
1104
1105 if (!state->visible)
1106 continue;
1107
1108 /* normal watermarks */
1109 for (level = 0; level < wm_state->num_levels; level++) {
1110 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1111 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1112
1113 /* hack */
1114 if (WARN_ON(level == 0 && wm > max_wm))
1115 wm = max_wm;
1116
1117 if (wm > plane->wm.fifo_size)
1118 break;
1119
1120 switch (plane->base.type) {
1121 int sprite;
1122 case DRM_PLANE_TYPE_CURSOR:
1123 wm_state->wm[level].cursor = wm;
1124 break;
1125 case DRM_PLANE_TYPE_PRIMARY:
1126 wm_state->wm[level].primary = wm;
1127 break;
1128 case DRM_PLANE_TYPE_OVERLAY:
1129 sprite = plane->plane;
1130 wm_state->wm[level].sprite[sprite] = wm;
1131 break;
1132 }
1133 }
1134
1135 wm_state->num_levels = level;
1136
1137 if (!wm_state->cxsr)
1138 continue;
1139
1140 /* maxfifo watermarks */
1141 switch (plane->base.type) {
1142 int sprite, level;
1143 case DRM_PLANE_TYPE_CURSOR:
1144 for (level = 0; level < wm_state->num_levels; level++)
1145 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001146 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001147 break;
1148 case DRM_PLANE_TYPE_PRIMARY:
1149 for (level = 0; level < wm_state->num_levels; level++)
1150 wm_state->sr[level].plane =
1151 min(wm_state->sr[level].plane,
1152 wm_state->wm[level].primary);
1153 break;
1154 case DRM_PLANE_TYPE_OVERLAY:
1155 sprite = plane->plane;
1156 for (level = 0; level < wm_state->num_levels; level++)
1157 wm_state->sr[level].plane =
1158 min(wm_state->sr[level].plane,
1159 wm_state->wm[level].sprite[sprite]);
1160 break;
1161 }
1162 }
1163
1164 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001165 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001166 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1167 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1168 }
1169
1170 vlv_invert_wms(crtc);
1171}
1172
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001173#define VLV_FIFO(plane, value) \
1174 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1175
1176static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1177{
1178 struct drm_device *dev = crtc->base.dev;
1179 struct drm_i915_private *dev_priv = to_i915(dev);
1180 struct intel_plane *plane;
1181 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1182
1183 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1184 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1185 WARN_ON(plane->wm.fifo_size != 63);
1186 continue;
1187 }
1188
1189 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1190 sprite0_start = plane->wm.fifo_size;
1191 else if (plane->plane == 0)
1192 sprite1_start = sprite0_start + plane->wm.fifo_size;
1193 else
1194 fifo_size = sprite1_start + plane->wm.fifo_size;
1195 }
1196
1197 WARN_ON(fifo_size != 512 - 1);
1198
1199 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1200 pipe_name(crtc->pipe), sprite0_start,
1201 sprite1_start, fifo_size);
1202
1203 switch (crtc->pipe) {
1204 uint32_t dsparb, dsparb2, dsparb3;
1205 case PIPE_A:
1206 dsparb = I915_READ(DSPARB);
1207 dsparb2 = I915_READ(DSPARB2);
1208
1209 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1210 VLV_FIFO(SPRITEB, 0xff));
1211 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1212 VLV_FIFO(SPRITEB, sprite1_start));
1213
1214 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1215 VLV_FIFO(SPRITEB_HI, 0x1));
1216 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1217 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1218
1219 I915_WRITE(DSPARB, dsparb);
1220 I915_WRITE(DSPARB2, dsparb2);
1221 break;
1222 case PIPE_B:
1223 dsparb = I915_READ(DSPARB);
1224 dsparb2 = I915_READ(DSPARB2);
1225
1226 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1227 VLV_FIFO(SPRITED, 0xff));
1228 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1229 VLV_FIFO(SPRITED, sprite1_start));
1230
1231 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1232 VLV_FIFO(SPRITED_HI, 0xff));
1233 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1234 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1235
1236 I915_WRITE(DSPARB, dsparb);
1237 I915_WRITE(DSPARB2, dsparb2);
1238 break;
1239 case PIPE_C:
1240 dsparb3 = I915_READ(DSPARB3);
1241 dsparb2 = I915_READ(DSPARB2);
1242
1243 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1244 VLV_FIFO(SPRITEF, 0xff));
1245 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1246 VLV_FIFO(SPRITEF, sprite1_start));
1247
1248 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1249 VLV_FIFO(SPRITEF_HI, 0xff));
1250 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1251 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1252
1253 I915_WRITE(DSPARB3, dsparb3);
1254 I915_WRITE(DSPARB2, dsparb2);
1255 break;
1256 default:
1257 break;
1258 }
1259}
1260
1261#undef VLV_FIFO
1262
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001263static void vlv_merge_wm(struct drm_device *dev,
1264 struct vlv_wm_values *wm)
1265{
1266 struct intel_crtc *crtc;
1267 int num_active_crtcs = 0;
1268
Ville Syrjälä58590c12015-09-08 21:05:12 +03001269 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001270 wm->cxsr = true;
1271
1272 for_each_intel_crtc(dev, crtc) {
1273 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1274
1275 if (!crtc->active)
1276 continue;
1277
1278 if (!wm_state->cxsr)
1279 wm->cxsr = false;
1280
1281 num_active_crtcs++;
1282 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1283 }
1284
1285 if (num_active_crtcs != 1)
1286 wm->cxsr = false;
1287
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001288 if (num_active_crtcs > 1)
1289 wm->level = VLV_WM_LEVEL_PM2;
1290
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001291 for_each_intel_crtc(dev, crtc) {
1292 struct vlv_wm_state *wm_state = &crtc->wm_state;
1293 enum pipe pipe = crtc->pipe;
1294
1295 if (!crtc->active)
1296 continue;
1297
1298 wm->pipe[pipe] = wm_state->wm[wm->level];
1299 if (wm->cxsr)
1300 wm->sr = wm_state->sr[wm->level];
1301
1302 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1303 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1304 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1305 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1306 }
1307}
1308
1309static void vlv_update_wm(struct drm_crtc *crtc)
1310{
1311 struct drm_device *dev = crtc->dev;
1312 struct drm_i915_private *dev_priv = dev->dev_private;
1313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1314 enum pipe pipe = intel_crtc->pipe;
1315 struct vlv_wm_values wm = {};
1316
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001317 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001318 vlv_merge_wm(dev, &wm);
1319
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001320 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1321 /* FIXME should be part of crtc atomic commit */
1322 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001323 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001324 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001325
1326 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1327 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1328 chv_set_memory_dvfs(dev_priv, false);
1329
1330 if (wm.level < VLV_WM_LEVEL_PM5 &&
1331 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1332 chv_set_memory_pm5(dev_priv, false);
1333
Ville Syrjälä852eb002015-06-24 22:00:07 +03001334 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001335 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001336
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001337 /* FIXME should be part of crtc atomic commit */
1338 vlv_pipe_set_fifo_size(intel_crtc);
1339
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001340 vlv_write_wm_values(intel_crtc, &wm);
1341
1342 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1343 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1344 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1345 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1346 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1347
Ville Syrjälä852eb002015-06-24 22:00:07 +03001348 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001349 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001350
1351 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1352 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1353 chv_set_memory_pm5(dev_priv, true);
1354
1355 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1356 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1357 chv_set_memory_dvfs(dev_priv, true);
1358
1359 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001360}
1361
Ville Syrjäläae801522015-03-05 21:19:49 +02001362#define single_plane_enabled(mask) is_power_of_2(mask)
1363
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001364static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001365{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001366 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001367 static const int sr_latency_ns = 12000;
1368 struct drm_i915_private *dev_priv = dev->dev_private;
1369 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1370 int plane_sr, cursor_sr;
1371 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001372 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001373
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001374 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001375 &g4x_wm_info, pessimal_latency_ns,
1376 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001378 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001379
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001380 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001381 &g4x_wm_info, pessimal_latency_ns,
1382 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001384 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001385
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386 if (single_plane_enabled(enabled) &&
1387 g4x_compute_srwm(dev, ffs(enabled) - 1,
1388 sr_latency_ns,
1389 &g4x_wm_info,
1390 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001391 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001392 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001393 } else {
Imre Deak98584252014-06-13 14:54:20 +03001394 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001395 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001396 plane_sr = cursor_sr = 0;
1397 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001398
Ville Syrjäläa5043452014-06-28 02:04:18 +03001399 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1400 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001401 planea_wm, cursora_wm,
1402 planeb_wm, cursorb_wm,
1403 plane_sr, cursor_sr);
1404
1405 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001406 FW_WM(plane_sr, SR) |
1407 FW_WM(cursorb_wm, CURSORB) |
1408 FW_WM(planeb_wm, PLANEB) |
1409 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001410 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001411 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001412 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413 /* HPLL off in SR has some issues on G4x... disable it */
1414 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001415 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001416 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001417
1418 if (cxsr_enabled)
1419 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001420}
1421
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001422static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001423{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001424 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425 struct drm_i915_private *dev_priv = dev->dev_private;
1426 struct drm_crtc *crtc;
1427 int srwm = 1;
1428 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001429 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001430
1431 /* Calc sr entries for one plane configs */
1432 crtc = single_enabled_crtc(dev);
1433 if (crtc) {
1434 /* self-refresh has much higher latency */
1435 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001436 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001437 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001438 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001439 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001440 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001441 unsigned long line_time_us;
1442 int entries;
1443
Ville Syrjälä922044c2014-02-14 14:18:57 +02001444 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001445
1446 /* Use ns/us then divide to preserve precision */
1447 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1448 pixel_size * hdisplay;
1449 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1450 srwm = I965_FIFO_SIZE - entries;
1451 if (srwm < 0)
1452 srwm = 1;
1453 srwm &= 0x1ff;
1454 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1455 entries, srwm);
1456
1457 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Matt Roper3dd512f2015-02-27 10:12:00 -08001458 pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001459 entries = DIV_ROUND_UP(entries,
1460 i965_cursor_wm_info.cacheline_size);
1461 cursor_sr = i965_cursor_wm_info.fifo_size -
1462 (entries + i965_cursor_wm_info.guard_size);
1463
1464 if (cursor_sr > i965_cursor_wm_info.max_wm)
1465 cursor_sr = i965_cursor_wm_info.max_wm;
1466
1467 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1468 "cursor %d\n", srwm, cursor_sr);
1469
Imre Deak98584252014-06-13 14:54:20 +03001470 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001471 } else {
Imre Deak98584252014-06-13 14:54:20 +03001472 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001473 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001474 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001475 }
1476
1477 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1478 srwm);
1479
1480 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001481 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1482 FW_WM(8, CURSORB) |
1483 FW_WM(8, PLANEB) |
1484 FW_WM(8, PLANEA));
1485 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1486 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001487 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001488 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001489
1490 if (cxsr_enabled)
1491 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001492}
1493
Ville Syrjäläf4998962015-03-10 17:02:21 +02001494#undef FW_WM
1495
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001496static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001497{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001498 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001499 struct drm_i915_private *dev_priv = dev->dev_private;
1500 const struct intel_watermark_params *wm_info;
1501 uint32_t fwater_lo;
1502 uint32_t fwater_hi;
1503 int cwm, srwm = 1;
1504 int fifo_size;
1505 int planea_wm, planeb_wm;
1506 struct drm_crtc *crtc, *enabled = NULL;
1507
1508 if (IS_I945GM(dev))
1509 wm_info = &i945_wm_info;
1510 else if (!IS_GEN2(dev))
1511 wm_info = &i915_wm_info;
1512 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001513 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001514
1515 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1516 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001517 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001518 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001519 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001520 if (IS_GEN2(dev))
1521 cpp = 4;
1522
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001523 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001524 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001525 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001526 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001527 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001528 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001529 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001530 if (planea_wm > (long)wm_info->max_wm)
1531 planea_wm = wm_info->max_wm;
1532 }
1533
1534 if (IS_GEN2(dev))
1535 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001536
1537 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1538 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001539 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001540 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001541 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001542 if (IS_GEN2(dev))
1543 cpp = 4;
1544
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001545 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001546 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001547 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001548 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549 if (enabled == NULL)
1550 enabled = crtc;
1551 else
1552 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001553 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001554 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001555 if (planeb_wm > (long)wm_info->max_wm)
1556 planeb_wm = wm_info->max_wm;
1557 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001558
1559 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1560
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001561 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001562 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001563
Matt Roper59bea882015-02-27 10:12:01 -08001564 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001565
1566 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001567 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001568 enabled = NULL;
1569 }
1570
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001571 /*
1572 * Overlay gets an aggressive default since video jitter is bad.
1573 */
1574 cwm = 2;
1575
1576 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001577 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001578
1579 /* Calc sr entries for one plane configs */
1580 if (HAS_FW_BLC(dev) && enabled) {
1581 /* self-refresh has much higher latency */
1582 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001583 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001584 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001585 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001586 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001587 int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001588 unsigned long line_time_us;
1589 int entries;
1590
Ville Syrjälä922044c2014-02-14 14:18:57 +02001591 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001592
1593 /* Use ns/us then divide to preserve precision */
1594 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1595 pixel_size * hdisplay;
1596 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1597 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1598 srwm = wm_info->fifo_size - entries;
1599 if (srwm < 0)
1600 srwm = 1;
1601
1602 if (IS_I945G(dev) || IS_I945GM(dev))
1603 I915_WRITE(FW_BLC_SELF,
1604 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1605 else if (IS_I915GM(dev))
1606 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1607 }
1608
1609 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1610 planea_wm, planeb_wm, cwm, srwm);
1611
1612 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1613 fwater_hi = (cwm & 0x1f);
1614
1615 /* Set request length to 8 cachelines per fetch */
1616 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1617 fwater_hi = fwater_hi | (1 << 8);
1618
1619 I915_WRITE(FW_BLC, fwater_lo);
1620 I915_WRITE(FW_BLC2, fwater_hi);
1621
Imre Deak5209b1f2014-07-01 12:36:17 +03001622 if (enabled)
1623 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001624}
1625
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001626static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001627{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001628 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 struct drm_i915_private *dev_priv = dev->dev_private;
1630 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001631 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632 uint32_t fwater_lo;
1633 int planea_wm;
1634
1635 crtc = single_enabled_crtc(dev);
1636 if (crtc == NULL)
1637 return;
1638
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001639 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001640 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001641 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001642 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001643 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001644 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1645 fwater_lo |= (3<<8) | planea_wm;
1646
1647 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1648
1649 I915_WRITE(FW_BLC, fwater_lo);
1650}
1651
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001652uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001653{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001654 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001655
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001656 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001657
1658 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1659 * adjust the pixel_rate here. */
1660
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001661 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001662 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001663 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001664
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001665 pipe_w = pipe_config->pipe_src_w;
1666 pipe_h = pipe_config->pipe_src_h;
1667
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001668 pfit_w = (pfit_size >> 16) & 0xFFFF;
1669 pfit_h = pfit_size & 0xFFFF;
1670 if (pipe_w < pfit_w)
1671 pipe_w = pfit_w;
1672 if (pipe_h < pfit_h)
1673 pipe_h = pfit_h;
1674
Matt Roper15126882015-12-03 11:37:40 -08001675 if (WARN_ON(!pfit_w || !pfit_h))
1676 return pixel_rate;
1677
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001678 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1679 pfit_w * pfit_h);
1680 }
1681
1682 return pixel_rate;
1683}
1684
Ville Syrjälä37126462013-08-01 16:18:55 +03001685/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001686static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001687 uint32_t latency)
1688{
1689 uint64_t ret;
1690
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001691 if (WARN(latency == 0, "Latency value missing\n"))
1692 return UINT_MAX;
1693
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001694 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1695 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1696
1697 return ret;
1698}
1699
Ville Syrjälä37126462013-08-01 16:18:55 +03001700/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001701static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001702 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1703 uint32_t latency)
1704{
1705 uint32_t ret;
1706
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001707 if (WARN(latency == 0, "Latency value missing\n"))
1708 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001709 if (WARN_ON(!pipe_htotal))
1710 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001711
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001712 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1713 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1714 ret = DIV_ROUND_UP(ret, 64) + 2;
1715 return ret;
1716}
1717
Ville Syrjälä23297042013-07-05 11:57:17 +03001718static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001719 uint8_t bytes_per_pixel)
1720{
Matt Roper15126882015-12-03 11:37:40 -08001721 /*
1722 * Neither of these should be possible since this function shouldn't be
1723 * called if the CRTC is off or the plane is invisible. But let's be
1724 * extra paranoid to avoid a potential divide-by-zero if we screw up
1725 * elsewhere in the driver.
1726 */
1727 if (WARN_ON(!bytes_per_pixel))
1728 return 0;
1729 if (WARN_ON(!horiz_pixels))
1730 return 0;
1731
Paulo Zanonicca32e92013-05-31 11:45:06 -03001732 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1733}
1734
Imre Deak820c1982013-12-17 14:46:36 +02001735struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001736 uint16_t pri;
1737 uint16_t spr;
1738 uint16_t cur;
1739 uint16_t fbc;
1740};
1741
Ville Syrjälä37126462013-08-01 16:18:55 +03001742/*
1743 * For both WM_PIPE and WM_LP.
1744 * mem_value must be in 0.1us units.
1745 */
Matt Roper7221fc32015-09-24 15:53:08 -07001746static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001747 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001748 uint32_t mem_value,
1749 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001750{
Matt Roper43d59ed2015-09-24 15:53:07 -07001751 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001752 uint32_t method1, method2;
1753
Matt Roper7221fc32015-09-24 15:53:08 -07001754 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001755 return 0;
1756
Matt Roper7221fc32015-09-24 15:53:08 -07001757 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001758
1759 if (!is_lp)
1760 return method1;
1761
Matt Roper7221fc32015-09-24 15:53:08 -07001762 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1763 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001764 drm_rect_width(&pstate->dst),
1765 bpp,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001766 mem_value);
1767
1768 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001769}
1770
Ville Syrjälä37126462013-08-01 16:18:55 +03001771/*
1772 * For both WM_PIPE and WM_LP.
1773 * mem_value must be in 0.1us units.
1774 */
Matt Roper7221fc32015-09-24 15:53:08 -07001775static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001776 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001777 uint32_t mem_value)
1778{
Matt Roper43d59ed2015-09-24 15:53:07 -07001779 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001780 uint32_t method1, method2;
1781
Matt Roper7221fc32015-09-24 15:53:08 -07001782 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001783 return 0;
1784
Matt Roper7221fc32015-09-24 15:53:08 -07001785 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
1786 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1787 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001788 drm_rect_width(&pstate->dst),
1789 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001790 mem_value);
1791 return min(method1, method2);
1792}
1793
Ville Syrjälä37126462013-08-01 16:18:55 +03001794/*
1795 * For both WM_PIPE and WM_LP.
1796 * mem_value must be in 0.1us units.
1797 */
Matt Roper7221fc32015-09-24 15:53:08 -07001798static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001799 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001800 uint32_t mem_value)
1801{
Matt Roper43d59ed2015-09-24 15:53:07 -07001802 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1803
Matt Roper7221fc32015-09-24 15:53:08 -07001804 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001805 return 0;
1806
Matt Roper7221fc32015-09-24 15:53:08 -07001807 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1808 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001809 drm_rect_width(&pstate->dst),
1810 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001811 mem_value);
1812}
1813
Paulo Zanonicca32e92013-05-31 11:45:06 -03001814/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001815static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001816 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001817 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001818{
Matt Roper43d59ed2015-09-24 15:53:07 -07001819 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1820
Matt Roper7221fc32015-09-24 15:53:08 -07001821 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001822 return 0;
1823
Matt Roper43d59ed2015-09-24 15:53:07 -07001824 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), bpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001825}
1826
Ville Syrjälä158ae642013-08-07 13:28:19 +03001827static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1828{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001829 if (INTEL_INFO(dev)->gen >= 8)
1830 return 3072;
1831 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001832 return 768;
1833 else
1834 return 512;
1835}
1836
Ville Syrjälä4e975082014-03-07 18:32:11 +02001837static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1838 int level, bool is_sprite)
1839{
1840 if (INTEL_INFO(dev)->gen >= 8)
1841 /* BDW primary/sprite plane watermarks */
1842 return level == 0 ? 255 : 2047;
1843 else if (INTEL_INFO(dev)->gen >= 7)
1844 /* IVB/HSW primary/sprite plane watermarks */
1845 return level == 0 ? 127 : 1023;
1846 else if (!is_sprite)
1847 /* ILK/SNB primary plane watermarks */
1848 return level == 0 ? 127 : 511;
1849 else
1850 /* ILK/SNB sprite plane watermarks */
1851 return level == 0 ? 63 : 255;
1852}
1853
1854static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1855 int level)
1856{
1857 if (INTEL_INFO(dev)->gen >= 7)
1858 return level == 0 ? 63 : 255;
1859 else
1860 return level == 0 ? 31 : 63;
1861}
1862
1863static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1864{
1865 if (INTEL_INFO(dev)->gen >= 8)
1866 return 31;
1867 else
1868 return 15;
1869}
1870
Ville Syrjälä158ae642013-08-07 13:28:19 +03001871/* Calculate the maximum primary/sprite plane watermark */
1872static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1873 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001874 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001875 enum intel_ddb_partitioning ddb_partitioning,
1876 bool is_sprite)
1877{
1878 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001879
1880 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001881 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001882 return 0;
1883
1884 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001885 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001886 fifo_size /= INTEL_INFO(dev)->num_pipes;
1887
1888 /*
1889 * For some reason the non self refresh
1890 * FIFO size is only half of the self
1891 * refresh FIFO size on ILK/SNB.
1892 */
1893 if (INTEL_INFO(dev)->gen <= 6)
1894 fifo_size /= 2;
1895 }
1896
Ville Syrjälä240264f2013-08-07 13:29:12 +03001897 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001898 /* level 0 is always calculated with 1:1 split */
1899 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1900 if (is_sprite)
1901 fifo_size *= 5;
1902 fifo_size /= 6;
1903 } else {
1904 fifo_size /= 2;
1905 }
1906 }
1907
1908 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001909 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001910}
1911
1912/* Calculate the maximum cursor plane watermark */
1913static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001914 int level,
1915 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001916{
1917 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001918 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001919 return 64;
1920
1921 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001922 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001923}
1924
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001925static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001926 int level,
1927 const struct intel_wm_config *config,
1928 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001929 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001930{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001931 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1932 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1933 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001934 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001935}
1936
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001937static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1938 int level,
1939 struct ilk_wm_maximums *max)
1940{
1941 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1942 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1943 max->cur = ilk_cursor_wm_reg_max(dev, level);
1944 max->fbc = ilk_fbc_wm_reg_max(dev);
1945}
1946
Ville Syrjäläd9395652013-10-09 19:18:10 +03001947static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001948 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001949 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001950{
1951 bool ret;
1952
1953 /* already determined to be invalid? */
1954 if (!result->enable)
1955 return false;
1956
1957 result->enable = result->pri_val <= max->pri &&
1958 result->spr_val <= max->spr &&
1959 result->cur_val <= max->cur;
1960
1961 ret = result->enable;
1962
1963 /*
1964 * HACK until we can pre-compute everything,
1965 * and thus fail gracefully if LP0 watermarks
1966 * are exceeded...
1967 */
1968 if (level == 0 && !result->enable) {
1969 if (result->pri_val > max->pri)
1970 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1971 level, result->pri_val, max->pri);
1972 if (result->spr_val > max->spr)
1973 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1974 level, result->spr_val, max->spr);
1975 if (result->cur_val > max->cur)
1976 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1977 level, result->cur_val, max->cur);
1978
1979 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1980 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1981 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1982 result->enable = true;
1983 }
1984
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001985 return ret;
1986}
1987
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001988static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07001989 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001990 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07001991 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07001992 struct intel_plane_state *pristate,
1993 struct intel_plane_state *sprstate,
1994 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001995 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03001996{
1997 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
1998 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
1999 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2000
2001 /* WM1+ latency values stored in 0.5us units */
2002 if (level > 0) {
2003 pri_latency *= 5;
2004 spr_latency *= 5;
2005 cur_latency *= 5;
2006 }
2007
Matt Roper86c8bbb2015-09-24 15:53:16 -07002008 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2009 pri_latency, level);
2010 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2011 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2012 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002013 result->enable = true;
2014}
2015
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002016static uint32_t
Matt Roperee91a152015-12-03 11:37:39 -08002017hsw_compute_linetime_wm(struct drm_device *dev,
2018 struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002019{
2020 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperee91a152015-12-03 11:37:39 -08002021 const struct drm_display_mode *adjusted_mode =
2022 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002023 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002024
Matt Roperee91a152015-12-03 11:37:39 -08002025 if (!cstate->base.active)
2026 return 0;
2027 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2028 return 0;
2029 if (WARN_ON(dev_priv->cdclk_freq == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002030 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002031
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002032 /* The WM are computed with base on how long it takes to fill a single
2033 * row at the given clock rate, multiplied by 8.
2034 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002035 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2036 adjusted_mode->crtc_clock);
2037 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä05024da2015-06-03 15:45:08 +03002038 dev_priv->cdclk_freq);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002039
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002040 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2041 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002042}
2043
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002044static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002045{
2046 struct drm_i915_private *dev_priv = dev->dev_private;
2047
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002048 if (IS_GEN9(dev)) {
2049 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002050 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002051 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002052
2053 /* read the first set of memory latencies[0:3] */
2054 val = 0; /* data0 to be programmed to 0 for first set */
2055 mutex_lock(&dev_priv->rps.hw_lock);
2056 ret = sandybridge_pcode_read(dev_priv,
2057 GEN9_PCODE_READ_MEM_LATENCY,
2058 &val);
2059 mutex_unlock(&dev_priv->rps.hw_lock);
2060
2061 if (ret) {
2062 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2063 return;
2064 }
2065
2066 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2067 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2068 GEN9_MEM_LATENCY_LEVEL_MASK;
2069 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2070 GEN9_MEM_LATENCY_LEVEL_MASK;
2071 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2072 GEN9_MEM_LATENCY_LEVEL_MASK;
2073
2074 /* read the second set of memory latencies[4:7] */
2075 val = 1; /* data0 to be programmed to 1 for second set */
2076 mutex_lock(&dev_priv->rps.hw_lock);
2077 ret = sandybridge_pcode_read(dev_priv,
2078 GEN9_PCODE_READ_MEM_LATENCY,
2079 &val);
2080 mutex_unlock(&dev_priv->rps.hw_lock);
2081 if (ret) {
2082 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2083 return;
2084 }
2085
2086 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2087 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2088 GEN9_MEM_LATENCY_LEVEL_MASK;
2089 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2090 GEN9_MEM_LATENCY_LEVEL_MASK;
2091 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2092 GEN9_MEM_LATENCY_LEVEL_MASK;
2093
Vandana Kannan367294b2014-11-04 17:06:46 +00002094 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002095 * WaWmMemoryReadLatency:skl
2096 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002097 * punit doesn't take into account the read latency so we need
2098 * to add 2us to the various latency levels we retrieve from
2099 * the punit.
2100 * - W0 is a bit special in that it's the only level that
2101 * can't be disabled if we want to have display working, so
2102 * we always add 2us there.
2103 * - For levels >=1, punit returns 0us latency when they are
2104 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002105 *
2106 * Additionally, if a level n (n > 1) has a 0us latency, all
2107 * levels m (m >= n) need to be disabled. We make sure to
2108 * sanitize the values out of the punit to satisfy this
2109 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002110 */
2111 wm[0] += 2;
2112 for (level = 1; level <= max_level; level++)
2113 if (wm[level] != 0)
2114 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002115 else {
2116 for (i = level + 1; i <= max_level; i++)
2117 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002118
Vandana Kannan4f947382014-11-04 17:06:47 +00002119 break;
2120 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002121 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002122 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2123
2124 wm[0] = (sskpd >> 56) & 0xFF;
2125 if (wm[0] == 0)
2126 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002127 wm[1] = (sskpd >> 4) & 0xFF;
2128 wm[2] = (sskpd >> 12) & 0xFF;
2129 wm[3] = (sskpd >> 20) & 0x1FF;
2130 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002131 } else if (INTEL_INFO(dev)->gen >= 6) {
2132 uint32_t sskpd = I915_READ(MCH_SSKPD);
2133
2134 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2135 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2136 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2137 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002138 } else if (INTEL_INFO(dev)->gen >= 5) {
2139 uint32_t mltr = I915_READ(MLTR_ILK);
2140
2141 /* ILK primary LP0 latency is 700 ns */
2142 wm[0] = 7;
2143 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2144 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002145 }
2146}
2147
Ville Syrjälä53615a52013-08-01 16:18:50 +03002148static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2149{
2150 /* ILK sprite LP0 latency is 1300 ns */
2151 if (INTEL_INFO(dev)->gen == 5)
2152 wm[0] = 13;
2153}
2154
2155static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2156{
2157 /* ILK cursor LP0 latency is 1300 ns */
2158 if (INTEL_INFO(dev)->gen == 5)
2159 wm[0] = 13;
2160
2161 /* WaDoubleCursorLP3Latency:ivb */
2162 if (IS_IVYBRIDGE(dev))
2163 wm[3] *= 2;
2164}
2165
Damien Lespiau546c81f2014-05-13 15:30:26 +01002166int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002167{
2168 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002169 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002170 return 7;
2171 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002172 return 4;
2173 else if (INTEL_INFO(dev)->gen >= 6)
2174 return 3;
2175 else
2176 return 2;
2177}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002178
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002179static void intel_print_wm_latency(struct drm_device *dev,
2180 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002181 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002182{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002183 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002184
2185 for (level = 0; level <= max_level; level++) {
2186 unsigned int latency = wm[level];
2187
2188 if (latency == 0) {
2189 DRM_ERROR("%s WM%d latency not provided\n",
2190 name, level);
2191 continue;
2192 }
2193
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002194 /*
2195 * - latencies are in us on gen9.
2196 * - before then, WM1+ latency values are in 0.5us units
2197 */
2198 if (IS_GEN9(dev))
2199 latency *= 10;
2200 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002201 latency *= 5;
2202
2203 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2204 name, level, wm[level],
2205 latency / 10, latency % 10);
2206 }
2207}
2208
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002209static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2210 uint16_t wm[5], uint16_t min)
2211{
2212 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2213
2214 if (wm[0] >= min)
2215 return false;
2216
2217 wm[0] = max(wm[0], min);
2218 for (level = 1; level <= max_level; level++)
2219 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2220
2221 return true;
2222}
2223
2224static void snb_wm_latency_quirk(struct drm_device *dev)
2225{
2226 struct drm_i915_private *dev_priv = dev->dev_private;
2227 bool changed;
2228
2229 /*
2230 * The BIOS provided WM memory latency values are often
2231 * inadequate for high resolution displays. Adjust them.
2232 */
2233 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2234 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2235 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2236
2237 if (!changed)
2238 return;
2239
2240 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2241 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2242 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2243 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2244}
2245
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002246static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002247{
2248 struct drm_i915_private *dev_priv = dev->dev_private;
2249
2250 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2251
2252 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2253 sizeof(dev_priv->wm.pri_latency));
2254 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2255 sizeof(dev_priv->wm.pri_latency));
2256
2257 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2258 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002259
2260 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2261 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2262 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002263
2264 if (IS_GEN6(dev))
2265 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002266}
2267
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002268static void skl_setup_wm_latency(struct drm_device *dev)
2269{
2270 struct drm_i915_private *dev_priv = dev->dev_private;
2271
2272 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2273 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2274}
2275
Matt Roper396e33a2016-01-06 11:34:30 -08002276static bool ilk_validate_pipe_wm(struct drm_device *dev,
2277 struct intel_pipe_wm *pipe_wm)
2278{
2279 /* LP0 watermark maximums depend on this pipe alone */
2280 const struct intel_wm_config config = {
2281 .num_pipes_active = 1,
2282 .sprites_enabled = pipe_wm->sprites_enabled,
2283 .sprites_scaled = pipe_wm->sprites_scaled,
2284 };
2285 struct ilk_wm_maximums max;
2286
2287 /* LP0 watermarks always use 1/2 DDB partitioning */
2288 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2289
2290 /* At least LP0 must be valid */
2291 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2292 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2293 return false;
2294 }
2295
2296 return true;
2297}
2298
Matt Roper261a27d2015-10-08 15:28:25 -07002299/* Compute new watermarks for the pipe */
Matt Roper86c8bbb2015-09-24 15:53:16 -07002300static int ilk_compute_pipe_wm(struct intel_crtc *intel_crtc,
2301 struct drm_atomic_state *state)
Matt Roper261a27d2015-10-08 15:28:25 -07002302{
Matt Roper86c8bbb2015-09-24 15:53:16 -07002303 struct intel_pipe_wm *pipe_wm;
2304 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002305 const struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002306 struct intel_crtc_state *cstate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002307 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002308 struct drm_plane_state *ps;
2309 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002310 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002311 struct intel_plane_state *curstate = NULL;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002312 int level, max_level = ilk_wm_max_level(dev);
Imre Deak820c1982013-12-17 14:46:36 +02002313 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002314
Matt Roper86c8bbb2015-09-24 15:53:16 -07002315 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
2316 if (IS_ERR(cstate))
2317 return PTR_ERR(cstate);
2318
2319 pipe_wm = &cstate->wm.optimal.ilk;
2320
Matt Roper43d59ed2015-09-24 15:53:07 -07002321 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07002322 ps = drm_atomic_get_plane_state(state,
2323 &intel_plane->base);
2324 if (IS_ERR(ps))
2325 return PTR_ERR(ps);
2326
2327 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
2328 pristate = to_intel_plane_state(ps);
2329 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
2330 sprstate = to_intel_plane_state(ps);
2331 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
2332 curstate = to_intel_plane_state(ps);
Matt Roper43d59ed2015-09-24 15:53:07 -07002333 }
2334
Matt Roper396e33a2016-01-06 11:34:30 -08002335 pipe_wm->pipe_enabled = cstate->base.active;
2336 pipe_wm->sprites_enabled = sprstate->visible;
2337 pipe_wm->sprites_scaled = sprstate->visible &&
Matt Roper43d59ed2015-09-24 15:53:07 -07002338 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2339 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2340
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002341 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper43d59ed2015-09-24 15:53:07 -07002342 if (INTEL_INFO(dev)->gen <= 6 && sprstate->visible)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002343 max_level = 1;
2344
2345 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Roper396e33a2016-01-06 11:34:30 -08002346 if (pipe_wm->sprites_scaled)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002347 max_level = 0;
2348
Matt Roper86c8bbb2015-09-24 15:53:16 -07002349 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
2350 pristate, sprstate, curstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002351
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002352 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Matt Roperee91a152015-12-03 11:37:39 -08002353 pipe_wm->linetime = hsw_compute_linetime_wm(dev, cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002354
Matt Roper396e33a2016-01-06 11:34:30 -08002355 if (!ilk_validate_pipe_wm(dev, pipe_wm))
2356 return false;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002357
2358 ilk_compute_wm_reg_maximums(dev, 1, &max);
2359
2360 for (level = 1; level <= max_level; level++) {
2361 struct intel_wm_level wm = {};
2362
Matt Roper86c8bbb2015-09-24 15:53:16 -07002363 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
2364 pristate, sprstate, curstate, &wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002365
2366 /*
2367 * Disable any watermark level that exceeds the
2368 * register maximums since such watermarks are
2369 * always invalid.
2370 */
2371 if (!ilk_validate_wm_level(level, &max, &wm))
2372 break;
2373
2374 pipe_wm->wm[level] = wm;
2375 }
2376
Matt Roper86c8bbb2015-09-24 15:53:16 -07002377 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002378}
2379
2380/*
Matt Roper396e33a2016-01-06 11:34:30 -08002381 * Build a set of 'intermediate' watermark values that satisfy both the old
2382 * state and the new state. These can be programmed to the hardware
2383 * immediately.
2384 */
2385static int ilk_compute_intermediate_wm(struct drm_device *dev,
2386 struct intel_crtc *intel_crtc,
2387 struct intel_crtc_state *newstate)
2388{
2389 struct intel_pipe_wm *a = &newstate->wm.intermediate;
2390 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
2391 int level, max_level = ilk_wm_max_level(dev);
2392
2393 /*
2394 * Start with the final, target watermarks, then combine with the
2395 * currently active watermarks to get values that are safe both before
2396 * and after the vblank.
2397 */
2398 *a = newstate->wm.optimal.ilk;
2399 a->pipe_enabled |= b->pipe_enabled;
2400 a->sprites_enabled |= b->sprites_enabled;
2401 a->sprites_scaled |= b->sprites_scaled;
2402
2403 for (level = 0; level <= max_level; level++) {
2404 struct intel_wm_level *a_wm = &a->wm[level];
2405 const struct intel_wm_level *b_wm = &b->wm[level];
2406
2407 a_wm->enable &= b_wm->enable;
2408 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2409 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2410 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2411 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2412 }
2413
2414 /*
2415 * We need to make sure that these merged watermark values are
2416 * actually a valid configuration themselves. If they're not,
2417 * there's no safe way to transition from the old state to
2418 * the new state, so we need to fail the atomic transaction.
2419 */
2420 if (!ilk_validate_pipe_wm(dev, a))
2421 return -EINVAL;
2422
2423 /*
2424 * If our intermediate WM are identical to the final WM, then we can
2425 * omit the post-vblank programming; only update if it's different.
2426 */
2427 if (memcmp(a, &newstate->wm.optimal.ilk, sizeof(*a)) != 0)
2428 newstate->wm.need_postvbl_update = false;
2429
2430 return 0;
2431}
2432
2433/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002434 * Merge the watermarks from all active pipes for a specific level.
2435 */
2436static void ilk_merge_wm_level(struct drm_device *dev,
2437 int level,
2438 struct intel_wm_level *ret_wm)
2439{
2440 const struct intel_crtc *intel_crtc;
2441
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002442 ret_wm->enable = true;
2443
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002444 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper396e33a2016-01-06 11:34:30 -08002445 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002446 const struct intel_wm_level *wm = &active->wm[level];
2447
2448 if (!active->pipe_enabled)
2449 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002450
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002451 /*
2452 * The watermark values may have been used in the past,
2453 * so we must maintain them in the registers for some
2454 * time even if the level is now disabled.
2455 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002456 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002457 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002458
2459 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2460 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2461 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2462 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2463 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002464}
2465
2466/*
2467 * Merge all low power watermarks for all active pipes.
2468 */
2469static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002470 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002471 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002472 struct intel_pipe_wm *merged)
2473{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002474 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002475 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002476 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002477
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002478 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2479 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2480 config->num_pipes_active > 1)
2481 return;
2482
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002483 /* ILK: FBC WM must be disabled always */
2484 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002485
2486 /* merge each WM1+ level */
2487 for (level = 1; level <= max_level; level++) {
2488 struct intel_wm_level *wm = &merged->wm[level];
2489
2490 ilk_merge_wm_level(dev, level, wm);
2491
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002492 if (level > last_enabled_level)
2493 wm->enable = false;
2494 else if (!ilk_validate_wm_level(level, max, wm))
2495 /* make sure all following levels get disabled */
2496 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002497
2498 /*
2499 * The spec says it is preferred to disable
2500 * FBC WMs instead of disabling a WM level.
2501 */
2502 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002503 if (wm->enable)
2504 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505 wm->fbc_val = 0;
2506 }
2507 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002508
2509 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2510 /*
2511 * FIXME this is racy. FBC might get enabled later.
2512 * What we should check here is whether FBC can be
2513 * enabled sometime later.
2514 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002515 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002516 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002517 for (level = 2; level <= max_level; level++) {
2518 struct intel_wm_level *wm = &merged->wm[level];
2519
2520 wm->enable = false;
2521 }
2522 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002523}
2524
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002525static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2526{
2527 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2528 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2529}
2530
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002531/* The value we need to program into the WM_LPx latency field */
2532static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2533{
2534 struct drm_i915_private *dev_priv = dev->dev_private;
2535
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002536 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002537 return 2 * level;
2538 else
2539 return dev_priv->wm.pri_latency[level];
2540}
2541
Imre Deak820c1982013-12-17 14:46:36 +02002542static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002543 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002544 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002545 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002546{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002547 struct intel_crtc *intel_crtc;
2548 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002549
Ville Syrjälä0362c782013-10-09 19:17:57 +03002550 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002551 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002552
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002553 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002554 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002555 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002556
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002557 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002558
Ville Syrjälä0362c782013-10-09 19:17:57 +03002559 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002560
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002561 /*
2562 * Maintain the watermark values even if the level is
2563 * disabled. Doing otherwise could cause underruns.
2564 */
2565 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002566 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002567 (r->pri_val << WM1_LP_SR_SHIFT) |
2568 r->cur_val;
2569
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002570 if (r->enable)
2571 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2572
Ville Syrjälä416f4722013-11-02 21:07:46 -07002573 if (INTEL_INFO(dev)->gen >= 8)
2574 results->wm_lp[wm_lp - 1] |=
2575 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2576 else
2577 results->wm_lp[wm_lp - 1] |=
2578 r->fbc_val << WM1_LP_FBC_SHIFT;
2579
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002580 /*
2581 * Always set WM1S_LP_EN when spr_val != 0, even if the
2582 * level is disabled. Doing otherwise could cause underruns.
2583 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002584 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2585 WARN_ON(wm_lp != 1);
2586 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2587 } else
2588 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002589 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002590
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002591 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002592 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002593 enum pipe pipe = intel_crtc->pipe;
Matt Roper396e33a2016-01-06 11:34:30 -08002594 const struct intel_wm_level *r =
2595 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002596
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002597 if (WARN_ON(!r->enable))
2598 continue;
2599
Matt Roper396e33a2016-01-06 11:34:30 -08002600 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002601
2602 results->wm_pipe[pipe] =
2603 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2604 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2605 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002606 }
2607}
2608
Paulo Zanoni861f3382013-05-31 10:19:21 -03002609/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2610 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002611static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002612 struct intel_pipe_wm *r1,
2613 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002614{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002615 int level, max_level = ilk_wm_max_level(dev);
2616 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002617
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002618 for (level = 1; level <= max_level; level++) {
2619 if (r1->wm[level].enable)
2620 level1 = level;
2621 if (r2->wm[level].enable)
2622 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002623 }
2624
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002625 if (level1 == level2) {
2626 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002627 return r2;
2628 else
2629 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002630 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002631 return r1;
2632 } else {
2633 return r2;
2634 }
2635}
2636
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002637/* dirty bits used to track which watermarks need changes */
2638#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2639#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2640#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2641#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2642#define WM_DIRTY_FBC (1 << 24)
2643#define WM_DIRTY_DDB (1 << 25)
2644
Damien Lespiau055e3932014-08-18 13:49:10 +01002645static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002646 const struct ilk_wm_values *old,
2647 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002648{
2649 unsigned int dirty = 0;
2650 enum pipe pipe;
2651 int wm_lp;
2652
Damien Lespiau055e3932014-08-18 13:49:10 +01002653 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002654 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2655 dirty |= WM_DIRTY_LINETIME(pipe);
2656 /* Must disable LP1+ watermarks too */
2657 dirty |= WM_DIRTY_LP_ALL;
2658 }
2659
2660 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2661 dirty |= WM_DIRTY_PIPE(pipe);
2662 /* Must disable LP1+ watermarks too */
2663 dirty |= WM_DIRTY_LP_ALL;
2664 }
2665 }
2666
2667 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2668 dirty |= WM_DIRTY_FBC;
2669 /* Must disable LP1+ watermarks too */
2670 dirty |= WM_DIRTY_LP_ALL;
2671 }
2672
2673 if (old->partitioning != new->partitioning) {
2674 dirty |= WM_DIRTY_DDB;
2675 /* Must disable LP1+ watermarks too */
2676 dirty |= WM_DIRTY_LP_ALL;
2677 }
2678
2679 /* LP1+ watermarks already deemed dirty, no need to continue */
2680 if (dirty & WM_DIRTY_LP_ALL)
2681 return dirty;
2682
2683 /* Find the lowest numbered LP1+ watermark in need of an update... */
2684 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2685 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2686 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2687 break;
2688 }
2689
2690 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2691 for (; wm_lp <= 3; wm_lp++)
2692 dirty |= WM_DIRTY_LP(wm_lp);
2693
2694 return dirty;
2695}
2696
Ville Syrjälä8553c182013-12-05 15:51:39 +02002697static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2698 unsigned int dirty)
2699{
Imre Deak820c1982013-12-17 14:46:36 +02002700 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002701 bool changed = false;
2702
2703 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2704 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2705 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2706 changed = true;
2707 }
2708 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2709 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2710 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2711 changed = true;
2712 }
2713 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2714 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2715 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2716 changed = true;
2717 }
2718
2719 /*
2720 * Don't touch WM1S_LP_EN here.
2721 * Doing so could cause underruns.
2722 */
2723
2724 return changed;
2725}
2726
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002727/*
2728 * The spec says we shouldn't write when we don't need, because every write
2729 * causes WMs to be re-evaluated, expending some power.
2730 */
Imre Deak820c1982013-12-17 14:46:36 +02002731static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2732 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002733{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002734 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002735 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002736 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002737 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002738
Damien Lespiau055e3932014-08-18 13:49:10 +01002739 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002740 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002741 return;
2742
Ville Syrjälä8553c182013-12-05 15:51:39 +02002743 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002744
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002745 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002746 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002747 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002748 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002749 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002750 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2751
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002752 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002753 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002754 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002755 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002756 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002757 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2758
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002759 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002760 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002761 val = I915_READ(WM_MISC);
2762 if (results->partitioning == INTEL_DDB_PART_1_2)
2763 val &= ~WM_MISC_DATA_PARTITION_5_6;
2764 else
2765 val |= WM_MISC_DATA_PARTITION_5_6;
2766 I915_WRITE(WM_MISC, val);
2767 } else {
2768 val = I915_READ(DISP_ARB_CTL2);
2769 if (results->partitioning == INTEL_DDB_PART_1_2)
2770 val &= ~DISP_DATA_PARTITION_5_6;
2771 else
2772 val |= DISP_DATA_PARTITION_5_6;
2773 I915_WRITE(DISP_ARB_CTL2, val);
2774 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002775 }
2776
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002777 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002778 val = I915_READ(DISP_ARB_CTL);
2779 if (results->enable_fbc_wm)
2780 val &= ~DISP_FBC_WM_DIS;
2781 else
2782 val |= DISP_FBC_WM_DIS;
2783 I915_WRITE(DISP_ARB_CTL, val);
2784 }
2785
Imre Deak954911e2013-12-17 14:46:34 +02002786 if (dirty & WM_DIRTY_LP(1) &&
2787 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2788 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2789
2790 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002791 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2792 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2793 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2794 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2795 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002797 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002798 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002799 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002800 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002801 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002803
2804 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002805}
2806
Matt Roper396e33a2016-01-06 11:34:30 -08002807bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002808{
2809 struct drm_i915_private *dev_priv = dev->dev_private;
2810
2811 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2812}
2813
Damien Lespiaub9cec072014-11-04 17:06:43 +00002814/*
2815 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2816 * different active planes.
2817 */
2818
2819#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002820#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002821
Matt Roper024c9042015-09-24 15:53:11 -07002822/*
2823 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2824 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2825 * other universal planes are in indices 1..n. Note that this may leave unused
2826 * indices between the top "sprite" plane and the cursor.
2827 */
2828static int
2829skl_wm_plane_id(const struct intel_plane *plane)
2830{
2831 switch (plane->base.type) {
2832 case DRM_PLANE_TYPE_PRIMARY:
2833 return 0;
2834 case DRM_PLANE_TYPE_CURSOR:
2835 return PLANE_CURSOR;
2836 case DRM_PLANE_TYPE_OVERLAY:
2837 return plane->plane + 1;
2838 default:
2839 MISSING_CASE(plane->base.type);
2840 return plane->plane;
2841 }
2842}
2843
Damien Lespiaub9cec072014-11-04 17:06:43 +00002844static void
2845skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07002846 const struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002847 const struct intel_wm_config *config,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002848 struct skl_ddb_entry *alloc /* out */)
2849{
Matt Roper024c9042015-09-24 15:53:11 -07002850 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002851 struct drm_crtc *crtc;
2852 unsigned int pipe_size, ddb_size;
2853 int nth_active_pipe;
2854
Matt Roper024c9042015-09-24 15:53:11 -07002855 if (!cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00002856 alloc->start = 0;
2857 alloc->end = 0;
2858 return;
2859 }
2860
Damien Lespiau43d735a2015-03-17 11:39:34 +02002861 if (IS_BROXTON(dev))
2862 ddb_size = BXT_DDB_SIZE;
2863 else
2864 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002865
2866 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2867
2868 nth_active_pipe = 0;
2869 for_each_crtc(dev, crtc) {
Matt Roper3ef00282015-03-09 10:19:24 -07002870 if (!to_intel_crtc(crtc)->active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002871 continue;
2872
2873 if (crtc == for_crtc)
2874 break;
2875
2876 nth_active_pipe++;
2877 }
2878
2879 pipe_size = ddb_size / config->num_pipes_active;
2880 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
Damien Lespiau16160e32014-11-04 17:06:53 +00002881 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002882}
2883
2884static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2885{
2886 if (config->num_pipes_active == 1)
2887 return 32;
2888
2889 return 8;
2890}
2891
Damien Lespiaua269c582014-11-04 17:06:49 +00002892static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2893{
2894 entry->start = reg & 0x3ff;
2895 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002896 if (entry->end)
2897 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002898}
2899
Damien Lespiau08db6652014-11-04 17:06:52 +00002900void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2901 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002902{
Damien Lespiaua269c582014-11-04 17:06:49 +00002903 enum pipe pipe;
2904 int plane;
2905 u32 val;
2906
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002907 memset(ddb, 0, sizeof(*ddb));
2908
Damien Lespiaua269c582014-11-04 17:06:49 +00002909 for_each_pipe(dev_priv, pipe) {
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002910 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe)))
2911 continue;
2912
Damien Lespiaudd740782015-02-28 14:54:08 +00002913 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002914 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2915 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2916 val);
2917 }
2918
2919 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07002920 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
2921 val);
Damien Lespiaua269c582014-11-04 17:06:49 +00002922 }
2923}
2924
Damien Lespiaub9cec072014-11-04 17:06:43 +00002925static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07002926skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
2927 const struct drm_plane_state *pstate,
2928 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002929{
Matt Roper024c9042015-09-24 15:53:11 -07002930 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
2931 struct drm_framebuffer *fb = pstate->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002932
2933 /* for planar format */
Matt Roper024c9042015-09-24 15:53:11 -07002934 if (fb->pixel_format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002935 if (y) /* y-plane data rate */
Matt Roper024c9042015-09-24 15:53:11 -07002936 return intel_crtc->config->pipe_src_w *
2937 intel_crtc->config->pipe_src_h *
2938 drm_format_plane_cpp(fb->pixel_format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002939 else /* uv-plane data rate */
Matt Roper024c9042015-09-24 15:53:11 -07002940 return (intel_crtc->config->pipe_src_w/2) *
2941 (intel_crtc->config->pipe_src_h/2) *
2942 drm_format_plane_cpp(fb->pixel_format, 1);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002943 }
2944
2945 /* for packed formats */
Matt Roper024c9042015-09-24 15:53:11 -07002946 return intel_crtc->config->pipe_src_w *
2947 intel_crtc->config->pipe_src_h *
2948 drm_format_plane_cpp(fb->pixel_format, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002949}
2950
2951/*
2952 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2953 * a 8192x4096@32bpp framebuffer:
2954 * 3 * 4096 * 8192 * 4 < 2^32
2955 */
2956static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07002957skl_get_total_relative_data_rate(const struct intel_crtc_state *cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002958{
Matt Roper024c9042015-09-24 15:53:11 -07002959 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
2960 struct drm_device *dev = intel_crtc->base.dev;
2961 const struct intel_plane *intel_plane;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002962 unsigned int total_data_rate = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002963
Matt Roper024c9042015-09-24 15:53:11 -07002964 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2965 const struct drm_plane_state *pstate = intel_plane->base.state;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002966
Matt Roper024c9042015-09-24 15:53:11 -07002967 if (pstate->fb == NULL)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002968 continue;
2969
Matt Roper024c9042015-09-24 15:53:11 -07002970 if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
2971 continue;
2972
2973 /* packed/uv */
2974 total_data_rate += skl_plane_relative_data_rate(cstate,
2975 pstate,
2976 0);
2977
2978 if (pstate->fb->pixel_format == DRM_FORMAT_NV12)
2979 /* y-plane */
2980 total_data_rate += skl_plane_relative_data_rate(cstate,
2981 pstate,
2982 1);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002983 }
2984
2985 return total_data_rate;
2986}
2987
2988static void
Matt Roper024c9042015-09-24 15:53:11 -07002989skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00002990 struct skl_ddb_allocation *ddb /* out */)
2991{
Matt Roper024c9042015-09-24 15:53:11 -07002992 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002993 struct drm_device *dev = crtc->dev;
Matt Roperaa363132015-09-24 15:53:18 -07002994 struct drm_i915_private *dev_priv = to_i915(dev);
2995 struct intel_wm_config *config = &dev_priv->wm.config;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07002997 struct intel_plane *intel_plane;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002998 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002999 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003000 uint16_t alloc_size, start, cursor_blocks;
Damien Lespiau80958152015-02-09 13:35:10 +00003001 uint16_t minimum[I915_MAX_PLANES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003002 uint16_t y_minimum[I915_MAX_PLANES];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003003 unsigned int total_data_rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003004
Matt Roper024c9042015-09-24 15:53:11 -07003005 skl_ddb_get_pipe_allocation_limits(dev, cstate, config, alloc);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003006 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003007 if (alloc_size == 0) {
3008 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roper4969d332015-09-24 15:53:10 -07003009 memset(&ddb->plane[pipe][PLANE_CURSOR], 0,
3010 sizeof(ddb->plane[pipe][PLANE_CURSOR]));
Damien Lespiaub9cec072014-11-04 17:06:43 +00003011 return;
3012 }
3013
3014 cursor_blocks = skl_cursor_allocation(config);
Matt Roper4969d332015-09-24 15:53:10 -07003015 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3016 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003017
3018 alloc_size -= cursor_blocks;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003019 alloc->end -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003020
Damien Lespiau80958152015-02-09 13:35:10 +00003021 /* 1. Allocate the mininum required blocks for each active plane */
Matt Roper024c9042015-09-24 15:53:11 -07003022 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3023 struct drm_plane *plane = &intel_plane->base;
3024 struct drm_framebuffer *fb = plane->state->fb;
3025 int id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003026
Matt Roper024c9042015-09-24 15:53:11 -07003027 if (fb == NULL)
3028 continue;
3029 if (plane->type == DRM_PLANE_TYPE_CURSOR)
Damien Lespiau80958152015-02-09 13:35:10 +00003030 continue;
3031
Matt Roper024c9042015-09-24 15:53:11 -07003032 minimum[id] = 8;
3033 alloc_size -= minimum[id];
3034 y_minimum[id] = (fb->pixel_format == DRM_FORMAT_NV12) ? 8 : 0;
3035 alloc_size -= y_minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003036 }
3037
Damien Lespiaub9cec072014-11-04 17:06:43 +00003038 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003039 * 2. Distribute the remaining space in proportion to the amount of
3040 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003041 *
3042 * FIXME: we may not allocate every single block here.
3043 */
Matt Roper024c9042015-09-24 15:53:11 -07003044 total_data_rate = skl_get_total_relative_data_rate(cstate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003045
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003046 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003047 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3048 struct drm_plane *plane = &intel_plane->base;
3049 struct drm_plane_state *pstate = intel_plane->base.state;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003050 unsigned int data_rate, y_data_rate;
3051 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003052 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003053
Matt Roper024c9042015-09-24 15:53:11 -07003054 if (pstate->fb == NULL)
3055 continue;
3056 if (plane->type == DRM_PLANE_TYPE_CURSOR)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003057 continue;
3058
Matt Roper024c9042015-09-24 15:53:11 -07003059 data_rate = skl_plane_relative_data_rate(cstate, pstate, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003060
3061 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003062 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003063 * promote the expression to 64 bits to avoid overflowing, the
3064 * result is < available as data_rate / total_data_rate < 1
3065 */
Matt Roper024c9042015-09-24 15:53:11 -07003066 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003067 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3068 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003069
Matt Roper024c9042015-09-24 15:53:11 -07003070 ddb->plane[pipe][id].start = start;
3071 ddb->plane[pipe][id].end = start + plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003072
3073 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003074
3075 /*
3076 * allocation for y_plane part of planar format:
3077 */
Matt Roper024c9042015-09-24 15:53:11 -07003078 if (pstate->fb->pixel_format == DRM_FORMAT_NV12) {
3079 y_data_rate = skl_plane_relative_data_rate(cstate,
3080 pstate,
3081 1);
3082 y_plane_blocks = y_minimum[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003083 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3084 total_data_rate);
3085
Matt Roper024c9042015-09-24 15:53:11 -07003086 ddb->y_plane[pipe][id].start = start;
3087 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003088
3089 start += y_plane_blocks;
3090 }
3091
Damien Lespiaub9cec072014-11-04 17:06:43 +00003092 }
3093
3094}
3095
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003096static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003097{
3098 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003099 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003100}
3101
3102/*
3103 * The max latency should be 257 (max the punit can code is 255 and we add 2us
3104 * for the read latency) and bytes_per_pixel should always be <= 8, so that
3105 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3106 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3107*/
3108static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
3109 uint32_t latency)
3110{
3111 uint32_t wm_intermediate_val, ret;
3112
3113 if (latency == 0)
3114 return UINT_MAX;
3115
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003116 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003117 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3118
3119 return ret;
3120}
3121
3122static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
3123 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003124 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003125{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003126 uint32_t ret;
3127 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3128 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003129
3130 if (latency == 0)
3131 return UINT_MAX;
3132
3133 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003134
3135 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3136 tiling == I915_FORMAT_MOD_Yf_TILED) {
3137 plane_bytes_per_line *= 4;
3138 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3139 plane_blocks_per_line /= 4;
3140 } else {
3141 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3142 }
3143
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003144 wm_intermediate_val = latency * pixel_rate;
3145 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003146 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003147
3148 return ret;
3149}
3150
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003151static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
3152 const struct intel_crtc *intel_crtc)
3153{
3154 struct drm_device *dev = intel_crtc->base.dev;
3155 struct drm_i915_private *dev_priv = dev->dev_private;
3156 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003157
Kumar, Maheshe6d90022015-10-23 09:41:34 -07003158 /*
3159 * If ddb allocation of pipes changed, it may require recalculation of
3160 * watermarks
3161 */
3162 if (memcmp(new_ddb->pipe, cur_ddb->pipe, sizeof(new_ddb->pipe)))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003163 return true;
3164
3165 return false;
3166}
3167
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003168static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003169 struct intel_crtc_state *cstate,
3170 struct intel_plane *intel_plane,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003171 uint16_t ddb_allocation,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003172 int level,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003173 uint16_t *out_blocks, /* out */
3174 uint8_t *out_lines /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003175{
Matt Roper024c9042015-09-24 15:53:11 -07003176 struct drm_plane *plane = &intel_plane->base;
3177 struct drm_framebuffer *fb = plane->state->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003178 uint32_t latency = dev_priv->wm.skl_latency[level];
3179 uint32_t method1, method2;
3180 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3181 uint32_t res_blocks, res_lines;
3182 uint32_t selected_result;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003183 uint8_t bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003184
Matt Roper024c9042015-09-24 15:53:11 -07003185 if (latency == 0 || !cstate->base.active || !fb)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003186 return false;
3187
Matt Roper024c9042015-09-24 15:53:11 -07003188 bytes_per_pixel = drm_format_plane_cpp(fb->pixel_format, 0);
3189 method1 = skl_wm_method1(skl_pipe_pixel_rate(cstate),
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003190 bytes_per_pixel,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003191 latency);
Matt Roper024c9042015-09-24 15:53:11 -07003192 method2 = skl_wm_method2(skl_pipe_pixel_rate(cstate),
3193 cstate->base.adjusted_mode.crtc_htotal,
3194 cstate->pipe_src_w,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003195 bytes_per_pixel,
Matt Roper024c9042015-09-24 15:53:11 -07003196 fb->modifier[0],
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003197 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003198
Matt Roper024c9042015-09-24 15:53:11 -07003199 plane_bytes_per_line = cstate->pipe_src_w * bytes_per_pixel;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003200 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003201
Matt Roper024c9042015-09-24 15:53:11 -07003202 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3203 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003204 uint32_t min_scanlines = 4;
3205 uint32_t y_tile_minimum;
Matt Roper024c9042015-09-24 15:53:11 -07003206 if (intel_rotation_90_or_270(plane->state->rotation)) {
3207 int bpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
3208 drm_format_plane_cpp(fb->pixel_format, 1) :
3209 drm_format_plane_cpp(fb->pixel_format, 0);
3210
3211 switch (bpp) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003212 case 1:
3213 min_scanlines = 16;
3214 break;
3215 case 2:
3216 min_scanlines = 8;
3217 break;
3218 case 8:
3219 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003220 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003221 }
3222 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003223 selected_result = max(method2, y_tile_minimum);
3224 } else {
3225 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3226 selected_result = min(method1, method2);
3227 else
3228 selected_result = method1;
3229 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003230
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003231 res_blocks = selected_result + 1;
3232 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003233
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003234 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003235 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3236 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003237 res_lines += 4;
3238 else
3239 res_blocks++;
3240 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003241
3242 if (res_blocks >= ddb_allocation || res_lines > 31)
Damien Lespiaue6d66172014-11-04 17:06:55 +00003243 return false;
3244
3245 *out_blocks = res_blocks;
3246 *out_lines = res_lines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003247
3248 return true;
3249}
3250
3251static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3252 struct skl_ddb_allocation *ddb,
Matt Roper024c9042015-09-24 15:53:11 -07003253 struct intel_crtc_state *cstate,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003254 int level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003255 struct skl_wm_level *result)
3256{
Matt Roper024c9042015-09-24 15:53:11 -07003257 struct drm_device *dev = dev_priv->dev;
3258 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
3259 struct intel_plane *intel_plane;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003260 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003261 enum pipe pipe = intel_crtc->pipe;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003262
Matt Roper024c9042015-09-24 15:53:11 -07003263 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3264 int i = skl_wm_plane_id(intel_plane);
3265
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003266 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3267
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003268 result->plane_en[i] = skl_compute_plane_wm(dev_priv,
Matt Roper024c9042015-09-24 15:53:11 -07003269 cstate,
3270 intel_plane,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003271 ddb_blocks,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003272 level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003273 &result->plane_res_b[i],
3274 &result->plane_res_l[i]);
3275 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003276}
3277
Damien Lespiau407b50f2014-11-04 17:06:57 +00003278static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003279skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003280{
Matt Roper024c9042015-09-24 15:53:11 -07003281 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003282 return 0;
3283
Matt Roper024c9042015-09-24 15:53:11 -07003284 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003285 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003286
Matt Roper024c9042015-09-24 15:53:11 -07003287 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3288 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003289}
3290
Matt Roper024c9042015-09-24 15:53:11 -07003291static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003292 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003293{
Matt Roper024c9042015-09-24 15:53:11 -07003294 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003296 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003297
Matt Roper024c9042015-09-24 15:53:11 -07003298 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003299 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003300
3301 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003302 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3303 int i = skl_wm_plane_id(intel_plane);
3304
Damien Lespiau9414f562014-11-04 17:06:58 +00003305 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003306 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003307}
3308
Matt Roper024c9042015-09-24 15:53:11 -07003309static void skl_compute_pipe_wm(struct intel_crtc_state *cstate,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003310 struct skl_ddb_allocation *ddb,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003311 struct skl_pipe_wm *pipe_wm)
3312{
Matt Roper024c9042015-09-24 15:53:11 -07003313 struct drm_device *dev = cstate->base.crtc->dev;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003314 const struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003315 int level, max_level = ilk_wm_max_level(dev);
3316
3317 for (level = 0; level <= max_level; level++) {
Matt Roper024c9042015-09-24 15:53:11 -07003318 skl_compute_wm_level(dev_priv, ddb, cstate,
3319 level, &pipe_wm->wm[level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003320 }
Matt Roper024c9042015-09-24 15:53:11 -07003321 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003322
Matt Roper024c9042015-09-24 15:53:11 -07003323 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003324}
3325
3326static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003327 struct skl_pipe_wm *p_wm,
3328 struct skl_wm_values *r,
3329 struct intel_crtc *intel_crtc)
3330{
3331 int level, max_level = ilk_wm_max_level(dev);
3332 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003333 uint32_t temp;
3334 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003335
3336 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003337 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3338 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003339
3340 temp |= p_wm->wm[level].plane_res_l[i] <<
3341 PLANE_WM_LINES_SHIFT;
3342 temp |= p_wm->wm[level].plane_res_b[i];
3343 if (p_wm->wm[level].plane_en[i])
3344 temp |= PLANE_WM_EN;
3345
3346 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003347 }
3348
3349 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003350
Matt Roper4969d332015-09-24 15:53:10 -07003351 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3352 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003353
Matt Roper4969d332015-09-24 15:53:10 -07003354 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003355 temp |= PLANE_WM_EN;
3356
Matt Roper4969d332015-09-24 15:53:10 -07003357 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003358
3359 }
3360
Damien Lespiau9414f562014-11-04 17:06:58 +00003361 /* transition WMs */
3362 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3363 temp = 0;
3364 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3365 temp |= p_wm->trans_wm.plane_res_b[i];
3366 if (p_wm->trans_wm.plane_en[i])
3367 temp |= PLANE_WM_EN;
3368
3369 r->plane_trans[pipe][i] = temp;
3370 }
3371
3372 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003373 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3374 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3375 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003376 temp |= PLANE_WM_EN;
3377
Matt Roper4969d332015-09-24 15:53:10 -07003378 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003379
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003380 r->wm_linetime[pipe] = p_wm->linetime;
3381}
3382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003383static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3384 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003385 const struct skl_ddb_entry *entry)
3386{
3387 if (entry->end)
3388 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3389 else
3390 I915_WRITE(reg, 0);
3391}
3392
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003393static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3394 const struct skl_wm_values *new)
3395{
3396 struct drm_device *dev = dev_priv->dev;
3397 struct intel_crtc *crtc;
3398
Jani Nikula19c80542015-12-16 12:48:16 +02003399 for_each_intel_crtc(dev, crtc) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003400 int i, level, max_level = ilk_wm_max_level(dev);
3401 enum pipe pipe = crtc->pipe;
3402
Damien Lespiau5d374d92014-11-04 17:07:00 +00003403 if (!new->dirty[pipe])
3404 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003405
Damien Lespiau5d374d92014-11-04 17:07:00 +00003406 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3407
3408 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003409 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003410 I915_WRITE(PLANE_WM(pipe, i, level),
3411 new->plane[pipe][i][level]);
3412 I915_WRITE(CUR_WM(pipe, level),
Matt Roper4969d332015-09-24 15:53:10 -07003413 new->plane[pipe][PLANE_CURSOR][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003414 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003415 for (i = 0; i < intel_num_planes(crtc); i++)
3416 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3417 new->plane_trans[pipe][i]);
Matt Roper4969d332015-09-24 15:53:10 -07003418 I915_WRITE(CUR_WM_TRANS(pipe),
3419 new->plane_trans[pipe][PLANE_CURSOR]);
Damien Lespiau5d374d92014-11-04 17:07:00 +00003420
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003421 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003422 skl_ddb_entry_write(dev_priv,
3423 PLANE_BUF_CFG(pipe, i),
3424 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003425 skl_ddb_entry_write(dev_priv,
3426 PLANE_NV12_BUF_CFG(pipe, i),
3427 &new->ddb.y_plane[pipe][i]);
3428 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003429
3430 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
Matt Roper4969d332015-09-24 15:53:10 -07003431 &new->ddb.plane[pipe][PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003432 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003433}
3434
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003435/*
3436 * When setting up a new DDB allocation arrangement, we need to correctly
3437 * sequence the times at which the new allocations for the pipes are taken into
3438 * account or we'll have pipes fetching from space previously allocated to
3439 * another pipe.
3440 *
3441 * Roughly the sequence looks like:
3442 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3443 * overlapping with a previous light-up pipe (another way to put it is:
3444 * pipes with their new allocation strickly included into their old ones).
3445 * 2. re-allocate the other pipes that get their allocation reduced
3446 * 3. allocate the pipes having their allocation increased
3447 *
3448 * Steps 1. and 2. are here to take care of the following case:
3449 * - Initially DDB looks like this:
3450 * | B | C |
3451 * - enable pipe A.
3452 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3453 * allocation
3454 * | A | B | C |
3455 *
3456 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3457 */
3458
Damien Lespiaud21b7952014-11-04 17:07:03 +00003459static void
3460skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003461{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003462 int plane;
3463
Damien Lespiaud21b7952014-11-04 17:07:03 +00003464 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3465
Damien Lespiaudd740782015-02-28 14:54:08 +00003466 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003467 I915_WRITE(PLANE_SURF(pipe, plane),
3468 I915_READ(PLANE_SURF(pipe, plane)));
3469 }
3470 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3471}
3472
3473static bool
3474skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3475 const struct skl_ddb_allocation *new,
3476 enum pipe pipe)
3477{
3478 uint16_t old_size, new_size;
3479
3480 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3481 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3482
3483 return old_size != new_size &&
3484 new->pipe[pipe].start >= old->pipe[pipe].start &&
3485 new->pipe[pipe].end <= old->pipe[pipe].end;
3486}
3487
3488static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3489 struct skl_wm_values *new_values)
3490{
3491 struct drm_device *dev = dev_priv->dev;
3492 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003493 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003494 struct intel_crtc *crtc;
3495 enum pipe pipe;
3496
3497 new_ddb = &new_values->ddb;
3498 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3499
3500 /*
3501 * First pass: flush the pipes with the new allocation contained into
3502 * the old space.
3503 *
3504 * We'll wait for the vblank on those pipes to ensure we can safely
3505 * re-allocate the freed space without this pipe fetching from it.
3506 */
3507 for_each_intel_crtc(dev, crtc) {
3508 if (!crtc->active)
3509 continue;
3510
3511 pipe = crtc->pipe;
3512
3513 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3514 continue;
3515
Damien Lespiaud21b7952014-11-04 17:07:03 +00003516 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003517 intel_wait_for_vblank(dev, pipe);
3518
3519 reallocated[pipe] = true;
3520 }
3521
3522
3523 /*
3524 * Second pass: flush the pipes that are having their allocation
3525 * reduced, but overlapping with a previous allocation.
3526 *
3527 * Here as well we need to wait for the vblank to make sure the freed
3528 * space is not used anymore.
3529 */
3530 for_each_intel_crtc(dev, crtc) {
3531 if (!crtc->active)
3532 continue;
3533
3534 pipe = crtc->pipe;
3535
3536 if (reallocated[pipe])
3537 continue;
3538
3539 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3540 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003541 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003542 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303543 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003544 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003545 }
3546
3547 /*
3548 * Third pass: flush the pipes that got more space allocated.
3549 *
3550 * We don't need to actively wait for the update here, next vblank
3551 * will just get more DDB space with the correct WM values.
3552 */
3553 for_each_intel_crtc(dev, crtc) {
3554 if (!crtc->active)
3555 continue;
3556
3557 pipe = crtc->pipe;
3558
3559 /*
3560 * At this point, only the pipes more space than before are
3561 * left to re-allocate.
3562 */
3563 if (reallocated[pipe])
3564 continue;
3565
Damien Lespiaud21b7952014-11-04 17:07:03 +00003566 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003567 }
3568}
3569
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003570static bool skl_update_pipe_wm(struct drm_crtc *crtc,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003571 struct skl_ddb_allocation *ddb, /* out */
3572 struct skl_pipe_wm *pipe_wm /* out */)
3573{
3574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003575 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003576
Matt Roperaa363132015-09-24 15:53:18 -07003577 skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper024c9042015-09-24 15:53:11 -07003578 skl_compute_pipe_wm(cstate, ddb, pipe_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003579
Matt Roper4e0963c2015-09-24 15:53:15 -07003580 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003581 return false;
3582
Matt Roper4e0963c2015-09-24 15:53:15 -07003583 intel_crtc->wm.active.skl = *pipe_wm;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003584
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003585 return true;
3586}
3587
3588static void skl_update_other_pipe_wm(struct drm_device *dev,
3589 struct drm_crtc *crtc,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003590 struct skl_wm_values *r)
3591{
3592 struct intel_crtc *intel_crtc;
3593 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3594
3595 /*
3596 * If the WM update hasn't changed the allocation for this_crtc (the
3597 * crtc we are currently computing the new WM values for), other
3598 * enabled crtcs will keep the same allocation and we don't need to
3599 * recompute anything for them.
3600 */
3601 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3602 return;
3603
3604 /*
3605 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3606 * other active pipes need new DDB allocation and WM values.
3607 */
Jani Nikula19c80542015-12-16 12:48:16 +02003608 for_each_intel_crtc(dev, intel_crtc) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003609 struct skl_pipe_wm pipe_wm = {};
3610 bool wm_changed;
3611
3612 if (this_crtc->pipe == intel_crtc->pipe)
3613 continue;
3614
3615 if (!intel_crtc->active)
3616 continue;
3617
Matt Roperaa363132015-09-24 15:53:18 -07003618 wm_changed = skl_update_pipe_wm(&intel_crtc->base,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003619 &r->ddb, &pipe_wm);
3620
3621 /*
3622 * If we end up re-computing the other pipe WM values, it's
3623 * because it was really needed, so we expect the WM values to
3624 * be different.
3625 */
3626 WARN_ON(!wm_changed);
3627
Matt Roper024c9042015-09-24 15:53:11 -07003628 skl_compute_wm_results(dev, &pipe_wm, r, intel_crtc);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003629 r->dirty[intel_crtc->pipe] = true;
3630 }
3631}
3632
Bob Paauweadda50b2015-07-21 10:42:53 -07003633static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe)
3634{
3635 watermarks->wm_linetime[pipe] = 0;
3636 memset(watermarks->plane[pipe], 0,
3637 sizeof(uint32_t) * 8 * I915_MAX_PLANES);
Bob Paauweadda50b2015-07-21 10:42:53 -07003638 memset(watermarks->plane_trans[pipe],
3639 0, sizeof(uint32_t) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003640 watermarks->plane_trans[pipe][PLANE_CURSOR] = 0;
Bob Paauweadda50b2015-07-21 10:42:53 -07003641
3642 /* Clear ddb entries for pipe */
3643 memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry));
3644 memset(&watermarks->ddb.plane[pipe], 0,
3645 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
3646 memset(&watermarks->ddb.y_plane[pipe], 0,
3647 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
Matt Roper4969d332015-09-24 15:53:10 -07003648 memset(&watermarks->ddb.plane[pipe][PLANE_CURSOR], 0,
3649 sizeof(struct skl_ddb_entry));
Bob Paauweadda50b2015-07-21 10:42:53 -07003650
3651}
3652
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003653static void skl_update_wm(struct drm_crtc *crtc)
3654{
3655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3656 struct drm_device *dev = crtc->dev;
3657 struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003658 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper4e0963c2015-09-24 15:53:15 -07003659 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3660 struct skl_pipe_wm *pipe_wm = &cstate->wm.optimal.skl;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003661
Bob Paauweadda50b2015-07-21 10:42:53 -07003662
3663 /* Clear all dirty flags */
3664 memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES);
3665
3666 skl_clear_wm(results, intel_crtc->pipe);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003667
Matt Roperaa363132015-09-24 15:53:18 -07003668 if (!skl_update_pipe_wm(crtc, &results->ddb, pipe_wm))
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003669 return;
3670
Matt Roper4e0963c2015-09-24 15:53:15 -07003671 skl_compute_wm_results(dev, pipe_wm, results, intel_crtc);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003672 results->dirty[intel_crtc->pipe] = true;
3673
Matt Roperaa363132015-09-24 15:53:18 -07003674 skl_update_other_pipe_wm(dev, crtc, results);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003675 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003676 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00003677
3678 /* store the new configuration */
3679 dev_priv->wm.skl_hw = *results;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003680}
3681
Matt Roper396e33a2016-01-06 11:34:30 -08003682static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003683{
Matt Roper396e33a2016-01-06 11:34:30 -08003684 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003685 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02003686 struct ilk_wm_maximums max;
Matt Roperaa363132015-09-24 15:53:18 -07003687 struct intel_wm_config *config = &dev_priv->wm.config;
Imre Deak820c1982013-12-17 14:46:36 +02003688 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003689 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07003690
Matt Roperaa363132015-09-24 15:53:18 -07003691 ilk_compute_wm_maximums(dev, 1, config, INTEL_DDB_PART_1_2, &max);
3692 ilk_wm_merge(dev, config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003693
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003694 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003695 if (INTEL_INFO(dev)->gen >= 7 &&
Matt Roperaa363132015-09-24 15:53:18 -07003696 config->num_pipes_active == 1 && config->sprites_enabled) {
3697 ilk_compute_wm_maximums(dev, 1, config, INTEL_DDB_PART_5_6, &max);
3698 ilk_wm_merge(dev, config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003699
Imre Deak820c1982013-12-17 14:46:36 +02003700 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003701 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003702 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003703 }
3704
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003705 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003706 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003707
Imre Deak820c1982013-12-17 14:46:36 +02003708 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003709
Imre Deak820c1982013-12-17 14:46:36 +02003710 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003711}
3712
Matt Roper396e33a2016-01-06 11:34:30 -08003713static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003714{
Matt Roper396e33a2016-01-06 11:34:30 -08003715 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
3716 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003717
Matt Roper396e33a2016-01-06 11:34:30 -08003718 mutex_lock(&dev_priv->wm.wm_mutex);
3719 intel_crtc->wm.active.ilk = cstate->wm.intermediate;
3720 ilk_program_watermarks(dev_priv);
3721 mutex_unlock(&dev_priv->wm.wm_mutex);
3722}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003723
Matt Roper396e33a2016-01-06 11:34:30 -08003724static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
3725{
3726 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
3727 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
3728
3729 mutex_lock(&dev_priv->wm.wm_mutex);
3730 if (cstate->wm.need_postvbl_update) {
3731 intel_crtc->wm.active.ilk = cstate->wm.optimal.ilk;
3732 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003733 }
Matt Roper396e33a2016-01-06 11:34:30 -08003734 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07003735}
3736
Pradeep Bhat30789992014-11-04 17:06:45 +00003737static void skl_pipe_wm_active_state(uint32_t val,
3738 struct skl_pipe_wm *active,
3739 bool is_transwm,
3740 bool is_cursor,
3741 int i,
3742 int level)
3743{
3744 bool is_enabled = (val & PLANE_WM_EN) != 0;
3745
3746 if (!is_transwm) {
3747 if (!is_cursor) {
3748 active->wm[level].plane_en[i] = is_enabled;
3749 active->wm[level].plane_res_b[i] =
3750 val & PLANE_WM_BLOCKS_MASK;
3751 active->wm[level].plane_res_l[i] =
3752 (val >> PLANE_WM_LINES_SHIFT) &
3753 PLANE_WM_LINES_MASK;
3754 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003755 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
3756 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003757 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003758 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003759 (val >> PLANE_WM_LINES_SHIFT) &
3760 PLANE_WM_LINES_MASK;
3761 }
3762 } else {
3763 if (!is_cursor) {
3764 active->trans_wm.plane_en[i] = is_enabled;
3765 active->trans_wm.plane_res_b[i] =
3766 val & PLANE_WM_BLOCKS_MASK;
3767 active->trans_wm.plane_res_l[i] =
3768 (val >> PLANE_WM_LINES_SHIFT) &
3769 PLANE_WM_LINES_MASK;
3770 } else {
Matt Roper4969d332015-09-24 15:53:10 -07003771 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
3772 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003773 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07003774 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00003775 (val >> PLANE_WM_LINES_SHIFT) &
3776 PLANE_WM_LINES_MASK;
3777 }
3778 }
3779}
3780
3781static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3782{
3783 struct drm_device *dev = crtc->dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07003787 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3788 struct skl_pipe_wm *active = &cstate->wm.optimal.skl;
Pradeep Bhat30789992014-11-04 17:06:45 +00003789 enum pipe pipe = intel_crtc->pipe;
3790 int level, i, max_level;
3791 uint32_t temp;
3792
3793 max_level = ilk_wm_max_level(dev);
3794
3795 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3796
3797 for (level = 0; level <= max_level; level++) {
3798 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3799 hw->plane[pipe][i][level] =
3800 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07003801 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00003802 }
3803
3804 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3805 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07003806 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00003807
Matt Roper3ef00282015-03-09 10:19:24 -07003808 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00003809 return;
3810
3811 hw->dirty[pipe] = true;
3812
3813 active->linetime = hw->wm_linetime[pipe];
3814
3815 for (level = 0; level <= max_level; level++) {
3816 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3817 temp = hw->plane[pipe][i][level];
3818 skl_pipe_wm_active_state(temp, active, false,
3819 false, i, level);
3820 }
Matt Roper4969d332015-09-24 15:53:10 -07003821 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00003822 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3823 }
3824
3825 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3826 temp = hw->plane_trans[pipe][i];
3827 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3828 }
3829
Matt Roper4969d332015-09-24 15:53:10 -07003830 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00003831 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07003832
3833 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00003834}
3835
3836void skl_wm_get_hw_state(struct drm_device *dev)
3837{
Damien Lespiaua269c582014-11-04 17:06:49 +00003838 struct drm_i915_private *dev_priv = dev->dev_private;
3839 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00003840 struct drm_crtc *crtc;
3841
Damien Lespiaua269c582014-11-04 17:06:49 +00003842 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00003843 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3844 skl_pipe_wm_get_hw_state(crtc);
3845}
3846
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003847static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3848{
3849 struct drm_device *dev = crtc->dev;
3850 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003851 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07003853 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
3854 struct intel_pipe_wm *active = &cstate->wm.optimal.ilk;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003855 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003856 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003857 [PIPE_A] = WM0_PIPEA_ILK,
3858 [PIPE_B] = WM0_PIPEB_ILK,
3859 [PIPE_C] = WM0_PIPEC_IVB,
3860 };
3861
3862 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003863 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003864 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003865
Matt Roper3ef00282015-03-09 10:19:24 -07003866 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003867
3868 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003869 u32 tmp = hw->wm_pipe[pipe];
3870
3871 /*
3872 * For active pipes LP0 watermark is marked as
3873 * enabled, and LP1+ watermaks as disabled since
3874 * we can't really reverse compute them in case
3875 * multiple pipes are active.
3876 */
3877 active->wm[0].enable = true;
3878 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3879 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3880 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3881 active->linetime = hw->wm_linetime[pipe];
3882 } else {
3883 int level, max_level = ilk_wm_max_level(dev);
3884
3885 /*
3886 * For inactive pipes, all watermark levels
3887 * should be marked as enabled but zeroed,
3888 * which is what we'd compute them to.
3889 */
3890 for (level = 0; level <= max_level; level++)
3891 active->wm[level].enable = true;
3892 }
Matt Roper4e0963c2015-09-24 15:53:15 -07003893
3894 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003895}
3896
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003897#define _FW_WM(value, plane) \
3898 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
3899#define _FW_WM_VLV(value, plane) \
3900 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
3901
3902static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
3903 struct vlv_wm_values *wm)
3904{
3905 enum pipe pipe;
3906 uint32_t tmp;
3907
3908 for_each_pipe(dev_priv, pipe) {
3909 tmp = I915_READ(VLV_DDL(pipe));
3910
3911 wm->ddl[pipe].primary =
3912 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3913 wm->ddl[pipe].cursor =
3914 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3915 wm->ddl[pipe].sprite[0] =
3916 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3917 wm->ddl[pipe].sprite[1] =
3918 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3919 }
3920
3921 tmp = I915_READ(DSPFW1);
3922 wm->sr.plane = _FW_WM(tmp, SR);
3923 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
3924 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
3925 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
3926
3927 tmp = I915_READ(DSPFW2);
3928 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
3929 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
3930 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
3931
3932 tmp = I915_READ(DSPFW3);
3933 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
3934
3935 if (IS_CHERRYVIEW(dev_priv)) {
3936 tmp = I915_READ(DSPFW7_CHV);
3937 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
3938 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
3939
3940 tmp = I915_READ(DSPFW8_CHV);
3941 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
3942 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
3943
3944 tmp = I915_READ(DSPFW9_CHV);
3945 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
3946 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
3947
3948 tmp = I915_READ(DSPHOWM);
3949 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
3950 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
3951 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
3952 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
3953 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
3954 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
3955 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
3956 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
3957 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
3958 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
3959 } else {
3960 tmp = I915_READ(DSPFW7);
3961 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
3962 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
3963
3964 tmp = I915_READ(DSPHOWM);
3965 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
3966 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
3967 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
3968 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
3969 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
3970 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
3971 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
3972 }
3973}
3974
3975#undef _FW_WM
3976#undef _FW_WM_VLV
3977
3978void vlv_wm_get_hw_state(struct drm_device *dev)
3979{
3980 struct drm_i915_private *dev_priv = to_i915(dev);
3981 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
3982 struct intel_plane *plane;
3983 enum pipe pipe;
3984 u32 val;
3985
3986 vlv_read_wm_values(dev_priv, wm);
3987
3988 for_each_intel_plane(dev, plane) {
3989 switch (plane->base.type) {
3990 int sprite;
3991 case DRM_PLANE_TYPE_CURSOR:
3992 plane->wm.fifo_size = 63;
3993 break;
3994 case DRM_PLANE_TYPE_PRIMARY:
3995 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
3996 break;
3997 case DRM_PLANE_TYPE_OVERLAY:
3998 sprite = plane->plane;
3999 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4000 break;
4001 }
4002 }
4003
4004 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4005 wm->level = VLV_WM_LEVEL_PM2;
4006
4007 if (IS_CHERRYVIEW(dev_priv)) {
4008 mutex_lock(&dev_priv->rps.hw_lock);
4009
4010 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4011 if (val & DSP_MAXFIFO_PM5_ENABLE)
4012 wm->level = VLV_WM_LEVEL_PM5;
4013
Ville Syrjälä58590c12015-09-08 21:05:12 +03004014 /*
4015 * If DDR DVFS is disabled in the BIOS, Punit
4016 * will never ack the request. So if that happens
4017 * assume we don't have to enable/disable DDR DVFS
4018 * dynamically. To test that just set the REQ_ACK
4019 * bit to poke the Punit, but don't change the
4020 * HIGH/LOW bits so that we don't actually change
4021 * the current state.
4022 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004023 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004024 val |= FORCE_DDR_FREQ_REQ_ACK;
4025 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4026
4027 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4028 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4029 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4030 "assuming DDR DVFS is disabled\n");
4031 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4032 } else {
4033 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4034 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4035 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4036 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004037
4038 mutex_unlock(&dev_priv->rps.hw_lock);
4039 }
4040
4041 for_each_pipe(dev_priv, pipe)
4042 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4043 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4044 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4045
4046 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4047 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4048}
4049
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004050void ilk_wm_get_hw_state(struct drm_device *dev)
4051{
4052 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004053 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004054 struct drm_crtc *crtc;
4055
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004056 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004057 ilk_pipe_wm_get_hw_state(crtc);
4058
4059 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4060 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4061 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4062
4063 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004064 if (INTEL_INFO(dev)->gen >= 7) {
4065 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4066 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4067 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004068
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004069 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004070 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4071 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4072 else if (IS_IVYBRIDGE(dev))
4073 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4074 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004075
4076 hw->enable_fbc_wm =
4077 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4078}
4079
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004080/**
4081 * intel_update_watermarks - update FIFO watermark values based on current modes
4082 *
4083 * Calculate watermark values for the various WM regs based on current mode
4084 * and plane configuration.
4085 *
4086 * There are several cases to deal with here:
4087 * - normal (i.e. non-self-refresh)
4088 * - self-refresh (SR) mode
4089 * - lines are large relative to FIFO size (buffer can hold up to 2)
4090 * - lines are small relative to FIFO size (buffer can hold more than 2
4091 * lines), so need to account for TLB latency
4092 *
4093 * The normal calculation is:
4094 * watermark = dotclock * bytes per pixel * latency
4095 * where latency is platform & configuration dependent (we assume pessimal
4096 * values here).
4097 *
4098 * The SR calculation is:
4099 * watermark = (trunc(latency/line time)+1) * surface width *
4100 * bytes per pixel
4101 * where
4102 * line time = htotal / dotclock
4103 * surface width = hdisplay for normal plane and 64 for cursor
4104 * and latency is assumed to be high, as above.
4105 *
4106 * The final value programmed to the register should always be rounded up,
4107 * and include an extra 2 entries to account for clock crossings.
4108 *
4109 * We don't use the sprite, so we can ignore that. And on Crestline we have
4110 * to set the non-SR watermarks to 8.
4111 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004112void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004113{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004114 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004115
4116 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004117 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004118}
4119
Daniel Vetter92703882012-08-09 16:46:01 +02004120/**
4121 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004122 */
4123DEFINE_SPINLOCK(mchdev_lock);
4124
4125/* Global for IPS driver to get at the current i915 device. Protected by
4126 * mchdev_lock. */
4127static struct drm_i915_private *i915_mch_dev;
4128
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004129bool ironlake_set_drps(struct drm_device *dev, u8 val)
4130{
4131 struct drm_i915_private *dev_priv = dev->dev_private;
4132 u16 rgvswctl;
4133
Daniel Vetter92703882012-08-09 16:46:01 +02004134 assert_spin_locked(&mchdev_lock);
4135
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004136 rgvswctl = I915_READ16(MEMSWCTL);
4137 if (rgvswctl & MEMCTL_CMD_STS) {
4138 DRM_DEBUG("gpu busy, RCS change rejected\n");
4139 return false; /* still busy with another command */
4140 }
4141
4142 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4143 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4144 I915_WRITE16(MEMSWCTL, rgvswctl);
4145 POSTING_READ16(MEMSWCTL);
4146
4147 rgvswctl |= MEMCTL_CMD_STS;
4148 I915_WRITE16(MEMSWCTL, rgvswctl);
4149
4150 return true;
4151}
4152
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004153static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004154{
4155 struct drm_i915_private *dev_priv = dev->dev_private;
4156 u32 rgvmodectl = I915_READ(MEMMODECTL);
4157 u8 fmax, fmin, fstart, vstart;
4158
Daniel Vetter92703882012-08-09 16:46:01 +02004159 spin_lock_irq(&mchdev_lock);
4160
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004161 /* Enable temp reporting */
4162 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4163 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4164
4165 /* 100ms RC evaluation intervals */
4166 I915_WRITE(RCUPEI, 100000);
4167 I915_WRITE(RCDNEI, 100000);
4168
4169 /* Set max/min thresholds to 90ms and 80ms respectively */
4170 I915_WRITE(RCBMAXAVG, 90000);
4171 I915_WRITE(RCBMINAVG, 80000);
4172
4173 I915_WRITE(MEMIHYST, 1);
4174
4175 /* Set up min, max, and cur for interrupt handling */
4176 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4177 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4178 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4179 MEMMODE_FSTART_SHIFT;
4180
Ville Syrjälä616847e2015-09-18 20:03:19 +03004181 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004182 PXVFREQ_PX_SHIFT;
4183
Daniel Vetter20e4d402012-08-08 23:35:39 +02004184 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4185 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004186
Daniel Vetter20e4d402012-08-08 23:35:39 +02004187 dev_priv->ips.max_delay = fstart;
4188 dev_priv->ips.min_delay = fmin;
4189 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004190
4191 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4192 fmax, fmin, fstart);
4193
4194 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4195
4196 /*
4197 * Interrupts will be enabled in ironlake_irq_postinstall
4198 */
4199
4200 I915_WRITE(VIDSTART, vstart);
4201 POSTING_READ(VIDSTART);
4202
4203 rgvmodectl |= MEMMODE_SWMODE_EN;
4204 I915_WRITE(MEMMODECTL, rgvmodectl);
4205
Daniel Vetter92703882012-08-09 16:46:01 +02004206 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004207 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004208 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004209
4210 ironlake_set_drps(dev, fstart);
4211
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004212 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4213 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004214 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004215 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004216 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004217
4218 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004219}
4220
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004221static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004222{
4223 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02004224 u16 rgvswctl;
4225
4226 spin_lock_irq(&mchdev_lock);
4227
4228 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004229
4230 /* Ack interrupts, disable EFC interrupt */
4231 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4232 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4233 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4234 I915_WRITE(DEIIR, DE_PCU_EVENT);
4235 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4236
4237 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004238 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004239 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004240 rgvswctl |= MEMCTL_CMD_STS;
4241 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004242 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004243
Daniel Vetter92703882012-08-09 16:46:01 +02004244 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004245}
4246
Daniel Vetteracbe9472012-07-26 11:50:05 +02004247/* There's a funny hw issue where the hw returns all 0 when reading from
4248 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4249 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4250 * all limits and the gpu stuck at whatever frequency it is at atm).
4251 */
Akash Goel74ef1172015-03-06 11:07:19 +05304252static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004253{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004254 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004255
Daniel Vetter20b46e52012-07-26 11:16:14 +02004256 /* Only set the down limit when we've reached the lowest level to avoid
4257 * getting more interrupts, otherwise leave this clear. This prevents a
4258 * race in the hw when coming out of rc6: There's a tiny window where
4259 * the hw runs at the minimal clock before selecting the desired
4260 * frequency, if the down threshold expires in that window we will not
4261 * receive a down interrupt. */
Akash Goel74ef1172015-03-06 11:07:19 +05304262 if (IS_GEN9(dev_priv->dev)) {
4263 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4264 if (val <= dev_priv->rps.min_freq_softlimit)
4265 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4266 } else {
4267 limits = dev_priv->rps.max_freq_softlimit << 24;
4268 if (val <= dev_priv->rps.min_freq_softlimit)
4269 limits |= dev_priv->rps.min_freq_softlimit << 16;
4270 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004271
4272 return limits;
4273}
4274
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004275static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4276{
4277 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304278 u32 threshold_up = 0, threshold_down = 0; /* in % */
4279 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004280
4281 new_power = dev_priv->rps.power;
4282 switch (dev_priv->rps.power) {
4283 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004284 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004285 new_power = BETWEEN;
4286 break;
4287
4288 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004289 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004290 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004291 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004292 new_power = HIGH_POWER;
4293 break;
4294
4295 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004296 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004297 new_power = BETWEEN;
4298 break;
4299 }
4300 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004301 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004302 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004303 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004304 new_power = HIGH_POWER;
4305 if (new_power == dev_priv->rps.power)
4306 return;
4307
4308 /* Note the units here are not exactly 1us, but 1280ns. */
4309 switch (new_power) {
4310 case LOW_POWER:
4311 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304312 ei_up = 16000;
4313 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004314
4315 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304316 ei_down = 32000;
4317 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004318 break;
4319
4320 case BETWEEN:
4321 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304322 ei_up = 13000;
4323 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004324
4325 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304326 ei_down = 32000;
4327 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004328 break;
4329
4330 case HIGH_POWER:
4331 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304332 ei_up = 10000;
4333 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004334
4335 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304336 ei_down = 32000;
4337 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004338 break;
4339 }
4340
Akash Goel8a586432015-03-06 11:07:18 +05304341 I915_WRITE(GEN6_RP_UP_EI,
4342 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4343 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4344 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4345
4346 I915_WRITE(GEN6_RP_DOWN_EI,
4347 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4348 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4349 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4350
4351 I915_WRITE(GEN6_RP_CONTROL,
4352 GEN6_RP_MEDIA_TURBO |
4353 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4354 GEN6_RP_MEDIA_IS_GFX |
4355 GEN6_RP_ENABLE |
4356 GEN6_RP_UP_BUSY_AVG |
4357 GEN6_RP_DOWN_IDLE_AVG);
4358
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004359 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004360 dev_priv->rps.up_threshold = threshold_up;
4361 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004362 dev_priv->rps.last_adj = 0;
4363}
4364
Chris Wilson2876ce72014-03-28 08:03:34 +00004365static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4366{
4367 u32 mask = 0;
4368
4369 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004370 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004371 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004372 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004373
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004374 mask &= dev_priv->pm_rps_events;
4375
Imre Deak59d02a12014-12-19 19:33:26 +02004376 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004377}
4378
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004379/* gen6_set_rps is called to update the frequency request, but should also be
4380 * called when the range (min_delay and max_delay) is modified so that we can
4381 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004382static void gen6_set_rps(struct drm_device *dev, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004383{
4384 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004385
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304386 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Jani Nikulae87a0052015-10-20 15:22:02 +03004387 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304388 return;
4389
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004390 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004391 WARN_ON(val > dev_priv->rps.max_freq);
4392 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004393
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004394 /* min/max delay may still have been modified so be sure to
4395 * write the limits value.
4396 */
4397 if (val != dev_priv->rps.cur_freq) {
4398 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004399
Akash Goel57041952015-03-06 11:07:17 +05304400 if (IS_GEN9(dev))
4401 I915_WRITE(GEN6_RPNSWREQ,
4402 GEN9_FREQUENCY(val));
4403 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004404 I915_WRITE(GEN6_RPNSWREQ,
4405 HSW_FREQUENCY(val));
4406 else
4407 I915_WRITE(GEN6_RPNSWREQ,
4408 GEN6_FREQUENCY(val) |
4409 GEN6_OFFSET(0) |
4410 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004411 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004412
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004413 /* Make sure we continue to get interrupts
4414 * until we hit the minimum or maximum frequencies.
4415 */
Akash Goel74ef1172015-03-06 11:07:19 +05304416 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004417 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004418
Ben Widawskyd5570a72012-09-07 19:43:41 -07004419 POSTING_READ(GEN6_RPNSWREQ);
4420
Ben Widawskyb39fb292014-03-19 18:31:11 -07004421 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004422 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004423}
4424
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004425static void valleyview_set_rps(struct drm_device *dev, u8 val)
4426{
4427 struct drm_i915_private *dev_priv = dev->dev_private;
4428
4429 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004430 WARN_ON(val > dev_priv->rps.max_freq);
4431 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004432
4433 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
4434 "Odd GPU freq value\n"))
4435 val &= ~1;
4436
Deepak Scd25dd52015-07-10 18:31:40 +05304437 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4438
Chris Wilson8fb55192015-04-07 16:20:28 +01004439 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004440 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004441 if (!IS_CHERRYVIEW(dev_priv))
4442 gen6_set_rps_thresholds(dev_priv, val);
4443 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004444
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004445 dev_priv->rps.cur_freq = val;
4446 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4447}
4448
Deepak Sa7f6e232015-05-09 18:04:44 +05304449/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304450 *
4451 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304452 * 1. Forcewake Media well.
4453 * 2. Request idle freq.
4454 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304455*/
4456static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4457{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004458 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304459
Chris Wilsonaed242f2015-03-18 09:48:21 +00004460 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304461 return;
4462
Deepak Sa7f6e232015-05-09 18:04:44 +05304463 /* Wake up the media well, as that takes a lot less
4464 * power than the Render well. */
4465 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
4466 valleyview_set_rps(dev_priv->dev, val);
4467 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304468}
4469
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004470void gen6_rps_busy(struct drm_i915_private *dev_priv)
4471{
4472 mutex_lock(&dev_priv->rps.hw_lock);
4473 if (dev_priv->rps.enabled) {
4474 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4475 gen6_rps_reset_ei(dev_priv);
4476 I915_WRITE(GEN6_PMINTRMSK,
4477 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4478 }
4479 mutex_unlock(&dev_priv->rps.hw_lock);
4480}
4481
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004482void gen6_rps_idle(struct drm_i915_private *dev_priv)
4483{
Damien Lespiau691bb712013-12-12 14:36:36 +00004484 struct drm_device *dev = dev_priv->dev;
4485
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004486 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004487 if (dev_priv->rps.enabled) {
Wayne Boyer666a4532015-12-09 12:29:35 -08004488 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05304489 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004490 else
Chris Wilsonaed242f2015-03-18 09:48:21 +00004491 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004492 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004493 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004494 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004495 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004496
Chris Wilson8d3afd72015-05-21 21:01:47 +01004497 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004498 while (!list_empty(&dev_priv->rps.clients))
4499 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004500 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004501}
4502
Chris Wilson1854d5c2015-04-07 16:20:32 +01004503void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004504 struct intel_rps_client *rps,
4505 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004506{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004507 /* This is intentionally racy! We peek at the state here, then
4508 * validate inside the RPS worker.
4509 */
4510 if (!(dev_priv->mm.busy &&
4511 dev_priv->rps.enabled &&
4512 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4513 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004514
Chris Wilsone61b9952015-04-27 13:41:24 +01004515 /* Force a RPS boost (and don't count it against the client) if
4516 * the GPU is severely congested.
4517 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004518 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004519 rps = NULL;
4520
Chris Wilson8d3afd72015-05-21 21:01:47 +01004521 spin_lock(&dev_priv->rps.client_lock);
4522 if (rps == NULL || list_empty(&rps->link)) {
4523 spin_lock_irq(&dev_priv->irq_lock);
4524 if (dev_priv->rps.interrupts_enabled) {
4525 dev_priv->rps.client_boost = true;
4526 queue_work(dev_priv->wq, &dev_priv->rps.work);
4527 }
4528 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004529
Chris Wilson2e1b8732015-04-27 13:41:22 +01004530 if (rps != NULL) {
4531 list_add(&rps->link, &dev_priv->rps.clients);
4532 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004533 } else
4534 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004535 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004536 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004537}
4538
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004539void intel_set_rps(struct drm_device *dev, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004540{
Wayne Boyer666a4532015-12-09 12:29:35 -08004541 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004542 valleyview_set_rps(dev, val);
4543 else
4544 gen6_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004545}
4546
Zhe Wang20e49362014-11-04 17:07:05 +00004547static void gen9_disable_rps(struct drm_device *dev)
4548{
4549 struct drm_i915_private *dev_priv = dev->dev_private;
4550
4551 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004552 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004553}
4554
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004555static void gen6_disable_rps(struct drm_device *dev)
4556{
4557 struct drm_i915_private *dev_priv = dev->dev_private;
4558
4559 I915_WRITE(GEN6_RC_CONTROL, 0);
4560 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004561}
4562
Deepak S38807742014-05-23 21:00:15 +05304563static void cherryview_disable_rps(struct drm_device *dev)
4564{
4565 struct drm_i915_private *dev_priv = dev->dev_private;
4566
4567 I915_WRITE(GEN6_RC_CONTROL, 0);
4568}
4569
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004570static void valleyview_disable_rps(struct drm_device *dev)
4571{
4572 struct drm_i915_private *dev_priv = dev->dev_private;
4573
Deepak S98a2e5f2014-08-18 10:35:27 -07004574 /* we're doing forcewake before Disabling RC6,
4575 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004576 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004577
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004578 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004579
Mika Kuoppala59bad942015-01-16 11:34:40 +02004580 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004581}
4582
Ben Widawskydc39fff2013-10-18 12:32:07 -07004583static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4584{
Wayne Boyer666a4532015-12-09 12:29:35 -08004585 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Imre Deak91ca6892014-04-14 20:24:25 +03004586 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4587 mode = GEN6_RC_CTL_RC6_ENABLE;
4588 else
4589 mode = 0;
4590 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004591 if (HAS_RC6p(dev))
4592 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
4593 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
4594 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
4595 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
4596
4597 else
4598 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
4599 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07004600}
4601
Imre Deake6069ca2014-04-18 16:01:02 +03004602static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004603{
Daniel Vettere7d66d82015-06-15 23:23:54 +02004604 /* No RC6 before Ironlake and code is gone for ilk. */
4605 if (INTEL_INFO(dev)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03004606 return 0;
4607
Daniel Vetter456470e2012-08-08 23:35:40 +02004608 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03004609 if (enable_rc6 >= 0) {
4610 int mask;
4611
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004612 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03004613 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4614 INTEL_RC6pp_ENABLE;
4615 else
4616 mask = INTEL_RC6_ENABLE;
4617
4618 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02004619 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4620 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03004621
4622 return enable_rc6 & mask;
4623 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004624
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004625 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08004626 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004627
4628 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004629}
4630
Imre Deake6069ca2014-04-18 16:01:02 +03004631int intel_enable_rc6(const struct drm_device *dev)
4632{
4633 return i915.enable_rc6;
4634}
4635
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004636static void gen6_init_rps_frequencies(struct drm_device *dev)
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004637{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004638 struct drm_i915_private *dev_priv = dev->dev_private;
4639 uint32_t rp_state_cap;
4640 u32 ddcc_status = 0;
4641 int ret;
4642
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004643 /* All of these values are in units of 50MHz */
4644 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004645 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Bob Paauwe35040562015-06-25 14:54:07 -07004646 if (IS_BROXTON(dev)) {
4647 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
4648 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
4649 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4650 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
4651 } else {
4652 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4653 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
4654 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4655 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
4656 }
4657
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004658 /* hw_max = RP0 until we check for overclocking */
4659 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4660
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004661 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07004662 if (IS_HASWELL(dev) || IS_BROADWELL(dev) ||
4663 IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004664 ret = sandybridge_pcode_read(dev_priv,
4665 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4666 &ddcc_status);
4667 if (0 == ret)
4668 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08004669 clamp_t(u8,
4670 ((ddcc_status >> 8) & 0xff),
4671 dev_priv->rps.min_freq,
4672 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004673 }
4674
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07004675 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelc5e06882015-06-29 14:50:19 +05304676 /* Store the frequency values in 16.66 MHZ units, which is
4677 the natural hardware unit for SKL */
4678 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
4679 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
4680 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
4681 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
4682 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
4683 }
4684
Chris Wilsonaed242f2015-03-18 09:48:21 +00004685 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
4686
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004687 /* Preserve min/max settings in case of re-init */
4688 if (dev_priv->rps.max_freq_softlimit == 0)
4689 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4690
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004691 if (dev_priv->rps.min_freq_softlimit == 0) {
4692 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4693 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02004694 max_t(int, dev_priv->rps.efficient_freq,
4695 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004696 else
4697 dev_priv->rps.min_freq_softlimit =
4698 dev_priv->rps.min_freq;
4699 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004700}
4701
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004702/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Zhe Wang20e49362014-11-04 17:07:05 +00004703static void gen9_enable_rps(struct drm_device *dev)
4704{
4705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004706
4707 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4708
Damien Lespiauba1c5542015-01-16 18:07:26 +00004709 gen6_init_rps_frequencies(dev);
4710
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304711 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Jani Nikulae87a0052015-10-20 15:22:02 +03004712 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304713 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4714 return;
4715 }
4716
Akash Goel0beb0592015-03-06 11:07:20 +05304717 /* Program defaults and thresholds for RPS*/
4718 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4719 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004720
Akash Goel0beb0592015-03-06 11:07:20 +05304721 /* 1 second timeout*/
4722 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4723 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4724
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004725 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004726
Akash Goel0beb0592015-03-06 11:07:20 +05304727 /* Leaning on the below call to gen6_set_rps to program/setup the
4728 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4729 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4730 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4731 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004732
4733 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4734}
4735
4736static void gen9_enable_rc6(struct drm_device *dev)
4737{
4738 struct drm_i915_private *dev_priv = dev->dev_private;
Zhe Wang20e49362014-11-04 17:07:05 +00004739 struct intel_engine_cs *ring;
4740 uint32_t rc6_mask = 0;
4741 int unused;
4742
4743 /* 1a: Software RC state - RC0 */
4744 I915_WRITE(GEN6_RC_STATE, 0);
4745
4746 /* 1b: Get forcewake during program sequence. Although the driver
4747 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004748 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004749
4750 /* 2a: Disable RC states. */
4751 I915_WRITE(GEN6_RC_CONTROL, 0);
4752
4753 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304754
4755 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Mika Kuoppalae7674b82015-12-07 18:29:45 +02004756 if (IS_SKYLAKE(dev))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304757 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
4758 else
4759 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00004760 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4761 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4762 for_each_ring(ring, dev_priv, unused)
4763 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05304764
4765 if (HAS_GUC_UCODE(dev))
4766 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
4767
Zhe Wang20e49362014-11-04 17:07:05 +00004768 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004769
Zhe Wang38c23522015-01-20 12:23:04 +00004770 /* 2c: Program Coarse Power Gating Policies. */
4771 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
4772 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
4773
Zhe Wang20e49362014-11-04 17:07:05 +00004774 /* 3a: Enable RC6 */
4775 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4776 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
4777 DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4778 "on" : "off");
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304779 /* WaRsUseTimeoutMode */
Jani Nikulae87a0052015-10-20 15:22:02 +03004780 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00004781 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304782 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304783 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4784 GEN7_RC_CTL_TO_MODE |
4785 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304786 } else {
4787 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304788 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4789 GEN6_RC_CTL_EI_MODE(1) |
4790 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05304791 }
Zhe Wang20e49362014-11-04 17:07:05 +00004792
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304793 /*
4794 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304795 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304796 */
Mika Kuoppala06e668a2015-12-16 19:18:37 +02004797 if (NEEDS_WaRsDisableCoarsePowerGating(dev))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304798 I915_WRITE(GEN9_PG_ENABLE, 0);
4799 else
4800 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4801 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004802
Mika Kuoppala59bad942015-01-16 11:34:40 +02004803 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004804
4805}
4806
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004807static void gen8_enable_rps(struct drm_device *dev)
4808{
4809 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004810 struct intel_engine_cs *ring;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004811 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004812 int unused;
4813
4814 /* 1a: Software RC state - RC0 */
4815 I915_WRITE(GEN6_RC_STATE, 0);
4816
4817 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4818 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004819 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004820
4821 /* 2a: Disable RC states. */
4822 I915_WRITE(GEN6_RC_CONTROL, 0);
4823
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004824 /* Initialize rps frequencies */
4825 gen6_init_rps_frequencies(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004826
4827 /* 2b: Program RC6 thresholds.*/
4828 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4829 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4830 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4831 for_each_ring(ring, dev_priv, unused)
4832 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4833 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004834 if (IS_BROADWELL(dev))
4835 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4836 else
4837 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004838
4839 /* 3: Enable RC6 */
4840 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4841 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08004842 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004843 if (IS_BROADWELL(dev))
4844 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4845 GEN7_RC_CTL_TO_MODE |
4846 rc6_mask);
4847 else
4848 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4849 GEN6_RC_CTL_EI_MODE(1) |
4850 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004851
4852 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07004853 I915_WRITE(GEN6_RPNSWREQ,
4854 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4855 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4856 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02004857 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4858 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004859
Daniel Vetter7526ed72014-09-29 15:07:19 +02004860 /* Docs recommend 900MHz, and 300 MHz respectively */
4861 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4862 dev_priv->rps.max_freq_softlimit << 24 |
4863 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004864
Daniel Vetter7526ed72014-09-29 15:07:19 +02004865 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4866 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4867 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4868 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004869
Daniel Vetter7526ed72014-09-29 15:07:19 +02004870 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004871
4872 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02004873 I915_WRITE(GEN6_RP_CONTROL,
4874 GEN6_RP_MEDIA_TURBO |
4875 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4876 GEN6_RP_MEDIA_IS_GFX |
4877 GEN6_RP_ENABLE |
4878 GEN6_RP_UP_BUSY_AVG |
4879 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004880
Daniel Vetter7526ed72014-09-29 15:07:19 +02004881 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004882
Tom O'Rourkec7f31532014-11-19 14:21:54 -08004883 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004884 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004885
Mika Kuoppala59bad942015-01-16 11:34:40 +02004886 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004887}
4888
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004889static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004890{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004891 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004892 struct intel_engine_cs *ring;
Ben Widawskyd060c162014-03-19 18:31:08 -07004893 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004894 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004895 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07004896 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004897
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004898 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004899
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004900 /* Here begins a magic sequence of register writes to enable
4901 * auto-downclocking.
4902 *
4903 * Perhaps there might be some value in exposing these to
4904 * userspace...
4905 */
4906 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004907
4908 /* Clear the DBG now so we don't confuse earlier errors */
4909 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4910 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4911 I915_WRITE(GTFIFODBG, gtfifodbg);
4912 }
4913
Mika Kuoppala59bad942015-01-16 11:34:40 +02004914 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004915
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004916 /* Initialize rps frequencies */
4917 gen6_init_rps_frequencies(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004918
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004919 /* disable the counters and set deterministic thresholds */
4920 I915_WRITE(GEN6_RC_CONTROL, 0);
4921
4922 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
4923 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
4924 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
4925 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4926 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4927
Chris Wilsonb4519512012-05-11 14:29:30 +01004928 for_each_ring(ring, dev_priv, i)
4929 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004930
4931 I915_WRITE(GEN6_RC_SLEEP, 0);
4932 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01004933 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07004934 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
4935 else
4936 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08004937 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004938 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
4939
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004940 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004941 rc6_mode = intel_enable_rc6(dev_priv->dev);
4942 if (rc6_mode & INTEL_RC6_ENABLE)
4943 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
4944
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004945 /* We don't use those on Haswell */
4946 if (!IS_HASWELL(dev)) {
4947 if (rc6_mode & INTEL_RC6p_ENABLE)
4948 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004949
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004950 if (rc6_mode & INTEL_RC6pp_ENABLE)
4951 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
4952 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004953
Ben Widawskydc39fff2013-10-18 12:32:07 -07004954 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004955
4956 I915_WRITE(GEN6_RC_CONTROL,
4957 rc6_mask |
4958 GEN6_RC_CTL_EI_MODE(1) |
4959 GEN6_RC_CTL_HW_ENABLE);
4960
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004961 /* Power down if completely idle for over 50ms */
4962 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004963 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004964
Ben Widawsky42c05262012-09-26 10:34:00 -07004965 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07004966 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07004967 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07004968
4969 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
4970 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
4971 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004972 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07004973 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004974 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004975 }
4976
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004977 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004978 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004979
Ben Widawsky31643d52012-09-26 10:34:01 -07004980 rc6vids = 0;
4981 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4982 if (IS_GEN6(dev) && ret) {
4983 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4984 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4985 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4986 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4987 rc6vids &= 0xffff00;
4988 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4989 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4990 if (ret)
4991 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4992 }
4993
Mika Kuoppala59bad942015-01-16 11:34:40 +02004994 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004995}
4996
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004997static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004998{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004999 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005000 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005001 unsigned int gpu_freq;
5002 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305003 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005004 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005005 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005006
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005007 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005008
Ben Widawskyeda79642013-10-07 17:15:48 -03005009 policy = cpufreq_cpu_get(0);
5010 if (policy) {
5011 max_ia_freq = policy->cpuinfo.max_freq;
5012 cpufreq_cpu_put(policy);
5013 } else {
5014 /*
5015 * Default to measured freq if none found, PCU will ensure we
5016 * don't go over
5017 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005018 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005019 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005020
5021 /* Convert from kHz to MHz */
5022 max_ia_freq /= 1000;
5023
Ben Widawsky153b4b952013-10-22 22:05:09 -07005024 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005025 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5026 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005027
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005028 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305029 /* Convert GT frequency to 50 HZ units */
5030 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5031 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5032 } else {
5033 min_gpu_freq = dev_priv->rps.min_freq;
5034 max_gpu_freq = dev_priv->rps.max_freq;
5035 }
5036
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005037 /*
5038 * For each potential GPU frequency, load a ring frequency we'd like
5039 * to use for memory access. We do this by specifying the IA frequency
5040 * the PCU should use as a reference to determine the ring frequency.
5041 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305042 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5043 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005044 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005045
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005046 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305047 /*
5048 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5049 * No floor required for ring frequency on SKL.
5050 */
5051 ring_freq = gpu_freq;
5052 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005053 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5054 ring_freq = max(min_ring_freq, gpu_freq);
5055 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005056 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005057 ring_freq = max(min_ring_freq, ring_freq);
5058 /* leave ia_freq as the default, chosen by cpufreq */
5059 } else {
5060 /* On older processors, there is no separate ring
5061 * clock domain, so in order to boost the bandwidth
5062 * of the ring, we need to upclock the CPU (ia_freq).
5063 *
5064 * For GPU frequencies less than 750MHz,
5065 * just use the lowest ring freq.
5066 */
5067 if (gpu_freq < min_freq)
5068 ia_freq = 800;
5069 else
5070 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5071 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5072 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005073
Ben Widawsky42c05262012-09-26 10:34:00 -07005074 sandybridge_pcode_write(dev_priv,
5075 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005076 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5077 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5078 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005079 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005080}
5081
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005082void gen6_update_ring_freq(struct drm_device *dev)
5083{
5084 struct drm_i915_private *dev_priv = dev->dev_private;
5085
Akash Goel97d33082015-06-29 14:50:23 +05305086 if (!HAS_CORE_RING_FREQ(dev))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005087 return;
5088
5089 mutex_lock(&dev_priv->rps.hw_lock);
5090 __gen6_update_ring_freq(dev);
5091 mutex_unlock(&dev_priv->rps.hw_lock);
5092}
5093
Ville Syrjälä03af2042014-06-28 02:03:53 +03005094static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305095{
Deepak S095acd52015-01-17 11:05:59 +05305096 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05305097 u32 val, rp0;
5098
Jani Nikula5b5929c2015-10-07 11:17:46 +03005099 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305100
Jani Nikula5b5929c2015-10-07 11:17:46 +03005101 switch (INTEL_INFO(dev)->eu_total) {
5102 case 8:
5103 /* (2 * 4) config */
5104 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5105 break;
5106 case 12:
5107 /* (2 * 6) config */
5108 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5109 break;
5110 case 16:
5111 /* (2 * 8) config */
5112 default:
5113 /* Setting (2 * 8) Min RP0 for any other combination */
5114 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5115 break;
Deepak S095acd52015-01-17 11:05:59 +05305116 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005117
5118 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5119
Deepak S2b6b3a02014-05-27 15:59:30 +05305120 return rp0;
5121}
5122
5123static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5124{
5125 u32 val, rpe;
5126
5127 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5128 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5129
5130 return rpe;
5131}
5132
Deepak S7707df42014-07-12 18:46:14 +05305133static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5134{
5135 u32 val, rp1;
5136
Jani Nikula5b5929c2015-10-07 11:17:46 +03005137 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5138 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5139
Deepak S7707df42014-07-12 18:46:14 +05305140 return rp1;
5141}
5142
Deepak Sf8f2b002014-07-10 13:16:21 +05305143static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5144{
5145 u32 val, rp1;
5146
5147 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5148
5149 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5150
5151 return rp1;
5152}
5153
Ville Syrjälä03af2042014-06-28 02:03:53 +03005154static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005155{
5156 u32 val, rp0;
5157
Jani Nikula64936252013-05-22 15:36:20 +03005158 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005159
5160 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5161 /* Clamp to max */
5162 rp0 = min_t(u32, rp0, 0xea);
5163
5164 return rp0;
5165}
5166
5167static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5168{
5169 u32 val, rpe;
5170
Jani Nikula64936252013-05-22 15:36:20 +03005171 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005172 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005173 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005174 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5175
5176 return rpe;
5177}
5178
Ville Syrjälä03af2042014-06-28 02:03:53 +03005179static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005180{
Imre Deak36146032014-12-04 18:39:35 +02005181 u32 val;
5182
5183 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5184 /*
5185 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5186 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5187 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5188 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5189 * to make sure it matches what Punit accepts.
5190 */
5191 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005192}
5193
Imre Deakae484342014-03-31 15:10:44 +03005194/* Check that the pctx buffer wasn't move under us. */
5195static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5196{
5197 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5198
5199 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5200 dev_priv->vlv_pctx->stolen->start);
5201}
5202
Deepak S38807742014-05-23 21:00:15 +05305203
5204/* Check that the pcbr address is not empty. */
5205static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5206{
5207 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5208
5209 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5210}
5211
5212static void cherryview_setup_pctx(struct drm_device *dev)
5213{
5214 struct drm_i915_private *dev_priv = dev->dev_private;
5215 unsigned long pctx_paddr, paddr;
5216 struct i915_gtt *gtt = &dev_priv->gtt;
5217 u32 pcbr;
5218 int pctx_size = 32*1024;
5219
5220 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5221
5222 pcbr = I915_READ(VLV_PCBR);
5223 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005224 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305225 paddr = (dev_priv->mm.stolen_base +
5226 (gtt->stolen_size - pctx_size));
5227
5228 pctx_paddr = (paddr & (~4095));
5229 I915_WRITE(VLV_PCBR, pctx_paddr);
5230 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005231
5232 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305233}
5234
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005235static void valleyview_setup_pctx(struct drm_device *dev)
5236{
5237 struct drm_i915_private *dev_priv = dev->dev_private;
5238 struct drm_i915_gem_object *pctx;
5239 unsigned long pctx_paddr;
5240 u32 pcbr;
5241 int pctx_size = 24*1024;
5242
Imre Deak17b0c1f2014-02-11 21:39:06 +02005243 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5244
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005245 pcbr = I915_READ(VLV_PCBR);
5246 if (pcbr) {
5247 /* BIOS set it up already, grab the pre-alloc'd space */
5248 int pcbr_offset;
5249
5250 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5251 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5252 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005253 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005254 pctx_size);
5255 goto out;
5256 }
5257
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005258 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5259
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005260 /*
5261 * From the Gunit register HAS:
5262 * The Gfx driver is expected to program this register and ensure
5263 * proper allocation within Gfx stolen memory. For example, this
5264 * register should be programmed such than the PCBR range does not
5265 * overlap with other ranges, such as the frame buffer, protected
5266 * memory, or any other relevant ranges.
5267 */
5268 pctx = i915_gem_object_create_stolen(dev, pctx_size);
5269 if (!pctx) {
5270 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
5271 return;
5272 }
5273
5274 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5275 I915_WRITE(VLV_PCBR, pctx_paddr);
5276
5277out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005278 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005279 dev_priv->vlv_pctx = pctx;
5280}
5281
Imre Deakae484342014-03-31 15:10:44 +03005282static void valleyview_cleanup_pctx(struct drm_device *dev)
5283{
5284 struct drm_i915_private *dev_priv = dev->dev_private;
5285
5286 if (WARN_ON(!dev_priv->vlv_pctx))
5287 return;
5288
5289 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
5290 dev_priv->vlv_pctx = NULL;
5291}
5292
Imre Deak4e805192014-04-14 20:24:41 +03005293static void valleyview_init_gt_powersave(struct drm_device *dev)
5294{
5295 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005296 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005297
5298 valleyview_setup_pctx(dev);
5299
5300 mutex_lock(&dev_priv->rps.hw_lock);
5301
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005302 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5303 switch ((val >> 6) & 3) {
5304 case 0:
5305 case 1:
5306 dev_priv->mem_freq = 800;
5307 break;
5308 case 2:
5309 dev_priv->mem_freq = 1066;
5310 break;
5311 case 3:
5312 dev_priv->mem_freq = 1333;
5313 break;
5314 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005315 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005316
Imre Deak4e805192014-04-14 20:24:41 +03005317 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5318 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5319 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005320 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005321 dev_priv->rps.max_freq);
5322
5323 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5324 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005325 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005326 dev_priv->rps.efficient_freq);
5327
Deepak Sf8f2b002014-07-10 13:16:21 +05305328 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5329 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005330 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305331 dev_priv->rps.rp1_freq);
5332
Imre Deak4e805192014-04-14 20:24:41 +03005333 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5334 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005335 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005336 dev_priv->rps.min_freq);
5337
Chris Wilsonaed242f2015-03-18 09:48:21 +00005338 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5339
Imre Deak4e805192014-04-14 20:24:41 +03005340 /* Preserve min/max settings in case of re-init */
5341 if (dev_priv->rps.max_freq_softlimit == 0)
5342 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5343
5344 if (dev_priv->rps.min_freq_softlimit == 0)
5345 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5346
5347 mutex_unlock(&dev_priv->rps.hw_lock);
5348}
5349
Deepak S38807742014-05-23 21:00:15 +05305350static void cherryview_init_gt_powersave(struct drm_device *dev)
5351{
Deepak S2b6b3a02014-05-27 15:59:30 +05305352 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005353 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305354
Deepak S38807742014-05-23 21:00:15 +05305355 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05305356
5357 mutex_lock(&dev_priv->rps.hw_lock);
5358
Ville Syrjäläa5805162015-05-26 20:42:30 +03005359 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005360 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005361 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005362
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005363 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005364 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005365 dev_priv->mem_freq = 2000;
5366 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005367 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005368 dev_priv->mem_freq = 1600;
5369 break;
5370 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005371 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005372
Deepak S2b6b3a02014-05-27 15:59:30 +05305373 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5374 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5375 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005376 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305377 dev_priv->rps.max_freq);
5378
5379 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5380 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005381 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305382 dev_priv->rps.efficient_freq);
5383
Deepak S7707df42014-07-12 18:46:14 +05305384 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5385 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005386 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305387 dev_priv->rps.rp1_freq);
5388
Deepak S5b7c91b2015-05-09 18:15:46 +05305389 /* PUnit validated range is only [RPe, RP0] */
5390 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305391 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005392 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305393 dev_priv->rps.min_freq);
5394
Ville Syrjälä1c147622014-08-18 14:42:43 +03005395 WARN_ONCE((dev_priv->rps.max_freq |
5396 dev_priv->rps.efficient_freq |
5397 dev_priv->rps.rp1_freq |
5398 dev_priv->rps.min_freq) & 1,
5399 "Odd GPU freq values\n");
5400
Chris Wilsonaed242f2015-03-18 09:48:21 +00005401 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5402
Deepak S2b6b3a02014-05-27 15:59:30 +05305403 /* Preserve min/max settings in case of re-init */
5404 if (dev_priv->rps.max_freq_softlimit == 0)
5405 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5406
5407 if (dev_priv->rps.min_freq_softlimit == 0)
5408 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5409
5410 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305411}
5412
Imre Deak4e805192014-04-14 20:24:41 +03005413static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
5414{
5415 valleyview_cleanup_pctx(dev);
5416}
5417
Deepak S38807742014-05-23 21:00:15 +05305418static void cherryview_enable_rps(struct drm_device *dev)
5419{
5420 struct drm_i915_private *dev_priv = dev->dev_private;
5421 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05305422 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305423 int i;
5424
5425 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5426
5427 gtfifodbg = I915_READ(GTFIFODBG);
5428 if (gtfifodbg) {
5429 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5430 gtfifodbg);
5431 I915_WRITE(GTFIFODBG, gtfifodbg);
5432 }
5433
5434 cherryview_check_pctx(dev_priv);
5435
5436 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5437 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005438 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305439
Ville Syrjälä160614a2015-01-19 13:50:47 +02005440 /* Disable RC states. */
5441 I915_WRITE(GEN6_RC_CONTROL, 0);
5442
Deepak S38807742014-05-23 21:00:15 +05305443 /* 2a: Program RC6 thresholds.*/
5444 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5445 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5446 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5447
5448 for_each_ring(ring, dev_priv, i)
5449 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5450 I915_WRITE(GEN6_RC_SLEEP, 0);
5451
Deepak Sf4f71c72015-03-28 15:23:35 +05305452 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5453 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305454
5455 /* allows RC6 residency counter to work */
5456 I915_WRITE(VLV_COUNTER_CONTROL,
5457 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5458 VLV_MEDIA_RC6_COUNT_EN |
5459 VLV_RENDER_RC6_COUNT_EN));
5460
5461 /* For now we assume BIOS is allocating and populating the PCBR */
5462 pcbr = I915_READ(VLV_PCBR);
5463
Deepak S38807742014-05-23 21:00:15 +05305464 /* 3: Enable RC6 */
5465 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
5466 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005467 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305468
5469 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5470
Deepak S2b6b3a02014-05-27 15:59:30 +05305471 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005472 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305473 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5474 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5475 I915_WRITE(GEN6_RP_UP_EI, 66000);
5476 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5477
5478 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5479
5480 /* 5: Enable RPS */
5481 I915_WRITE(GEN6_RP_CONTROL,
5482 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005483 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305484 GEN6_RP_ENABLE |
5485 GEN6_RP_UP_BUSY_AVG |
5486 GEN6_RP_DOWN_IDLE_AVG);
5487
Deepak S3ef62342015-04-29 08:36:24 +05305488 /* Setting Fixed Bias */
5489 val = VLV_OVERRIDE_EN |
5490 VLV_SOC_TDP_EN |
5491 CHV_BIAS_CPU_50_SOC_50;
5492 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5493
Deepak S2b6b3a02014-05-27 15:59:30 +05305494 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5495
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005496 /* RPS code assumes GPLL is used */
5497 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5498
Jani Nikula742f4912015-09-03 11:16:09 +03005499 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305500 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5501
5502 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5503 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005504 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305505 dev_priv->rps.cur_freq);
5506
5507 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005508 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305509 dev_priv->rps.efficient_freq);
5510
5511 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
5512
Mika Kuoppala59bad942015-01-16 11:34:40 +02005513 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305514}
5515
Jesse Barnes0a073b82013-04-17 15:54:58 -07005516static void valleyview_enable_rps(struct drm_device *dev)
5517{
5518 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005519 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005520 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005521 int i;
5522
5523 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5524
Imre Deakae484342014-03-31 15:10:44 +03005525 valleyview_check_pctx(dev_priv);
5526
Jesse Barnes0a073b82013-04-17 15:54:58 -07005527 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005528 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5529 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005530 I915_WRITE(GTFIFODBG, gtfifodbg);
5531 }
5532
Deepak Sc8d9a592013-11-23 14:55:42 +05305533 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005534 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005535
Ville Syrjälä160614a2015-01-19 13:50:47 +02005536 /* Disable RC states. */
5537 I915_WRITE(GEN6_RC_CONTROL, 0);
5538
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005539 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005540 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5541 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5542 I915_WRITE(GEN6_RP_UP_EI, 66000);
5543 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5544
5545 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5546
5547 I915_WRITE(GEN6_RP_CONTROL,
5548 GEN6_RP_MEDIA_TURBO |
5549 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5550 GEN6_RP_MEDIA_IS_GFX |
5551 GEN6_RP_ENABLE |
5552 GEN6_RP_UP_BUSY_AVG |
5553 GEN6_RP_DOWN_IDLE_CONT);
5554
5555 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5556 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5557 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5558
5559 for_each_ring(ring, dev_priv, i)
5560 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5561
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08005562 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005563
5564 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005565 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005566 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5567 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005568 VLV_MEDIA_RC6_COUNT_EN |
5569 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005570
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005571 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005572 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005573
5574 intel_print_rc6_info(dev, rc6_mode);
5575
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005576 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005577
Deepak S3ef62342015-04-29 08:36:24 +05305578 /* Setting Fixed Bias */
5579 val = VLV_OVERRIDE_EN |
5580 VLV_SOC_TDP_EN |
5581 VLV_BIAS_CPU_125_SOC_875;
5582 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5583
Jani Nikula64936252013-05-22 15:36:20 +03005584 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005585
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005586 /* RPS code assumes GPLL is used */
5587 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5588
Jani Nikula742f4912015-09-03 11:16:09 +03005589 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005590 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5591
Ben Widawskyb39fb292014-03-19 18:31:11 -07005592 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03005593 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005594 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005595 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005596
Ville Syrjälä73008b92013-06-25 19:21:01 +03005597 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005598 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005599 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005600
Ben Widawskyb39fb292014-03-19 18:31:11 -07005601 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005602
Mika Kuoppala59bad942015-01-16 11:34:40 +02005603 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005604}
5605
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005606static unsigned long intel_pxfreq(u32 vidfreq)
5607{
5608 unsigned long freq;
5609 int div = (vidfreq & 0x3f0000) >> 16;
5610 int post = (vidfreq & 0x3000) >> 12;
5611 int pre = (vidfreq & 0x7);
5612
5613 if (!pre)
5614 return 0;
5615
5616 freq = ((div * 133333) / ((1<<post) * pre));
5617
5618 return freq;
5619}
5620
Daniel Vettereb48eb02012-04-26 23:28:12 +02005621static const struct cparams {
5622 u16 i;
5623 u16 t;
5624 u16 m;
5625 u16 c;
5626} cparams[] = {
5627 { 1, 1333, 301, 28664 },
5628 { 1, 1066, 294, 24460 },
5629 { 1, 800, 294, 25192 },
5630 { 0, 1333, 276, 27605 },
5631 { 0, 1066, 276, 27605 },
5632 { 0, 800, 231, 23784 },
5633};
5634
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005635static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005636{
5637 u64 total_count, diff, ret;
5638 u32 count1, count2, count3, m = 0, c = 0;
5639 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5640 int i;
5641
Daniel Vetter02d71952012-08-09 16:44:54 +02005642 assert_spin_locked(&mchdev_lock);
5643
Daniel Vetter20e4d402012-08-08 23:35:39 +02005644 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005645
5646 /* Prevent division-by-zero if we are asking too fast.
5647 * Also, we don't get interesting results if we are polling
5648 * faster than once in 10ms, so just return the saved value
5649 * in such cases.
5650 */
5651 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02005652 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005653
5654 count1 = I915_READ(DMIEC);
5655 count2 = I915_READ(DDREC);
5656 count3 = I915_READ(CSIEC);
5657
5658 total_count = count1 + count2 + count3;
5659
5660 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02005661 if (total_count < dev_priv->ips.last_count1) {
5662 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005663 diff += total_count;
5664 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005665 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005666 }
5667
5668 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005669 if (cparams[i].i == dev_priv->ips.c_m &&
5670 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02005671 m = cparams[i].m;
5672 c = cparams[i].c;
5673 break;
5674 }
5675 }
5676
5677 diff = div_u64(diff, diff1);
5678 ret = ((m * diff) + c);
5679 ret = div_u64(ret, 10);
5680
Daniel Vetter20e4d402012-08-08 23:35:39 +02005681 dev_priv->ips.last_count1 = total_count;
5682 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005683
Daniel Vetter20e4d402012-08-08 23:35:39 +02005684 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005685
5686 return ret;
5687}
5688
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005689unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5690{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005691 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005692 unsigned long val;
5693
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005694 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005695 return 0;
5696
5697 spin_lock_irq(&mchdev_lock);
5698
5699 val = __i915_chipset_val(dev_priv);
5700
5701 spin_unlock_irq(&mchdev_lock);
5702
5703 return val;
5704}
5705
Daniel Vettereb48eb02012-04-26 23:28:12 +02005706unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5707{
5708 unsigned long m, x, b;
5709 u32 tsfs;
5710
5711 tsfs = I915_READ(TSFS);
5712
5713 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5714 x = I915_READ8(TR1);
5715
5716 b = tsfs & TSFS_INTR_MASK;
5717
5718 return ((m * x) / 127) - b;
5719}
5720
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005721static int _pxvid_to_vd(u8 pxvid)
5722{
5723 if (pxvid == 0)
5724 return 0;
5725
5726 if (pxvid >= 8 && pxvid < 31)
5727 pxvid = 31;
5728
5729 return (pxvid + 2) * 125;
5730}
5731
5732static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005733{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005734 struct drm_device *dev = dev_priv->dev;
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005735 const int vd = _pxvid_to_vd(pxvid);
5736 const int vm = vd - 1125;
5737
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005738 if (INTEL_INFO(dev)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005739 return vm > 0 ? vm : 0;
5740
5741 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005742}
5743
Daniel Vetter02d71952012-08-09 16:44:54 +02005744static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005745{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005746 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005747 u32 count;
5748
Daniel Vetter02d71952012-08-09 16:44:54 +02005749 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005750
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005751 now = ktime_get_raw_ns();
5752 diffms = now - dev_priv->ips.last_time2;
5753 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005754
5755 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02005756 if (!diffms)
5757 return;
5758
5759 count = I915_READ(GFXEC);
5760
Daniel Vetter20e4d402012-08-08 23:35:39 +02005761 if (count < dev_priv->ips.last_count2) {
5762 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005763 diff += count;
5764 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005765 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005766 }
5767
Daniel Vetter20e4d402012-08-08 23:35:39 +02005768 dev_priv->ips.last_count2 = count;
5769 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005770
5771 /* More magic constants... */
5772 diff = diff * 1181;
5773 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005774 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005775}
5776
Daniel Vetter02d71952012-08-09 16:44:54 +02005777void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5778{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005779 struct drm_device *dev = dev_priv->dev;
5780
5781 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005782 return;
5783
Daniel Vetter92703882012-08-09 16:46:01 +02005784 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005785
5786 __i915_update_gfx_val(dev_priv);
5787
Daniel Vetter92703882012-08-09 16:46:01 +02005788 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005789}
5790
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005791static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005792{
5793 unsigned long t, corr, state1, corr2, state2;
5794 u32 pxvid, ext_v;
5795
Daniel Vetter02d71952012-08-09 16:44:54 +02005796 assert_spin_locked(&mchdev_lock);
5797
Ville Syrjälä616847e2015-09-18 20:03:19 +03005798 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005799 pxvid = (pxvid >> 24) & 0x7f;
5800 ext_v = pvid_to_extvid(dev_priv, pxvid);
5801
5802 state1 = ext_v;
5803
5804 t = i915_mch_val(dev_priv);
5805
5806 /* Revel in the empirically derived constants */
5807
5808 /* Correction factor in 1/100000 units */
5809 if (t > 80)
5810 corr = ((t * 2349) + 135940);
5811 else if (t >= 50)
5812 corr = ((t * 964) + 29317);
5813 else /* < 50 */
5814 corr = ((t * 301) + 1004);
5815
5816 corr = corr * ((150142 * state1) / 10000 - 78642);
5817 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005818 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005819
5820 state2 = (corr2 * state1) / 10000;
5821 state2 /= 100; /* convert to mW */
5822
Daniel Vetter02d71952012-08-09 16:44:54 +02005823 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005824
Daniel Vetter20e4d402012-08-08 23:35:39 +02005825 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005826}
5827
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005828unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5829{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005830 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005831 unsigned long val;
5832
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005833 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005834 return 0;
5835
5836 spin_lock_irq(&mchdev_lock);
5837
5838 val = __i915_gfx_val(dev_priv);
5839
5840 spin_unlock_irq(&mchdev_lock);
5841
5842 return val;
5843}
5844
Daniel Vettereb48eb02012-04-26 23:28:12 +02005845/**
5846 * i915_read_mch_val - return value for IPS use
5847 *
5848 * Calculate and return a value for the IPS driver to use when deciding whether
5849 * we have thermal and power headroom to increase CPU or GPU power budget.
5850 */
5851unsigned long i915_read_mch_val(void)
5852{
5853 struct drm_i915_private *dev_priv;
5854 unsigned long chipset_val, graphics_val, ret = 0;
5855
Daniel Vetter92703882012-08-09 16:46:01 +02005856 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005857 if (!i915_mch_dev)
5858 goto out_unlock;
5859 dev_priv = i915_mch_dev;
5860
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005861 chipset_val = __i915_chipset_val(dev_priv);
5862 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005863
5864 ret = chipset_val + graphics_val;
5865
5866out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005867 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005868
5869 return ret;
5870}
5871EXPORT_SYMBOL_GPL(i915_read_mch_val);
5872
5873/**
5874 * i915_gpu_raise - raise GPU frequency limit
5875 *
5876 * Raise the limit; IPS indicates we have thermal headroom.
5877 */
5878bool i915_gpu_raise(void)
5879{
5880 struct drm_i915_private *dev_priv;
5881 bool ret = true;
5882
Daniel Vetter92703882012-08-09 16:46:01 +02005883 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005884 if (!i915_mch_dev) {
5885 ret = false;
5886 goto out_unlock;
5887 }
5888 dev_priv = i915_mch_dev;
5889
Daniel Vetter20e4d402012-08-08 23:35:39 +02005890 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5891 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005892
5893out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005894 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005895
5896 return ret;
5897}
5898EXPORT_SYMBOL_GPL(i915_gpu_raise);
5899
5900/**
5901 * i915_gpu_lower - lower GPU frequency limit
5902 *
5903 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5904 * frequency maximum.
5905 */
5906bool i915_gpu_lower(void)
5907{
5908 struct drm_i915_private *dev_priv;
5909 bool ret = true;
5910
Daniel Vetter92703882012-08-09 16:46:01 +02005911 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005912 if (!i915_mch_dev) {
5913 ret = false;
5914 goto out_unlock;
5915 }
5916 dev_priv = i915_mch_dev;
5917
Daniel Vetter20e4d402012-08-08 23:35:39 +02005918 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5919 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005920
5921out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005922 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005923
5924 return ret;
5925}
5926EXPORT_SYMBOL_GPL(i915_gpu_lower);
5927
5928/**
5929 * i915_gpu_busy - indicate GPU business to IPS
5930 *
5931 * Tell the IPS driver whether or not the GPU is busy.
5932 */
5933bool i915_gpu_busy(void)
5934{
5935 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005936 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005937 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005938 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005939
Daniel Vetter92703882012-08-09 16:46:01 +02005940 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005941 if (!i915_mch_dev)
5942 goto out_unlock;
5943 dev_priv = i915_mch_dev;
5944
Chris Wilsonf047e392012-07-21 12:31:41 +01005945 for_each_ring(ring, dev_priv, i)
5946 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005947
5948out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005949 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005950
5951 return ret;
5952}
5953EXPORT_SYMBOL_GPL(i915_gpu_busy);
5954
5955/**
5956 * i915_gpu_turbo_disable - disable graphics turbo
5957 *
5958 * Disable graphics turbo by resetting the max frequency and setting the
5959 * current frequency to the default.
5960 */
5961bool i915_gpu_turbo_disable(void)
5962{
5963 struct drm_i915_private *dev_priv;
5964 bool ret = true;
5965
Daniel Vetter92703882012-08-09 16:46:01 +02005966 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005967 if (!i915_mch_dev) {
5968 ret = false;
5969 goto out_unlock;
5970 }
5971 dev_priv = i915_mch_dev;
5972
Daniel Vetter20e4d402012-08-08 23:35:39 +02005973 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005974
Daniel Vetter20e4d402012-08-08 23:35:39 +02005975 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005976 ret = false;
5977
5978out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005979 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005980
5981 return ret;
5982}
5983EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5984
5985/**
5986 * Tells the intel_ips driver that the i915 driver is now loaded, if
5987 * IPS got loaded first.
5988 *
5989 * This awkward dance is so that neither module has to depend on the
5990 * other in order for IPS to do the appropriate communication of
5991 * GPU turbo limits to i915.
5992 */
5993static void
5994ips_ping_for_i915_load(void)
5995{
5996 void (*link)(void);
5997
5998 link = symbol_get(ips_link_to_i915_driver);
5999 if (link) {
6000 link();
6001 symbol_put(ips_link_to_i915_driver);
6002 }
6003}
6004
6005void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6006{
Daniel Vetter02d71952012-08-09 16:44:54 +02006007 /* We only register the i915 ips part with intel-ips once everything is
6008 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006009 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006010 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006011 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006012
6013 ips_ping_for_i915_load();
6014}
6015
6016void intel_gpu_ips_teardown(void)
6017{
Daniel Vetter92703882012-08-09 16:46:01 +02006018 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006019 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006020 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006021}
Deepak S76c3552f2014-01-30 23:08:16 +05306022
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006023static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006024{
6025 struct drm_i915_private *dev_priv = dev->dev_private;
6026 u32 lcfuse;
6027 u8 pxw[16];
6028 int i;
6029
6030 /* Disable to program */
6031 I915_WRITE(ECR, 0);
6032 POSTING_READ(ECR);
6033
6034 /* Program energy weights for various events */
6035 I915_WRITE(SDEW, 0x15040d00);
6036 I915_WRITE(CSIEW0, 0x007f0000);
6037 I915_WRITE(CSIEW1, 0x1e220004);
6038 I915_WRITE(CSIEW2, 0x04000004);
6039
6040 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006041 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006042 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006043 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006044
6045 /* Program P-state weights to account for frequency power adjustment */
6046 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006047 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006048 unsigned long freq = intel_pxfreq(pxvidfreq);
6049 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6050 PXVFREQ_PX_SHIFT;
6051 unsigned long val;
6052
6053 val = vid * vid;
6054 val *= (freq / 1000);
6055 val *= 255;
6056 val /= (127*127*900);
6057 if (val > 0xff)
6058 DRM_ERROR("bad pxval: %ld\n", val);
6059 pxw[i] = val;
6060 }
6061 /* Render standby states get 0 weight */
6062 pxw[14] = 0;
6063 pxw[15] = 0;
6064
6065 for (i = 0; i < 4; i++) {
6066 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6067 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006068 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006069 }
6070
6071 /* Adjust magic regs to magic values (more experimental results) */
6072 I915_WRITE(OGW0, 0);
6073 I915_WRITE(OGW1, 0);
6074 I915_WRITE(EG0, 0x00007f00);
6075 I915_WRITE(EG1, 0x0000000e);
6076 I915_WRITE(EG2, 0x000e0000);
6077 I915_WRITE(EG3, 0x68000300);
6078 I915_WRITE(EG4, 0x42000000);
6079 I915_WRITE(EG5, 0x00140031);
6080 I915_WRITE(EG6, 0);
6081 I915_WRITE(EG7, 0);
6082
6083 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006084 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006085
6086 /* Enable PMON + select events */
6087 I915_WRITE(ECR, 0x80000019);
6088
6089 lcfuse = I915_READ(LCFUSE02);
6090
Daniel Vetter20e4d402012-08-08 23:35:39 +02006091 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006092}
6093
Imre Deakae484342014-03-31 15:10:44 +03006094void intel_init_gt_powersave(struct drm_device *dev)
6095{
Imre Deakb268c692015-12-15 20:10:31 +02006096 struct drm_i915_private *dev_priv = dev->dev_private;
6097
Imre Deake6069ca2014-04-18 16:01:02 +03006098 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
Imre Deakb268c692015-12-15 20:10:31 +02006099 /*
6100 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6101 * requirement.
6102 */
6103 if (!i915.enable_rc6) {
6104 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6105 intel_runtime_pm_get(dev_priv);
6106 }
Imre Deake6069ca2014-04-18 16:01:02 +03006107
Deepak S38807742014-05-23 21:00:15 +05306108 if (IS_CHERRYVIEW(dev))
6109 cherryview_init_gt_powersave(dev);
6110 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006111 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006112}
6113
6114void intel_cleanup_gt_powersave(struct drm_device *dev)
6115{
Imre Deakb268c692015-12-15 20:10:31 +02006116 struct drm_i915_private *dev_priv = dev->dev_private;
6117
Deepak S38807742014-05-23 21:00:15 +05306118 if (IS_CHERRYVIEW(dev))
6119 return;
6120 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006121 valleyview_cleanup_gt_powersave(dev);
Imre Deakb268c692015-12-15 20:10:31 +02006122
6123 if (!i915.enable_rc6)
6124 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006125}
6126
Imre Deakdbea3ce2014-12-15 18:59:28 +02006127static void gen6_suspend_rps(struct drm_device *dev)
6128{
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130
6131 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6132
Akash Goel4c2a8892015-03-06 11:07:24 +05306133 gen6_disable_rps_interrupts(dev);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006134}
6135
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006136/**
6137 * intel_suspend_gt_powersave - suspend PM work and helper threads
6138 * @dev: drm device
6139 *
6140 * We don't want to disable RC6 or other features here, we just want
6141 * to make sure any work we've queued has finished and won't bother
6142 * us while we're suspended.
6143 */
6144void intel_suspend_gt_powersave(struct drm_device *dev)
6145{
6146 struct drm_i915_private *dev_priv = dev->dev_private;
6147
Imre Deakd4d70aa2014-11-19 15:30:04 +02006148 if (INTEL_INFO(dev)->gen < 6)
6149 return;
6150
Imre Deakdbea3ce2014-12-15 18:59:28 +02006151 gen6_suspend_rps(dev);
Deepak Sb47adc12014-06-20 20:03:02 +05306152
6153 /* Force GPU to min freq during suspend */
6154 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006155}
6156
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006157void intel_disable_gt_powersave(struct drm_device *dev)
6158{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006159 struct drm_i915_private *dev_priv = dev->dev_private;
6160
Daniel Vetter930ebb42012-06-29 23:32:16 +02006161 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006162 ironlake_disable_drps(dev);
Deepak S38807742014-05-23 21:00:15 +05306163 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02006164 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03006165
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006166 mutex_lock(&dev_priv->rps.hw_lock);
Zhe Wang20e49362014-11-04 17:07:05 +00006167 if (INTEL_INFO(dev)->gen >= 9)
6168 gen9_disable_rps(dev);
6169 else if (IS_CHERRYVIEW(dev))
Deepak S38807742014-05-23 21:00:15 +05306170 cherryview_disable_rps(dev);
6171 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006172 valleyview_disable_rps(dev);
6173 else
6174 gen6_disable_rps(dev);
Imre Deake5347702014-11-19 15:30:02 +02006175
Chris Wilsonc0951f02013-10-10 21:58:50 +01006176 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006177 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006178 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006179}
6180
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006181static void intel_gen6_powersave_work(struct work_struct *work)
6182{
6183 struct drm_i915_private *dev_priv =
6184 container_of(work, struct drm_i915_private,
6185 rps.delayed_resume_work.work);
6186 struct drm_device *dev = dev_priv->dev;
6187
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006188 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006189
Akash Goel4c2a8892015-03-06 11:07:24 +05306190 gen6_reset_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006191
Deepak S38807742014-05-23 21:00:15 +05306192 if (IS_CHERRYVIEW(dev)) {
6193 cherryview_enable_rps(dev);
6194 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07006195 valleyview_enable_rps(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006196 } else if (INTEL_INFO(dev)->gen >= 9) {
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006197 gen9_enable_rc6(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006198 gen9_enable_rps(dev);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07006199 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Akash Goelcc017fb42015-06-29 14:50:21 +05306200 __gen6_update_ring_freq(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006201 } else if (IS_BROADWELL(dev)) {
6202 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006203 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006204 } else {
6205 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006206 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006207 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006208
6209 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6210 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6211
6212 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6213 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6214
Chris Wilsonc0951f02013-10-10 21:58:50 +01006215 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006216
Akash Goel4c2a8892015-03-06 11:07:24 +05306217 gen6_enable_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006218
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006219 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006220
6221 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006222}
6223
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006224void intel_enable_gt_powersave(struct drm_device *dev)
6225{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006226 struct drm_i915_private *dev_priv = dev->dev_private;
6227
Yu Zhangf61018b2015-02-10 19:05:52 +08006228 /* Powersaving is controlled by the host when inside a VM */
6229 if (intel_vgpu_active(dev))
6230 return;
6231
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006232 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03006233 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006234 ironlake_enable_drps(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006235 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03006236 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05306237 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006238 /*
6239 * PCU communication is slow and this doesn't need to be
6240 * done at any specific time, so do this out of our fast path
6241 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006242 *
6243 * We depend on the HW RC6 power context save/restore
6244 * mechanism when entering D3 through runtime PM suspend. So
6245 * disable RPM until RPS/RC6 is properly setup. We can only
6246 * get here via the driver load/system resume/runtime resume
6247 * paths, so the _noresume version is enough (and in case of
6248 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006249 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006250 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6251 round_jiffies_up_relative(HZ)))
6252 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006253 }
6254}
6255
Imre Deakc6df39b2014-04-14 20:24:29 +03006256void intel_reset_gt_powersave(struct drm_device *dev)
6257{
6258 struct drm_i915_private *dev_priv = dev->dev_private;
6259
Imre Deakdbea3ce2014-12-15 18:59:28 +02006260 if (INTEL_INFO(dev)->gen < 6)
6261 return;
6262
6263 gen6_suspend_rps(dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03006264 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006265}
6266
Daniel Vetter3107bd42012-10-31 22:52:31 +01006267static void ibx_init_clock_gating(struct drm_device *dev)
6268{
6269 struct drm_i915_private *dev_priv = dev->dev_private;
6270
6271 /*
6272 * On Ibex Peak and Cougar Point, we need to disable clock
6273 * gating for the panel power sequencer or it will fail to
6274 * start up when no ports are active.
6275 */
6276 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6277}
6278
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006279static void g4x_disable_trickle_feed(struct drm_device *dev)
6280{
6281 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006282 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006283
Damien Lespiau055e3932014-08-18 13:49:10 +01006284 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006285 I915_WRITE(DSPCNTR(pipe),
6286 I915_READ(DSPCNTR(pipe)) |
6287 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006288
6289 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6290 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006291 }
6292}
6293
Ville Syrjälä017636c2013-12-05 15:51:37 +02006294static void ilk_init_lp_watermarks(struct drm_device *dev)
6295{
6296 struct drm_i915_private *dev_priv = dev->dev_private;
6297
6298 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6299 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6300 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6301
6302 /*
6303 * Don't touch WM1S_LP_EN here.
6304 * Doing so could cause underruns.
6305 */
6306}
6307
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006308static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006309{
6310 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006311 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006312
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006313 /*
6314 * Required for FBC
6315 * WaFbcDisableDpfcClockGating:ilk
6316 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006317 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6318 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6319 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006320
6321 I915_WRITE(PCH_3DCGDIS0,
6322 MARIUNIT_CLOCK_GATE_DISABLE |
6323 SVSMUNIT_CLOCK_GATE_DISABLE);
6324 I915_WRITE(PCH_3DCGDIS1,
6325 VFMUNIT_CLOCK_GATE_DISABLE);
6326
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006327 /*
6328 * According to the spec the following bits should be set in
6329 * order to enable memory self-refresh
6330 * The bit 22/21 of 0x42004
6331 * The bit 5 of 0x42020
6332 * The bit 15 of 0x45000
6333 */
6334 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6335 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6336 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006337 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006338 I915_WRITE(DISP_ARB_CTL,
6339 (I915_READ(DISP_ARB_CTL) |
6340 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006341
6342 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006343
6344 /*
6345 * Based on the document from hardware guys the following bits
6346 * should be set unconditionally in order to enable FBC.
6347 * The bit 22 of 0x42000
6348 * The bit 22 of 0x42004
6349 * The bit 7,8,9 of 0x42020.
6350 */
6351 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006352 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006353 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6354 I915_READ(ILK_DISPLAY_CHICKEN1) |
6355 ILK_FBCQ_DIS);
6356 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6357 I915_READ(ILK_DISPLAY_CHICKEN2) |
6358 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006359 }
6360
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006361 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6362
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006363 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6364 I915_READ(ILK_DISPLAY_CHICKEN2) |
6365 ILK_ELPIN_409_SELECT);
6366 I915_WRITE(_3D_CHICKEN2,
6367 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6368 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006369
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006370 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006371 I915_WRITE(CACHE_MODE_0,
6372 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006373
Akash Goel4e046322014-04-04 17:14:38 +05306374 /* WaDisable_RenderCache_OperationalFlush:ilk */
6375 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6376
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006377 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006378
Daniel Vetter3107bd42012-10-31 22:52:31 +01006379 ibx_init_clock_gating(dev);
6380}
6381
6382static void cpt_init_clock_gating(struct drm_device *dev)
6383{
6384 struct drm_i915_private *dev_priv = dev->dev_private;
6385 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006386 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006387
6388 /*
6389 * On Ibex Peak and Cougar Point, we need to disable clock
6390 * gating for the panel power sequencer or it will fail to
6391 * start up when no ports are active.
6392 */
Jesse Barnescd664072013-10-02 10:34:19 -07006393 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6394 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6395 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006396 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6397 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006398 /* The below fixes the weird display corruption, a few pixels shifted
6399 * downward, on (only) LVDS of some HP laptops with IVY.
6400 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006401 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006402 val = I915_READ(TRANS_CHICKEN2(pipe));
6403 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6404 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006405 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006406 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006407 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6408 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6409 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006410 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6411 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006412 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006413 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006414 I915_WRITE(TRANS_CHICKEN1(pipe),
6415 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6416 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006417}
6418
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006419static void gen6_check_mch_setup(struct drm_device *dev)
6420{
6421 struct drm_i915_private *dev_priv = dev->dev_private;
6422 uint32_t tmp;
6423
6424 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006425 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6426 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6427 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006428}
6429
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006430static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006431{
6432 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006433 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006434
Damien Lespiau231e54f2012-10-19 17:55:41 +01006435 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006436
6437 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6438 I915_READ(ILK_DISPLAY_CHICKEN2) |
6439 ILK_ELPIN_409_SELECT);
6440
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006441 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006442 I915_WRITE(_3D_CHICKEN,
6443 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6444
Akash Goel4e046322014-04-04 17:14:38 +05306445 /* WaDisable_RenderCache_OperationalFlush:snb */
6446 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6447
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006448 /*
6449 * BSpec recoomends 8x4 when MSAA is used,
6450 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006451 *
6452 * Note that PS/WM thread counts depend on the WIZ hashing
6453 * disable bit, which we don't touch here, but it's good
6454 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006455 */
6456 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006457 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006458
Ville Syrjälä017636c2013-12-05 15:51:37 +02006459 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006460
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006461 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006462 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006463
6464 I915_WRITE(GEN6_UCGCTL1,
6465 I915_READ(GEN6_UCGCTL1) |
6466 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6467 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6468
6469 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6470 * gating disable must be set. Failure to set it results in
6471 * flickering pixels due to Z write ordering failures after
6472 * some amount of runtime in the Mesa "fire" demo, and Unigine
6473 * Sanctuary and Tropics, and apparently anything else with
6474 * alpha test or pixel discard.
6475 *
6476 * According to the spec, bit 11 (RCCUNIT) must also be set,
6477 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006478 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006479 * WaDisableRCCUnitClockGating:snb
6480 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006481 */
6482 I915_WRITE(GEN6_UCGCTL2,
6483 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6484 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6485
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006486 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006487 I915_WRITE(_3D_CHICKEN3,
6488 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006489
6490 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006491 * Bspec says:
6492 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6493 * 3DSTATE_SF number of SF output attributes is more than 16."
6494 */
6495 I915_WRITE(_3D_CHICKEN3,
6496 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6497
6498 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006499 * According to the spec the following bits should be
6500 * set in order to enable memory self-refresh and fbc:
6501 * The bit21 and bit22 of 0x42000
6502 * The bit21 and bit22 of 0x42004
6503 * The bit5 and bit7 of 0x42020
6504 * The bit14 of 0x70180
6505 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006506 *
6507 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006508 */
6509 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6510 I915_READ(ILK_DISPLAY_CHICKEN1) |
6511 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6512 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6513 I915_READ(ILK_DISPLAY_CHICKEN2) |
6514 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006515 I915_WRITE(ILK_DSPCLK_GATE_D,
6516 I915_READ(ILK_DSPCLK_GATE_D) |
6517 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6518 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006519
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006520 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006521
Daniel Vetter3107bd42012-10-31 22:52:31 +01006522 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006523
6524 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006525}
6526
6527static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6528{
6529 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6530
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006531 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006532 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006533 *
6534 * This actually overrides the dispatch
6535 * mode for all thread types.
6536 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006537 reg &= ~GEN7_FF_SCHED_MASK;
6538 reg |= GEN7_FF_TS_SCHED_HW;
6539 reg |= GEN7_FF_VS_SCHED_HW;
6540 reg |= GEN7_FF_DS_SCHED_HW;
6541
6542 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6543}
6544
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006545static void lpt_init_clock_gating(struct drm_device *dev)
6546{
6547 struct drm_i915_private *dev_priv = dev->dev_private;
6548
6549 /*
6550 * TODO: this bit should only be enabled when really needed, then
6551 * disabled when not needed anymore in order to save power.
6552 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006553 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006554 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6555 I915_READ(SOUTH_DSPCLK_GATE_D) |
6556 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006557
6558 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006559 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6560 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006561 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006562}
6563
Imre Deak7d708ee2013-04-17 14:04:50 +03006564static void lpt_suspend_hw(struct drm_device *dev)
6565{
6566 struct drm_i915_private *dev_priv = dev->dev_private;
6567
Ville Syrjäläc2699522015-08-27 23:55:59 +03006568 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006569 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6570
6571 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6572 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6573 }
6574}
6575
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006576static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006577{
6578 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00006579 enum pipe pipe;
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006580 uint32_t misccpctl;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006581
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03006582 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006583
Ben Widawskyab57fff2013-12-12 15:28:04 -08006584 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006585 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006586
Ben Widawskyab57fff2013-12-12 15:28:04 -08006587 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006588 I915_WRITE(CHICKEN_PAR1_1,
6589 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6590
Ben Widawskyab57fff2013-12-12 15:28:04 -08006591 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006592 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006593 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006594 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006595 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006596 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006597
Ben Widawskyab57fff2013-12-12 15:28:04 -08006598 /* WaVSRefCountFullforceMissDisable:bdw */
6599 /* WaDSRefCountFullforceMissDisable:bdw */
6600 I915_WRITE(GEN7_FF_THREAD_MODE,
6601 I915_READ(GEN7_FF_THREAD_MODE) &
6602 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006603
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006604 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6605 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006606
6607 /* WaDisableSDEUnitClockGating:bdw */
6608 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6609 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006610
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006611 /*
6612 * WaProgramL3SqcReg1Default:bdw
6613 * WaTempDisableDOPClkGating:bdw
6614 */
6615 misccpctl = I915_READ(GEN7_MISCCPCTL);
6616 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6617 I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
6618 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6619
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006620 /*
6621 * WaGttCachingOffByDefault:bdw
6622 * GTT cache may not work with big pages, so if those
6623 * are ever enabled GTT cache may need to be disabled.
6624 */
6625 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
6626
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03006627 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006628}
6629
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006630static void haswell_init_clock_gating(struct drm_device *dev)
6631{
6632 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006633
Ville Syrjälä017636c2013-12-05 15:51:37 +02006634 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006635
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006636 /* L3 caching of data atomics doesn't work -- disable it. */
6637 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6638 I915_WRITE(HSW_ROW_CHICKEN3,
6639 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6640
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006641 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006642 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6643 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6644 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6645
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006646 /* WaVSRefCountFullforceMissDisable:hsw */
6647 I915_WRITE(GEN7_FF_THREAD_MODE,
6648 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006649
Akash Goel4e046322014-04-04 17:14:38 +05306650 /* WaDisable_RenderCache_OperationalFlush:hsw */
6651 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6652
Chia-I Wufe27c602014-01-28 13:29:33 +08006653 /* enable HiZ Raw Stall Optimization */
6654 I915_WRITE(CACHE_MODE_0_GEN7,
6655 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6656
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006657 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006658 I915_WRITE(CACHE_MODE_1,
6659 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006660
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006661 /*
6662 * BSpec recommends 8x4 when MSAA is used,
6663 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006664 *
6665 * Note that PS/WM thread counts depend on the WIZ hashing
6666 * disable bit, which we don't touch here, but it's good
6667 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006668 */
6669 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006670 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006671
Kenneth Graunke94411592014-12-31 16:23:00 -08006672 /* WaSampleCChickenBitEnable:hsw */
6673 I915_WRITE(HALF_SLICE_CHICKEN3,
6674 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6675
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006676 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006677 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6678
Paulo Zanoni90a88642013-05-03 17:23:45 -03006679 /* WaRsPkgCStateDisplayPMReq:hsw */
6680 I915_WRITE(CHICKEN_PAR1_1,
6681 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006682
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006683 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006684}
6685
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006686static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006687{
6688 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07006689 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006690
Ville Syrjälä017636c2013-12-05 15:51:37 +02006691 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006692
Damien Lespiau231e54f2012-10-19 17:55:41 +01006693 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006694
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006695 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006696 I915_WRITE(_3D_CHICKEN3,
6697 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6698
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006699 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006700 I915_WRITE(IVB_CHICKEN3,
6701 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6702 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6703
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006704 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07006705 if (IS_IVB_GT1(dev))
6706 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6707 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006708
Akash Goel4e046322014-04-04 17:14:38 +05306709 /* WaDisable_RenderCache_OperationalFlush:ivb */
6710 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6711
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006712 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006713 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6714 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6715
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006716 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006717 I915_WRITE(GEN7_L3CNTLREG1,
6718 GEN7_WA_FOR_GEN7_L3_CONTROL);
6719 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006720 GEN7_WA_L3_CHICKEN_MODE);
6721 if (IS_IVB_GT1(dev))
6722 I915_WRITE(GEN7_ROW_CHICKEN2,
6723 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006724 else {
6725 /* must write both registers */
6726 I915_WRITE(GEN7_ROW_CHICKEN2,
6727 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006728 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6729 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006730 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006731
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006732 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006733 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6734 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6735
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006736 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006737 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006738 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006739 */
6740 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006741 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006742
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006743 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006744 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6745 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6746 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6747
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006748 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006749
6750 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006751
Chris Wilson22721342014-03-04 09:41:43 +00006752 if (0) { /* causes HiZ corruption on ivb:gt1 */
6753 /* enable HiZ Raw Stall Optimization */
6754 I915_WRITE(CACHE_MODE_0_GEN7,
6755 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6756 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006757
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006758 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006759 I915_WRITE(CACHE_MODE_1,
6760 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006761
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006762 /*
6763 * BSpec recommends 8x4 when MSAA is used,
6764 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006765 *
6766 * Note that PS/WM thread counts depend on the WIZ hashing
6767 * disable bit, which we don't touch here, but it's good
6768 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006769 */
6770 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006771 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006772
Ben Widawsky20848222012-05-04 18:58:59 -07006773 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6774 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6775 snpcr |= GEN6_MBC_SNPCR_MED;
6776 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006777
Ben Widawskyab5c6082013-04-05 13:12:41 -07006778 if (!HAS_PCH_NOP(dev))
6779 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006780
6781 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006782}
6783
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006784static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
6785{
6786 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6787
6788 /*
6789 * Disable trickle feed and enable pnd deadline calculation
6790 */
6791 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6792 I915_WRITE(CBR1_VLV, 0);
6793}
6794
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006795static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006796{
6797 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006798
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006799 vlv_init_display_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006800
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006801 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006802 I915_WRITE(_3D_CHICKEN3,
6803 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6804
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006805 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006806 I915_WRITE(IVB_CHICKEN3,
6807 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6808 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6809
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006810 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006811 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006812 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006813 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6814 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006815
Akash Goel4e046322014-04-04 17:14:38 +05306816 /* WaDisable_RenderCache_OperationalFlush:vlv */
6817 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6818
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006819 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006820 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6821 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6822
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006823 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006824 I915_WRITE(GEN7_ROW_CHICKEN2,
6825 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6826
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006827 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006828 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6829 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6830 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6831
Ville Syrjälä46680e02014-01-22 21:33:01 +02006832 gen7_setup_fixed_func_scheduler(dev_priv);
6833
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006834 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006835 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006836 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006837 */
6838 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006839 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006840
Akash Goelc98f5062014-03-24 23:00:07 +05306841 /* WaDisableL3Bank2xClockGate:vlv
6842 * Disabling L3 clock gating- MMIO 940c[25] = 1
6843 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6844 I915_WRITE(GEN7_UCGCTL4,
6845 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006846
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006847 /*
6848 * BSpec says this must be set, even though
6849 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6850 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006851 I915_WRITE(CACHE_MODE_1,
6852 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006853
6854 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006855 * BSpec recommends 8x4 when MSAA is used,
6856 * however in practice 16x4 seems fastest.
6857 *
6858 * Note that PS/WM thread counts depend on the WIZ hashing
6859 * disable bit, which we don't touch here, but it's good
6860 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6861 */
6862 I915_WRITE(GEN7_GT_MODE,
6863 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6864
6865 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006866 * WaIncreaseL3CreditsForVLVB0:vlv
6867 * This is the hardware default actually.
6868 */
6869 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6870
6871 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006872 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006873 * Disable clock gating on th GCFG unit to prevent a delay
6874 * in the reporting of vblank events.
6875 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006876 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006877}
6878
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006879static void cherryview_init_clock_gating(struct drm_device *dev)
6880{
6881 struct drm_i915_private *dev_priv = dev->dev_private;
6882
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006883 vlv_init_display_clock_gating(dev_priv);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006884
Ville Syrjälä232ce332014-04-09 13:28:35 +03006885 /* WaVSRefCountFullforceMissDisable:chv */
6886 /* WaDSRefCountFullforceMissDisable:chv */
6887 I915_WRITE(GEN7_FF_THREAD_MODE,
6888 I915_READ(GEN7_FF_THREAD_MODE) &
6889 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006890
6891 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6892 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6893 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006894
6895 /* WaDisableCSUnitClockGating:chv */
6896 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6897 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006898
6899 /* WaDisableSDEUnitClockGating:chv */
6900 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6901 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006902
6903 /*
6904 * GTT cache may not work with big pages, so if those
6905 * are ever enabled GTT cache may need to be disabled.
6906 */
6907 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006908}
6909
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006910static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006911{
6912 struct drm_i915_private *dev_priv = dev->dev_private;
6913 uint32_t dspclk_gate;
6914
6915 I915_WRITE(RENCLK_GATE_D1, 0);
6916 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6917 GS_UNIT_CLOCK_GATE_DISABLE |
6918 CL_UNIT_CLOCK_GATE_DISABLE);
6919 I915_WRITE(RAMCLK_GATE_D, 0);
6920 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6921 OVRUNIT_CLOCK_GATE_DISABLE |
6922 OVCUNIT_CLOCK_GATE_DISABLE;
6923 if (IS_GM45(dev))
6924 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6925 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006926
6927 /* WaDisableRenderCachePipelinedFlush */
6928 I915_WRITE(CACHE_MODE_0,
6929 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006930
Akash Goel4e046322014-04-04 17:14:38 +05306931 /* WaDisable_RenderCache_OperationalFlush:g4x */
6932 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6933
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006934 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006935}
6936
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006937static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006938{
6939 struct drm_i915_private *dev_priv = dev->dev_private;
6940
6941 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6942 I915_WRITE(RENCLK_GATE_D2, 0);
6943 I915_WRITE(DSPCLK_GATE_D, 0);
6944 I915_WRITE(RAMCLK_GATE_D, 0);
6945 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006946 I915_WRITE(MI_ARB_STATE,
6947 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306948
6949 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6950 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006951}
6952
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006953static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006954{
6955 struct drm_i915_private *dev_priv = dev->dev_private;
6956
6957 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6958 I965_RCC_CLOCK_GATE_DISABLE |
6959 I965_RCPB_CLOCK_GATE_DISABLE |
6960 I965_ISC_CLOCK_GATE_DISABLE |
6961 I965_FBC_CLOCK_GATE_DISABLE);
6962 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006963 I915_WRITE(MI_ARB_STATE,
6964 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306965
6966 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6967 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006968}
6969
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006970static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006971{
6972 struct drm_i915_private *dev_priv = dev->dev_private;
6973 u32 dstate = I915_READ(D_STATE);
6974
6975 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6976 DSTATE_DOT_CLOCK_GATING;
6977 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006978
6979 if (IS_PINEVIEW(dev))
6980 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006981
6982 /* IIR "flip pending" means done if this bit is set */
6983 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006984
6985 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006986 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006987
6988 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6989 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006990
6991 I915_WRITE(MI_ARB_STATE,
6992 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006993}
6994
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006995static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006996{
6997 struct drm_i915_private *dev_priv = dev->dev_private;
6998
6999 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007000
7001 /* interrupts should cause a wake up from C3 */
7002 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7003 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007004
7005 I915_WRITE(MEM_MODE,
7006 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007007}
7008
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007009static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007010{
7011 struct drm_i915_private *dev_priv = dev->dev_private;
7012
7013 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007014
7015 I915_WRITE(MEM_MODE,
7016 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7017 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007018}
7019
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007020void intel_init_clock_gating(struct drm_device *dev)
7021{
7022 struct drm_i915_private *dev_priv = dev->dev_private;
7023
Damien Lespiauc57e3552015-02-09 19:33:05 +00007024 if (dev_priv->display.init_clock_gating)
7025 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007026}
7027
Imre Deak7d708ee2013-04-17 14:04:50 +03007028void intel_suspend_hw(struct drm_device *dev)
7029{
7030 if (HAS_PCH_LPT(dev))
7031 lpt_suspend_hw(dev);
7032}
7033
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007034/* Set up chip specific power management-related functions */
7035void intel_init_pm(struct drm_device *dev)
7036{
7037 struct drm_i915_private *dev_priv = dev->dev_private;
7038
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007039 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007040
Daniel Vetterc921aba2012-04-26 23:28:17 +02007041 /* For cxsr */
7042 if (IS_PINEVIEW(dev))
7043 i915_pineview_get_mem_freq(dev);
7044 else if (IS_GEN5(dev))
7045 i915_ironlake_get_mem_freq(dev);
7046
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007047 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007048 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007049 skl_setup_wm_latency(dev);
7050
Imre Deaka82abe42015-03-27 14:00:04 +02007051 if (IS_BROXTON(dev))
7052 dev_priv->display.init_clock_gating =
7053 bxt_init_clock_gating;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007054 dev_priv->display.update_wm = skl_update_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307055 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007056 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007057
Ville Syrjäläbd602542014-01-07 16:14:10 +02007058 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7059 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7060 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7061 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007062 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Roper396e33a2016-01-06 11:34:30 -08007063 dev_priv->display.compute_intermediate_wm =
7064 ilk_compute_intermediate_wm;
7065 dev_priv->display.initial_watermarks =
7066 ilk_initial_watermarks;
7067 dev_priv->display.optimize_watermarks =
7068 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007069 } else {
7070 DRM_DEBUG_KMS("Failed to read display plane latency. "
7071 "Disable CxSR\n");
7072 }
7073
7074 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007075 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007076 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007077 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007078 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007079 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007080 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007081 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007082 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007083 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007084 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007085 vlv_setup_wm_latency(dev);
7086
7087 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007088 dev_priv->display.init_clock_gating =
7089 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007090 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007091 vlv_setup_wm_latency(dev);
7092
7093 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007094 dev_priv->display.init_clock_gating =
7095 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007096 } else if (IS_PINEVIEW(dev)) {
7097 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7098 dev_priv->is_ddr3,
7099 dev_priv->fsb_freq,
7100 dev_priv->mem_freq)) {
7101 DRM_INFO("failed to find known CxSR latency "
7102 "(found ddr%s fsb freq %d, mem freq %d), "
7103 "disabling CxSR\n",
7104 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7105 dev_priv->fsb_freq, dev_priv->mem_freq);
7106 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007107 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007108 dev_priv->display.update_wm = NULL;
7109 } else
7110 dev_priv->display.update_wm = pineview_update_wm;
7111 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7112 } else if (IS_G4X(dev)) {
7113 dev_priv->display.update_wm = g4x_update_wm;
7114 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7115 } else if (IS_GEN4(dev)) {
7116 dev_priv->display.update_wm = i965_update_wm;
7117 if (IS_CRESTLINE(dev))
7118 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7119 else if (IS_BROADWATER(dev))
7120 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7121 } else if (IS_GEN3(dev)) {
7122 dev_priv->display.update_wm = i9xx_update_wm;
7123 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7124 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007125 } else if (IS_GEN2(dev)) {
7126 if (INTEL_INFO(dev)->num_pipes == 1) {
7127 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007128 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007129 } else {
7130 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007131 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007132 }
7133
7134 if (IS_I85X(dev) || IS_I865G(dev))
7135 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7136 else
7137 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7138 } else {
7139 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007140 }
7141}
7142
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007143int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007144{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007145 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007146
7147 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7148 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7149 return -EAGAIN;
7150 }
7151
7152 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007153 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007154 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7155
7156 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7157 500)) {
7158 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7159 return -ETIMEDOUT;
7160 }
7161
7162 *val = I915_READ(GEN6_PCODE_DATA);
7163 I915_WRITE(GEN6_PCODE_DATA, 0);
7164
7165 return 0;
7166}
7167
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007168int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007169{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007170 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007171
7172 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7173 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7174 return -EAGAIN;
7175 }
7176
7177 I915_WRITE(GEN6_PCODE_DATA, val);
7178 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7179
7180 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7181 500)) {
7182 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7183 return -ETIMEDOUT;
7184 }
7185
7186 I915_WRITE(GEN6_PCODE_DATA, 0);
7187
7188 return 0;
7189}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007190
Ville Syrjälädd06f882014-11-10 22:55:12 +02007191static int vlv_gpu_freq_div(unsigned int czclk_freq)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007192{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007193 switch (czclk_freq) {
7194 case 200:
7195 return 10;
7196 case 267:
7197 return 12;
7198 case 320:
7199 case 333:
Ville Syrjälädd06f882014-11-10 22:55:12 +02007200 return 16;
Ville Syrjäläab3fb152014-11-10 22:55:15 +02007201 case 400:
7202 return 20;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007203 default:
7204 return -1;
7205 }
Ville Syrjälädd06f882014-11-10 22:55:12 +02007206}
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007207
Ville Syrjälädd06f882014-11-10 22:55:12 +02007208static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7209{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007210 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Ville Syrjälädd06f882014-11-10 22:55:12 +02007211
7212 div = vlv_gpu_freq_div(czclk_freq);
7213 if (div < 0)
7214 return div;
7215
7216 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007217}
7218
Fengguang Wub55dd642014-07-12 11:21:39 +02007219static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007220{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007221 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007222
Ville Syrjälädd06f882014-11-10 22:55:12 +02007223 mul = vlv_gpu_freq_div(czclk_freq);
7224 if (mul < 0)
7225 return mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007226
Ville Syrjälädd06f882014-11-10 22:55:12 +02007227 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007228}
7229
Fengguang Wub55dd642014-07-12 11:21:39 +02007230static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307231{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007232 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307233
Ville Syrjälädd06f882014-11-10 22:55:12 +02007234 div = vlv_gpu_freq_div(czclk_freq) / 2;
7235 if (div < 0)
7236 return div;
Deepak S22b1b2f2014-07-12 14:54:33 +05307237
Ville Syrjälädd06f882014-11-10 22:55:12 +02007238 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307239}
7240
Fengguang Wub55dd642014-07-12 11:21:39 +02007241static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307242{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007243 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307244
Ville Syrjälädd06f882014-11-10 22:55:12 +02007245 mul = vlv_gpu_freq_div(czclk_freq) / 2;
7246 if (mul < 0)
7247 return mul;
Deepak S22b1b2f2014-07-12 14:54:33 +05307248
Ville Syrjälä1c147622014-08-18 14:42:43 +03007249 /* CHV needs even values */
Ville Syrjälädd06f882014-11-10 22:55:12 +02007250 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307251}
7252
Ville Syrjälä616bc822015-01-23 21:04:25 +02007253int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7254{
Akash Goel80b6dda2015-03-06 11:07:15 +05307255 if (IS_GEN9(dev_priv->dev))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007256 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7257 GEN9_FREQ_SCALER);
Akash Goel80b6dda2015-03-06 11:07:15 +05307258 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007259 return chv_gpu_freq(dev_priv, val);
7260 else if (IS_VALLEYVIEW(dev_priv->dev))
7261 return byt_gpu_freq(dev_priv, val);
7262 else
7263 return val * GT_FREQUENCY_MULTIPLIER;
7264}
7265
Ville Syrjälä616bc822015-01-23 21:04:25 +02007266int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7267{
Akash Goel80b6dda2015-03-06 11:07:15 +05307268 if (IS_GEN9(dev_priv->dev))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007269 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7270 GT_FREQUENCY_MULTIPLIER);
Akash Goel80b6dda2015-03-06 11:07:15 +05307271 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007272 return chv_freq_opcode(dev_priv, val);
Deepak S22b1b2f2014-07-12 14:54:33 +05307273 else if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007274 return byt_freq_opcode(dev_priv, val);
7275 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007276 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307277}
7278
Chris Wilson6ad790c2015-04-07 16:20:31 +01007279struct request_boost {
7280 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007281 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007282};
7283
7284static void __intel_rps_boost_work(struct work_struct *work)
7285{
7286 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007287 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007288
Chris Wilsone61b9952015-04-27 13:41:24 +01007289 if (!i915_gem_request_completed(req, true))
7290 gen6_rps_boost(to_i915(req->ring->dev), NULL,
7291 req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007292
Chris Wilsone61b9952015-04-27 13:41:24 +01007293 i915_gem_request_unreference__unlocked(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007294 kfree(boost);
7295}
7296
7297void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02007298 struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007299{
7300 struct request_boost *boost;
7301
Daniel Vettereed29a52015-05-21 14:21:25 +02007302 if (req == NULL || INTEL_INFO(dev)->gen < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007303 return;
7304
Chris Wilsone61b9952015-04-27 13:41:24 +01007305 if (i915_gem_request_completed(req, true))
7306 return;
7307
Chris Wilson6ad790c2015-04-07 16:20:31 +01007308 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7309 if (boost == NULL)
7310 return;
7311
Daniel Vettereed29a52015-05-21 14:21:25 +02007312 i915_gem_request_reference(req);
7313 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007314
7315 INIT_WORK(&boost->work, __intel_rps_boost_work);
7316 queue_work(to_i915(dev)->wq, &boost->work);
7317}
7318
Daniel Vetterf742a552013-12-06 10:17:53 +01007319void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007320{
7321 struct drm_i915_private *dev_priv = dev->dev_private;
7322
Daniel Vetterf742a552013-12-06 10:17:53 +01007323 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007324 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007325
Chris Wilson907b28c2013-07-19 20:36:52 +01007326 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7327 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007328 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007329 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7330 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007331
Paulo Zanoni33688d92014-03-07 20:08:19 -03007332 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007333 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02007334 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007335}