blob: c4e6b1e954f5f2cb68cdbf5d43faa546d8d1e438 [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
James Hoganc992a4f2017-03-14 10:15:31 +000013#include <linux/cpumask.h>
Sanjay Lal740765c2012-11-21 18:34:00 -080014#include <linux/mutex.h>
15#include <linux/hrtimer.h>
16#include <linux/interrupt.h>
17#include <linux/types.h>
18#include <linux/kvm.h>
19#include <linux/kvm_types.h>
20#include <linux/threads.h>
21#include <linux/spinlock.h>
22
James Hogan258f3a22016-06-15 19:29:47 +010023#include <asm/inst.h>
James Hogane6207bb2016-06-09 14:19:19 +010024#include <asm/mipsregs.h>
25
Huacai Chenf21db302020-05-23 15:56:37 +080026#include <kvm/iodev.h>
27
James Hogan48a3c4e2014-05-29 10:16:28 +010028/* MIPS KVM register ids */
29#define MIPS_CP0_32(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000030 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010031
32#define MIPS_CP0_64(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000033 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010034
35#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
36#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
37#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
38#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
James Hogandffe0422017-03-14 10:15:34 +000039#define KVM_REG_MIPS_CP0_CONTEXTCONFIG MIPS_CP0_32(4, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010040#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
James Hogandffe0422017-03-14 10:15:34 +000041#define KVM_REG_MIPS_CP0_XCONTEXTCONFIG MIPS_CP0_64(4, 3)
James Hogan48a3c4e2014-05-29 10:16:28 +010042#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
43#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
James Hogan4b7de022017-03-14 10:15:35 +000044#define KVM_REG_MIPS_CP0_SEGCTL0 MIPS_CP0_64(5, 2)
45#define KVM_REG_MIPS_CP0_SEGCTL1 MIPS_CP0_64(5, 3)
46#define KVM_REG_MIPS_CP0_SEGCTL2 MIPS_CP0_64(5, 4)
James Hogan5a2f3522017-03-14 10:15:36 +000047#define KVM_REG_MIPS_CP0_PWBASE MIPS_CP0_64(5, 5)
48#define KVM_REG_MIPS_CP0_PWFIELD MIPS_CP0_64(5, 6)
49#define KVM_REG_MIPS_CP0_PWSIZE MIPS_CP0_64(5, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010050#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
James Hogan5a2f3522017-03-14 10:15:36 +000051#define KVM_REG_MIPS_CP0_PWCTL MIPS_CP0_32(6, 6)
James Hogan48a3c4e2014-05-29 10:16:28 +010052#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
53#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
James Hoganedc89262017-03-14 10:15:33 +000054#define KVM_REG_MIPS_CP0_BADINSTR MIPS_CP0_32(8, 1)
55#define KVM_REG_MIPS_CP0_BADINSTRP MIPS_CP0_32(8, 2)
James Hogan48a3c4e2014-05-29 10:16:28 +010056#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
57#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
58#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
59#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
James Hoganad58d4d2015-02-02 22:55:17 +000060#define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010061#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
62#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
James Hogan1068eaa2014-06-26 13:56:52 +010063#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010064#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
65#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
66#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
67#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
68#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
James Hoganc7716072014-06-26 15:11:29 +010069#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
70#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
James Hogan48a3c4e2014-05-29 10:16:28 +010071#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
James Hogand42a0082017-03-14 10:15:38 +000072#define KVM_REG_MIPS_CP0_MAARI MIPS_CP0_64(17, 2)
James Hogan48a3c4e2014-05-29 10:16:28 +010073#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
74#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
James Hogan05108702016-06-15 19:29:56 +010075#define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
76#define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
77#define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
78#define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
79#define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
80#define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010081
Sanjay Lal740765c2012-11-21 18:34:00 -080082
Huacai Chen210b4b92020-05-23 15:56:30 +080083#define KVM_MAX_VCPUS 16
84#define KVM_USER_MEM_SLOTS 16
Sanjay Lal740765c2012-11-21 18:34:00 -080085/* memory slots that does not exposed to userspace */
James Hogancaa1faa2015-12-16 23:49:26 +000086#define KVM_PRIVATE_MEM_SLOTS 0
Sanjay Lal740765c2012-11-21 18:34:00 -080087
David Hildenbrand920552b2015-09-18 12:34:53 +020088#define KVM_HALT_POLL_NS_DEFAULT 500000
Sanjay Lal740765c2012-11-21 18:34:00 -080089
James Hoganc992a4f2017-03-14 10:15:31 +000090#ifdef CONFIG_KVM_MIPS_VZ
91extern unsigned long GUESTID_MASK;
92extern unsigned long GUESTID_FIRST_VERSION;
93extern unsigned long GUESTID_VERSION_MASK;
94#endif
Sanjay Lal740765c2012-11-21 18:34:00 -080095
96
James Hogan42aa12e2016-06-15 19:29:57 +010097/*
98 * Special address that contains the comm page, used for reducing # of traps
99 * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
100 * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
101 * caught.
102 */
103#define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \
104 (0x8000 - PAGE_SIZE))
Sanjay Lal740765c2012-11-21 18:34:00 -0800105
106#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
107 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
108
James Hogan22027942014-03-14 13:06:08 +0000109#define KVM_GUEST_KUSEG 0x00000000UL
110#define KVM_GUEST_KSEG0 0x40000000UL
James Hogan7801bbe2016-11-14 23:59:27 +0000111#define KVM_GUEST_KSEG1 0x40000000UL
James Hogan22027942014-03-14 13:06:08 +0000112#define KVM_GUEST_KSEG23 0x60000000UL
James Hogan7f5a1dd2016-06-09 10:50:44 +0100113#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
James Hogan22027942014-03-14 13:06:08 +0000114#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
Sanjay Lal740765c2012-11-21 18:34:00 -0800115
116#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
117#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
118#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
119
120/*
121 * Map an address to a certain kernel segment
122 */
123#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
124#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
125#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
126
James Hogan22027942014-03-14 13:06:08 +0000127#define KVM_INVALID_PAGE 0xdeadbeef
James Hogan22027942014-03-14 13:06:08 +0000128#define KVM_INVALID_ADDR 0xdeadbeef
Sanjay Lal740765c2012-11-21 18:34:00 -0800129
James Hoganf6f70172016-08-01 09:07:52 +0100130/*
131 * EVA has overlapping user & kernel address spaces, so user VAs may be >
132 * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
133 * PAGE_OFFSET.
134 */
135
136#define KVM_HVA_ERR_BAD (-1UL)
137#define KVM_HVA_ERR_RO_BAD (-2UL)
138
139static inline bool kvm_is_error_hva(unsigned long addr)
140{
141 return IS_ERR_VALUE(addr);
142}
143
Sanjay Lal740765c2012-11-21 18:34:00 -0800144struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000145 ulong remote_tlb_flush;
Sanjay Lal740765c2012-11-21 18:34:00 -0800146};
147
148struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000149 u64 wait_exits;
150 u64 cache_exits;
151 u64 signal_exits;
152 u64 int_exits;
153 u64 cop_unusable_exits;
154 u64 tlbmod_exits;
155 u64 tlbmiss_ld_exits;
156 u64 tlbmiss_st_exits;
157 u64 addrerr_st_exits;
158 u64 addrerr_ld_exits;
159 u64 syscall_exits;
160 u64 resvd_inst_exits;
161 u64 break_inst_exits;
162 u64 trap_inst_exits;
163 u64 msa_fpe_exits;
164 u64 fpe_exits;
165 u64 msa_disabled_exits;
166 u64 flush_dcache_exits;
James Hogana7244922017-03-14 10:15:18 +0000167#ifdef CONFIG_KVM_MIPS_VZ
168 u64 vz_gpsi_exits;
169 u64 vz_gsfc_exits;
170 u64 vz_hc_exits;
171 u64 vz_grr_exits;
172 u64 vz_gva_exits;
173 u64 vz_ghfc_exits;
174 u64 vz_gpa_exits;
175 u64 vz_resvd_exits;
176#endif
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000177 u64 halt_successful_poll;
178 u64 halt_attempted_poll;
David Matlackcb953122020-05-08 11:22:40 -0700179 u64 halt_poll_success_ns;
180 u64 halt_poll_fail_ns;
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000181 u64 halt_poll_invalid;
182 u64 halt_wakeup;
Sanjay Lal740765c2012-11-21 18:34:00 -0800183};
184
Sanjay Lal740765c2012-11-21 18:34:00 -0800185struct kvm_arch_memory_slot {
186};
187
Huacai Chenf21db302020-05-23 15:56:37 +0800188#ifdef CONFIG_CPU_LOONGSON64
189struct ipi_state {
190 uint32_t status;
191 uint32_t en;
192 uint32_t set;
193 uint32_t clear;
194 uint64_t buf[4];
195};
196
197struct loongson_kvm_ipi;
198
199struct ipi_io_device {
200 int node_id;
201 struct loongson_kvm_ipi *ipi;
202 struct kvm_io_device device;
203};
204
205struct loongson_kvm_ipi {
206 spinlock_t lock;
207 struct kvm *kvm;
208 struct ipi_state ipistate[16];
209 struct ipi_io_device dev_ipi[4];
210};
211#endif
212
Sanjay Lal740765c2012-11-21 18:34:00 -0800213struct kvm_arch {
James Hogan06c158c2015-05-01 13:50:18 +0100214 /* Guest physical mm */
215 struct mm_struct gpa_mm;
James Hoganc992a4f2017-03-14 10:15:31 +0000216 /* Mask of CPUs needing GPA ASID flush */
217 cpumask_t asid_flush_mask;
Huacai Chenf21db302020-05-23 15:56:37 +0800218#ifdef CONFIG_CPU_LOONGSON64
219 struct loongson_kvm_ipi ipi;
220#endif
Sanjay Lal740765c2012-11-21 18:34:00 -0800221};
222
James Hogan22027942014-03-14 13:06:08 +0000223#define N_MIPS_COPROC_REGS 32
224#define N_MIPS_COPROC_SEL 8
Sanjay Lal740765c2012-11-21 18:34:00 -0800225
226struct mips_coproc {
227 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
228#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
229 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
230#endif
231};
232
233/*
234 * Coprocessor 0 register names
235 */
James Hogan22027942014-03-14 13:06:08 +0000236#define MIPS_CP0_TLB_INDEX 0
237#define MIPS_CP0_TLB_RANDOM 1
238#define MIPS_CP0_TLB_LOW 2
239#define MIPS_CP0_TLB_LO0 2
240#define MIPS_CP0_TLB_LO1 3
241#define MIPS_CP0_TLB_CONTEXT 4
242#define MIPS_CP0_TLB_PG_MASK 5
243#define MIPS_CP0_TLB_WIRED 6
244#define MIPS_CP0_HWRENA 7
245#define MIPS_CP0_BAD_VADDR 8
246#define MIPS_CP0_COUNT 9
247#define MIPS_CP0_TLB_HI 10
248#define MIPS_CP0_COMPARE 11
249#define MIPS_CP0_STATUS 12
250#define MIPS_CP0_CAUSE 13
251#define MIPS_CP0_EXC_PC 14
252#define MIPS_CP0_PRID 15
253#define MIPS_CP0_CONFIG 16
254#define MIPS_CP0_LLADDR 17
255#define MIPS_CP0_WATCH_LO 18
256#define MIPS_CP0_WATCH_HI 19
257#define MIPS_CP0_TLB_XCONTEXT 20
258#define MIPS_CP0_ECC 26
259#define MIPS_CP0_CACHE_ERR 27
260#define MIPS_CP0_TAG_LO 28
261#define MIPS_CP0_TAG_HI 29
262#define MIPS_CP0_ERROR_PC 30
263#define MIPS_CP0_DEBUG 23
264#define MIPS_CP0_DEPC 24
265#define MIPS_CP0_PERFCNT 25
266#define MIPS_CP0_ERRCTL 26
267#define MIPS_CP0_DATA_LO 28
268#define MIPS_CP0_DATA_HI 29
269#define MIPS_CP0_DESAVE 31
Sanjay Lal740765c2012-11-21 18:34:00 -0800270
James Hogan22027942014-03-14 13:06:08 +0000271#define MIPS_CP0_CONFIG_SEL 0
272#define MIPS_CP0_CONFIG1_SEL 1
273#define MIPS_CP0_CONFIG2_SEL 2
274#define MIPS_CP0_CONFIG3_SEL 3
James Hoganc7716072014-06-26 15:11:29 +0100275#define MIPS_CP0_CONFIG4_SEL 4
276#define MIPS_CP0_CONFIG5_SEL 5
Sanjay Lal740765c2012-11-21 18:34:00 -0800277
James Hoganc992a4f2017-03-14 10:15:31 +0000278#define MIPS_CP0_GUESTCTL2 10
279#define MIPS_CP0_GUESTCTL2_SEL 5
280#define MIPS_CP0_GTOFFSET 12
281#define MIPS_CP0_GTOFFSET_SEL 7
282
Sanjay Lal740765c2012-11-21 18:34:00 -0800283/* Resume Flags */
James Hogan22027942014-03-14 13:06:08 +0000284#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
285#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
Sanjay Lal740765c2012-11-21 18:34:00 -0800286
James Hogan22027942014-03-14 13:06:08 +0000287#define RESUME_GUEST 0
288#define RESUME_GUEST_DR RESUME_FLAG_DR
289#define RESUME_HOST RESUME_FLAG_HOST
Sanjay Lal740765c2012-11-21 18:34:00 -0800290
291enum emulation_result {
292 EMULATE_DONE, /* no further processing */
293 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
294 EMULATE_FAIL, /* can't emulate this instruction */
295 EMULATE_WAIT, /* WAIT instruction */
296 EMULATE_PRIV_FAIL,
James Hogan4cf74c92016-11-26 00:37:28 +0000297 EMULATE_EXCEPT, /* A guest exception has been generated */
James Hogan955d8dc2017-03-14 10:15:14 +0000298 EMULATE_HYPERCALL, /* HYPCALL instruction */
Sanjay Lal740765c2012-11-21 18:34:00 -0800299};
300
Sanjay Lal740765c2012-11-21 18:34:00 -0800301#define mips3_paddr_to_tlbpfn(x) \
James Hogan22027942014-03-14 13:06:08 +0000302 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
Sanjay Lal740765c2012-11-21 18:34:00 -0800303#define mips3_tlbpfn_to_paddr(x) \
James Hogan22027942014-03-14 13:06:08 +0000304 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
Sanjay Lal740765c2012-11-21 18:34:00 -0800305
James Hogan22027942014-03-14 13:06:08 +0000306#define MIPS3_PG_SHIFT 6
307#define MIPS3_PG_FRAME 0x3fffffc0
Sanjay Lal740765c2012-11-21 18:34:00 -0800308
Xing Li5816c762020-05-23 15:56:29 +0800309#if defined(CONFIG_64BIT)
310#define VPN2_MASK GENMASK(cpu_vmbits - 1, 13)
311#else
James Hogan22027942014-03-14 13:06:08 +0000312#define VPN2_MASK 0xffffe000
Xing Li5816c762020-05-23 15:56:29 +0800313#endif
Xing Life2b73d2020-05-23 15:56:28 +0800314#define KVM_ENTRYHI_ASID cpu_asid_mask(&boot_cpu_data)
James Hogane6207bb2016-06-09 14:19:19 +0100315#define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
James Hogan22027942014-03-14 13:06:08 +0000316#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
Paul Burtonca64c2b2016-05-06 14:36:20 +0100317#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
James Hogan19d194c2016-06-09 14:19:18 +0100318#define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
James Hogane6207bb2016-06-09 14:19:19 +0100319#define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
James Hogan1880afd2016-11-28 23:04:52 +0000320#define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D)
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700321#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
322 ((y) & VPN2_MASK & ~(x).tlb_mask))
323#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
Paul Burtonca64c2b2016-05-06 14:36:20 +0100324 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
Sanjay Lal740765c2012-11-21 18:34:00 -0800325
326struct kvm_mips_tlb {
327 long tlb_mask;
328 long tlb_hi;
James Hogan9fbfb062016-06-09 14:19:17 +0100329 long tlb_lo[2];
Sanjay Lal740765c2012-11-21 18:34:00 -0800330};
331
James Hoganaba85922016-12-16 15:57:00 +0000332#define KVM_NR_MEM_OBJS 4
333
334/*
335 * We don't want allocation failures within the mmu code, so we preallocate
336 * enough memory for a single page fault in a cache.
337 */
338struct kvm_mmu_memory_cache {
339 int nobjs;
340 void *objects[KVM_NR_MEM_OBJS];
341};
342
James Hoganf9431762016-06-14 09:40:10 +0100343#define KVM_MIPS_AUX_FPU 0x1
344#define KVM_MIPS_AUX_MSA 0x2
James Hogan98e91b82014-11-18 14:09:12 +0000345
James Hogan22027942014-03-14 13:06:08 +0000346#define KVM_MIPS_GUEST_TLB_SIZE 64
Sanjay Lal740765c2012-11-21 18:34:00 -0800347struct kvm_vcpu_arch {
James Hogan878edf02016-06-09 14:19:14 +0100348 void *guest_ebase;
James Hogan797179b2016-06-09 10:50:43 +0100349 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
James Hogan1934a3a2017-03-14 10:15:26 +0000350
351 /* Host registers preserved across guest mode execution */
Sanjay Lal740765c2012-11-21 18:34:00 -0800352 unsigned long host_stack;
353 unsigned long host_gp;
James Hogan1934a3a2017-03-14 10:15:26 +0000354 unsigned long host_pgd;
355 unsigned long host_entryhi;
Sanjay Lal740765c2012-11-21 18:34:00 -0800356
357 /* Host CP0 registers used when handling exits from guest */
358 unsigned long host_cp0_badvaddr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800359 unsigned long host_cp0_epc;
James Hogan31cf7492016-06-09 14:19:09 +0100360 u32 host_cp0_cause;
James Hogan1934a3a2017-03-14 10:15:26 +0000361 u32 host_cp0_guestctl0;
James Hogan6a97c772015-04-23 16:54:35 +0100362 u32 host_cp0_badinstr;
363 u32 host_cp0_badinstrp;
Sanjay Lal740765c2012-11-21 18:34:00 -0800364
365 /* GPRS */
366 unsigned long gprs[32];
367 unsigned long hi;
368 unsigned long lo;
369 unsigned long pc;
370
371 /* FPU State */
372 struct mips_fpu_struct fpu;
James Hoganf9431762016-06-14 09:40:10 +0100373 /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
374 unsigned int aux_inuse;
Sanjay Lal740765c2012-11-21 18:34:00 -0800375
376 /* COP0 State */
377 struct mips_coproc *cop0;
378
379 /* Host KSEG0 address of the EI/DI offset */
380 void *kseg0_commpage;
381
James Hogane1e575f62016-10-25 16:11:12 +0100382 /* Resume PC after MMIO completion */
383 unsigned long io_pc;
384 /* GPR used as IO source/target */
385 u32 io_gpr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800386
James Hogane30492b2014-05-29 10:16:35 +0100387 struct hrtimer comparecount_timer;
James Hoganf8239342014-05-29 10:16:37 +0100388 /* Count timer control KVM register */
James Hoganbdb7ed82016-06-09 14:19:07 +0100389 u32 count_ctl;
James Hogane30492b2014-05-29 10:16:35 +0100390 /* Count bias from the raw time */
James Hoganbdb7ed82016-06-09 14:19:07 +0100391 u32 count_bias;
James Hogane30492b2014-05-29 10:16:35 +0100392 /* Frequency of timer in Hz */
James Hoganbdb7ed82016-06-09 14:19:07 +0100393 u32 count_hz;
James Hogane30492b2014-05-29 10:16:35 +0100394 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
395 s64 count_dyn_bias;
James Hoganf8239342014-05-29 10:16:37 +0100396 /* Resume time */
397 ktime_t count_resume;
James Hogane30492b2014-05-29 10:16:35 +0100398 /* Period of timer tick in ns */
399 u64 count_period;
Sanjay Lal740765c2012-11-21 18:34:00 -0800400
401 /* Bitmask of exceptions that are pending */
402 unsigned long pending_exceptions;
403
404 /* Bitmask of pending exceptions to be cleared */
405 unsigned long pending_exceptions_clr;
406
Sanjay Lal740765c2012-11-21 18:34:00 -0800407 /* S/W Based TLB for guest */
408 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
409
James Hoganc550d532016-10-11 23:14:39 +0100410 /* Guest kernel/user [partial] mm */
Sanjay Lal740765c2012-11-21 18:34:00 -0800411 struct mm_struct guest_kernel_mm, guest_user_mm;
412
James Hogan25b08c72016-09-16 00:06:43 +0100413 /* Guest ASID of last user mode execution */
414 unsigned int last_user_gasid;
415
James Hoganaba85922016-12-16 15:57:00 +0000416 /* Cache some mmu pages needed inside spinlock regions */
417 struct kvm_mmu_memory_cache mmu_page_cache;
418
James Hoganc992a4f2017-03-14 10:15:31 +0000419#ifdef CONFIG_KVM_MIPS_VZ
420 /* vcpu's vzguestid is different on each host cpu in an smp system */
421 u32 vzguestid[NR_CPUS];
422
423 /* wired guest TLB entries */
424 struct kvm_mips_tlb *wired_tlb;
425 unsigned int wired_tlb_limit;
426 unsigned int wired_tlb_used;
James Hogand42a0082017-03-14 10:15:38 +0000427
428 /* emulated guest MAAR registers */
429 unsigned long maar[6];
James Hoganc992a4f2017-03-14 10:15:31 +0000430#endif
431
432 /* Last CPU the VCPU state was loaded on */
Sanjay Lal740765c2012-11-21 18:34:00 -0800433 int last_sched_cpu;
James Hoganc992a4f2017-03-14 10:15:31 +0000434 /* Last CPU the VCPU actually executed guest code on */
435 int last_exec_cpu;
Sanjay Lal740765c2012-11-21 18:34:00 -0800436
437 /* WAIT executed */
438 int wait;
James Hogan98e91b82014-11-18 14:09:12 +0000439
440 u8 fpu_enabled;
James Hogan539cb89fb2015-03-05 11:43:36 +0000441 u8 msa_enabled;
Sanjay Lal740765c2012-11-21 18:34:00 -0800442};
443
James Hoganc73c99b2014-05-29 10:16:33 +0100444static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
445 unsigned long val)
446{
447 unsigned long temp;
448 do {
449 __asm__ __volatile__(
Paul Burton378ed6f2018-11-08 20:14:38 +0000450 " .set push \n"
James Hogand85ebff2016-07-04 19:35:10 +0100451 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100452 " " __LL "%0, %1 \n"
453 " or %0, %2 \n"
454 " " __SC "%0, %1 \n"
Paul Burton378ed6f2018-11-08 20:14:38 +0000455 " .set pop \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100456 : "=&r" (temp), "+m" (*reg)
457 : "r" (val));
458 } while (unlikely(!temp));
459}
460
461static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
462 unsigned long val)
463{
464 unsigned long temp;
465 do {
466 __asm__ __volatile__(
Paul Burton378ed6f2018-11-08 20:14:38 +0000467 " .set push \n"
James Hogand85ebff2016-07-04 19:35:10 +0100468 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100469 " " __LL "%0, %1 \n"
470 " and %0, %2 \n"
471 " " __SC "%0, %1 \n"
Paul Burton378ed6f2018-11-08 20:14:38 +0000472 " .set pop \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100473 : "=&r" (temp), "+m" (*reg)
474 : "r" (~val));
475 } while (unlikely(!temp));
476}
477
478static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
479 unsigned long change,
480 unsigned long val)
481{
482 unsigned long temp;
483 do {
484 __asm__ __volatile__(
Paul Burton378ed6f2018-11-08 20:14:38 +0000485 " .set push \n"
James Hogand85ebff2016-07-04 19:35:10 +0100486 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100487 " " __LL "%0, %1 \n"
488 " and %0, %2 \n"
489 " or %0, %3 \n"
490 " " __SC "%0, %1 \n"
Paul Burton378ed6f2018-11-08 20:14:38 +0000491 " .set pop \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100492 : "=&r" (temp), "+m" (*reg)
493 : "r" (~change), "r" (val & change));
494 } while (unlikely(!temp));
495}
496
James Hogana27660f2017-03-14 10:15:25 +0000497/* Guest register types, used in accessor build below */
498#define __KVMT32 u32
499#define __KVMTl unsigned long
James Hoganc73c99b2014-05-29 10:16:33 +0100500
James Hogana27660f2017-03-14 10:15:25 +0000501/*
502 * __BUILD_KVM_$ops_SAVED(): kvm_$op_sw_gc0_$reg()
503 * These operate on the saved guest C0 state in RAM.
504 */
James Hoganc73c99b2014-05-29 10:16:33 +0100505
James Hogana27660f2017-03-14 10:15:25 +0000506/* Generate saved context simple accessors */
507#define __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
508static inline __KVMT##type kvm_read_sw_gc0_##name(struct mips_coproc *cop0) \
James Hogan22027942014-03-14 13:06:08 +0000509{ \
James Hogana27660f2017-03-14 10:15:25 +0000510 return cop0->reg[(_reg)][(sel)]; \
511} \
512static inline void kvm_write_sw_gc0_##name(struct mips_coproc *cop0, \
513 __KVMT##type val) \
514{ \
515 cop0->reg[(_reg)][(sel)] = val; \
Sanjay Lal740765c2012-11-21 18:34:00 -0800516}
517
James Hogana27660f2017-03-14 10:15:25 +0000518/* Generate saved context bitwise modifiers */
519#define __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
520static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
521 __KVMT##type val) \
522{ \
523 cop0->reg[(_reg)][(sel)] |= val; \
524} \
525static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
526 __KVMT##type val) \
527{ \
528 cop0->reg[(_reg)][(sel)] &= ~val; \
529} \
530static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
531 __KVMT##type mask, \
532 __KVMT##type val) \
533{ \
534 unsigned long _mask = mask; \
535 cop0->reg[(_reg)][(sel)] &= ~_mask; \
536 cop0->reg[(_reg)][(sel)] |= val & _mask; \
537}
538
539/* Generate saved context atomic bitwise modifiers */
540#define __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
541static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
542 __KVMT##type val) \
543{ \
544 _kvm_atomic_set_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
545} \
546static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
547 __KVMT##type val) \
548{ \
549 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
550} \
551static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
552 __KVMT##type mask, \
553 __KVMT##type val) \
554{ \
555 _kvm_atomic_change_c0_guest_reg(&cop0->reg[(_reg)][(sel)], mask, \
556 val); \
557}
558
559/*
560 * __BUILD_KVM_$ops_VZ(): kvm_$op_vz_gc0_$reg()
561 * These operate on the VZ guest C0 context in hardware.
562 */
563
564/* Generate VZ guest context simple accessors */
565#define __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
566static inline __KVMT##type kvm_read_vz_gc0_##name(struct mips_coproc *cop0) \
567{ \
568 return read_gc0_##name(); \
569} \
570static inline void kvm_write_vz_gc0_##name(struct mips_coproc *cop0, \
571 __KVMT##type val) \
572{ \
573 write_gc0_##name(val); \
574}
575
576/* Generate VZ guest context bitwise modifiers */
577#define __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
578static inline void kvm_set_vz_gc0_##name(struct mips_coproc *cop0, \
579 __KVMT##type val) \
580{ \
581 set_gc0_##name(val); \
582} \
583static inline void kvm_clear_vz_gc0_##name(struct mips_coproc *cop0, \
584 __KVMT##type val) \
585{ \
586 clear_gc0_##name(val); \
587} \
588static inline void kvm_change_vz_gc0_##name(struct mips_coproc *cop0, \
589 __KVMT##type mask, \
590 __KVMT##type val) \
591{ \
592 change_gc0_##name(mask, val); \
593}
594
595/* Generate VZ guest context save/restore to/from saved context */
596#define __BUILD_KVM_SAVE_VZ(name, _reg, sel) \
597static inline void kvm_restore_gc0_##name(struct mips_coproc *cop0) \
598{ \
599 write_gc0_##name(cop0->reg[(_reg)][(sel)]); \
600} \
601static inline void kvm_save_gc0_##name(struct mips_coproc *cop0) \
602{ \
603 cop0->reg[(_reg)][(sel)] = read_gc0_##name(); \
604}
605
606/*
607 * __BUILD_KVM_$ops_WRAP(): kvm_$op_$name1() -> kvm_$op_$name2()
608 * These wrap a set of operations to provide them with a different name.
609 */
610
611/* Generate simple accessor wrapper */
612#define __BUILD_KVM_RW_WRAP(name1, name2, type) \
613static inline __KVMT##type kvm_read_##name1(struct mips_coproc *cop0) \
614{ \
615 return kvm_read_##name2(cop0); \
616} \
617static inline void kvm_write_##name1(struct mips_coproc *cop0, \
618 __KVMT##type val) \
619{ \
620 kvm_write_##name2(cop0, val); \
621}
622
623/* Generate bitwise modifier wrapper */
624#define __BUILD_KVM_SET_WRAP(name1, name2, type) \
625static inline void kvm_set_##name1(struct mips_coproc *cop0, \
626 __KVMT##type val) \
627{ \
628 kvm_set_##name2(cop0, val); \
629} \
630static inline void kvm_clear_##name1(struct mips_coproc *cop0, \
631 __KVMT##type val) \
632{ \
633 kvm_clear_##name2(cop0, val); \
634} \
635static inline void kvm_change_##name1(struct mips_coproc *cop0, \
636 __KVMT##type mask, \
637 __KVMT##type val) \
638{ \
639 kvm_change_##name2(cop0, mask, val); \
640}
641
642/*
643 * __BUILD_KVM_$ops_SW(): kvm_$op_c0_guest_$reg() -> kvm_$op_sw_gc0_$reg()
644 * These generate accessors operating on the saved context in RAM, and wrap them
645 * with the common guest C0 accessors (for use by common emulation code).
646 */
647
648#define __BUILD_KVM_RW_SW(name, type, _reg, sel) \
649 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
650 __BUILD_KVM_RW_WRAP(c0_guest_##name, sw_gc0_##name, type)
651
652#define __BUILD_KVM_SET_SW(name, type, _reg, sel) \
653 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
654 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
655
656#define __BUILD_KVM_ATOMIC_SW(name, type, _reg, sel) \
657 __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
658 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
659
660#ifndef CONFIG_KVM_MIPS_VZ
661
662/*
663 * T&E (trap & emulate software based virtualisation)
664 * We generate the common accessors operating exclusively on the saved context
665 * in RAM.
666 */
667
668#define __BUILD_KVM_RW_HW __BUILD_KVM_RW_SW
669#define __BUILD_KVM_SET_HW __BUILD_KVM_SET_SW
670#define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_ATOMIC_SW
671
672#else
673
674/*
675 * VZ (hardware assisted virtualisation)
676 * These macros use the active guest state in VZ mode (hardware registers),
677 */
678
679/*
680 * __BUILD_KVM_$ops_HW(): kvm_$op_c0_guest_$reg() -> kvm_$op_vz_gc0_$reg()
681 * These generate accessors operating on the VZ guest context in hardware, and
682 * wrap them with the common guest C0 accessors (for use by common emulation
683 * code).
684 *
685 * Accessors operating on the saved context in RAM are also generated to allow
686 * convenient explicit saving and restoring of the state.
687 */
688
689#define __BUILD_KVM_RW_HW(name, type, _reg, sel) \
690 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
691 __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
692 __BUILD_KVM_RW_WRAP(c0_guest_##name, vz_gc0_##name, type) \
693 __BUILD_KVM_SAVE_VZ(name, _reg, sel)
694
695#define __BUILD_KVM_SET_HW(name, type, _reg, sel) \
696 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
697 __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
698 __BUILD_KVM_SET_WRAP(c0_guest_##name, vz_gc0_##name, type)
699
700/*
701 * We can't do atomic modifications of COP0 state if hardware can modify it.
702 * Races must be handled explicitly.
703 */
704#define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_SET_HW
705
706#endif
707
708/*
709 * Define accessors for CP0 registers that are accessible to the guest. These
710 * are primarily used by common emulation code, which may need to access the
711 * registers differently depending on the implementation.
712 *
713 * fns_hw/sw name type reg num select
714 */
715__BUILD_KVM_RW_HW(index, 32, MIPS_CP0_TLB_INDEX, 0)
716__BUILD_KVM_RW_HW(entrylo0, l, MIPS_CP0_TLB_LO0, 0)
717__BUILD_KVM_RW_HW(entrylo1, l, MIPS_CP0_TLB_LO1, 0)
718__BUILD_KVM_RW_HW(context, l, MIPS_CP0_TLB_CONTEXT, 0)
James Hogandffe0422017-03-14 10:15:34 +0000719__BUILD_KVM_RW_HW(contextconfig, 32, MIPS_CP0_TLB_CONTEXT, 1)
James Hogana27660f2017-03-14 10:15:25 +0000720__BUILD_KVM_RW_HW(userlocal, l, MIPS_CP0_TLB_CONTEXT, 2)
James Hogandffe0422017-03-14 10:15:34 +0000721__BUILD_KVM_RW_HW(xcontextconfig, l, MIPS_CP0_TLB_CONTEXT, 3)
James Hogana27660f2017-03-14 10:15:25 +0000722__BUILD_KVM_RW_HW(pagemask, l, MIPS_CP0_TLB_PG_MASK, 0)
723__BUILD_KVM_RW_HW(pagegrain, 32, MIPS_CP0_TLB_PG_MASK, 1)
James Hogan4b7de022017-03-14 10:15:35 +0000724__BUILD_KVM_RW_HW(segctl0, l, MIPS_CP0_TLB_PG_MASK, 2)
725__BUILD_KVM_RW_HW(segctl1, l, MIPS_CP0_TLB_PG_MASK, 3)
726__BUILD_KVM_RW_HW(segctl2, l, MIPS_CP0_TLB_PG_MASK, 4)
James Hogan5a2f3522017-03-14 10:15:36 +0000727__BUILD_KVM_RW_HW(pwbase, l, MIPS_CP0_TLB_PG_MASK, 5)
728__BUILD_KVM_RW_HW(pwfield, l, MIPS_CP0_TLB_PG_MASK, 6)
729__BUILD_KVM_RW_HW(pwsize, l, MIPS_CP0_TLB_PG_MASK, 7)
James Hogana27660f2017-03-14 10:15:25 +0000730__BUILD_KVM_RW_HW(wired, 32, MIPS_CP0_TLB_WIRED, 0)
James Hogan5a2f3522017-03-14 10:15:36 +0000731__BUILD_KVM_RW_HW(pwctl, 32, MIPS_CP0_TLB_WIRED, 6)
James Hogana27660f2017-03-14 10:15:25 +0000732__BUILD_KVM_RW_HW(hwrena, 32, MIPS_CP0_HWRENA, 0)
733__BUILD_KVM_RW_HW(badvaddr, l, MIPS_CP0_BAD_VADDR, 0)
James Hoganedc89262017-03-14 10:15:33 +0000734__BUILD_KVM_RW_HW(badinstr, 32, MIPS_CP0_BAD_VADDR, 1)
735__BUILD_KVM_RW_HW(badinstrp, 32, MIPS_CP0_BAD_VADDR, 2)
James Hogana27660f2017-03-14 10:15:25 +0000736__BUILD_KVM_RW_SW(count, 32, MIPS_CP0_COUNT, 0)
737__BUILD_KVM_RW_HW(entryhi, l, MIPS_CP0_TLB_HI, 0)
738__BUILD_KVM_RW_HW(compare, 32, MIPS_CP0_COMPARE, 0)
739__BUILD_KVM_RW_HW(status, 32, MIPS_CP0_STATUS, 0)
740__BUILD_KVM_RW_HW(intctl, 32, MIPS_CP0_STATUS, 1)
741__BUILD_KVM_RW_HW(cause, 32, MIPS_CP0_CAUSE, 0)
742__BUILD_KVM_RW_HW(epc, l, MIPS_CP0_EXC_PC, 0)
743__BUILD_KVM_RW_SW(prid, 32, MIPS_CP0_PRID, 0)
744__BUILD_KVM_RW_HW(ebase, l, MIPS_CP0_PRID, 1)
745__BUILD_KVM_RW_HW(config, 32, MIPS_CP0_CONFIG, 0)
746__BUILD_KVM_RW_HW(config1, 32, MIPS_CP0_CONFIG, 1)
747__BUILD_KVM_RW_HW(config2, 32, MIPS_CP0_CONFIG, 2)
748__BUILD_KVM_RW_HW(config3, 32, MIPS_CP0_CONFIG, 3)
749__BUILD_KVM_RW_HW(config4, 32, MIPS_CP0_CONFIG, 4)
750__BUILD_KVM_RW_HW(config5, 32, MIPS_CP0_CONFIG, 5)
751__BUILD_KVM_RW_HW(config6, 32, MIPS_CP0_CONFIG, 6)
752__BUILD_KVM_RW_HW(config7, 32, MIPS_CP0_CONFIG, 7)
James Hogand42a0082017-03-14 10:15:38 +0000753__BUILD_KVM_RW_SW(maari, l, MIPS_CP0_LLADDR, 2)
James Hoganc992a4f2017-03-14 10:15:31 +0000754__BUILD_KVM_RW_HW(xcontext, l, MIPS_CP0_TLB_XCONTEXT, 0)
James Hogana27660f2017-03-14 10:15:25 +0000755__BUILD_KVM_RW_HW(errorepc, l, MIPS_CP0_ERROR_PC, 0)
756__BUILD_KVM_RW_HW(kscratch1, l, MIPS_CP0_DESAVE, 2)
757__BUILD_KVM_RW_HW(kscratch2, l, MIPS_CP0_DESAVE, 3)
758__BUILD_KVM_RW_HW(kscratch3, l, MIPS_CP0_DESAVE, 4)
759__BUILD_KVM_RW_HW(kscratch4, l, MIPS_CP0_DESAVE, 5)
760__BUILD_KVM_RW_HW(kscratch5, l, MIPS_CP0_DESAVE, 6)
761__BUILD_KVM_RW_HW(kscratch6, l, MIPS_CP0_DESAVE, 7)
762
763/* Bitwise operations (on HW state) */
764__BUILD_KVM_SET_HW(status, 32, MIPS_CP0_STATUS, 0)
765/* Cause can be modified asynchronously from hardirq hrtimer callback */
766__BUILD_KVM_ATOMIC_HW(cause, 32, MIPS_CP0_CAUSE, 0)
767__BUILD_KVM_SET_HW(ebase, l, MIPS_CP0_PRID, 1)
768
James Hoganc992a4f2017-03-14 10:15:31 +0000769/* Bitwise operations (on saved state) */
770__BUILD_KVM_SET_SAVED(config, 32, MIPS_CP0_CONFIG, 0)
771__BUILD_KVM_SET_SAVED(config1, 32, MIPS_CP0_CONFIG, 1)
772__BUILD_KVM_SET_SAVED(config2, 32, MIPS_CP0_CONFIG, 2)
773__BUILD_KVM_SET_SAVED(config3, 32, MIPS_CP0_CONFIG, 3)
774__BUILD_KVM_SET_SAVED(config4, 32, MIPS_CP0_CONFIG, 4)
775__BUILD_KVM_SET_SAVED(config5, 32, MIPS_CP0_CONFIG, 5)
776
James Hogan98e91b82014-11-18 14:09:12 +0000777/* Helpers */
778
779static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
780{
James Hogan19451e52016-06-15 19:29:50 +0100781 return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
James Hogan98e91b82014-11-18 14:09:12 +0000782 vcpu->fpu_enabled;
783}
784
785static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
786{
787 return kvm_mips_guest_can_have_fpu(vcpu) &&
788 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
789}
Sanjay Lal740765c2012-11-21 18:34:00 -0800790
James Hogan539cb89fb2015-03-05 11:43:36 +0000791static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
792{
793 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
794 vcpu->msa_enabled;
795}
796
797static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
798{
799 return kvm_mips_guest_can_have_msa(vcpu) &&
800 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
801}
802
Sanjay Lal740765c2012-11-21 18:34:00 -0800803struct kvm_mips_callbacks {
James Hogan2dca3722014-05-29 10:16:40 +0100804 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
805 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
806 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
807 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
808 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
809 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
810 int (*handle_syscall)(struct kvm_vcpu *vcpu);
811 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
812 int (*handle_break)(struct kvm_vcpu *vcpu);
James Hogan0a560422015-02-06 16:03:57 +0000813 int (*handle_trap)(struct kvm_vcpu *vcpu);
James Hoganc2537ed2015-02-06 10:56:27 +0000814 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
James Hogan1c0cd662015-02-06 10:56:27 +0000815 int (*handle_fpe)(struct kvm_vcpu *vcpu);
James Hogan98119ad2015-02-06 11:11:56 +0000816 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
James Hogan28c1e762017-03-14 10:15:24 +0000817 int (*handle_guest_exit)(struct kvm_vcpu *vcpu);
James Hoganedab4fe2017-03-14 10:15:23 +0000818 int (*hardware_enable)(void);
819 void (*hardware_disable)(void);
James Hogan607ef2f2017-03-14 10:15:22 +0000820 int (*check_extension)(struct kvm *kvm, long ext);
James Hogan2dca3722014-05-29 10:16:40 +0100821 int (*vcpu_init)(struct kvm_vcpu *vcpu);
James Hogan630766b32016-09-08 23:00:24 +0100822 void (*vcpu_uninit)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100823 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
James Hoganb6209112016-10-25 00:01:37 +0100824 void (*flush_shadow_all)(struct kvm *kvm);
825 /*
826 * Must take care of flushing any cached GPA PTEs (e.g. guest entries in
827 * VZ root TLB, or T&E GVA page tables and corresponding root TLB
828 * mappings).
829 */
830 void (*flush_shadow_memslot)(struct kvm *kvm,
831 const struct kvm_memory_slot *slot);
James Hogan2dca3722014-05-29 10:16:40 +0100832 gpa_t (*gva_to_gpa)(gva_t gva);
833 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
834 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
835 void (*queue_io_int)(struct kvm_vcpu *vcpu,
836 struct kvm_mips_interrupt *irq);
837 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
838 struct kvm_mips_interrupt *irq);
839 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100840 u32 cause);
James Hogan2dca3722014-05-29 10:16:40 +0100841 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100842 u32 cause);
James Hoganf5c43bd2016-06-15 19:29:49 +0100843 unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
844 int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
James Hoganf8be02d2014-05-29 10:16:29 +0100845 int (*get_one_reg)(struct kvm_vcpu *vcpu,
846 const struct kvm_one_reg *reg, s64 *v);
847 int (*set_one_reg)(struct kvm_vcpu *vcpu,
848 const struct kvm_one_reg *reg, s64 v);
James Hogana60b8432016-11-12 00:00:13 +0000849 int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
850 int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu);
James Hogana2c046e2016-11-18 13:14:37 +0000851 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
852 void (*vcpu_reenter)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800853};
854extern struct kvm_mips_callbacks *kvm_mips_callbacks;
855int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
856
857/* Debug: dump vcpu state */
858int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
859
James Hogan90e93112016-06-23 17:34:39 +0100860extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu);
861
862/* Building of entry/exception code */
James Hogan1e5217f52016-06-23 17:34:45 +0100863int kvm_mips_entry_setup(void);
James Hogan90e93112016-06-23 17:34:39 +0100864void *kvm_mips_build_vcpu_run(void *addr);
James Hogana7cfa7a2016-09-10 23:56:46 +0100865void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler);
James Hogan1f9ca622016-06-23 17:34:46 +0100866void *kvm_mips_build_exception(void *addr, void *handler);
James Hogan90e93112016-06-23 17:34:39 +0100867void *kvm_mips_build_exit(void *addr);
Sanjay Lal740765c2012-11-21 18:34:00 -0800868
James Hogan539cb89fb2015-03-05 11:43:36 +0000869/* FPU/MSA context management */
James Hogan98e91b82014-11-18 14:09:12 +0000870void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
871void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
872void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000873void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
874void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
875void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
876void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000877void kvm_own_fpu(struct kvm_vcpu *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000878void kvm_own_msa(struct kvm_vcpu *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000879void kvm_drop_fpu(struct kvm_vcpu *vcpu);
880void kvm_lose_fpu(struct kvm_vcpu *vcpu);
881
Sanjay Lal740765c2012-11-21 18:34:00 -0800882/* TLB handling */
James Hoganbdb7ed82016-06-09 14:19:07 +0100883u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800884
James Hoganbdb7ed82016-06-09 14:19:07 +0100885u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800886
James Hoganbdb7ed82016-06-09 14:19:07 +0100887u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800888
James Hoganc992a4f2017-03-14 10:15:31 +0000889#ifdef CONFIG_KVM_MIPS_VZ
890int kvm_mips_handle_vz_root_tlb_fault(unsigned long badvaddr,
891 struct kvm_vcpu *vcpu, bool write_fault);
892#endif
Sanjay Lal740765c2012-11-21 18:34:00 -0800893extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
James Hogan577ed7f2015-05-01 14:56:31 +0100894 struct kvm_vcpu *vcpu,
895 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800896
897extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
898 struct kvm_vcpu *vcpu);
899
900extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
James Hogan7e3d2a72016-10-08 01:15:19 +0100901 struct kvm_mips_tlb *tlb,
James Hogan577ed7f2015-05-01 14:56:31 +0100902 unsigned long gva,
903 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800904
James Hogan31cf7492016-06-09 14:19:09 +0100905extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100906 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800907 struct kvm_run *run,
James Hogan577ed7f2015-05-01 14:56:31 +0100908 struct kvm_vcpu *vcpu,
909 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800910
Sanjay Lal740765c2012-11-21 18:34:00 -0800911extern void kvm_mips_dump_host_tlbs(void);
912extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
James Hogan57e38692016-10-08 00:15:52 +0100913extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi,
914 bool user, bool kernel);
Sanjay Lal740765c2012-11-21 18:34:00 -0800915
916extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
917 unsigned long entryhi);
James Hogana7ebb2e2016-11-15 00:06:05 +0000918
James Hogan372582a2017-03-14 10:15:27 +0000919#ifdef CONFIG_KVM_MIPS_VZ
920int kvm_vz_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
921int kvm_vz_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long gva,
922 unsigned long *gpa);
923void kvm_vz_local_flush_roottlb_all_guests(void);
924void kvm_vz_local_flush_guesttlb_all(void);
925void kvm_vz_save_guesttlb(struct kvm_mips_tlb *buf, unsigned int index,
926 unsigned int count);
927void kvm_vz_load_guesttlb(const struct kvm_mips_tlb *buf, unsigned int index,
928 unsigned int count);
929#endif
930
James Hogana7ebb2e2016-11-15 00:06:05 +0000931void kvm_mips_suspend_mm(int cpu);
932void kvm_mips_resume_mm(int cpu);
933
James Hogana31b50d2016-12-16 15:57:00 +0000934/* MMU handling */
935
936/**
937 * enum kvm_mips_flush - Types of MMU flushes.
938 * @KMF_USER: Flush guest user virtual memory mappings.
939 * Guest USeg only.
940 * @KMF_KERN: Flush guest kernel virtual memory mappings.
941 * Guest USeg and KSeg2/3.
942 * @KMF_GPA: Flush guest physical memory mappings.
943 * Also includes KSeg0 if KMF_KERN is set.
944 */
945enum kvm_mips_flush {
946 KMF_USER = 0x0,
947 KMF_KERN = 0x1,
948 KMF_GPA = 0x2,
949};
950void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags);
James Hogan06c158c2015-05-01 13:50:18 +0100951bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hoganf0c0c332016-12-06 14:47:47 +0000952int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hogan06c158c2015-05-01 13:50:18 +0100953pgd_t *kvm_pgd_alloc(void);
James Hoganaba85922016-12-16 15:57:00 +0000954void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
955void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr,
956 bool user);
James Hogan1880afd2016-11-28 23:04:52 +0000957void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu);
958void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu);
959
960enum kvm_mips_fault_result {
961 KVM_MIPS_MAPPED = 0,
962 KVM_MIPS_GVA,
963 KVM_MIPS_GPA,
964 KVM_MIPS_TLB,
965 KVM_MIPS_TLBINV,
966 KVM_MIPS_TLBMOD,
967};
968enum kvm_mips_fault_result kvm_trap_emul_gva_fault(struct kvm_vcpu *vcpu,
969 unsigned long gva,
970 bool write);
Sanjay Lal740765c2012-11-21 18:34:00 -0800971
James Hogan411740f2016-12-13 16:32:39 +0000972#define KVM_ARCH_WANT_MMU_NOTIFIER
James Hogan411740f2016-12-13 16:32:39 +0000973int kvm_unmap_hva_range(struct kvm *kvm,
974 unsigned long start, unsigned long end);
Lan Tianyu748c0e32018-12-06 21:21:10 +0800975int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
James Hogan411740f2016-12-13 16:32:39 +0000976int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
977int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
978
Sanjay Lal740765c2012-11-21 18:34:00 -0800979/* Emulation */
James Hogan122e51d2016-11-28 17:23:14 +0000980int kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
James Hoganbdb7ed82016-06-09 14:19:07 +0100981enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
James Hogan6a97c772015-04-23 16:54:35 +0100982int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
983int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
Sanjay Lal740765c2012-11-21 18:34:00 -0800984
James Hogana1ecc542016-11-28 18:39:24 +0000985/**
986 * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault.
987 * @vcpu: Virtual CPU.
988 *
989 * Returns: Whether the TLBL exception was likely due to an instruction
990 * fetch fault rather than a data load fault.
991 */
992static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu)
993{
994 unsigned long badvaddr = vcpu->host_cp0_badvaddr;
995 unsigned long epc = msk_isa16_mode(vcpu->pc);
996 u32 cause = vcpu->host_cp0_cause;
997
998 if (epc == badvaddr)
999 return true;
1000
1001 /*
1002 * Branches may be 32-bit or 16-bit instructions.
1003 * This isn't exact, but we don't really support MIPS16 or microMIPS yet
1004 * in KVM anyway.
1005 */
1006 if ((cause & CAUSEF_BD) && badvaddr - epc <= 4)
1007 return true;
1008
1009 return false;
1010}
1011
James Hogan31cf7492016-06-09 14:19:09 +01001012extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001013 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001014 struct kvm_run *run,
1015 struct kvm_vcpu *vcpu);
1016
James Hogan7801bbe2016-11-14 23:59:27 +00001017long kvm_mips_guest_exception_base(struct kvm_vcpu *vcpu);
1018
James Hogan31cf7492016-06-09 14:19:09 +01001019extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001020 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001021 struct kvm_run *run,
1022 struct kvm_vcpu *vcpu);
1023
James Hogan31cf7492016-06-09 14:19:09 +01001024extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001025 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001026 struct kvm_run *run,
1027 struct kvm_vcpu *vcpu);
1028
James Hogan31cf7492016-06-09 14:19:09 +01001029extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001030 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001031 struct kvm_run *run,
1032 struct kvm_vcpu *vcpu);
1033
James Hogan31cf7492016-06-09 14:19:09 +01001034extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001035 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001036 struct kvm_run *run,
1037 struct kvm_vcpu *vcpu);
1038
James Hogan31cf7492016-06-09 14:19:09 +01001039extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001040 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001041 struct kvm_run *run,
1042 struct kvm_vcpu *vcpu);
1043
James Hogan31cf7492016-06-09 14:19:09 +01001044extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001045 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001046 struct kvm_run *run,
1047 struct kvm_vcpu *vcpu);
1048
James Hogan31cf7492016-06-09 14:19:09 +01001049extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001050 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001051 struct kvm_run *run,
1052 struct kvm_vcpu *vcpu);
1053
James Hogan31cf7492016-06-09 14:19:09 +01001054extern enum emulation_result kvm_mips_handle_ri(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001055 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001056 struct kvm_run *run,
1057 struct kvm_vcpu *vcpu);
1058
James Hogan31cf7492016-06-09 14:19:09 +01001059extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001060 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001061 struct kvm_run *run,
1062 struct kvm_vcpu *vcpu);
1063
James Hogan31cf7492016-06-09 14:19:09 +01001064extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001065 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001066 struct kvm_run *run,
1067 struct kvm_vcpu *vcpu);
1068
James Hogan31cf7492016-06-09 14:19:09 +01001069extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001070 u32 *opc,
James Hogan0a560422015-02-06 16:03:57 +00001071 struct kvm_run *run,
1072 struct kvm_vcpu *vcpu);
1073
James Hogan31cf7492016-06-09 14:19:09 +01001074extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001075 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +00001076 struct kvm_run *run,
1077 struct kvm_vcpu *vcpu);
1078
James Hogan31cf7492016-06-09 14:19:09 +01001079extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001080 u32 *opc,
James Hogan1c0cd662015-02-06 10:56:27 +00001081 struct kvm_run *run,
1082 struct kvm_vcpu *vcpu);
1083
James Hogan31cf7492016-06-09 14:19:09 +01001084extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001085 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +00001086 struct kvm_run *run,
1087 struct kvm_vcpu *vcpu);
1088
Sanjay Lal740765c2012-11-21 18:34:00 -08001089extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
1090 struct kvm_run *run);
1091
James Hoganbdb7ed82016-06-09 14:19:07 +01001092u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
1093void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
1094void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
James Hogana517c1a2017-03-14 10:15:21 +00001095void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz);
James Hoganf8239342014-05-29 10:16:37 +01001096int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
1097int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
James Hoganf74a8e22014-05-29 10:16:38 +01001098int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
James Hogane30492b2014-05-29 10:16:35 +01001099void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
1100void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
1101enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001102
James Hoganf4474d52017-03-14 10:15:39 +00001103/* fairly internal functions requiring some care to use */
1104int kvm_mips_count_disabled(struct kvm_vcpu *vcpu);
1105ktime_t kvm_mips_freeze_hrtimer(struct kvm_vcpu *vcpu, u32 *count);
1106int kvm_mips_restore_hrtimer(struct kvm_vcpu *vcpu, ktime_t before,
1107 u32 count, int min_drift);
1108
1109#ifdef CONFIG_KVM_MIPS_VZ
1110void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu);
1111void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu);
1112#else
1113static inline void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu) {}
1114static inline void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu) {}
1115#endif
1116
James Hogan31cf7492016-06-09 14:19:09 +01001117enum emulation_result kvm_mips_check_privilege(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001118 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001119 struct kvm_run *run,
1120 struct kvm_vcpu *vcpu);
1121
James Hogan258f3a22016-06-15 19:29:47 +01001122enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001123 u32 *opc,
1124 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001125 struct kvm_run *run,
1126 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001127enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001128 u32 *opc,
1129 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001130 struct kvm_run *run,
1131 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001132enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001133 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001134 struct kvm_run *run,
1135 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001136enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001137 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001138 struct kvm_run *run,
1139 struct kvm_vcpu *vcpu);
1140
James Hoganc992a4f2017-03-14 10:15:31 +00001141/* COP0 */
1142enum emulation_result kvm_mips_emul_wait(struct kvm_vcpu *vcpu);
1143
James Hoganc7716072014-06-26 15:11:29 +01001144unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
1145unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
1146unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
1147unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
1148
James Hogan955d8dc2017-03-14 10:15:14 +00001149/* Hypercalls (hypcall.c) */
1150
1151enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu,
1152 union mips_instruction inst);
1153int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu);
1154
Sanjay Lal740765c2012-11-21 18:34:00 -08001155/* Dynamic binary translation */
James Hogan258f3a22016-06-15 19:29:47 +01001156extern int kvm_mips_trans_cache_index(union mips_instruction inst,
1157 u32 *opc, struct kvm_vcpu *vcpu);
1158extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
1159 struct kvm_vcpu *vcpu);
1160extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
1161 struct kvm_vcpu *vcpu);
1162extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
1163 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001164
1165/* Misc */
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -07001166extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001167extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
Huacai Chenf21db302020-05-23 15:56:37 +08001168extern int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
1169 struct kvm_mips_interrupt *irq);
Sanjay Lal740765c2012-11-21 18:34:00 -08001170
Radim Krčmář0865e632014-08-28 15:13:02 +02001171static inline void kvm_arch_hardware_unsetup(void) {}
1172static inline void kvm_arch_sync_events(struct kvm *kvm) {}
1173static inline void kvm_arch_free_memslot(struct kvm *kvm,
Sean Christophersone96c81e2020-02-18 13:07:27 -08001174 struct kvm_memory_slot *slot) {}
Sean Christopherson15248252019-02-05 12:54:17 -08001175static inline void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen) {}
Radim Krčmář0865e632014-08-28 15:13:02 +02001176static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christoffer Dall3217f7c2015-08-27 16:41:15 +02001177static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
1178static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +02001179static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Sanjay Lal740765c2012-11-21 18:34:00 -08001180
1181#endif /* __MIPS_KVM_HOST_H__ */