blob: 5066d89f22270dae3c74303cf1181e266db56da5 [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
James Hoganc992a4f2017-03-14 10:15:31 +000013#include <linux/cpumask.h>
Sanjay Lal740765c2012-11-21 18:34:00 -080014#include <linux/mutex.h>
15#include <linux/hrtimer.h>
16#include <linux/interrupt.h>
17#include <linux/types.h>
18#include <linux/kvm.h>
19#include <linux/kvm_types.h>
20#include <linux/threads.h>
21#include <linux/spinlock.h>
22
James Hogan258f3a22016-06-15 19:29:47 +010023#include <asm/inst.h>
James Hogane6207bb2016-06-09 14:19:19 +010024#include <asm/mipsregs.h>
25
James Hogan48a3c4e2014-05-29 10:16:28 +010026/* MIPS KVM register ids */
27#define MIPS_CP0_32(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000028 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010029
30#define MIPS_CP0_64(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000031 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010032
33#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
34#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
35#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
36#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
James Hogandffe0422017-03-14 10:15:34 +000037#define KVM_REG_MIPS_CP0_CONTEXTCONFIG MIPS_CP0_32(4, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010038#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
James Hogandffe0422017-03-14 10:15:34 +000039#define KVM_REG_MIPS_CP0_XCONTEXTCONFIG MIPS_CP0_64(4, 3)
James Hogan48a3c4e2014-05-29 10:16:28 +010040#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
41#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
42#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
43#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
44#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
James Hoganedc89262017-03-14 10:15:33 +000045#define KVM_REG_MIPS_CP0_BADINSTR MIPS_CP0_32(8, 1)
46#define KVM_REG_MIPS_CP0_BADINSTRP MIPS_CP0_32(8, 2)
James Hogan48a3c4e2014-05-29 10:16:28 +010047#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
48#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
49#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
50#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
James Hoganad58d4d2015-02-02 22:55:17 +000051#define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010052#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
53#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
James Hogan1068eaa2014-06-26 13:56:52 +010054#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010055#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
56#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
57#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
58#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
59#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
James Hoganc7716072014-06-26 15:11:29 +010060#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
61#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
James Hogan48a3c4e2014-05-29 10:16:28 +010062#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
63#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
64#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
James Hogan05108702016-06-15 19:29:56 +010065#define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
66#define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
67#define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
68#define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
69#define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
70#define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010071
Sanjay Lal740765c2012-11-21 18:34:00 -080072
James Hogan12ed1fa2016-12-13 22:39:39 +000073#define KVM_MAX_VCPUS 8
Sanjay Lal740765c2012-11-21 18:34:00 -080074#define KVM_USER_MEM_SLOTS 8
75/* memory slots that does not exposed to userspace */
James Hogancaa1faa2015-12-16 23:49:26 +000076#define KVM_PRIVATE_MEM_SLOTS 0
Sanjay Lal740765c2012-11-21 18:34:00 -080077
78#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
David Hildenbrand920552b2015-09-18 12:34:53 +020079#define KVM_HALT_POLL_NS_DEFAULT 500000
Sanjay Lal740765c2012-11-21 18:34:00 -080080
James Hoganc992a4f2017-03-14 10:15:31 +000081#ifdef CONFIG_KVM_MIPS_VZ
82extern unsigned long GUESTID_MASK;
83extern unsigned long GUESTID_FIRST_VERSION;
84extern unsigned long GUESTID_VERSION_MASK;
85#endif
Sanjay Lal740765c2012-11-21 18:34:00 -080086
87
James Hogan42aa12e2016-06-15 19:29:57 +010088/*
89 * Special address that contains the comm page, used for reducing # of traps
90 * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
91 * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
92 * caught.
93 */
94#define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \
95 (0x8000 - PAGE_SIZE))
Sanjay Lal740765c2012-11-21 18:34:00 -080096
97#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
98 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
99
James Hogan22027942014-03-14 13:06:08 +0000100#define KVM_GUEST_KUSEG 0x00000000UL
101#define KVM_GUEST_KSEG0 0x40000000UL
James Hogan7801bbe2016-11-14 23:59:27 +0000102#define KVM_GUEST_KSEG1 0x40000000UL
James Hogan22027942014-03-14 13:06:08 +0000103#define KVM_GUEST_KSEG23 0x60000000UL
James Hogan7f5a1dd2016-06-09 10:50:44 +0100104#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
James Hogan22027942014-03-14 13:06:08 +0000105#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
Sanjay Lal740765c2012-11-21 18:34:00 -0800106
107#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
108#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
109#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
110
111/*
112 * Map an address to a certain kernel segment
113 */
114#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
115#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
116#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
117
James Hogan22027942014-03-14 13:06:08 +0000118#define KVM_INVALID_PAGE 0xdeadbeef
James Hogan22027942014-03-14 13:06:08 +0000119#define KVM_INVALID_ADDR 0xdeadbeef
Sanjay Lal740765c2012-11-21 18:34:00 -0800120
James Hoganf6f70172016-08-01 09:07:52 +0100121/*
122 * EVA has overlapping user & kernel address spaces, so user VAs may be >
123 * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
124 * PAGE_OFFSET.
125 */
126
127#define KVM_HVA_ERR_BAD (-1UL)
128#define KVM_HVA_ERR_RO_BAD (-2UL)
129
130static inline bool kvm_is_error_hva(unsigned long addr)
131{
132 return IS_ERR_VALUE(addr);
133}
134
Sanjay Lal740765c2012-11-21 18:34:00 -0800135struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000136 ulong remote_tlb_flush;
Sanjay Lal740765c2012-11-21 18:34:00 -0800137};
138
139struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000140 u64 wait_exits;
141 u64 cache_exits;
142 u64 signal_exits;
143 u64 int_exits;
144 u64 cop_unusable_exits;
145 u64 tlbmod_exits;
146 u64 tlbmiss_ld_exits;
147 u64 tlbmiss_st_exits;
148 u64 addrerr_st_exits;
149 u64 addrerr_ld_exits;
150 u64 syscall_exits;
151 u64 resvd_inst_exits;
152 u64 break_inst_exits;
153 u64 trap_inst_exits;
154 u64 msa_fpe_exits;
155 u64 fpe_exits;
156 u64 msa_disabled_exits;
157 u64 flush_dcache_exits;
James Hogana7244922017-03-14 10:15:18 +0000158#ifdef CONFIG_KVM_MIPS_VZ
159 u64 vz_gpsi_exits;
160 u64 vz_gsfc_exits;
161 u64 vz_hc_exits;
162 u64 vz_grr_exits;
163 u64 vz_gva_exits;
164 u64 vz_ghfc_exits;
165 u64 vz_gpa_exits;
166 u64 vz_resvd_exits;
167#endif
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000168 u64 halt_successful_poll;
169 u64 halt_attempted_poll;
170 u64 halt_poll_invalid;
171 u64 halt_wakeup;
Sanjay Lal740765c2012-11-21 18:34:00 -0800172};
173
Sanjay Lal740765c2012-11-21 18:34:00 -0800174struct kvm_arch_memory_slot {
175};
176
177struct kvm_arch {
James Hogan06c158c2015-05-01 13:50:18 +0100178 /* Guest physical mm */
179 struct mm_struct gpa_mm;
James Hoganc992a4f2017-03-14 10:15:31 +0000180 /* Mask of CPUs needing GPA ASID flush */
181 cpumask_t asid_flush_mask;
Sanjay Lal740765c2012-11-21 18:34:00 -0800182};
183
James Hogan22027942014-03-14 13:06:08 +0000184#define N_MIPS_COPROC_REGS 32
185#define N_MIPS_COPROC_SEL 8
Sanjay Lal740765c2012-11-21 18:34:00 -0800186
187struct mips_coproc {
188 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
189#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
190 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
191#endif
192};
193
194/*
195 * Coprocessor 0 register names
196 */
James Hogan22027942014-03-14 13:06:08 +0000197#define MIPS_CP0_TLB_INDEX 0
198#define MIPS_CP0_TLB_RANDOM 1
199#define MIPS_CP0_TLB_LOW 2
200#define MIPS_CP0_TLB_LO0 2
201#define MIPS_CP0_TLB_LO1 3
202#define MIPS_CP0_TLB_CONTEXT 4
203#define MIPS_CP0_TLB_PG_MASK 5
204#define MIPS_CP0_TLB_WIRED 6
205#define MIPS_CP0_HWRENA 7
206#define MIPS_CP0_BAD_VADDR 8
207#define MIPS_CP0_COUNT 9
208#define MIPS_CP0_TLB_HI 10
209#define MIPS_CP0_COMPARE 11
210#define MIPS_CP0_STATUS 12
211#define MIPS_CP0_CAUSE 13
212#define MIPS_CP0_EXC_PC 14
213#define MIPS_CP0_PRID 15
214#define MIPS_CP0_CONFIG 16
215#define MIPS_CP0_LLADDR 17
216#define MIPS_CP0_WATCH_LO 18
217#define MIPS_CP0_WATCH_HI 19
218#define MIPS_CP0_TLB_XCONTEXT 20
219#define MIPS_CP0_ECC 26
220#define MIPS_CP0_CACHE_ERR 27
221#define MIPS_CP0_TAG_LO 28
222#define MIPS_CP0_TAG_HI 29
223#define MIPS_CP0_ERROR_PC 30
224#define MIPS_CP0_DEBUG 23
225#define MIPS_CP0_DEPC 24
226#define MIPS_CP0_PERFCNT 25
227#define MIPS_CP0_ERRCTL 26
228#define MIPS_CP0_DATA_LO 28
229#define MIPS_CP0_DATA_HI 29
230#define MIPS_CP0_DESAVE 31
Sanjay Lal740765c2012-11-21 18:34:00 -0800231
James Hogan22027942014-03-14 13:06:08 +0000232#define MIPS_CP0_CONFIG_SEL 0
233#define MIPS_CP0_CONFIG1_SEL 1
234#define MIPS_CP0_CONFIG2_SEL 2
235#define MIPS_CP0_CONFIG3_SEL 3
James Hoganc7716072014-06-26 15:11:29 +0100236#define MIPS_CP0_CONFIG4_SEL 4
237#define MIPS_CP0_CONFIG5_SEL 5
Sanjay Lal740765c2012-11-21 18:34:00 -0800238
James Hoganc992a4f2017-03-14 10:15:31 +0000239#define MIPS_CP0_GUESTCTL2 10
240#define MIPS_CP0_GUESTCTL2_SEL 5
241#define MIPS_CP0_GTOFFSET 12
242#define MIPS_CP0_GTOFFSET_SEL 7
243
Sanjay Lal740765c2012-11-21 18:34:00 -0800244/* Resume Flags */
James Hogan22027942014-03-14 13:06:08 +0000245#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
246#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
Sanjay Lal740765c2012-11-21 18:34:00 -0800247
James Hogan22027942014-03-14 13:06:08 +0000248#define RESUME_GUEST 0
249#define RESUME_GUEST_DR RESUME_FLAG_DR
250#define RESUME_HOST RESUME_FLAG_HOST
Sanjay Lal740765c2012-11-21 18:34:00 -0800251
252enum emulation_result {
253 EMULATE_DONE, /* no further processing */
254 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
255 EMULATE_FAIL, /* can't emulate this instruction */
256 EMULATE_WAIT, /* WAIT instruction */
257 EMULATE_PRIV_FAIL,
James Hogan4cf74c92016-11-26 00:37:28 +0000258 EMULATE_EXCEPT, /* A guest exception has been generated */
James Hogan955d8dc2017-03-14 10:15:14 +0000259 EMULATE_HYPERCALL, /* HYPCALL instruction */
Sanjay Lal740765c2012-11-21 18:34:00 -0800260};
261
Sanjay Lal740765c2012-11-21 18:34:00 -0800262#define mips3_paddr_to_tlbpfn(x) \
James Hogan22027942014-03-14 13:06:08 +0000263 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
Sanjay Lal740765c2012-11-21 18:34:00 -0800264#define mips3_tlbpfn_to_paddr(x) \
James Hogan22027942014-03-14 13:06:08 +0000265 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
Sanjay Lal740765c2012-11-21 18:34:00 -0800266
James Hogan22027942014-03-14 13:06:08 +0000267#define MIPS3_PG_SHIFT 6
268#define MIPS3_PG_FRAME 0x3fffffc0
Sanjay Lal740765c2012-11-21 18:34:00 -0800269
James Hogan22027942014-03-14 13:06:08 +0000270#define VPN2_MASK 0xffffe000
Paul Burtonca64c2b2016-05-06 14:36:20 +0100271#define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID
James Hogane6207bb2016-06-09 14:19:19 +0100272#define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
James Hogan22027942014-03-14 13:06:08 +0000273#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
Paul Burtonca64c2b2016-05-06 14:36:20 +0100274#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
James Hogan19d194c2016-06-09 14:19:18 +0100275#define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
James Hogane6207bb2016-06-09 14:19:19 +0100276#define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
James Hogan1880afd2016-11-28 23:04:52 +0000277#define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D)
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700278#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
279 ((y) & VPN2_MASK & ~(x).tlb_mask))
280#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
Paul Burtonca64c2b2016-05-06 14:36:20 +0100281 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
Sanjay Lal740765c2012-11-21 18:34:00 -0800282
283struct kvm_mips_tlb {
284 long tlb_mask;
285 long tlb_hi;
James Hogan9fbfb062016-06-09 14:19:17 +0100286 long tlb_lo[2];
Sanjay Lal740765c2012-11-21 18:34:00 -0800287};
288
James Hoganaba85922016-12-16 15:57:00 +0000289#define KVM_NR_MEM_OBJS 4
290
291/*
292 * We don't want allocation failures within the mmu code, so we preallocate
293 * enough memory for a single page fault in a cache.
294 */
295struct kvm_mmu_memory_cache {
296 int nobjs;
297 void *objects[KVM_NR_MEM_OBJS];
298};
299
James Hoganf9431762016-06-14 09:40:10 +0100300#define KVM_MIPS_AUX_FPU 0x1
301#define KVM_MIPS_AUX_MSA 0x2
James Hogan98e91b82014-11-18 14:09:12 +0000302
James Hogan22027942014-03-14 13:06:08 +0000303#define KVM_MIPS_GUEST_TLB_SIZE 64
Sanjay Lal740765c2012-11-21 18:34:00 -0800304struct kvm_vcpu_arch {
James Hogan878edf02016-06-09 14:19:14 +0100305 void *guest_ebase;
James Hogan797179b2016-06-09 10:50:43 +0100306 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
James Hogan1934a3a2017-03-14 10:15:26 +0000307
308 /* Host registers preserved across guest mode execution */
Sanjay Lal740765c2012-11-21 18:34:00 -0800309 unsigned long host_stack;
310 unsigned long host_gp;
James Hogan1934a3a2017-03-14 10:15:26 +0000311 unsigned long host_pgd;
312 unsigned long host_entryhi;
Sanjay Lal740765c2012-11-21 18:34:00 -0800313
314 /* Host CP0 registers used when handling exits from guest */
315 unsigned long host_cp0_badvaddr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800316 unsigned long host_cp0_epc;
James Hogan31cf7492016-06-09 14:19:09 +0100317 u32 host_cp0_cause;
James Hogan1934a3a2017-03-14 10:15:26 +0000318 u32 host_cp0_guestctl0;
James Hogan6a97c772015-04-23 16:54:35 +0100319 u32 host_cp0_badinstr;
320 u32 host_cp0_badinstrp;
Sanjay Lal740765c2012-11-21 18:34:00 -0800321
322 /* GPRS */
323 unsigned long gprs[32];
324 unsigned long hi;
325 unsigned long lo;
326 unsigned long pc;
327
328 /* FPU State */
329 struct mips_fpu_struct fpu;
James Hoganf9431762016-06-14 09:40:10 +0100330 /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
331 unsigned int aux_inuse;
Sanjay Lal740765c2012-11-21 18:34:00 -0800332
333 /* COP0 State */
334 struct mips_coproc *cop0;
335
336 /* Host KSEG0 address of the EI/DI offset */
337 void *kseg0_commpage;
338
James Hogane1e575f62016-10-25 16:11:12 +0100339 /* Resume PC after MMIO completion */
340 unsigned long io_pc;
341 /* GPR used as IO source/target */
342 u32 io_gpr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800343
James Hogane30492b2014-05-29 10:16:35 +0100344 struct hrtimer comparecount_timer;
James Hoganf8239342014-05-29 10:16:37 +0100345 /* Count timer control KVM register */
James Hoganbdb7ed82016-06-09 14:19:07 +0100346 u32 count_ctl;
James Hogane30492b2014-05-29 10:16:35 +0100347 /* Count bias from the raw time */
James Hoganbdb7ed82016-06-09 14:19:07 +0100348 u32 count_bias;
James Hogane30492b2014-05-29 10:16:35 +0100349 /* Frequency of timer in Hz */
James Hoganbdb7ed82016-06-09 14:19:07 +0100350 u32 count_hz;
James Hogane30492b2014-05-29 10:16:35 +0100351 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
352 s64 count_dyn_bias;
James Hoganf8239342014-05-29 10:16:37 +0100353 /* Resume time */
354 ktime_t count_resume;
James Hogane30492b2014-05-29 10:16:35 +0100355 /* Period of timer tick in ns */
356 u64 count_period;
Sanjay Lal740765c2012-11-21 18:34:00 -0800357
358 /* Bitmask of exceptions that are pending */
359 unsigned long pending_exceptions;
360
361 /* Bitmask of pending exceptions to be cleared */
362 unsigned long pending_exceptions_clr;
363
Sanjay Lal740765c2012-11-21 18:34:00 -0800364 /* S/W Based TLB for guest */
365 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
366
James Hoganc550d532016-10-11 23:14:39 +0100367 /* Guest kernel/user [partial] mm */
Sanjay Lal740765c2012-11-21 18:34:00 -0800368 struct mm_struct guest_kernel_mm, guest_user_mm;
369
James Hogan25b08c72016-09-16 00:06:43 +0100370 /* Guest ASID of last user mode execution */
371 unsigned int last_user_gasid;
372
James Hoganaba85922016-12-16 15:57:00 +0000373 /* Cache some mmu pages needed inside spinlock regions */
374 struct kvm_mmu_memory_cache mmu_page_cache;
375
James Hoganc992a4f2017-03-14 10:15:31 +0000376#ifdef CONFIG_KVM_MIPS_VZ
377 /* vcpu's vzguestid is different on each host cpu in an smp system */
378 u32 vzguestid[NR_CPUS];
379
380 /* wired guest TLB entries */
381 struct kvm_mips_tlb *wired_tlb;
382 unsigned int wired_tlb_limit;
383 unsigned int wired_tlb_used;
384#endif
385
386 /* Last CPU the VCPU state was loaded on */
Sanjay Lal740765c2012-11-21 18:34:00 -0800387 int last_sched_cpu;
James Hoganc992a4f2017-03-14 10:15:31 +0000388 /* Last CPU the VCPU actually executed guest code on */
389 int last_exec_cpu;
Sanjay Lal740765c2012-11-21 18:34:00 -0800390
391 /* WAIT executed */
392 int wait;
James Hogan98e91b82014-11-18 14:09:12 +0000393
394 u8 fpu_enabled;
James Hogan539cb89fb2015-03-05 11:43:36 +0000395 u8 msa_enabled;
Sanjay Lal740765c2012-11-21 18:34:00 -0800396};
397
James Hoganc73c99b2014-05-29 10:16:33 +0100398static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
399 unsigned long val)
400{
401 unsigned long temp;
402 do {
403 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100404 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100405 " " __LL "%0, %1 \n"
406 " or %0, %2 \n"
407 " " __SC "%0, %1 \n"
408 " .set mips0 \n"
409 : "=&r" (temp), "+m" (*reg)
410 : "r" (val));
411 } while (unlikely(!temp));
412}
413
414static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
415 unsigned long val)
416{
417 unsigned long temp;
418 do {
419 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100420 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100421 " " __LL "%0, %1 \n"
422 " and %0, %2 \n"
423 " " __SC "%0, %1 \n"
424 " .set mips0 \n"
425 : "=&r" (temp), "+m" (*reg)
426 : "r" (~val));
427 } while (unlikely(!temp));
428}
429
430static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
431 unsigned long change,
432 unsigned long val)
433{
434 unsigned long temp;
435 do {
436 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100437 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100438 " " __LL "%0, %1 \n"
439 " and %0, %2 \n"
440 " or %0, %3 \n"
441 " " __SC "%0, %1 \n"
442 " .set mips0 \n"
443 : "=&r" (temp), "+m" (*reg)
444 : "r" (~change), "r" (val & change));
445 } while (unlikely(!temp));
446}
447
James Hogana27660f2017-03-14 10:15:25 +0000448/* Guest register types, used in accessor build below */
449#define __KVMT32 u32
450#define __KVMTl unsigned long
James Hoganc73c99b2014-05-29 10:16:33 +0100451
James Hogana27660f2017-03-14 10:15:25 +0000452/*
453 * __BUILD_KVM_$ops_SAVED(): kvm_$op_sw_gc0_$reg()
454 * These operate on the saved guest C0 state in RAM.
455 */
James Hoganc73c99b2014-05-29 10:16:33 +0100456
James Hogana27660f2017-03-14 10:15:25 +0000457/* Generate saved context simple accessors */
458#define __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
459static inline __KVMT##type kvm_read_sw_gc0_##name(struct mips_coproc *cop0) \
James Hogan22027942014-03-14 13:06:08 +0000460{ \
James Hogana27660f2017-03-14 10:15:25 +0000461 return cop0->reg[(_reg)][(sel)]; \
462} \
463static inline void kvm_write_sw_gc0_##name(struct mips_coproc *cop0, \
464 __KVMT##type val) \
465{ \
466 cop0->reg[(_reg)][(sel)] = val; \
Sanjay Lal740765c2012-11-21 18:34:00 -0800467}
468
James Hogana27660f2017-03-14 10:15:25 +0000469/* Generate saved context bitwise modifiers */
470#define __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
471static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
472 __KVMT##type val) \
473{ \
474 cop0->reg[(_reg)][(sel)] |= val; \
475} \
476static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
477 __KVMT##type val) \
478{ \
479 cop0->reg[(_reg)][(sel)] &= ~val; \
480} \
481static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
482 __KVMT##type mask, \
483 __KVMT##type val) \
484{ \
485 unsigned long _mask = mask; \
486 cop0->reg[(_reg)][(sel)] &= ~_mask; \
487 cop0->reg[(_reg)][(sel)] |= val & _mask; \
488}
489
490/* Generate saved context atomic bitwise modifiers */
491#define __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
492static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
493 __KVMT##type val) \
494{ \
495 _kvm_atomic_set_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
496} \
497static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
498 __KVMT##type val) \
499{ \
500 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
501} \
502static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
503 __KVMT##type mask, \
504 __KVMT##type val) \
505{ \
506 _kvm_atomic_change_c0_guest_reg(&cop0->reg[(_reg)][(sel)], mask, \
507 val); \
508}
509
510/*
511 * __BUILD_KVM_$ops_VZ(): kvm_$op_vz_gc0_$reg()
512 * These operate on the VZ guest C0 context in hardware.
513 */
514
515/* Generate VZ guest context simple accessors */
516#define __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
517static inline __KVMT##type kvm_read_vz_gc0_##name(struct mips_coproc *cop0) \
518{ \
519 return read_gc0_##name(); \
520} \
521static inline void kvm_write_vz_gc0_##name(struct mips_coproc *cop0, \
522 __KVMT##type val) \
523{ \
524 write_gc0_##name(val); \
525}
526
527/* Generate VZ guest context bitwise modifiers */
528#define __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
529static inline void kvm_set_vz_gc0_##name(struct mips_coproc *cop0, \
530 __KVMT##type val) \
531{ \
532 set_gc0_##name(val); \
533} \
534static inline void kvm_clear_vz_gc0_##name(struct mips_coproc *cop0, \
535 __KVMT##type val) \
536{ \
537 clear_gc0_##name(val); \
538} \
539static inline void kvm_change_vz_gc0_##name(struct mips_coproc *cop0, \
540 __KVMT##type mask, \
541 __KVMT##type val) \
542{ \
543 change_gc0_##name(mask, val); \
544}
545
546/* Generate VZ guest context save/restore to/from saved context */
547#define __BUILD_KVM_SAVE_VZ(name, _reg, sel) \
548static inline void kvm_restore_gc0_##name(struct mips_coproc *cop0) \
549{ \
550 write_gc0_##name(cop0->reg[(_reg)][(sel)]); \
551} \
552static inline void kvm_save_gc0_##name(struct mips_coproc *cop0) \
553{ \
554 cop0->reg[(_reg)][(sel)] = read_gc0_##name(); \
555}
556
557/*
558 * __BUILD_KVM_$ops_WRAP(): kvm_$op_$name1() -> kvm_$op_$name2()
559 * These wrap a set of operations to provide them with a different name.
560 */
561
562/* Generate simple accessor wrapper */
563#define __BUILD_KVM_RW_WRAP(name1, name2, type) \
564static inline __KVMT##type kvm_read_##name1(struct mips_coproc *cop0) \
565{ \
566 return kvm_read_##name2(cop0); \
567} \
568static inline void kvm_write_##name1(struct mips_coproc *cop0, \
569 __KVMT##type val) \
570{ \
571 kvm_write_##name2(cop0, val); \
572}
573
574/* Generate bitwise modifier wrapper */
575#define __BUILD_KVM_SET_WRAP(name1, name2, type) \
576static inline void kvm_set_##name1(struct mips_coproc *cop0, \
577 __KVMT##type val) \
578{ \
579 kvm_set_##name2(cop0, val); \
580} \
581static inline void kvm_clear_##name1(struct mips_coproc *cop0, \
582 __KVMT##type val) \
583{ \
584 kvm_clear_##name2(cop0, val); \
585} \
586static inline void kvm_change_##name1(struct mips_coproc *cop0, \
587 __KVMT##type mask, \
588 __KVMT##type val) \
589{ \
590 kvm_change_##name2(cop0, mask, val); \
591}
592
593/*
594 * __BUILD_KVM_$ops_SW(): kvm_$op_c0_guest_$reg() -> kvm_$op_sw_gc0_$reg()
595 * These generate accessors operating on the saved context in RAM, and wrap them
596 * with the common guest C0 accessors (for use by common emulation code).
597 */
598
599#define __BUILD_KVM_RW_SW(name, type, _reg, sel) \
600 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
601 __BUILD_KVM_RW_WRAP(c0_guest_##name, sw_gc0_##name, type)
602
603#define __BUILD_KVM_SET_SW(name, type, _reg, sel) \
604 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
605 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
606
607#define __BUILD_KVM_ATOMIC_SW(name, type, _reg, sel) \
608 __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
609 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
610
611#ifndef CONFIG_KVM_MIPS_VZ
612
613/*
614 * T&E (trap & emulate software based virtualisation)
615 * We generate the common accessors operating exclusively on the saved context
616 * in RAM.
617 */
618
619#define __BUILD_KVM_RW_HW __BUILD_KVM_RW_SW
620#define __BUILD_KVM_SET_HW __BUILD_KVM_SET_SW
621#define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_ATOMIC_SW
622
623#else
624
625/*
626 * VZ (hardware assisted virtualisation)
627 * These macros use the active guest state in VZ mode (hardware registers),
628 */
629
630/*
631 * __BUILD_KVM_$ops_HW(): kvm_$op_c0_guest_$reg() -> kvm_$op_vz_gc0_$reg()
632 * These generate accessors operating on the VZ guest context in hardware, and
633 * wrap them with the common guest C0 accessors (for use by common emulation
634 * code).
635 *
636 * Accessors operating on the saved context in RAM are also generated to allow
637 * convenient explicit saving and restoring of the state.
638 */
639
640#define __BUILD_KVM_RW_HW(name, type, _reg, sel) \
641 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
642 __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
643 __BUILD_KVM_RW_WRAP(c0_guest_##name, vz_gc0_##name, type) \
644 __BUILD_KVM_SAVE_VZ(name, _reg, sel)
645
646#define __BUILD_KVM_SET_HW(name, type, _reg, sel) \
647 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
648 __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
649 __BUILD_KVM_SET_WRAP(c0_guest_##name, vz_gc0_##name, type)
650
651/*
652 * We can't do atomic modifications of COP0 state if hardware can modify it.
653 * Races must be handled explicitly.
654 */
655#define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_SET_HW
656
657#endif
658
659/*
660 * Define accessors for CP0 registers that are accessible to the guest. These
661 * are primarily used by common emulation code, which may need to access the
662 * registers differently depending on the implementation.
663 *
664 * fns_hw/sw name type reg num select
665 */
666__BUILD_KVM_RW_HW(index, 32, MIPS_CP0_TLB_INDEX, 0)
667__BUILD_KVM_RW_HW(entrylo0, l, MIPS_CP0_TLB_LO0, 0)
668__BUILD_KVM_RW_HW(entrylo1, l, MIPS_CP0_TLB_LO1, 0)
669__BUILD_KVM_RW_HW(context, l, MIPS_CP0_TLB_CONTEXT, 0)
James Hogandffe0422017-03-14 10:15:34 +0000670__BUILD_KVM_RW_HW(contextconfig, 32, MIPS_CP0_TLB_CONTEXT, 1)
James Hogana27660f2017-03-14 10:15:25 +0000671__BUILD_KVM_RW_HW(userlocal, l, MIPS_CP0_TLB_CONTEXT, 2)
James Hogandffe0422017-03-14 10:15:34 +0000672__BUILD_KVM_RW_HW(xcontextconfig, l, MIPS_CP0_TLB_CONTEXT, 3)
James Hogana27660f2017-03-14 10:15:25 +0000673__BUILD_KVM_RW_HW(pagemask, l, MIPS_CP0_TLB_PG_MASK, 0)
674__BUILD_KVM_RW_HW(pagegrain, 32, MIPS_CP0_TLB_PG_MASK, 1)
675__BUILD_KVM_RW_HW(wired, 32, MIPS_CP0_TLB_WIRED, 0)
676__BUILD_KVM_RW_HW(hwrena, 32, MIPS_CP0_HWRENA, 0)
677__BUILD_KVM_RW_HW(badvaddr, l, MIPS_CP0_BAD_VADDR, 0)
James Hoganedc89262017-03-14 10:15:33 +0000678__BUILD_KVM_RW_HW(badinstr, 32, MIPS_CP0_BAD_VADDR, 1)
679__BUILD_KVM_RW_HW(badinstrp, 32, MIPS_CP0_BAD_VADDR, 2)
James Hogana27660f2017-03-14 10:15:25 +0000680__BUILD_KVM_RW_SW(count, 32, MIPS_CP0_COUNT, 0)
681__BUILD_KVM_RW_HW(entryhi, l, MIPS_CP0_TLB_HI, 0)
682__BUILD_KVM_RW_HW(compare, 32, MIPS_CP0_COMPARE, 0)
683__BUILD_KVM_RW_HW(status, 32, MIPS_CP0_STATUS, 0)
684__BUILD_KVM_RW_HW(intctl, 32, MIPS_CP0_STATUS, 1)
685__BUILD_KVM_RW_HW(cause, 32, MIPS_CP0_CAUSE, 0)
686__BUILD_KVM_RW_HW(epc, l, MIPS_CP0_EXC_PC, 0)
687__BUILD_KVM_RW_SW(prid, 32, MIPS_CP0_PRID, 0)
688__BUILD_KVM_RW_HW(ebase, l, MIPS_CP0_PRID, 1)
689__BUILD_KVM_RW_HW(config, 32, MIPS_CP0_CONFIG, 0)
690__BUILD_KVM_RW_HW(config1, 32, MIPS_CP0_CONFIG, 1)
691__BUILD_KVM_RW_HW(config2, 32, MIPS_CP0_CONFIG, 2)
692__BUILD_KVM_RW_HW(config3, 32, MIPS_CP0_CONFIG, 3)
693__BUILD_KVM_RW_HW(config4, 32, MIPS_CP0_CONFIG, 4)
694__BUILD_KVM_RW_HW(config5, 32, MIPS_CP0_CONFIG, 5)
695__BUILD_KVM_RW_HW(config6, 32, MIPS_CP0_CONFIG, 6)
696__BUILD_KVM_RW_HW(config7, 32, MIPS_CP0_CONFIG, 7)
James Hoganc992a4f2017-03-14 10:15:31 +0000697__BUILD_KVM_RW_HW(xcontext, l, MIPS_CP0_TLB_XCONTEXT, 0)
James Hogana27660f2017-03-14 10:15:25 +0000698__BUILD_KVM_RW_HW(errorepc, l, MIPS_CP0_ERROR_PC, 0)
699__BUILD_KVM_RW_HW(kscratch1, l, MIPS_CP0_DESAVE, 2)
700__BUILD_KVM_RW_HW(kscratch2, l, MIPS_CP0_DESAVE, 3)
701__BUILD_KVM_RW_HW(kscratch3, l, MIPS_CP0_DESAVE, 4)
702__BUILD_KVM_RW_HW(kscratch4, l, MIPS_CP0_DESAVE, 5)
703__BUILD_KVM_RW_HW(kscratch5, l, MIPS_CP0_DESAVE, 6)
704__BUILD_KVM_RW_HW(kscratch6, l, MIPS_CP0_DESAVE, 7)
705
706/* Bitwise operations (on HW state) */
707__BUILD_KVM_SET_HW(status, 32, MIPS_CP0_STATUS, 0)
708/* Cause can be modified asynchronously from hardirq hrtimer callback */
709__BUILD_KVM_ATOMIC_HW(cause, 32, MIPS_CP0_CAUSE, 0)
710__BUILD_KVM_SET_HW(ebase, l, MIPS_CP0_PRID, 1)
711
James Hoganc992a4f2017-03-14 10:15:31 +0000712/* Bitwise operations (on saved state) */
713__BUILD_KVM_SET_SAVED(config, 32, MIPS_CP0_CONFIG, 0)
714__BUILD_KVM_SET_SAVED(config1, 32, MIPS_CP0_CONFIG, 1)
715__BUILD_KVM_SET_SAVED(config2, 32, MIPS_CP0_CONFIG, 2)
716__BUILD_KVM_SET_SAVED(config3, 32, MIPS_CP0_CONFIG, 3)
717__BUILD_KVM_SET_SAVED(config4, 32, MIPS_CP0_CONFIG, 4)
718__BUILD_KVM_SET_SAVED(config5, 32, MIPS_CP0_CONFIG, 5)
719
James Hogan98e91b82014-11-18 14:09:12 +0000720/* Helpers */
721
722static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
723{
James Hogan19451e52016-06-15 19:29:50 +0100724 return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
James Hogan98e91b82014-11-18 14:09:12 +0000725 vcpu->fpu_enabled;
726}
727
728static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
729{
730 return kvm_mips_guest_can_have_fpu(vcpu) &&
731 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
732}
Sanjay Lal740765c2012-11-21 18:34:00 -0800733
James Hogan539cb89fb2015-03-05 11:43:36 +0000734static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
735{
736 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
737 vcpu->msa_enabled;
738}
739
740static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
741{
742 return kvm_mips_guest_can_have_msa(vcpu) &&
743 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
744}
745
Sanjay Lal740765c2012-11-21 18:34:00 -0800746struct kvm_mips_callbacks {
James Hogan2dca3722014-05-29 10:16:40 +0100747 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
748 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
749 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
750 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
751 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
752 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
753 int (*handle_syscall)(struct kvm_vcpu *vcpu);
754 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
755 int (*handle_break)(struct kvm_vcpu *vcpu);
James Hogan0a560422015-02-06 16:03:57 +0000756 int (*handle_trap)(struct kvm_vcpu *vcpu);
James Hoganc2537ed2015-02-06 10:56:27 +0000757 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
James Hogan1c0cd662015-02-06 10:56:27 +0000758 int (*handle_fpe)(struct kvm_vcpu *vcpu);
James Hogan98119ad2015-02-06 11:11:56 +0000759 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
James Hogan28c1e762017-03-14 10:15:24 +0000760 int (*handle_guest_exit)(struct kvm_vcpu *vcpu);
James Hoganedab4fe2017-03-14 10:15:23 +0000761 int (*hardware_enable)(void);
762 void (*hardware_disable)(void);
James Hogan607ef2f2017-03-14 10:15:22 +0000763 int (*check_extension)(struct kvm *kvm, long ext);
James Hogan2dca3722014-05-29 10:16:40 +0100764 int (*vcpu_init)(struct kvm_vcpu *vcpu);
James Hogan630766b32016-09-08 23:00:24 +0100765 void (*vcpu_uninit)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100766 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
James Hoganb6209112016-10-25 00:01:37 +0100767 void (*flush_shadow_all)(struct kvm *kvm);
768 /*
769 * Must take care of flushing any cached GPA PTEs (e.g. guest entries in
770 * VZ root TLB, or T&E GVA page tables and corresponding root TLB
771 * mappings).
772 */
773 void (*flush_shadow_memslot)(struct kvm *kvm,
774 const struct kvm_memory_slot *slot);
James Hogan2dca3722014-05-29 10:16:40 +0100775 gpa_t (*gva_to_gpa)(gva_t gva);
776 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
777 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
778 void (*queue_io_int)(struct kvm_vcpu *vcpu,
779 struct kvm_mips_interrupt *irq);
780 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
781 struct kvm_mips_interrupt *irq);
782 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100783 u32 cause);
James Hogan2dca3722014-05-29 10:16:40 +0100784 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100785 u32 cause);
James Hoganf5c43bd2016-06-15 19:29:49 +0100786 unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
787 int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
James Hoganf8be02d2014-05-29 10:16:29 +0100788 int (*get_one_reg)(struct kvm_vcpu *vcpu,
789 const struct kvm_one_reg *reg, s64 *v);
790 int (*set_one_reg)(struct kvm_vcpu *vcpu,
791 const struct kvm_one_reg *reg, s64 v);
James Hogana60b8432016-11-12 00:00:13 +0000792 int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
793 int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu);
James Hogana2c046e2016-11-18 13:14:37 +0000794 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
795 void (*vcpu_reenter)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800796};
797extern struct kvm_mips_callbacks *kvm_mips_callbacks;
798int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
799
800/* Debug: dump vcpu state */
801int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
802
James Hogan90e93112016-06-23 17:34:39 +0100803extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu);
804
805/* Building of entry/exception code */
James Hogan1e5217f52016-06-23 17:34:45 +0100806int kvm_mips_entry_setup(void);
James Hogan90e93112016-06-23 17:34:39 +0100807void *kvm_mips_build_vcpu_run(void *addr);
James Hogana7cfa7a2016-09-10 23:56:46 +0100808void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler);
James Hogan1f9ca622016-06-23 17:34:46 +0100809void *kvm_mips_build_exception(void *addr, void *handler);
James Hogan90e93112016-06-23 17:34:39 +0100810void *kvm_mips_build_exit(void *addr);
Sanjay Lal740765c2012-11-21 18:34:00 -0800811
James Hogan539cb89fb2015-03-05 11:43:36 +0000812/* FPU/MSA context management */
James Hogan98e91b82014-11-18 14:09:12 +0000813void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
814void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
815void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000816void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
817void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
818void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
819void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000820void kvm_own_fpu(struct kvm_vcpu *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000821void kvm_own_msa(struct kvm_vcpu *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000822void kvm_drop_fpu(struct kvm_vcpu *vcpu);
823void kvm_lose_fpu(struct kvm_vcpu *vcpu);
824
Sanjay Lal740765c2012-11-21 18:34:00 -0800825/* TLB handling */
James Hoganbdb7ed82016-06-09 14:19:07 +0100826u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800827
James Hoganbdb7ed82016-06-09 14:19:07 +0100828u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800829
James Hoganbdb7ed82016-06-09 14:19:07 +0100830u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800831
James Hoganc992a4f2017-03-14 10:15:31 +0000832#ifdef CONFIG_KVM_MIPS_VZ
833int kvm_mips_handle_vz_root_tlb_fault(unsigned long badvaddr,
834 struct kvm_vcpu *vcpu, bool write_fault);
835#endif
Sanjay Lal740765c2012-11-21 18:34:00 -0800836extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
James Hogan577ed7f2015-05-01 14:56:31 +0100837 struct kvm_vcpu *vcpu,
838 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800839
840extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
841 struct kvm_vcpu *vcpu);
842
843extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
James Hogan7e3d2a72016-10-08 01:15:19 +0100844 struct kvm_mips_tlb *tlb,
James Hogan577ed7f2015-05-01 14:56:31 +0100845 unsigned long gva,
846 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800847
James Hogan31cf7492016-06-09 14:19:09 +0100848extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100849 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800850 struct kvm_run *run,
James Hogan577ed7f2015-05-01 14:56:31 +0100851 struct kvm_vcpu *vcpu,
852 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800853
Sanjay Lal740765c2012-11-21 18:34:00 -0800854extern void kvm_mips_dump_host_tlbs(void);
855extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
James Hogan57e38692016-10-08 00:15:52 +0100856extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi,
857 bool user, bool kernel);
Sanjay Lal740765c2012-11-21 18:34:00 -0800858
859extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
860 unsigned long entryhi);
James Hogana7ebb2e2016-11-15 00:06:05 +0000861
James Hogan372582a2017-03-14 10:15:27 +0000862#ifdef CONFIG_KVM_MIPS_VZ
863int kvm_vz_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
864int kvm_vz_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long gva,
865 unsigned long *gpa);
866void kvm_vz_local_flush_roottlb_all_guests(void);
867void kvm_vz_local_flush_guesttlb_all(void);
868void kvm_vz_save_guesttlb(struct kvm_mips_tlb *buf, unsigned int index,
869 unsigned int count);
870void kvm_vz_load_guesttlb(const struct kvm_mips_tlb *buf, unsigned int index,
871 unsigned int count);
872#endif
873
James Hogana7ebb2e2016-11-15 00:06:05 +0000874void kvm_mips_suspend_mm(int cpu);
875void kvm_mips_resume_mm(int cpu);
876
James Hogana31b50d2016-12-16 15:57:00 +0000877/* MMU handling */
878
879/**
880 * enum kvm_mips_flush - Types of MMU flushes.
881 * @KMF_USER: Flush guest user virtual memory mappings.
882 * Guest USeg only.
883 * @KMF_KERN: Flush guest kernel virtual memory mappings.
884 * Guest USeg and KSeg2/3.
885 * @KMF_GPA: Flush guest physical memory mappings.
886 * Also includes KSeg0 if KMF_KERN is set.
887 */
888enum kvm_mips_flush {
889 KMF_USER = 0x0,
890 KMF_KERN = 0x1,
891 KMF_GPA = 0x2,
892};
893void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags);
James Hogan06c158c2015-05-01 13:50:18 +0100894bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hoganf0c0c332016-12-06 14:47:47 +0000895int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hogan06c158c2015-05-01 13:50:18 +0100896pgd_t *kvm_pgd_alloc(void);
James Hoganaba85922016-12-16 15:57:00 +0000897void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
898void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr,
899 bool user);
James Hogan1880afd2016-11-28 23:04:52 +0000900void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu);
901void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu);
902
903enum kvm_mips_fault_result {
904 KVM_MIPS_MAPPED = 0,
905 KVM_MIPS_GVA,
906 KVM_MIPS_GPA,
907 KVM_MIPS_TLB,
908 KVM_MIPS_TLBINV,
909 KVM_MIPS_TLBMOD,
910};
911enum kvm_mips_fault_result kvm_trap_emul_gva_fault(struct kvm_vcpu *vcpu,
912 unsigned long gva,
913 bool write);
Sanjay Lal740765c2012-11-21 18:34:00 -0800914
James Hogan411740f2016-12-13 16:32:39 +0000915#define KVM_ARCH_WANT_MMU_NOTIFIER
916int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
917int kvm_unmap_hva_range(struct kvm *kvm,
918 unsigned long start, unsigned long end);
919void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
920int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
921int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
922
923static inline void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
924 unsigned long address)
925{
926}
927
Sanjay Lal740765c2012-11-21 18:34:00 -0800928/* Emulation */
James Hogan122e51d2016-11-28 17:23:14 +0000929int kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
James Hoganbdb7ed82016-06-09 14:19:07 +0100930enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
James Hogan6a97c772015-04-23 16:54:35 +0100931int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
932int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
Sanjay Lal740765c2012-11-21 18:34:00 -0800933
James Hogana1ecc542016-11-28 18:39:24 +0000934/**
935 * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault.
936 * @vcpu: Virtual CPU.
937 *
938 * Returns: Whether the TLBL exception was likely due to an instruction
939 * fetch fault rather than a data load fault.
940 */
941static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu)
942{
943 unsigned long badvaddr = vcpu->host_cp0_badvaddr;
944 unsigned long epc = msk_isa16_mode(vcpu->pc);
945 u32 cause = vcpu->host_cp0_cause;
946
947 if (epc == badvaddr)
948 return true;
949
950 /*
951 * Branches may be 32-bit or 16-bit instructions.
952 * This isn't exact, but we don't really support MIPS16 or microMIPS yet
953 * in KVM anyway.
954 */
955 if ((cause & CAUSEF_BD) && badvaddr - epc <= 4)
956 return true;
957
958 return false;
959}
960
James Hogan31cf7492016-06-09 14:19:09 +0100961extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100962 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800963 struct kvm_run *run,
964 struct kvm_vcpu *vcpu);
965
James Hogan7801bbe2016-11-14 23:59:27 +0000966long kvm_mips_guest_exception_base(struct kvm_vcpu *vcpu);
967
James Hogan31cf7492016-06-09 14:19:09 +0100968extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100969 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800970 struct kvm_run *run,
971 struct kvm_vcpu *vcpu);
972
James Hogan31cf7492016-06-09 14:19:09 +0100973extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100974 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800975 struct kvm_run *run,
976 struct kvm_vcpu *vcpu);
977
James Hogan31cf7492016-06-09 14:19:09 +0100978extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100979 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800980 struct kvm_run *run,
981 struct kvm_vcpu *vcpu);
982
James Hogan31cf7492016-06-09 14:19:09 +0100983extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100984 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800985 struct kvm_run *run,
986 struct kvm_vcpu *vcpu);
987
James Hogan31cf7492016-06-09 14:19:09 +0100988extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100989 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800990 struct kvm_run *run,
991 struct kvm_vcpu *vcpu);
992
James Hogan31cf7492016-06-09 14:19:09 +0100993extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100994 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800995 struct kvm_run *run,
996 struct kvm_vcpu *vcpu);
997
James Hogan31cf7492016-06-09 14:19:09 +0100998extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100999 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001000 struct kvm_run *run,
1001 struct kvm_vcpu *vcpu);
1002
James Hogan31cf7492016-06-09 14:19:09 +01001003extern enum emulation_result kvm_mips_handle_ri(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001004 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001005 struct kvm_run *run,
1006 struct kvm_vcpu *vcpu);
1007
James Hogan31cf7492016-06-09 14:19:09 +01001008extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001009 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001010 struct kvm_run *run,
1011 struct kvm_vcpu *vcpu);
1012
James Hogan31cf7492016-06-09 14:19:09 +01001013extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001014 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001015 struct kvm_run *run,
1016 struct kvm_vcpu *vcpu);
1017
James Hogan31cf7492016-06-09 14:19:09 +01001018extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001019 u32 *opc,
James Hogan0a560422015-02-06 16:03:57 +00001020 struct kvm_run *run,
1021 struct kvm_vcpu *vcpu);
1022
James Hogan31cf7492016-06-09 14:19:09 +01001023extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001024 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +00001025 struct kvm_run *run,
1026 struct kvm_vcpu *vcpu);
1027
James Hogan31cf7492016-06-09 14:19:09 +01001028extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001029 u32 *opc,
James Hogan1c0cd662015-02-06 10:56:27 +00001030 struct kvm_run *run,
1031 struct kvm_vcpu *vcpu);
1032
James Hogan31cf7492016-06-09 14:19:09 +01001033extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001034 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +00001035 struct kvm_run *run,
1036 struct kvm_vcpu *vcpu);
1037
Sanjay Lal740765c2012-11-21 18:34:00 -08001038extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
1039 struct kvm_run *run);
1040
James Hoganbdb7ed82016-06-09 14:19:07 +01001041u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
1042void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
1043void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
James Hogana517c1a2017-03-14 10:15:21 +00001044void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz);
James Hoganf8239342014-05-29 10:16:37 +01001045int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
1046int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
James Hoganf74a8e22014-05-29 10:16:38 +01001047int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
James Hogane30492b2014-05-29 10:16:35 +01001048void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
1049void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
1050enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001051
James Hogan31cf7492016-06-09 14:19:09 +01001052enum emulation_result kvm_mips_check_privilege(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001053 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001054 struct kvm_run *run,
1055 struct kvm_vcpu *vcpu);
1056
James Hogan258f3a22016-06-15 19:29:47 +01001057enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001058 u32 *opc,
1059 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001060 struct kvm_run *run,
1061 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001062enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001063 u32 *opc,
1064 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001065 struct kvm_run *run,
1066 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001067enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001068 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001069 struct kvm_run *run,
1070 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001071enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001072 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001073 struct kvm_run *run,
1074 struct kvm_vcpu *vcpu);
1075
James Hoganc992a4f2017-03-14 10:15:31 +00001076/* COP0 */
1077enum emulation_result kvm_mips_emul_wait(struct kvm_vcpu *vcpu);
1078
James Hoganc7716072014-06-26 15:11:29 +01001079unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
1080unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
1081unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
1082unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
1083
James Hogan955d8dc2017-03-14 10:15:14 +00001084/* Hypercalls (hypcall.c) */
1085
1086enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu,
1087 union mips_instruction inst);
1088int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu);
1089
Sanjay Lal740765c2012-11-21 18:34:00 -08001090/* Dynamic binary translation */
James Hogan258f3a22016-06-15 19:29:47 +01001091extern int kvm_mips_trans_cache_index(union mips_instruction inst,
1092 u32 *opc, struct kvm_vcpu *vcpu);
1093extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
1094 struct kvm_vcpu *vcpu);
1095extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
1096 struct kvm_vcpu *vcpu);
1097extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
1098 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001099
1100/* Misc */
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -07001101extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001102extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
1103
Radim Krčmář0865e632014-08-28 15:13:02 +02001104static inline void kvm_arch_hardware_unsetup(void) {}
1105static inline void kvm_arch_sync_events(struct kvm *kvm) {}
1106static inline void kvm_arch_free_memslot(struct kvm *kvm,
1107 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
Paolo Bonzini15f46012015-05-17 21:26:08 +02001108static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
Radim Krčmář0865e632014-08-28 15:13:02 +02001109static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christoffer Dall3217f7c2015-08-27 16:41:15 +02001110static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
1111static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +02001112static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Sanjay Lal740765c2012-11-21 18:34:00 -08001113
1114#endif /* __MIPS_KVM_HOST_H__ */