blob: 71c3f21d80d595e477942cd76ccc9eb14b56ec40 [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
James Hoganc992a4f2017-03-14 10:15:31 +000013#include <linux/cpumask.h>
Sanjay Lal740765c2012-11-21 18:34:00 -080014#include <linux/mutex.h>
15#include <linux/hrtimer.h>
16#include <linux/interrupt.h>
17#include <linux/types.h>
18#include <linux/kvm.h>
19#include <linux/kvm_types.h>
20#include <linux/threads.h>
21#include <linux/spinlock.h>
22
James Hogan258f3a22016-06-15 19:29:47 +010023#include <asm/inst.h>
James Hogane6207bb2016-06-09 14:19:19 +010024#include <asm/mipsregs.h>
25
James Hogan48a3c4e2014-05-29 10:16:28 +010026/* MIPS KVM register ids */
27#define MIPS_CP0_32(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000028 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010029
30#define MIPS_CP0_64(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000031 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010032
33#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
34#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
35#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
36#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
James Hogandffe0422017-03-14 10:15:34 +000037#define KVM_REG_MIPS_CP0_CONTEXTCONFIG MIPS_CP0_32(4, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010038#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
James Hogandffe0422017-03-14 10:15:34 +000039#define KVM_REG_MIPS_CP0_XCONTEXTCONFIG MIPS_CP0_64(4, 3)
James Hogan48a3c4e2014-05-29 10:16:28 +010040#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
41#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
James Hogan4b7de022017-03-14 10:15:35 +000042#define KVM_REG_MIPS_CP0_SEGCTL0 MIPS_CP0_64(5, 2)
43#define KVM_REG_MIPS_CP0_SEGCTL1 MIPS_CP0_64(5, 3)
44#define KVM_REG_MIPS_CP0_SEGCTL2 MIPS_CP0_64(5, 4)
James Hogan5a2f3522017-03-14 10:15:36 +000045#define KVM_REG_MIPS_CP0_PWBASE MIPS_CP0_64(5, 5)
46#define KVM_REG_MIPS_CP0_PWFIELD MIPS_CP0_64(5, 6)
47#define KVM_REG_MIPS_CP0_PWSIZE MIPS_CP0_64(5, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010048#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
James Hogan5a2f3522017-03-14 10:15:36 +000049#define KVM_REG_MIPS_CP0_PWCTL MIPS_CP0_32(6, 6)
James Hogan48a3c4e2014-05-29 10:16:28 +010050#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
51#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
James Hoganedc89262017-03-14 10:15:33 +000052#define KVM_REG_MIPS_CP0_BADINSTR MIPS_CP0_32(8, 1)
53#define KVM_REG_MIPS_CP0_BADINSTRP MIPS_CP0_32(8, 2)
James Hogan48a3c4e2014-05-29 10:16:28 +010054#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
55#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
56#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
57#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
James Hoganad58d4d2015-02-02 22:55:17 +000058#define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010059#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
60#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
James Hogan1068eaa2014-06-26 13:56:52 +010061#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010062#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
63#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
64#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
65#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
66#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
James Hoganc7716072014-06-26 15:11:29 +010067#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
68#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
James Hogan48a3c4e2014-05-29 10:16:28 +010069#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
James Hogand42a0082017-03-14 10:15:38 +000070#define KVM_REG_MIPS_CP0_MAARI MIPS_CP0_64(17, 2)
James Hogan48a3c4e2014-05-29 10:16:28 +010071#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
72#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
James Hogan05108702016-06-15 19:29:56 +010073#define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
74#define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
75#define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
76#define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
77#define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
78#define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010079
Sanjay Lal740765c2012-11-21 18:34:00 -080080
James Hogan12ed1fa2016-12-13 22:39:39 +000081#define KVM_MAX_VCPUS 8
Sanjay Lal740765c2012-11-21 18:34:00 -080082#define KVM_USER_MEM_SLOTS 8
83/* memory slots that does not exposed to userspace */
James Hogancaa1faa2015-12-16 23:49:26 +000084#define KVM_PRIVATE_MEM_SLOTS 0
Sanjay Lal740765c2012-11-21 18:34:00 -080085
David Hildenbrand920552b2015-09-18 12:34:53 +020086#define KVM_HALT_POLL_NS_DEFAULT 500000
Sanjay Lal740765c2012-11-21 18:34:00 -080087
James Hoganc992a4f2017-03-14 10:15:31 +000088#ifdef CONFIG_KVM_MIPS_VZ
89extern unsigned long GUESTID_MASK;
90extern unsigned long GUESTID_FIRST_VERSION;
91extern unsigned long GUESTID_VERSION_MASK;
92#endif
Sanjay Lal740765c2012-11-21 18:34:00 -080093
94
James Hogan42aa12e2016-06-15 19:29:57 +010095/*
96 * Special address that contains the comm page, used for reducing # of traps
97 * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
98 * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
99 * caught.
100 */
101#define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \
102 (0x8000 - PAGE_SIZE))
Sanjay Lal740765c2012-11-21 18:34:00 -0800103
104#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
105 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
106
James Hogan22027942014-03-14 13:06:08 +0000107#define KVM_GUEST_KUSEG 0x00000000UL
108#define KVM_GUEST_KSEG0 0x40000000UL
James Hogan7801bbe2016-11-14 23:59:27 +0000109#define KVM_GUEST_KSEG1 0x40000000UL
James Hogan22027942014-03-14 13:06:08 +0000110#define KVM_GUEST_KSEG23 0x60000000UL
James Hogan7f5a1dd2016-06-09 10:50:44 +0100111#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
James Hogan22027942014-03-14 13:06:08 +0000112#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
Sanjay Lal740765c2012-11-21 18:34:00 -0800113
114#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
115#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
116#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
117
118/*
119 * Map an address to a certain kernel segment
120 */
121#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
122#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
123#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
124
James Hogan22027942014-03-14 13:06:08 +0000125#define KVM_INVALID_PAGE 0xdeadbeef
James Hogan22027942014-03-14 13:06:08 +0000126#define KVM_INVALID_ADDR 0xdeadbeef
Sanjay Lal740765c2012-11-21 18:34:00 -0800127
James Hoganf6f70172016-08-01 09:07:52 +0100128/*
129 * EVA has overlapping user & kernel address spaces, so user VAs may be >
130 * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
131 * PAGE_OFFSET.
132 */
133
134#define KVM_HVA_ERR_BAD (-1UL)
135#define KVM_HVA_ERR_RO_BAD (-2UL)
136
137static inline bool kvm_is_error_hva(unsigned long addr)
138{
139 return IS_ERR_VALUE(addr);
140}
141
Sanjay Lal740765c2012-11-21 18:34:00 -0800142struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000143 ulong remote_tlb_flush;
Sanjay Lal740765c2012-11-21 18:34:00 -0800144};
145
146struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000147 u64 wait_exits;
148 u64 cache_exits;
149 u64 signal_exits;
150 u64 int_exits;
151 u64 cop_unusable_exits;
152 u64 tlbmod_exits;
153 u64 tlbmiss_ld_exits;
154 u64 tlbmiss_st_exits;
155 u64 addrerr_st_exits;
156 u64 addrerr_ld_exits;
157 u64 syscall_exits;
158 u64 resvd_inst_exits;
159 u64 break_inst_exits;
160 u64 trap_inst_exits;
161 u64 msa_fpe_exits;
162 u64 fpe_exits;
163 u64 msa_disabled_exits;
164 u64 flush_dcache_exits;
James Hogana7244922017-03-14 10:15:18 +0000165#ifdef CONFIG_KVM_MIPS_VZ
166 u64 vz_gpsi_exits;
167 u64 vz_gsfc_exits;
168 u64 vz_hc_exits;
169 u64 vz_grr_exits;
170 u64 vz_gva_exits;
171 u64 vz_ghfc_exits;
172 u64 vz_gpa_exits;
173 u64 vz_resvd_exits;
174#endif
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000175 u64 halt_successful_poll;
176 u64 halt_attempted_poll;
177 u64 halt_poll_invalid;
178 u64 halt_wakeup;
Sanjay Lal740765c2012-11-21 18:34:00 -0800179};
180
Sanjay Lal740765c2012-11-21 18:34:00 -0800181struct kvm_arch_memory_slot {
182};
183
184struct kvm_arch {
James Hogan06c158c2015-05-01 13:50:18 +0100185 /* Guest physical mm */
186 struct mm_struct gpa_mm;
James Hoganc992a4f2017-03-14 10:15:31 +0000187 /* Mask of CPUs needing GPA ASID flush */
188 cpumask_t asid_flush_mask;
Sanjay Lal740765c2012-11-21 18:34:00 -0800189};
190
James Hogan22027942014-03-14 13:06:08 +0000191#define N_MIPS_COPROC_REGS 32
192#define N_MIPS_COPROC_SEL 8
Sanjay Lal740765c2012-11-21 18:34:00 -0800193
194struct mips_coproc {
195 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
196#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
197 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
198#endif
199};
200
201/*
202 * Coprocessor 0 register names
203 */
James Hogan22027942014-03-14 13:06:08 +0000204#define MIPS_CP0_TLB_INDEX 0
205#define MIPS_CP0_TLB_RANDOM 1
206#define MIPS_CP0_TLB_LOW 2
207#define MIPS_CP0_TLB_LO0 2
208#define MIPS_CP0_TLB_LO1 3
209#define MIPS_CP0_TLB_CONTEXT 4
210#define MIPS_CP0_TLB_PG_MASK 5
211#define MIPS_CP0_TLB_WIRED 6
212#define MIPS_CP0_HWRENA 7
213#define MIPS_CP0_BAD_VADDR 8
214#define MIPS_CP0_COUNT 9
215#define MIPS_CP0_TLB_HI 10
216#define MIPS_CP0_COMPARE 11
217#define MIPS_CP0_STATUS 12
218#define MIPS_CP0_CAUSE 13
219#define MIPS_CP0_EXC_PC 14
220#define MIPS_CP0_PRID 15
221#define MIPS_CP0_CONFIG 16
222#define MIPS_CP0_LLADDR 17
223#define MIPS_CP0_WATCH_LO 18
224#define MIPS_CP0_WATCH_HI 19
225#define MIPS_CP0_TLB_XCONTEXT 20
226#define MIPS_CP0_ECC 26
227#define MIPS_CP0_CACHE_ERR 27
228#define MIPS_CP0_TAG_LO 28
229#define MIPS_CP0_TAG_HI 29
230#define MIPS_CP0_ERROR_PC 30
231#define MIPS_CP0_DEBUG 23
232#define MIPS_CP0_DEPC 24
233#define MIPS_CP0_PERFCNT 25
234#define MIPS_CP0_ERRCTL 26
235#define MIPS_CP0_DATA_LO 28
236#define MIPS_CP0_DATA_HI 29
237#define MIPS_CP0_DESAVE 31
Sanjay Lal740765c2012-11-21 18:34:00 -0800238
James Hogan22027942014-03-14 13:06:08 +0000239#define MIPS_CP0_CONFIG_SEL 0
240#define MIPS_CP0_CONFIG1_SEL 1
241#define MIPS_CP0_CONFIG2_SEL 2
242#define MIPS_CP0_CONFIG3_SEL 3
James Hoganc7716072014-06-26 15:11:29 +0100243#define MIPS_CP0_CONFIG4_SEL 4
244#define MIPS_CP0_CONFIG5_SEL 5
Sanjay Lal740765c2012-11-21 18:34:00 -0800245
James Hoganc992a4f2017-03-14 10:15:31 +0000246#define MIPS_CP0_GUESTCTL2 10
247#define MIPS_CP0_GUESTCTL2_SEL 5
248#define MIPS_CP0_GTOFFSET 12
249#define MIPS_CP0_GTOFFSET_SEL 7
250
Sanjay Lal740765c2012-11-21 18:34:00 -0800251/* Resume Flags */
James Hogan22027942014-03-14 13:06:08 +0000252#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
253#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
Sanjay Lal740765c2012-11-21 18:34:00 -0800254
James Hogan22027942014-03-14 13:06:08 +0000255#define RESUME_GUEST 0
256#define RESUME_GUEST_DR RESUME_FLAG_DR
257#define RESUME_HOST RESUME_FLAG_HOST
Sanjay Lal740765c2012-11-21 18:34:00 -0800258
259enum emulation_result {
260 EMULATE_DONE, /* no further processing */
261 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
262 EMULATE_FAIL, /* can't emulate this instruction */
263 EMULATE_WAIT, /* WAIT instruction */
264 EMULATE_PRIV_FAIL,
James Hogan4cf74c92016-11-26 00:37:28 +0000265 EMULATE_EXCEPT, /* A guest exception has been generated */
James Hogan955d8dc2017-03-14 10:15:14 +0000266 EMULATE_HYPERCALL, /* HYPCALL instruction */
Sanjay Lal740765c2012-11-21 18:34:00 -0800267};
268
Sanjay Lal740765c2012-11-21 18:34:00 -0800269#define mips3_paddr_to_tlbpfn(x) \
James Hogan22027942014-03-14 13:06:08 +0000270 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
Sanjay Lal740765c2012-11-21 18:34:00 -0800271#define mips3_tlbpfn_to_paddr(x) \
James Hogan22027942014-03-14 13:06:08 +0000272 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
Sanjay Lal740765c2012-11-21 18:34:00 -0800273
James Hogan22027942014-03-14 13:06:08 +0000274#define MIPS3_PG_SHIFT 6
275#define MIPS3_PG_FRAME 0x3fffffc0
Sanjay Lal740765c2012-11-21 18:34:00 -0800276
James Hogan22027942014-03-14 13:06:08 +0000277#define VPN2_MASK 0xffffe000
Paul Burtonca64c2b2016-05-06 14:36:20 +0100278#define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID
James Hogane6207bb2016-06-09 14:19:19 +0100279#define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
James Hogan22027942014-03-14 13:06:08 +0000280#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
Paul Burtonca64c2b2016-05-06 14:36:20 +0100281#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
James Hogan19d194c2016-06-09 14:19:18 +0100282#define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
James Hogane6207bb2016-06-09 14:19:19 +0100283#define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
James Hogan1880afd2016-11-28 23:04:52 +0000284#define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D)
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700285#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
286 ((y) & VPN2_MASK & ~(x).tlb_mask))
287#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
Paul Burtonca64c2b2016-05-06 14:36:20 +0100288 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
Sanjay Lal740765c2012-11-21 18:34:00 -0800289
290struct kvm_mips_tlb {
291 long tlb_mask;
292 long tlb_hi;
James Hogan9fbfb062016-06-09 14:19:17 +0100293 long tlb_lo[2];
Sanjay Lal740765c2012-11-21 18:34:00 -0800294};
295
James Hoganaba85922016-12-16 15:57:00 +0000296#define KVM_NR_MEM_OBJS 4
297
298/*
299 * We don't want allocation failures within the mmu code, so we preallocate
300 * enough memory for a single page fault in a cache.
301 */
302struct kvm_mmu_memory_cache {
303 int nobjs;
304 void *objects[KVM_NR_MEM_OBJS];
305};
306
James Hoganf9431762016-06-14 09:40:10 +0100307#define KVM_MIPS_AUX_FPU 0x1
308#define KVM_MIPS_AUX_MSA 0x2
James Hogan98e91b82014-11-18 14:09:12 +0000309
James Hogan22027942014-03-14 13:06:08 +0000310#define KVM_MIPS_GUEST_TLB_SIZE 64
Sanjay Lal740765c2012-11-21 18:34:00 -0800311struct kvm_vcpu_arch {
James Hogan878edf02016-06-09 14:19:14 +0100312 void *guest_ebase;
James Hogan797179b2016-06-09 10:50:43 +0100313 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
James Hogan1934a3a2017-03-14 10:15:26 +0000314
315 /* Host registers preserved across guest mode execution */
Sanjay Lal740765c2012-11-21 18:34:00 -0800316 unsigned long host_stack;
317 unsigned long host_gp;
James Hogan1934a3a2017-03-14 10:15:26 +0000318 unsigned long host_pgd;
319 unsigned long host_entryhi;
Sanjay Lal740765c2012-11-21 18:34:00 -0800320
321 /* Host CP0 registers used when handling exits from guest */
322 unsigned long host_cp0_badvaddr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800323 unsigned long host_cp0_epc;
James Hogan31cf7492016-06-09 14:19:09 +0100324 u32 host_cp0_cause;
James Hogan1934a3a2017-03-14 10:15:26 +0000325 u32 host_cp0_guestctl0;
James Hogan6a97c772015-04-23 16:54:35 +0100326 u32 host_cp0_badinstr;
327 u32 host_cp0_badinstrp;
Sanjay Lal740765c2012-11-21 18:34:00 -0800328
329 /* GPRS */
330 unsigned long gprs[32];
331 unsigned long hi;
332 unsigned long lo;
333 unsigned long pc;
334
335 /* FPU State */
336 struct mips_fpu_struct fpu;
James Hoganf9431762016-06-14 09:40:10 +0100337 /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
338 unsigned int aux_inuse;
Sanjay Lal740765c2012-11-21 18:34:00 -0800339
340 /* COP0 State */
341 struct mips_coproc *cop0;
342
343 /* Host KSEG0 address of the EI/DI offset */
344 void *kseg0_commpage;
345
James Hogane1e575f62016-10-25 16:11:12 +0100346 /* Resume PC after MMIO completion */
347 unsigned long io_pc;
348 /* GPR used as IO source/target */
349 u32 io_gpr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800350
James Hogane30492b2014-05-29 10:16:35 +0100351 struct hrtimer comparecount_timer;
James Hoganf8239342014-05-29 10:16:37 +0100352 /* Count timer control KVM register */
James Hoganbdb7ed82016-06-09 14:19:07 +0100353 u32 count_ctl;
James Hogane30492b2014-05-29 10:16:35 +0100354 /* Count bias from the raw time */
James Hoganbdb7ed82016-06-09 14:19:07 +0100355 u32 count_bias;
James Hogane30492b2014-05-29 10:16:35 +0100356 /* Frequency of timer in Hz */
James Hoganbdb7ed82016-06-09 14:19:07 +0100357 u32 count_hz;
James Hogane30492b2014-05-29 10:16:35 +0100358 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
359 s64 count_dyn_bias;
James Hoganf8239342014-05-29 10:16:37 +0100360 /* Resume time */
361 ktime_t count_resume;
James Hogane30492b2014-05-29 10:16:35 +0100362 /* Period of timer tick in ns */
363 u64 count_period;
Sanjay Lal740765c2012-11-21 18:34:00 -0800364
365 /* Bitmask of exceptions that are pending */
366 unsigned long pending_exceptions;
367
368 /* Bitmask of pending exceptions to be cleared */
369 unsigned long pending_exceptions_clr;
370
Sanjay Lal740765c2012-11-21 18:34:00 -0800371 /* S/W Based TLB for guest */
372 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
373
James Hoganc550d532016-10-11 23:14:39 +0100374 /* Guest kernel/user [partial] mm */
Sanjay Lal740765c2012-11-21 18:34:00 -0800375 struct mm_struct guest_kernel_mm, guest_user_mm;
376
James Hogan25b08c72016-09-16 00:06:43 +0100377 /* Guest ASID of last user mode execution */
378 unsigned int last_user_gasid;
379
James Hoganaba85922016-12-16 15:57:00 +0000380 /* Cache some mmu pages needed inside spinlock regions */
381 struct kvm_mmu_memory_cache mmu_page_cache;
382
James Hoganc992a4f2017-03-14 10:15:31 +0000383#ifdef CONFIG_KVM_MIPS_VZ
384 /* vcpu's vzguestid is different on each host cpu in an smp system */
385 u32 vzguestid[NR_CPUS];
386
387 /* wired guest TLB entries */
388 struct kvm_mips_tlb *wired_tlb;
389 unsigned int wired_tlb_limit;
390 unsigned int wired_tlb_used;
James Hogand42a0082017-03-14 10:15:38 +0000391
392 /* emulated guest MAAR registers */
393 unsigned long maar[6];
James Hoganc992a4f2017-03-14 10:15:31 +0000394#endif
395
396 /* Last CPU the VCPU state was loaded on */
Sanjay Lal740765c2012-11-21 18:34:00 -0800397 int last_sched_cpu;
James Hoganc992a4f2017-03-14 10:15:31 +0000398 /* Last CPU the VCPU actually executed guest code on */
399 int last_exec_cpu;
Sanjay Lal740765c2012-11-21 18:34:00 -0800400
401 /* WAIT executed */
402 int wait;
James Hogan98e91b82014-11-18 14:09:12 +0000403
404 u8 fpu_enabled;
James Hogan539cb89fb2015-03-05 11:43:36 +0000405 u8 msa_enabled;
Sanjay Lal740765c2012-11-21 18:34:00 -0800406};
407
James Hoganc73c99b2014-05-29 10:16:33 +0100408static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
409 unsigned long val)
410{
411 unsigned long temp;
412 do {
413 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100414 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100415 " " __LL "%0, %1 \n"
416 " or %0, %2 \n"
417 " " __SC "%0, %1 \n"
418 " .set mips0 \n"
419 : "=&r" (temp), "+m" (*reg)
420 : "r" (val));
421 } while (unlikely(!temp));
422}
423
424static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
425 unsigned long val)
426{
427 unsigned long temp;
428 do {
429 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100430 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100431 " " __LL "%0, %1 \n"
432 " and %0, %2 \n"
433 " " __SC "%0, %1 \n"
434 " .set mips0 \n"
435 : "=&r" (temp), "+m" (*reg)
436 : "r" (~val));
437 } while (unlikely(!temp));
438}
439
440static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
441 unsigned long change,
442 unsigned long val)
443{
444 unsigned long temp;
445 do {
446 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100447 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100448 " " __LL "%0, %1 \n"
449 " and %0, %2 \n"
450 " or %0, %3 \n"
451 " " __SC "%0, %1 \n"
452 " .set mips0 \n"
453 : "=&r" (temp), "+m" (*reg)
454 : "r" (~change), "r" (val & change));
455 } while (unlikely(!temp));
456}
457
James Hogana27660f2017-03-14 10:15:25 +0000458/* Guest register types, used in accessor build below */
459#define __KVMT32 u32
460#define __KVMTl unsigned long
James Hoganc73c99b2014-05-29 10:16:33 +0100461
James Hogana27660f2017-03-14 10:15:25 +0000462/*
463 * __BUILD_KVM_$ops_SAVED(): kvm_$op_sw_gc0_$reg()
464 * These operate on the saved guest C0 state in RAM.
465 */
James Hoganc73c99b2014-05-29 10:16:33 +0100466
James Hogana27660f2017-03-14 10:15:25 +0000467/* Generate saved context simple accessors */
468#define __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
469static inline __KVMT##type kvm_read_sw_gc0_##name(struct mips_coproc *cop0) \
James Hogan22027942014-03-14 13:06:08 +0000470{ \
James Hogana27660f2017-03-14 10:15:25 +0000471 return cop0->reg[(_reg)][(sel)]; \
472} \
473static inline void kvm_write_sw_gc0_##name(struct mips_coproc *cop0, \
474 __KVMT##type val) \
475{ \
476 cop0->reg[(_reg)][(sel)] = val; \
Sanjay Lal740765c2012-11-21 18:34:00 -0800477}
478
James Hogana27660f2017-03-14 10:15:25 +0000479/* Generate saved context bitwise modifiers */
480#define __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
481static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
482 __KVMT##type val) \
483{ \
484 cop0->reg[(_reg)][(sel)] |= val; \
485} \
486static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
487 __KVMT##type val) \
488{ \
489 cop0->reg[(_reg)][(sel)] &= ~val; \
490} \
491static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
492 __KVMT##type mask, \
493 __KVMT##type val) \
494{ \
495 unsigned long _mask = mask; \
496 cop0->reg[(_reg)][(sel)] &= ~_mask; \
497 cop0->reg[(_reg)][(sel)] |= val & _mask; \
498}
499
500/* Generate saved context atomic bitwise modifiers */
501#define __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
502static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
503 __KVMT##type val) \
504{ \
505 _kvm_atomic_set_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
506} \
507static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
508 __KVMT##type val) \
509{ \
510 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
511} \
512static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
513 __KVMT##type mask, \
514 __KVMT##type val) \
515{ \
516 _kvm_atomic_change_c0_guest_reg(&cop0->reg[(_reg)][(sel)], mask, \
517 val); \
518}
519
520/*
521 * __BUILD_KVM_$ops_VZ(): kvm_$op_vz_gc0_$reg()
522 * These operate on the VZ guest C0 context in hardware.
523 */
524
525/* Generate VZ guest context simple accessors */
526#define __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
527static inline __KVMT##type kvm_read_vz_gc0_##name(struct mips_coproc *cop0) \
528{ \
529 return read_gc0_##name(); \
530} \
531static inline void kvm_write_vz_gc0_##name(struct mips_coproc *cop0, \
532 __KVMT##type val) \
533{ \
534 write_gc0_##name(val); \
535}
536
537/* Generate VZ guest context bitwise modifiers */
538#define __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
539static inline void kvm_set_vz_gc0_##name(struct mips_coproc *cop0, \
540 __KVMT##type val) \
541{ \
542 set_gc0_##name(val); \
543} \
544static inline void kvm_clear_vz_gc0_##name(struct mips_coproc *cop0, \
545 __KVMT##type val) \
546{ \
547 clear_gc0_##name(val); \
548} \
549static inline void kvm_change_vz_gc0_##name(struct mips_coproc *cop0, \
550 __KVMT##type mask, \
551 __KVMT##type val) \
552{ \
553 change_gc0_##name(mask, val); \
554}
555
556/* Generate VZ guest context save/restore to/from saved context */
557#define __BUILD_KVM_SAVE_VZ(name, _reg, sel) \
558static inline void kvm_restore_gc0_##name(struct mips_coproc *cop0) \
559{ \
560 write_gc0_##name(cop0->reg[(_reg)][(sel)]); \
561} \
562static inline void kvm_save_gc0_##name(struct mips_coproc *cop0) \
563{ \
564 cop0->reg[(_reg)][(sel)] = read_gc0_##name(); \
565}
566
567/*
568 * __BUILD_KVM_$ops_WRAP(): kvm_$op_$name1() -> kvm_$op_$name2()
569 * These wrap a set of operations to provide them with a different name.
570 */
571
572/* Generate simple accessor wrapper */
573#define __BUILD_KVM_RW_WRAP(name1, name2, type) \
574static inline __KVMT##type kvm_read_##name1(struct mips_coproc *cop0) \
575{ \
576 return kvm_read_##name2(cop0); \
577} \
578static inline void kvm_write_##name1(struct mips_coproc *cop0, \
579 __KVMT##type val) \
580{ \
581 kvm_write_##name2(cop0, val); \
582}
583
584/* Generate bitwise modifier wrapper */
585#define __BUILD_KVM_SET_WRAP(name1, name2, type) \
586static inline void kvm_set_##name1(struct mips_coproc *cop0, \
587 __KVMT##type val) \
588{ \
589 kvm_set_##name2(cop0, val); \
590} \
591static inline void kvm_clear_##name1(struct mips_coproc *cop0, \
592 __KVMT##type val) \
593{ \
594 kvm_clear_##name2(cop0, val); \
595} \
596static inline void kvm_change_##name1(struct mips_coproc *cop0, \
597 __KVMT##type mask, \
598 __KVMT##type val) \
599{ \
600 kvm_change_##name2(cop0, mask, val); \
601}
602
603/*
604 * __BUILD_KVM_$ops_SW(): kvm_$op_c0_guest_$reg() -> kvm_$op_sw_gc0_$reg()
605 * These generate accessors operating on the saved context in RAM, and wrap them
606 * with the common guest C0 accessors (for use by common emulation code).
607 */
608
609#define __BUILD_KVM_RW_SW(name, type, _reg, sel) \
610 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
611 __BUILD_KVM_RW_WRAP(c0_guest_##name, sw_gc0_##name, type)
612
613#define __BUILD_KVM_SET_SW(name, type, _reg, sel) \
614 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
615 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
616
617#define __BUILD_KVM_ATOMIC_SW(name, type, _reg, sel) \
618 __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
619 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
620
621#ifndef CONFIG_KVM_MIPS_VZ
622
623/*
624 * T&E (trap & emulate software based virtualisation)
625 * We generate the common accessors operating exclusively on the saved context
626 * in RAM.
627 */
628
629#define __BUILD_KVM_RW_HW __BUILD_KVM_RW_SW
630#define __BUILD_KVM_SET_HW __BUILD_KVM_SET_SW
631#define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_ATOMIC_SW
632
633#else
634
635/*
636 * VZ (hardware assisted virtualisation)
637 * These macros use the active guest state in VZ mode (hardware registers),
638 */
639
640/*
641 * __BUILD_KVM_$ops_HW(): kvm_$op_c0_guest_$reg() -> kvm_$op_vz_gc0_$reg()
642 * These generate accessors operating on the VZ guest context in hardware, and
643 * wrap them with the common guest C0 accessors (for use by common emulation
644 * code).
645 *
646 * Accessors operating on the saved context in RAM are also generated to allow
647 * convenient explicit saving and restoring of the state.
648 */
649
650#define __BUILD_KVM_RW_HW(name, type, _reg, sel) \
651 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
652 __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
653 __BUILD_KVM_RW_WRAP(c0_guest_##name, vz_gc0_##name, type) \
654 __BUILD_KVM_SAVE_VZ(name, _reg, sel)
655
656#define __BUILD_KVM_SET_HW(name, type, _reg, sel) \
657 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
658 __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
659 __BUILD_KVM_SET_WRAP(c0_guest_##name, vz_gc0_##name, type)
660
661/*
662 * We can't do atomic modifications of COP0 state if hardware can modify it.
663 * Races must be handled explicitly.
664 */
665#define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_SET_HW
666
667#endif
668
669/*
670 * Define accessors for CP0 registers that are accessible to the guest. These
671 * are primarily used by common emulation code, which may need to access the
672 * registers differently depending on the implementation.
673 *
674 * fns_hw/sw name type reg num select
675 */
676__BUILD_KVM_RW_HW(index, 32, MIPS_CP0_TLB_INDEX, 0)
677__BUILD_KVM_RW_HW(entrylo0, l, MIPS_CP0_TLB_LO0, 0)
678__BUILD_KVM_RW_HW(entrylo1, l, MIPS_CP0_TLB_LO1, 0)
679__BUILD_KVM_RW_HW(context, l, MIPS_CP0_TLB_CONTEXT, 0)
James Hogandffe0422017-03-14 10:15:34 +0000680__BUILD_KVM_RW_HW(contextconfig, 32, MIPS_CP0_TLB_CONTEXT, 1)
James Hogana27660f2017-03-14 10:15:25 +0000681__BUILD_KVM_RW_HW(userlocal, l, MIPS_CP0_TLB_CONTEXT, 2)
James Hogandffe0422017-03-14 10:15:34 +0000682__BUILD_KVM_RW_HW(xcontextconfig, l, MIPS_CP0_TLB_CONTEXT, 3)
James Hogana27660f2017-03-14 10:15:25 +0000683__BUILD_KVM_RW_HW(pagemask, l, MIPS_CP0_TLB_PG_MASK, 0)
684__BUILD_KVM_RW_HW(pagegrain, 32, MIPS_CP0_TLB_PG_MASK, 1)
James Hogan4b7de022017-03-14 10:15:35 +0000685__BUILD_KVM_RW_HW(segctl0, l, MIPS_CP0_TLB_PG_MASK, 2)
686__BUILD_KVM_RW_HW(segctl1, l, MIPS_CP0_TLB_PG_MASK, 3)
687__BUILD_KVM_RW_HW(segctl2, l, MIPS_CP0_TLB_PG_MASK, 4)
James Hogan5a2f3522017-03-14 10:15:36 +0000688__BUILD_KVM_RW_HW(pwbase, l, MIPS_CP0_TLB_PG_MASK, 5)
689__BUILD_KVM_RW_HW(pwfield, l, MIPS_CP0_TLB_PG_MASK, 6)
690__BUILD_KVM_RW_HW(pwsize, l, MIPS_CP0_TLB_PG_MASK, 7)
James Hogana27660f2017-03-14 10:15:25 +0000691__BUILD_KVM_RW_HW(wired, 32, MIPS_CP0_TLB_WIRED, 0)
James Hogan5a2f3522017-03-14 10:15:36 +0000692__BUILD_KVM_RW_HW(pwctl, 32, MIPS_CP0_TLB_WIRED, 6)
James Hogana27660f2017-03-14 10:15:25 +0000693__BUILD_KVM_RW_HW(hwrena, 32, MIPS_CP0_HWRENA, 0)
694__BUILD_KVM_RW_HW(badvaddr, l, MIPS_CP0_BAD_VADDR, 0)
James Hoganedc89262017-03-14 10:15:33 +0000695__BUILD_KVM_RW_HW(badinstr, 32, MIPS_CP0_BAD_VADDR, 1)
696__BUILD_KVM_RW_HW(badinstrp, 32, MIPS_CP0_BAD_VADDR, 2)
James Hogana27660f2017-03-14 10:15:25 +0000697__BUILD_KVM_RW_SW(count, 32, MIPS_CP0_COUNT, 0)
698__BUILD_KVM_RW_HW(entryhi, l, MIPS_CP0_TLB_HI, 0)
699__BUILD_KVM_RW_HW(compare, 32, MIPS_CP0_COMPARE, 0)
700__BUILD_KVM_RW_HW(status, 32, MIPS_CP0_STATUS, 0)
701__BUILD_KVM_RW_HW(intctl, 32, MIPS_CP0_STATUS, 1)
702__BUILD_KVM_RW_HW(cause, 32, MIPS_CP0_CAUSE, 0)
703__BUILD_KVM_RW_HW(epc, l, MIPS_CP0_EXC_PC, 0)
704__BUILD_KVM_RW_SW(prid, 32, MIPS_CP0_PRID, 0)
705__BUILD_KVM_RW_HW(ebase, l, MIPS_CP0_PRID, 1)
706__BUILD_KVM_RW_HW(config, 32, MIPS_CP0_CONFIG, 0)
707__BUILD_KVM_RW_HW(config1, 32, MIPS_CP0_CONFIG, 1)
708__BUILD_KVM_RW_HW(config2, 32, MIPS_CP0_CONFIG, 2)
709__BUILD_KVM_RW_HW(config3, 32, MIPS_CP0_CONFIG, 3)
710__BUILD_KVM_RW_HW(config4, 32, MIPS_CP0_CONFIG, 4)
711__BUILD_KVM_RW_HW(config5, 32, MIPS_CP0_CONFIG, 5)
712__BUILD_KVM_RW_HW(config6, 32, MIPS_CP0_CONFIG, 6)
713__BUILD_KVM_RW_HW(config7, 32, MIPS_CP0_CONFIG, 7)
James Hogand42a0082017-03-14 10:15:38 +0000714__BUILD_KVM_RW_SW(maari, l, MIPS_CP0_LLADDR, 2)
James Hoganc992a4f2017-03-14 10:15:31 +0000715__BUILD_KVM_RW_HW(xcontext, l, MIPS_CP0_TLB_XCONTEXT, 0)
James Hogana27660f2017-03-14 10:15:25 +0000716__BUILD_KVM_RW_HW(errorepc, l, MIPS_CP0_ERROR_PC, 0)
717__BUILD_KVM_RW_HW(kscratch1, l, MIPS_CP0_DESAVE, 2)
718__BUILD_KVM_RW_HW(kscratch2, l, MIPS_CP0_DESAVE, 3)
719__BUILD_KVM_RW_HW(kscratch3, l, MIPS_CP0_DESAVE, 4)
720__BUILD_KVM_RW_HW(kscratch4, l, MIPS_CP0_DESAVE, 5)
721__BUILD_KVM_RW_HW(kscratch5, l, MIPS_CP0_DESAVE, 6)
722__BUILD_KVM_RW_HW(kscratch6, l, MIPS_CP0_DESAVE, 7)
723
724/* Bitwise operations (on HW state) */
725__BUILD_KVM_SET_HW(status, 32, MIPS_CP0_STATUS, 0)
726/* Cause can be modified asynchronously from hardirq hrtimer callback */
727__BUILD_KVM_ATOMIC_HW(cause, 32, MIPS_CP0_CAUSE, 0)
728__BUILD_KVM_SET_HW(ebase, l, MIPS_CP0_PRID, 1)
729
James Hoganc992a4f2017-03-14 10:15:31 +0000730/* Bitwise operations (on saved state) */
731__BUILD_KVM_SET_SAVED(config, 32, MIPS_CP0_CONFIG, 0)
732__BUILD_KVM_SET_SAVED(config1, 32, MIPS_CP0_CONFIG, 1)
733__BUILD_KVM_SET_SAVED(config2, 32, MIPS_CP0_CONFIG, 2)
734__BUILD_KVM_SET_SAVED(config3, 32, MIPS_CP0_CONFIG, 3)
735__BUILD_KVM_SET_SAVED(config4, 32, MIPS_CP0_CONFIG, 4)
736__BUILD_KVM_SET_SAVED(config5, 32, MIPS_CP0_CONFIG, 5)
737
James Hogan98e91b82014-11-18 14:09:12 +0000738/* Helpers */
739
740static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
741{
James Hogan19451e52016-06-15 19:29:50 +0100742 return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
James Hogan98e91b82014-11-18 14:09:12 +0000743 vcpu->fpu_enabled;
744}
745
746static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
747{
748 return kvm_mips_guest_can_have_fpu(vcpu) &&
749 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
750}
Sanjay Lal740765c2012-11-21 18:34:00 -0800751
James Hogan539cb89fb2015-03-05 11:43:36 +0000752static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
753{
754 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
755 vcpu->msa_enabled;
756}
757
758static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
759{
760 return kvm_mips_guest_can_have_msa(vcpu) &&
761 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
762}
763
Sanjay Lal740765c2012-11-21 18:34:00 -0800764struct kvm_mips_callbacks {
James Hogan2dca3722014-05-29 10:16:40 +0100765 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
766 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
767 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
768 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
769 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
770 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
771 int (*handle_syscall)(struct kvm_vcpu *vcpu);
772 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
773 int (*handle_break)(struct kvm_vcpu *vcpu);
James Hogan0a560422015-02-06 16:03:57 +0000774 int (*handle_trap)(struct kvm_vcpu *vcpu);
James Hoganc2537ed2015-02-06 10:56:27 +0000775 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
James Hogan1c0cd662015-02-06 10:56:27 +0000776 int (*handle_fpe)(struct kvm_vcpu *vcpu);
James Hogan98119ad2015-02-06 11:11:56 +0000777 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
James Hogan28c1e762017-03-14 10:15:24 +0000778 int (*handle_guest_exit)(struct kvm_vcpu *vcpu);
James Hoganedab4fe2017-03-14 10:15:23 +0000779 int (*hardware_enable)(void);
780 void (*hardware_disable)(void);
James Hogan607ef2f2017-03-14 10:15:22 +0000781 int (*check_extension)(struct kvm *kvm, long ext);
James Hogan2dca3722014-05-29 10:16:40 +0100782 int (*vcpu_init)(struct kvm_vcpu *vcpu);
James Hogan630766b32016-09-08 23:00:24 +0100783 void (*vcpu_uninit)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100784 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
James Hoganb6209112016-10-25 00:01:37 +0100785 void (*flush_shadow_all)(struct kvm *kvm);
786 /*
787 * Must take care of flushing any cached GPA PTEs (e.g. guest entries in
788 * VZ root TLB, or T&E GVA page tables and corresponding root TLB
789 * mappings).
790 */
791 void (*flush_shadow_memslot)(struct kvm *kvm,
792 const struct kvm_memory_slot *slot);
James Hogan2dca3722014-05-29 10:16:40 +0100793 gpa_t (*gva_to_gpa)(gva_t gva);
794 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
795 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
796 void (*queue_io_int)(struct kvm_vcpu *vcpu,
797 struct kvm_mips_interrupt *irq);
798 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
799 struct kvm_mips_interrupt *irq);
800 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100801 u32 cause);
James Hogan2dca3722014-05-29 10:16:40 +0100802 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100803 u32 cause);
James Hoganf5c43bd2016-06-15 19:29:49 +0100804 unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
805 int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
James Hoganf8be02d2014-05-29 10:16:29 +0100806 int (*get_one_reg)(struct kvm_vcpu *vcpu,
807 const struct kvm_one_reg *reg, s64 *v);
808 int (*set_one_reg)(struct kvm_vcpu *vcpu,
809 const struct kvm_one_reg *reg, s64 v);
James Hogana60b8432016-11-12 00:00:13 +0000810 int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
811 int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu);
James Hogana2c046e2016-11-18 13:14:37 +0000812 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
813 void (*vcpu_reenter)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800814};
815extern struct kvm_mips_callbacks *kvm_mips_callbacks;
816int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
817
818/* Debug: dump vcpu state */
819int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
820
James Hogan90e93112016-06-23 17:34:39 +0100821extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu);
822
823/* Building of entry/exception code */
James Hogan1e5217f52016-06-23 17:34:45 +0100824int kvm_mips_entry_setup(void);
James Hogan90e93112016-06-23 17:34:39 +0100825void *kvm_mips_build_vcpu_run(void *addr);
James Hogana7cfa7a2016-09-10 23:56:46 +0100826void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler);
James Hogan1f9ca622016-06-23 17:34:46 +0100827void *kvm_mips_build_exception(void *addr, void *handler);
James Hogan90e93112016-06-23 17:34:39 +0100828void *kvm_mips_build_exit(void *addr);
Sanjay Lal740765c2012-11-21 18:34:00 -0800829
James Hogan539cb89fb2015-03-05 11:43:36 +0000830/* FPU/MSA context management */
James Hogan98e91b82014-11-18 14:09:12 +0000831void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
832void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
833void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000834void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
835void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
836void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
837void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000838void kvm_own_fpu(struct kvm_vcpu *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000839void kvm_own_msa(struct kvm_vcpu *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000840void kvm_drop_fpu(struct kvm_vcpu *vcpu);
841void kvm_lose_fpu(struct kvm_vcpu *vcpu);
842
Sanjay Lal740765c2012-11-21 18:34:00 -0800843/* TLB handling */
James Hoganbdb7ed82016-06-09 14:19:07 +0100844u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800845
James Hoganbdb7ed82016-06-09 14:19:07 +0100846u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800847
James Hoganbdb7ed82016-06-09 14:19:07 +0100848u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800849
James Hoganc992a4f2017-03-14 10:15:31 +0000850#ifdef CONFIG_KVM_MIPS_VZ
851int kvm_mips_handle_vz_root_tlb_fault(unsigned long badvaddr,
852 struct kvm_vcpu *vcpu, bool write_fault);
853#endif
Sanjay Lal740765c2012-11-21 18:34:00 -0800854extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
James Hogan577ed7f2015-05-01 14:56:31 +0100855 struct kvm_vcpu *vcpu,
856 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800857
858extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
859 struct kvm_vcpu *vcpu);
860
861extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
James Hogan7e3d2a72016-10-08 01:15:19 +0100862 struct kvm_mips_tlb *tlb,
James Hogan577ed7f2015-05-01 14:56:31 +0100863 unsigned long gva,
864 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800865
James Hogan31cf7492016-06-09 14:19:09 +0100866extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100867 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800868 struct kvm_run *run,
James Hogan577ed7f2015-05-01 14:56:31 +0100869 struct kvm_vcpu *vcpu,
870 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800871
Sanjay Lal740765c2012-11-21 18:34:00 -0800872extern void kvm_mips_dump_host_tlbs(void);
873extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
James Hogan57e38692016-10-08 00:15:52 +0100874extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi,
875 bool user, bool kernel);
Sanjay Lal740765c2012-11-21 18:34:00 -0800876
877extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
878 unsigned long entryhi);
James Hogana7ebb2e2016-11-15 00:06:05 +0000879
James Hogan372582a2017-03-14 10:15:27 +0000880#ifdef CONFIG_KVM_MIPS_VZ
881int kvm_vz_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
882int kvm_vz_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long gva,
883 unsigned long *gpa);
884void kvm_vz_local_flush_roottlb_all_guests(void);
885void kvm_vz_local_flush_guesttlb_all(void);
886void kvm_vz_save_guesttlb(struct kvm_mips_tlb *buf, unsigned int index,
887 unsigned int count);
888void kvm_vz_load_guesttlb(const struct kvm_mips_tlb *buf, unsigned int index,
889 unsigned int count);
890#endif
891
James Hogana7ebb2e2016-11-15 00:06:05 +0000892void kvm_mips_suspend_mm(int cpu);
893void kvm_mips_resume_mm(int cpu);
894
James Hogana31b50d2016-12-16 15:57:00 +0000895/* MMU handling */
896
897/**
898 * enum kvm_mips_flush - Types of MMU flushes.
899 * @KMF_USER: Flush guest user virtual memory mappings.
900 * Guest USeg only.
901 * @KMF_KERN: Flush guest kernel virtual memory mappings.
902 * Guest USeg and KSeg2/3.
903 * @KMF_GPA: Flush guest physical memory mappings.
904 * Also includes KSeg0 if KMF_KERN is set.
905 */
906enum kvm_mips_flush {
907 KMF_USER = 0x0,
908 KMF_KERN = 0x1,
909 KMF_GPA = 0x2,
910};
911void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags);
James Hogan06c158c2015-05-01 13:50:18 +0100912bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hoganf0c0c332016-12-06 14:47:47 +0000913int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hogan06c158c2015-05-01 13:50:18 +0100914pgd_t *kvm_pgd_alloc(void);
James Hoganaba85922016-12-16 15:57:00 +0000915void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
916void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr,
917 bool user);
James Hogan1880afd2016-11-28 23:04:52 +0000918void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu);
919void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu);
920
921enum kvm_mips_fault_result {
922 KVM_MIPS_MAPPED = 0,
923 KVM_MIPS_GVA,
924 KVM_MIPS_GPA,
925 KVM_MIPS_TLB,
926 KVM_MIPS_TLBINV,
927 KVM_MIPS_TLBMOD,
928};
929enum kvm_mips_fault_result kvm_trap_emul_gva_fault(struct kvm_vcpu *vcpu,
930 unsigned long gva,
931 bool write);
Sanjay Lal740765c2012-11-21 18:34:00 -0800932
James Hogan411740f2016-12-13 16:32:39 +0000933#define KVM_ARCH_WANT_MMU_NOTIFIER
James Hogan411740f2016-12-13 16:32:39 +0000934int kvm_unmap_hva_range(struct kvm *kvm,
935 unsigned long start, unsigned long end);
Lan Tianyu748c0e32018-12-06 21:21:10 +0800936int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
James Hogan411740f2016-12-13 16:32:39 +0000937int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
938int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
939
Sanjay Lal740765c2012-11-21 18:34:00 -0800940/* Emulation */
James Hogan122e51d2016-11-28 17:23:14 +0000941int kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
James Hoganbdb7ed82016-06-09 14:19:07 +0100942enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
James Hogan6a97c772015-04-23 16:54:35 +0100943int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
944int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
Sanjay Lal740765c2012-11-21 18:34:00 -0800945
James Hogana1ecc542016-11-28 18:39:24 +0000946/**
947 * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault.
948 * @vcpu: Virtual CPU.
949 *
950 * Returns: Whether the TLBL exception was likely due to an instruction
951 * fetch fault rather than a data load fault.
952 */
953static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu)
954{
955 unsigned long badvaddr = vcpu->host_cp0_badvaddr;
956 unsigned long epc = msk_isa16_mode(vcpu->pc);
957 u32 cause = vcpu->host_cp0_cause;
958
959 if (epc == badvaddr)
960 return true;
961
962 /*
963 * Branches may be 32-bit or 16-bit instructions.
964 * This isn't exact, but we don't really support MIPS16 or microMIPS yet
965 * in KVM anyway.
966 */
967 if ((cause & CAUSEF_BD) && badvaddr - epc <= 4)
968 return true;
969
970 return false;
971}
972
James Hogan31cf7492016-06-09 14:19:09 +0100973extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100974 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800975 struct kvm_run *run,
976 struct kvm_vcpu *vcpu);
977
James Hogan7801bbe2016-11-14 23:59:27 +0000978long kvm_mips_guest_exception_base(struct kvm_vcpu *vcpu);
979
James Hogan31cf7492016-06-09 14:19:09 +0100980extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100981 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800982 struct kvm_run *run,
983 struct kvm_vcpu *vcpu);
984
James Hogan31cf7492016-06-09 14:19:09 +0100985extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100986 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800987 struct kvm_run *run,
988 struct kvm_vcpu *vcpu);
989
James Hogan31cf7492016-06-09 14:19:09 +0100990extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100991 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800992 struct kvm_run *run,
993 struct kvm_vcpu *vcpu);
994
James Hogan31cf7492016-06-09 14:19:09 +0100995extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100996 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800997 struct kvm_run *run,
998 struct kvm_vcpu *vcpu);
999
James Hogan31cf7492016-06-09 14:19:09 +01001000extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001001 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001002 struct kvm_run *run,
1003 struct kvm_vcpu *vcpu);
1004
James Hogan31cf7492016-06-09 14:19:09 +01001005extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001006 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001007 struct kvm_run *run,
1008 struct kvm_vcpu *vcpu);
1009
James Hogan31cf7492016-06-09 14:19:09 +01001010extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001011 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001012 struct kvm_run *run,
1013 struct kvm_vcpu *vcpu);
1014
James Hogan31cf7492016-06-09 14:19:09 +01001015extern enum emulation_result kvm_mips_handle_ri(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001016 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001017 struct kvm_run *run,
1018 struct kvm_vcpu *vcpu);
1019
James Hogan31cf7492016-06-09 14:19:09 +01001020extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001021 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001022 struct kvm_run *run,
1023 struct kvm_vcpu *vcpu);
1024
James Hogan31cf7492016-06-09 14:19:09 +01001025extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001026 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001027 struct kvm_run *run,
1028 struct kvm_vcpu *vcpu);
1029
James Hogan31cf7492016-06-09 14:19:09 +01001030extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001031 u32 *opc,
James Hogan0a560422015-02-06 16:03:57 +00001032 struct kvm_run *run,
1033 struct kvm_vcpu *vcpu);
1034
James Hogan31cf7492016-06-09 14:19:09 +01001035extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001036 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +00001037 struct kvm_run *run,
1038 struct kvm_vcpu *vcpu);
1039
James Hogan31cf7492016-06-09 14:19:09 +01001040extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001041 u32 *opc,
James Hogan1c0cd662015-02-06 10:56:27 +00001042 struct kvm_run *run,
1043 struct kvm_vcpu *vcpu);
1044
James Hogan31cf7492016-06-09 14:19:09 +01001045extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001046 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +00001047 struct kvm_run *run,
1048 struct kvm_vcpu *vcpu);
1049
Sanjay Lal740765c2012-11-21 18:34:00 -08001050extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
1051 struct kvm_run *run);
1052
James Hoganbdb7ed82016-06-09 14:19:07 +01001053u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
1054void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
1055void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
James Hogana517c1a2017-03-14 10:15:21 +00001056void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz);
James Hoganf8239342014-05-29 10:16:37 +01001057int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
1058int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
James Hoganf74a8e22014-05-29 10:16:38 +01001059int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
James Hogane30492b2014-05-29 10:16:35 +01001060void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
1061void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
1062enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001063
James Hoganf4474d52017-03-14 10:15:39 +00001064/* fairly internal functions requiring some care to use */
1065int kvm_mips_count_disabled(struct kvm_vcpu *vcpu);
1066ktime_t kvm_mips_freeze_hrtimer(struct kvm_vcpu *vcpu, u32 *count);
1067int kvm_mips_restore_hrtimer(struct kvm_vcpu *vcpu, ktime_t before,
1068 u32 count, int min_drift);
1069
1070#ifdef CONFIG_KVM_MIPS_VZ
1071void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu);
1072void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu);
1073#else
1074static inline void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu) {}
1075static inline void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu) {}
1076#endif
1077
James Hogan31cf7492016-06-09 14:19:09 +01001078enum emulation_result kvm_mips_check_privilege(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001079 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001080 struct kvm_run *run,
1081 struct kvm_vcpu *vcpu);
1082
James Hogan258f3a22016-06-15 19:29:47 +01001083enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001084 u32 *opc,
1085 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001086 struct kvm_run *run,
1087 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001088enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001089 u32 *opc,
1090 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001091 struct kvm_run *run,
1092 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001093enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001094 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001095 struct kvm_run *run,
1096 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001097enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001098 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001099 struct kvm_run *run,
1100 struct kvm_vcpu *vcpu);
1101
James Hoganc992a4f2017-03-14 10:15:31 +00001102/* COP0 */
1103enum emulation_result kvm_mips_emul_wait(struct kvm_vcpu *vcpu);
1104
James Hoganc7716072014-06-26 15:11:29 +01001105unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
1106unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
1107unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
1108unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
1109
James Hogan955d8dc2017-03-14 10:15:14 +00001110/* Hypercalls (hypcall.c) */
1111
1112enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu,
1113 union mips_instruction inst);
1114int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu);
1115
Sanjay Lal740765c2012-11-21 18:34:00 -08001116/* Dynamic binary translation */
James Hogan258f3a22016-06-15 19:29:47 +01001117extern int kvm_mips_trans_cache_index(union mips_instruction inst,
1118 u32 *opc, struct kvm_vcpu *vcpu);
1119extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
1120 struct kvm_vcpu *vcpu);
1121extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
1122 struct kvm_vcpu *vcpu);
1123extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
1124 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001125
1126/* Misc */
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -07001127extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001128extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
1129
Radim Krčmář0865e632014-08-28 15:13:02 +02001130static inline void kvm_arch_hardware_unsetup(void) {}
1131static inline void kvm_arch_sync_events(struct kvm *kvm) {}
1132static inline void kvm_arch_free_memslot(struct kvm *kvm,
1133 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
Paolo Bonzini15f46012015-05-17 21:26:08 +02001134static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
Radim Krčmář0865e632014-08-28 15:13:02 +02001135static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christoffer Dall3217f7c2015-08-27 16:41:15 +02001136static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
1137static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +02001138static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Sanjay Lal740765c2012-11-21 18:34:00 -08001139
1140#endif /* __MIPS_KVM_HOST_H__ */