Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. |
| 7 | * Authors: Sanjay Lal <sanjayl@kymasys.com> |
| 8 | */ |
| 9 | |
| 10 | #ifndef __MIPS_KVM_HOST_H__ |
| 11 | #define __MIPS_KVM_HOST_H__ |
| 12 | |
| 13 | #include <linux/mutex.h> |
| 14 | #include <linux/hrtimer.h> |
| 15 | #include <linux/interrupt.h> |
| 16 | #include <linux/types.h> |
| 17 | #include <linux/kvm.h> |
| 18 | #include <linux/kvm_types.h> |
| 19 | #include <linux/threads.h> |
| 20 | #include <linux/spinlock.h> |
| 21 | |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 22 | #include <asm/inst.h> |
James Hogan | e6207bb | 2016-06-09 14:19:19 +0100 | [diff] [blame] | 23 | #include <asm/mipsregs.h> |
| 24 | |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 25 | /* MIPS KVM register ids */ |
| 26 | #define MIPS_CP0_32(_R, _S) \ |
James Hogan | 7bd4ace | 2014-12-02 15:47:04 +0000 | [diff] [blame] | 27 | (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S))) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 28 | |
| 29 | #define MIPS_CP0_64(_R, _S) \ |
James Hogan | 7bd4ace | 2014-12-02 15:47:04 +0000 | [diff] [blame] | 30 | (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S))) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 31 | |
| 32 | #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0) |
| 33 | #define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0) |
| 34 | #define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0) |
| 35 | #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0) |
| 36 | #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2) |
| 37 | #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0) |
| 38 | #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1) |
| 39 | #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0) |
| 40 | #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0) |
| 41 | #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0) |
| 42 | #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0) |
| 43 | #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0) |
| 44 | #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0) |
| 45 | #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0) |
James Hogan | ad58d4d | 2015-02-02 22:55:17 +0000 | [diff] [blame] | 46 | #define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 47 | #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0) |
| 48 | #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0) |
James Hogan | 1068eaa | 2014-06-26 13:56:52 +0100 | [diff] [blame] | 49 | #define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 50 | #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1) |
| 51 | #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0) |
| 52 | #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1) |
| 53 | #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2) |
| 54 | #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3) |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 55 | #define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4) |
| 56 | #define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 57 | #define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7) |
| 58 | #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0) |
| 59 | #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0) |
James Hogan | 0510870 | 2016-06-15 19:29:56 +0100 | [diff] [blame] | 60 | #define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2) |
| 61 | #define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3) |
| 62 | #define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4) |
| 63 | #define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5) |
| 64 | #define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6) |
| 65 | #define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 66 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 67 | |
James Hogan | 12ed1fa | 2016-12-13 22:39:39 +0000 | [diff] [blame] | 68 | #define KVM_MAX_VCPUS 8 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 69 | #define KVM_USER_MEM_SLOTS 8 |
| 70 | /* memory slots that does not exposed to userspace */ |
James Hogan | caa1faa | 2015-12-16 23:49:26 +0000 | [diff] [blame] | 71 | #define KVM_PRIVATE_MEM_SLOTS 0 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 72 | |
| 73 | #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 |
David Hildenbrand | 920552b | 2015-09-18 12:34:53 +0200 | [diff] [blame] | 74 | #define KVM_HALT_POLL_NS_DEFAULT 500000 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 75 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 76 | |
| 77 | |
James Hogan | 42aa12e | 2016-06-15 19:29:57 +0100 | [diff] [blame] | 78 | /* |
| 79 | * Special address that contains the comm page, used for reducing # of traps |
| 80 | * This needs to be within 32Kb of 0x0 (so the zero register can be used), but |
| 81 | * preferably not at 0x0 so that most kernel NULL pointer dereferences can be |
| 82 | * caught. |
| 83 | */ |
| 84 | #define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \ |
| 85 | (0x8000 - PAGE_SIZE)) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 86 | |
| 87 | #define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \ |
| 88 | ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0)) |
| 89 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 90 | #define KVM_GUEST_KUSEG 0x00000000UL |
| 91 | #define KVM_GUEST_KSEG0 0x40000000UL |
James Hogan | 7801bbe | 2016-11-14 23:59:27 +0000 | [diff] [blame] | 92 | #define KVM_GUEST_KSEG1 0x40000000UL |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 93 | #define KVM_GUEST_KSEG23 0x60000000UL |
James Hogan | 7f5a1dd | 2016-06-09 10:50:44 +0100 | [diff] [blame] | 94 | #define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 95 | #define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 96 | |
| 97 | #define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0) |
| 98 | #define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1) |
| 99 | #define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23) |
| 100 | |
| 101 | /* |
| 102 | * Map an address to a certain kernel segment |
| 103 | */ |
| 104 | #define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0) |
| 105 | #define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1) |
| 106 | #define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23) |
| 107 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 108 | #define KVM_INVALID_PAGE 0xdeadbeef |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 109 | #define KVM_INVALID_ADDR 0xdeadbeef |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 110 | |
James Hogan | f6f7017 | 2016-08-01 09:07:52 +0100 | [diff] [blame] | 111 | /* |
| 112 | * EVA has overlapping user & kernel address spaces, so user VAs may be > |
| 113 | * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of |
| 114 | * PAGE_OFFSET. |
| 115 | */ |
| 116 | |
| 117 | #define KVM_HVA_ERR_BAD (-1UL) |
| 118 | #define KVM_HVA_ERR_RO_BAD (-2UL) |
| 119 | |
| 120 | static inline bool kvm_is_error_hva(unsigned long addr) |
| 121 | { |
| 122 | return IS_ERR_VALUE(addr); |
| 123 | } |
| 124 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 125 | struct kvm_vm_stat { |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 126 | ulong remote_tlb_flush; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 127 | }; |
| 128 | |
| 129 | struct kvm_vcpu_stat { |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 130 | u64 wait_exits; |
| 131 | u64 cache_exits; |
| 132 | u64 signal_exits; |
| 133 | u64 int_exits; |
| 134 | u64 cop_unusable_exits; |
| 135 | u64 tlbmod_exits; |
| 136 | u64 tlbmiss_ld_exits; |
| 137 | u64 tlbmiss_st_exits; |
| 138 | u64 addrerr_st_exits; |
| 139 | u64 addrerr_ld_exits; |
| 140 | u64 syscall_exits; |
| 141 | u64 resvd_inst_exits; |
| 142 | u64 break_inst_exits; |
| 143 | u64 trap_inst_exits; |
| 144 | u64 msa_fpe_exits; |
| 145 | u64 fpe_exits; |
| 146 | u64 msa_disabled_exits; |
| 147 | u64 flush_dcache_exits; |
James Hogan | a724492 | 2017-03-14 10:15:18 +0000 | [diff] [blame] | 148 | #ifdef CONFIG_KVM_MIPS_VZ |
| 149 | u64 vz_gpsi_exits; |
| 150 | u64 vz_gsfc_exits; |
| 151 | u64 vz_hc_exits; |
| 152 | u64 vz_grr_exits; |
| 153 | u64 vz_gva_exits; |
| 154 | u64 vz_ghfc_exits; |
| 155 | u64 vz_gpa_exits; |
| 156 | u64 vz_resvd_exits; |
| 157 | #endif |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 158 | u64 halt_successful_poll; |
| 159 | u64 halt_attempted_poll; |
| 160 | u64 halt_poll_invalid; |
| 161 | u64 halt_wakeup; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 162 | }; |
| 163 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 164 | struct kvm_arch_memory_slot { |
| 165 | }; |
| 166 | |
| 167 | struct kvm_arch { |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 168 | /* Guest physical mm */ |
| 169 | struct mm_struct gpa_mm; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 170 | }; |
| 171 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 172 | #define N_MIPS_COPROC_REGS 32 |
| 173 | #define N_MIPS_COPROC_SEL 8 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 174 | |
| 175 | struct mips_coproc { |
| 176 | unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL]; |
| 177 | #ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS |
| 178 | unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL]; |
| 179 | #endif |
| 180 | }; |
| 181 | |
| 182 | /* |
| 183 | * Coprocessor 0 register names |
| 184 | */ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 185 | #define MIPS_CP0_TLB_INDEX 0 |
| 186 | #define MIPS_CP0_TLB_RANDOM 1 |
| 187 | #define MIPS_CP0_TLB_LOW 2 |
| 188 | #define MIPS_CP0_TLB_LO0 2 |
| 189 | #define MIPS_CP0_TLB_LO1 3 |
| 190 | #define MIPS_CP0_TLB_CONTEXT 4 |
| 191 | #define MIPS_CP0_TLB_PG_MASK 5 |
| 192 | #define MIPS_CP0_TLB_WIRED 6 |
| 193 | #define MIPS_CP0_HWRENA 7 |
| 194 | #define MIPS_CP0_BAD_VADDR 8 |
| 195 | #define MIPS_CP0_COUNT 9 |
| 196 | #define MIPS_CP0_TLB_HI 10 |
| 197 | #define MIPS_CP0_COMPARE 11 |
| 198 | #define MIPS_CP0_STATUS 12 |
| 199 | #define MIPS_CP0_CAUSE 13 |
| 200 | #define MIPS_CP0_EXC_PC 14 |
| 201 | #define MIPS_CP0_PRID 15 |
| 202 | #define MIPS_CP0_CONFIG 16 |
| 203 | #define MIPS_CP0_LLADDR 17 |
| 204 | #define MIPS_CP0_WATCH_LO 18 |
| 205 | #define MIPS_CP0_WATCH_HI 19 |
| 206 | #define MIPS_CP0_TLB_XCONTEXT 20 |
| 207 | #define MIPS_CP0_ECC 26 |
| 208 | #define MIPS_CP0_CACHE_ERR 27 |
| 209 | #define MIPS_CP0_TAG_LO 28 |
| 210 | #define MIPS_CP0_TAG_HI 29 |
| 211 | #define MIPS_CP0_ERROR_PC 30 |
| 212 | #define MIPS_CP0_DEBUG 23 |
| 213 | #define MIPS_CP0_DEPC 24 |
| 214 | #define MIPS_CP0_PERFCNT 25 |
| 215 | #define MIPS_CP0_ERRCTL 26 |
| 216 | #define MIPS_CP0_DATA_LO 28 |
| 217 | #define MIPS_CP0_DATA_HI 29 |
| 218 | #define MIPS_CP0_DESAVE 31 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 219 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 220 | #define MIPS_CP0_CONFIG_SEL 0 |
| 221 | #define MIPS_CP0_CONFIG1_SEL 1 |
| 222 | #define MIPS_CP0_CONFIG2_SEL 2 |
| 223 | #define MIPS_CP0_CONFIG3_SEL 3 |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 224 | #define MIPS_CP0_CONFIG4_SEL 4 |
| 225 | #define MIPS_CP0_CONFIG5_SEL 5 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 226 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 227 | /* Resume Flags */ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 228 | #define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */ |
| 229 | #define RESUME_FLAG_HOST (1<<1) /* Resume host? */ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 230 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 231 | #define RESUME_GUEST 0 |
| 232 | #define RESUME_GUEST_DR RESUME_FLAG_DR |
| 233 | #define RESUME_HOST RESUME_FLAG_HOST |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 234 | |
| 235 | enum emulation_result { |
| 236 | EMULATE_DONE, /* no further processing */ |
| 237 | EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */ |
| 238 | EMULATE_FAIL, /* can't emulate this instruction */ |
| 239 | EMULATE_WAIT, /* WAIT instruction */ |
| 240 | EMULATE_PRIV_FAIL, |
James Hogan | 4cf74c9 | 2016-11-26 00:37:28 +0000 | [diff] [blame] | 241 | EMULATE_EXCEPT, /* A guest exception has been generated */ |
James Hogan | 955d8dc | 2017-03-14 10:15:14 +0000 | [diff] [blame] | 242 | EMULATE_HYPERCALL, /* HYPCALL instruction */ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 243 | }; |
| 244 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 245 | #define mips3_paddr_to_tlbpfn(x) \ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 246 | (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 247 | #define mips3_tlbpfn_to_paddr(x) \ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 248 | ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 249 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 250 | #define MIPS3_PG_SHIFT 6 |
| 251 | #define MIPS3_PG_FRAME 0x3fffffc0 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 252 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 253 | #define VPN2_MASK 0xffffe000 |
Paul Burton | ca64c2b | 2016-05-06 14:36:20 +0100 | [diff] [blame] | 254 | #define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID |
James Hogan | e6207bb | 2016-06-09 14:19:19 +0100 | [diff] [blame] | 255 | #define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 256 | #define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK) |
Paul Burton | ca64c2b | 2016-05-06 14:36:20 +0100 | [diff] [blame] | 257 | #define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID) |
James Hogan | 19d194c | 2016-06-09 14:19:18 +0100 | [diff] [blame] | 258 | #define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1) |
James Hogan | e6207bb | 2016-06-09 14:19:19 +0100 | [diff] [blame] | 259 | #define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V) |
James Hogan | 1880afd | 2016-11-28 23:04:52 +0000 | [diff] [blame] | 260 | #define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D) |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 261 | #define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \ |
| 262 | ((y) & VPN2_MASK & ~(x).tlb_mask)) |
| 263 | #define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \ |
Paul Burton | ca64c2b | 2016-05-06 14:36:20 +0100 | [diff] [blame] | 264 | TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID)) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 265 | |
| 266 | struct kvm_mips_tlb { |
| 267 | long tlb_mask; |
| 268 | long tlb_hi; |
James Hogan | 9fbfb06 | 2016-06-09 14:19:17 +0100 | [diff] [blame] | 269 | long tlb_lo[2]; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 270 | }; |
| 271 | |
James Hogan | aba8592 | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 272 | #define KVM_NR_MEM_OBJS 4 |
| 273 | |
| 274 | /* |
| 275 | * We don't want allocation failures within the mmu code, so we preallocate |
| 276 | * enough memory for a single page fault in a cache. |
| 277 | */ |
| 278 | struct kvm_mmu_memory_cache { |
| 279 | int nobjs; |
| 280 | void *objects[KVM_NR_MEM_OBJS]; |
| 281 | }; |
| 282 | |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 283 | #define KVM_MIPS_AUX_FPU 0x1 |
| 284 | #define KVM_MIPS_AUX_MSA 0x2 |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 285 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 286 | #define KVM_MIPS_GUEST_TLB_SIZE 64 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 287 | struct kvm_vcpu_arch { |
James Hogan | 878edf0 | 2016-06-09 14:19:14 +0100 | [diff] [blame] | 288 | void *guest_ebase; |
James Hogan | 797179b | 2016-06-09 10:50:43 +0100 | [diff] [blame] | 289 | int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 290 | unsigned long host_stack; |
| 291 | unsigned long host_gp; |
| 292 | |
| 293 | /* Host CP0 registers used when handling exits from guest */ |
| 294 | unsigned long host_cp0_badvaddr; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 295 | unsigned long host_cp0_epc; |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 296 | u32 host_cp0_cause; |
James Hogan | 6a97c77 | 2015-04-23 16:54:35 +0100 | [diff] [blame] | 297 | u32 host_cp0_badinstr; |
| 298 | u32 host_cp0_badinstrp; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 299 | |
| 300 | /* GPRS */ |
| 301 | unsigned long gprs[32]; |
| 302 | unsigned long hi; |
| 303 | unsigned long lo; |
| 304 | unsigned long pc; |
| 305 | |
| 306 | /* FPU State */ |
| 307 | struct mips_fpu_struct fpu; |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 308 | /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */ |
| 309 | unsigned int aux_inuse; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 310 | |
| 311 | /* COP0 State */ |
| 312 | struct mips_coproc *cop0; |
| 313 | |
| 314 | /* Host KSEG0 address of the EI/DI offset */ |
| 315 | void *kseg0_commpage; |
| 316 | |
James Hogan | e1e575f6 | 2016-10-25 16:11:12 +0100 | [diff] [blame] | 317 | /* Resume PC after MMIO completion */ |
| 318 | unsigned long io_pc; |
| 319 | /* GPR used as IO source/target */ |
| 320 | u32 io_gpr; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 321 | |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 322 | struct hrtimer comparecount_timer; |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 323 | /* Count timer control KVM register */ |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 324 | u32 count_ctl; |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 325 | /* Count bias from the raw time */ |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 326 | u32 count_bias; |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 327 | /* Frequency of timer in Hz */ |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 328 | u32 count_hz; |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 329 | /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */ |
| 330 | s64 count_dyn_bias; |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 331 | /* Resume time */ |
| 332 | ktime_t count_resume; |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 333 | /* Period of timer tick in ns */ |
| 334 | u64 count_period; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 335 | |
| 336 | /* Bitmask of exceptions that are pending */ |
| 337 | unsigned long pending_exceptions; |
| 338 | |
| 339 | /* Bitmask of pending exceptions to be cleared */ |
| 340 | unsigned long pending_exceptions_clr; |
| 341 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 342 | /* S/W Based TLB for guest */ |
| 343 | struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE]; |
| 344 | |
James Hogan | c550d53 | 2016-10-11 23:14:39 +0100 | [diff] [blame] | 345 | /* Guest kernel/user [partial] mm */ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 346 | struct mm_struct guest_kernel_mm, guest_user_mm; |
| 347 | |
James Hogan | 25b08c7 | 2016-09-16 00:06:43 +0100 | [diff] [blame] | 348 | /* Guest ASID of last user mode execution */ |
| 349 | unsigned int last_user_gasid; |
| 350 | |
James Hogan | aba8592 | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 351 | /* Cache some mmu pages needed inside spinlock regions */ |
| 352 | struct kvm_mmu_memory_cache mmu_page_cache; |
| 353 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 354 | int last_sched_cpu; |
| 355 | |
| 356 | /* WAIT executed */ |
| 357 | int wait; |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 358 | |
| 359 | u8 fpu_enabled; |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 360 | u8 msa_enabled; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 361 | }; |
| 362 | |
| 363 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 364 | #define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0]) |
| 365 | #define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val) |
| 366 | #define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0]) |
James Hogan | 013044c | 2016-12-07 17:16:37 +0000 | [diff] [blame] | 367 | #define kvm_write_c0_guest_entrylo0(cop0, val) (cop0->reg[MIPS_CP0_TLB_LO0][0] = (val)) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 368 | #define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0]) |
James Hogan | 013044c | 2016-12-07 17:16:37 +0000 | [diff] [blame] | 369 | #define kvm_write_c0_guest_entrylo1(cop0, val) (cop0->reg[MIPS_CP0_TLB_LO1][0] = (val)) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 370 | #define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0]) |
| 371 | #define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val)) |
| 372 | #define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2]) |
James Hogan | 7767b7d | 2014-05-29 10:16:30 +0100 | [diff] [blame] | 373 | #define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val)) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 374 | #define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0]) |
| 375 | #define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val)) |
| 376 | #define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0]) |
| 377 | #define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val)) |
James Hogan | 26f4f3b | 2014-03-14 13:06:09 +0000 | [diff] [blame] | 378 | #define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0]) |
| 379 | #define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val)) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 380 | #define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0]) |
| 381 | #define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val)) |
| 382 | #define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0]) |
| 383 | #define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val)) |
| 384 | #define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0]) |
| 385 | #define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val)) |
| 386 | #define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0]) |
| 387 | #define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val)) |
| 388 | #define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0]) |
| 389 | #define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val)) |
| 390 | #define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1]) |
| 391 | #define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val)) |
| 392 | #define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0]) |
| 393 | #define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val)) |
| 394 | #define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0]) |
| 395 | #define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val)) |
| 396 | #define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0]) |
| 397 | #define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val)) |
| 398 | #define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1]) |
| 399 | #define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val)) |
| 400 | #define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0]) |
| 401 | #define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1]) |
| 402 | #define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2]) |
| 403 | #define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3]) |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 404 | #define kvm_read_c0_guest_config4(cop0) (cop0->reg[MIPS_CP0_CONFIG][4]) |
| 405 | #define kvm_read_c0_guest_config5(cop0) (cop0->reg[MIPS_CP0_CONFIG][5]) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 406 | #define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7]) |
| 407 | #define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val)) |
| 408 | #define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val)) |
| 409 | #define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val)) |
| 410 | #define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val)) |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 411 | #define kvm_write_c0_guest_config4(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][4] = (val)) |
| 412 | #define kvm_write_c0_guest_config5(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][5] = (val)) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 413 | #define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val)) |
| 414 | #define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0]) |
| 415 | #define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val)) |
James Hogan | 0510870 | 2016-06-15 19:29:56 +0100 | [diff] [blame] | 416 | #define kvm_read_c0_guest_kscratch1(cop0) (cop0->reg[MIPS_CP0_DESAVE][2]) |
| 417 | #define kvm_read_c0_guest_kscratch2(cop0) (cop0->reg[MIPS_CP0_DESAVE][3]) |
| 418 | #define kvm_read_c0_guest_kscratch3(cop0) (cop0->reg[MIPS_CP0_DESAVE][4]) |
| 419 | #define kvm_read_c0_guest_kscratch4(cop0) (cop0->reg[MIPS_CP0_DESAVE][5]) |
| 420 | #define kvm_read_c0_guest_kscratch5(cop0) (cop0->reg[MIPS_CP0_DESAVE][6]) |
| 421 | #define kvm_read_c0_guest_kscratch6(cop0) (cop0->reg[MIPS_CP0_DESAVE][7]) |
| 422 | #define kvm_write_c0_guest_kscratch1(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][2] = (val)) |
| 423 | #define kvm_write_c0_guest_kscratch2(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][3] = (val)) |
| 424 | #define kvm_write_c0_guest_kscratch3(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][4] = (val)) |
| 425 | #define kvm_write_c0_guest_kscratch4(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][5] = (val)) |
| 426 | #define kvm_write_c0_guest_kscratch5(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][6] = (val)) |
| 427 | #define kvm_write_c0_guest_kscratch6(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][7] = (val)) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 428 | |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 429 | /* |
| 430 | * Some of the guest registers may be modified asynchronously (e.g. from a |
| 431 | * hrtimer callback in hard irq context) and therefore need stronger atomicity |
| 432 | * guarantees than other registers. |
| 433 | */ |
| 434 | |
| 435 | static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg, |
| 436 | unsigned long val) |
| 437 | { |
| 438 | unsigned long temp; |
| 439 | do { |
| 440 | __asm__ __volatile__( |
James Hogan | d85ebff | 2016-07-04 19:35:10 +0100 | [diff] [blame] | 441 | " .set "MIPS_ISA_ARCH_LEVEL" \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 442 | " " __LL "%0, %1 \n" |
| 443 | " or %0, %2 \n" |
| 444 | " " __SC "%0, %1 \n" |
| 445 | " .set mips0 \n" |
| 446 | : "=&r" (temp), "+m" (*reg) |
| 447 | : "r" (val)); |
| 448 | } while (unlikely(!temp)); |
| 449 | } |
| 450 | |
| 451 | static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg, |
| 452 | unsigned long val) |
| 453 | { |
| 454 | unsigned long temp; |
| 455 | do { |
| 456 | __asm__ __volatile__( |
James Hogan | d85ebff | 2016-07-04 19:35:10 +0100 | [diff] [blame] | 457 | " .set "MIPS_ISA_ARCH_LEVEL" \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 458 | " " __LL "%0, %1 \n" |
| 459 | " and %0, %2 \n" |
| 460 | " " __SC "%0, %1 \n" |
| 461 | " .set mips0 \n" |
| 462 | : "=&r" (temp), "+m" (*reg) |
| 463 | : "r" (~val)); |
| 464 | } while (unlikely(!temp)); |
| 465 | } |
| 466 | |
| 467 | static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg, |
| 468 | unsigned long change, |
| 469 | unsigned long val) |
| 470 | { |
| 471 | unsigned long temp; |
| 472 | do { |
| 473 | __asm__ __volatile__( |
James Hogan | d85ebff | 2016-07-04 19:35:10 +0100 | [diff] [blame] | 474 | " .set "MIPS_ISA_ARCH_LEVEL" \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 475 | " " __LL "%0, %1 \n" |
| 476 | " and %0, %2 \n" |
| 477 | " or %0, %3 \n" |
| 478 | " " __SC "%0, %1 \n" |
| 479 | " .set mips0 \n" |
| 480 | : "=&r" (temp), "+m" (*reg) |
| 481 | : "r" (~change), "r" (val & change)); |
| 482 | } while (unlikely(!temp)); |
| 483 | } |
| 484 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 485 | #define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val)) |
| 486 | #define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val)) |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 487 | |
| 488 | /* Cause can be modified asynchronously from hardirq hrtimer callback */ |
| 489 | #define kvm_set_c0_guest_cause(cop0, val) \ |
| 490 | _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val) |
| 491 | #define kvm_clear_c0_guest_cause(cop0, val) \ |
| 492 | _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 493 | #define kvm_change_c0_guest_cause(cop0, change, val) \ |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 494 | _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \ |
| 495 | change, val) |
| 496 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 497 | #define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val)) |
| 498 | #define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val)) |
| 499 | #define kvm_change_c0_guest_ebase(cop0, change, val) \ |
| 500 | { \ |
| 501 | kvm_clear_c0_guest_ebase(cop0, change); \ |
| 502 | kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 503 | } |
| 504 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 505 | /* Helpers */ |
| 506 | |
| 507 | static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu) |
| 508 | { |
James Hogan | 19451e5 | 2016-06-15 19:29:50 +0100 | [diff] [blame] | 509 | return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) && |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 510 | vcpu->fpu_enabled; |
| 511 | } |
| 512 | |
| 513 | static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu) |
| 514 | { |
| 515 | return kvm_mips_guest_can_have_fpu(vcpu) && |
| 516 | kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP; |
| 517 | } |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 518 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 519 | static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu) |
| 520 | { |
| 521 | return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) && |
| 522 | vcpu->msa_enabled; |
| 523 | } |
| 524 | |
| 525 | static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu) |
| 526 | { |
| 527 | return kvm_mips_guest_can_have_msa(vcpu) && |
| 528 | kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA; |
| 529 | } |
| 530 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 531 | struct kvm_mips_callbacks { |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 532 | int (*handle_cop_unusable)(struct kvm_vcpu *vcpu); |
| 533 | int (*handle_tlb_mod)(struct kvm_vcpu *vcpu); |
| 534 | int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu); |
| 535 | int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu); |
| 536 | int (*handle_addr_err_st)(struct kvm_vcpu *vcpu); |
| 537 | int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu); |
| 538 | int (*handle_syscall)(struct kvm_vcpu *vcpu); |
| 539 | int (*handle_res_inst)(struct kvm_vcpu *vcpu); |
| 540 | int (*handle_break)(struct kvm_vcpu *vcpu); |
James Hogan | 0a56042 | 2015-02-06 16:03:57 +0000 | [diff] [blame] | 541 | int (*handle_trap)(struct kvm_vcpu *vcpu); |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 542 | int (*handle_msa_fpe)(struct kvm_vcpu *vcpu); |
James Hogan | 1c0cd66 | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 543 | int (*handle_fpe)(struct kvm_vcpu *vcpu); |
James Hogan | 98119ad | 2015-02-06 11:11:56 +0000 | [diff] [blame] | 544 | int (*handle_msa_disabled)(struct kvm_vcpu *vcpu); |
James Hogan | 607ef2f | 2017-03-14 10:15:22 +0000 | [diff] [blame^] | 545 | int (*check_extension)(struct kvm *kvm, long ext); |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 546 | int (*vcpu_init)(struct kvm_vcpu *vcpu); |
James Hogan | 630766b3 | 2016-09-08 23:00:24 +0100 | [diff] [blame] | 547 | void (*vcpu_uninit)(struct kvm_vcpu *vcpu); |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 548 | int (*vcpu_setup)(struct kvm_vcpu *vcpu); |
James Hogan | b620911 | 2016-10-25 00:01:37 +0100 | [diff] [blame] | 549 | void (*flush_shadow_all)(struct kvm *kvm); |
| 550 | /* |
| 551 | * Must take care of flushing any cached GPA PTEs (e.g. guest entries in |
| 552 | * VZ root TLB, or T&E GVA page tables and corresponding root TLB |
| 553 | * mappings). |
| 554 | */ |
| 555 | void (*flush_shadow_memslot)(struct kvm *kvm, |
| 556 | const struct kvm_memory_slot *slot); |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 557 | gpa_t (*gva_to_gpa)(gva_t gva); |
| 558 | void (*queue_timer_int)(struct kvm_vcpu *vcpu); |
| 559 | void (*dequeue_timer_int)(struct kvm_vcpu *vcpu); |
| 560 | void (*queue_io_int)(struct kvm_vcpu *vcpu, |
| 561 | struct kvm_mips_interrupt *irq); |
| 562 | void (*dequeue_io_int)(struct kvm_vcpu *vcpu, |
| 563 | struct kvm_mips_interrupt *irq); |
| 564 | int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 565 | u32 cause); |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 566 | int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 567 | u32 cause); |
James Hogan | f5c43bd | 2016-06-15 19:29:49 +0100 | [diff] [blame] | 568 | unsigned long (*num_regs)(struct kvm_vcpu *vcpu); |
| 569 | int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices); |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 570 | int (*get_one_reg)(struct kvm_vcpu *vcpu, |
| 571 | const struct kvm_one_reg *reg, s64 *v); |
| 572 | int (*set_one_reg)(struct kvm_vcpu *vcpu, |
| 573 | const struct kvm_one_reg *reg, s64 v); |
James Hogan | a60b843 | 2016-11-12 00:00:13 +0000 | [diff] [blame] | 574 | int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu); |
| 575 | int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu); |
James Hogan | a2c046e | 2016-11-18 13:14:37 +0000 | [diff] [blame] | 576 | int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu); |
| 577 | void (*vcpu_reenter)(struct kvm_run *run, struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 578 | }; |
| 579 | extern struct kvm_mips_callbacks *kvm_mips_callbacks; |
| 580 | int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks); |
| 581 | |
| 582 | /* Debug: dump vcpu state */ |
| 583 | int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu); |
| 584 | |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 585 | extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu); |
| 586 | |
| 587 | /* Building of entry/exception code */ |
James Hogan | 1e5217f5 | 2016-06-23 17:34:45 +0100 | [diff] [blame] | 588 | int kvm_mips_entry_setup(void); |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 589 | void *kvm_mips_build_vcpu_run(void *addr); |
James Hogan | a7cfa7a | 2016-09-10 23:56:46 +0100 | [diff] [blame] | 590 | void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler); |
James Hogan | 1f9ca62 | 2016-06-23 17:34:46 +0100 | [diff] [blame] | 591 | void *kvm_mips_build_exception(void *addr, void *handler); |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 592 | void *kvm_mips_build_exit(void *addr); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 593 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 594 | /* FPU/MSA context management */ |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 595 | void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu); |
| 596 | void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu); |
| 597 | void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 598 | void __kvm_save_msa(struct kvm_vcpu_arch *vcpu); |
| 599 | void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu); |
| 600 | void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu); |
| 601 | void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 602 | void kvm_own_fpu(struct kvm_vcpu *vcpu); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 603 | void kvm_own_msa(struct kvm_vcpu *vcpu); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 604 | void kvm_drop_fpu(struct kvm_vcpu *vcpu); |
| 605 | void kvm_lose_fpu(struct kvm_vcpu *vcpu); |
| 606 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 607 | /* TLB handling */ |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 608 | u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 609 | |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 610 | u32 kvm_get_user_asid(struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 611 | |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 612 | u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 613 | |
| 614 | extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr, |
James Hogan | 577ed7f | 2015-05-01 14:56:31 +0100 | [diff] [blame] | 615 | struct kvm_vcpu *vcpu, |
| 616 | bool write_fault); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 617 | |
| 618 | extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr, |
| 619 | struct kvm_vcpu *vcpu); |
| 620 | |
| 621 | extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu, |
James Hogan | 7e3d2a7 | 2016-10-08 01:15:19 +0100 | [diff] [blame] | 622 | struct kvm_mips_tlb *tlb, |
James Hogan | 577ed7f | 2015-05-01 14:56:31 +0100 | [diff] [blame] | 623 | unsigned long gva, |
| 624 | bool write_fault); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 625 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 626 | extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 627 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 628 | struct kvm_run *run, |
James Hogan | 577ed7f | 2015-05-01 14:56:31 +0100 | [diff] [blame] | 629 | struct kvm_vcpu *vcpu, |
| 630 | bool write_fault); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 631 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 632 | extern void kvm_mips_dump_host_tlbs(void); |
| 633 | extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu); |
James Hogan | 57e3869 | 2016-10-08 00:15:52 +0100 | [diff] [blame] | 634 | extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi, |
| 635 | bool user, bool kernel); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 636 | |
| 637 | extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu, |
| 638 | unsigned long entryhi); |
James Hogan | a7ebb2e | 2016-11-15 00:06:05 +0000 | [diff] [blame] | 639 | |
| 640 | void kvm_mips_suspend_mm(int cpu); |
| 641 | void kvm_mips_resume_mm(int cpu); |
| 642 | |
James Hogan | a31b50d | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 643 | /* MMU handling */ |
| 644 | |
| 645 | /** |
| 646 | * enum kvm_mips_flush - Types of MMU flushes. |
| 647 | * @KMF_USER: Flush guest user virtual memory mappings. |
| 648 | * Guest USeg only. |
| 649 | * @KMF_KERN: Flush guest kernel virtual memory mappings. |
| 650 | * Guest USeg and KSeg2/3. |
| 651 | * @KMF_GPA: Flush guest physical memory mappings. |
| 652 | * Also includes KSeg0 if KMF_KERN is set. |
| 653 | */ |
| 654 | enum kvm_mips_flush { |
| 655 | KMF_USER = 0x0, |
| 656 | KMF_KERN = 0x1, |
| 657 | KMF_GPA = 0x2, |
| 658 | }; |
| 659 | void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags); |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 660 | bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn); |
James Hogan | f0c0c33 | 2016-12-06 14:47:47 +0000 | [diff] [blame] | 661 | int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn); |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 662 | pgd_t *kvm_pgd_alloc(void); |
James Hogan | aba8592 | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 663 | void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu); |
| 664 | void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr, |
| 665 | bool user); |
James Hogan | 1880afd | 2016-11-28 23:04:52 +0000 | [diff] [blame] | 666 | void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu); |
| 667 | void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu); |
| 668 | |
| 669 | enum kvm_mips_fault_result { |
| 670 | KVM_MIPS_MAPPED = 0, |
| 671 | KVM_MIPS_GVA, |
| 672 | KVM_MIPS_GPA, |
| 673 | KVM_MIPS_TLB, |
| 674 | KVM_MIPS_TLBINV, |
| 675 | KVM_MIPS_TLBMOD, |
| 676 | }; |
| 677 | enum kvm_mips_fault_result kvm_trap_emul_gva_fault(struct kvm_vcpu *vcpu, |
| 678 | unsigned long gva, |
| 679 | bool write); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 680 | |
James Hogan | 411740f | 2016-12-13 16:32:39 +0000 | [diff] [blame] | 681 | #define KVM_ARCH_WANT_MMU_NOTIFIER |
| 682 | int kvm_unmap_hva(struct kvm *kvm, unsigned long hva); |
| 683 | int kvm_unmap_hva_range(struct kvm *kvm, |
| 684 | unsigned long start, unsigned long end); |
| 685 | void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte); |
| 686 | int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end); |
| 687 | int kvm_test_age_hva(struct kvm *kvm, unsigned long hva); |
| 688 | |
| 689 | static inline void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm, |
| 690 | unsigned long address) |
| 691 | { |
| 692 | } |
| 693 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 694 | /* Emulation */ |
James Hogan | 122e51d | 2016-11-28 17:23:14 +0000 | [diff] [blame] | 695 | int kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu, u32 *out); |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 696 | enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause); |
James Hogan | 6a97c77 | 2015-04-23 16:54:35 +0100 | [diff] [blame] | 697 | int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out); |
| 698 | int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 699 | |
James Hogan | a1ecc54 | 2016-11-28 18:39:24 +0000 | [diff] [blame] | 700 | /** |
| 701 | * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault. |
| 702 | * @vcpu: Virtual CPU. |
| 703 | * |
| 704 | * Returns: Whether the TLBL exception was likely due to an instruction |
| 705 | * fetch fault rather than a data load fault. |
| 706 | */ |
| 707 | static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu) |
| 708 | { |
| 709 | unsigned long badvaddr = vcpu->host_cp0_badvaddr; |
| 710 | unsigned long epc = msk_isa16_mode(vcpu->pc); |
| 711 | u32 cause = vcpu->host_cp0_cause; |
| 712 | |
| 713 | if (epc == badvaddr) |
| 714 | return true; |
| 715 | |
| 716 | /* |
| 717 | * Branches may be 32-bit or 16-bit instructions. |
| 718 | * This isn't exact, but we don't really support MIPS16 or microMIPS yet |
| 719 | * in KVM anyway. |
| 720 | */ |
| 721 | if ((cause & CAUSEF_BD) && badvaddr - epc <= 4) |
| 722 | return true; |
| 723 | |
| 724 | return false; |
| 725 | } |
| 726 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 727 | extern enum emulation_result kvm_mips_emulate_inst(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 728 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 729 | struct kvm_run *run, |
| 730 | struct kvm_vcpu *vcpu); |
| 731 | |
James Hogan | 7801bbe | 2016-11-14 23:59:27 +0000 | [diff] [blame] | 732 | long kvm_mips_guest_exception_base(struct kvm_vcpu *vcpu); |
| 733 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 734 | extern enum emulation_result kvm_mips_emulate_syscall(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 735 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 736 | struct kvm_run *run, |
| 737 | struct kvm_vcpu *vcpu); |
| 738 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 739 | extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 740 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 741 | struct kvm_run *run, |
| 742 | struct kvm_vcpu *vcpu); |
| 743 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 744 | extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 745 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 746 | struct kvm_run *run, |
| 747 | struct kvm_vcpu *vcpu); |
| 748 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 749 | extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 750 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 751 | struct kvm_run *run, |
| 752 | struct kvm_vcpu *vcpu); |
| 753 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 754 | extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 755 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 756 | struct kvm_run *run, |
| 757 | struct kvm_vcpu *vcpu); |
| 758 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 759 | extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 760 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 761 | struct kvm_run *run, |
| 762 | struct kvm_vcpu *vcpu); |
| 763 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 764 | extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 765 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 766 | struct kvm_run *run, |
| 767 | struct kvm_vcpu *vcpu); |
| 768 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 769 | extern enum emulation_result kvm_mips_handle_ri(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 770 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 771 | struct kvm_run *run, |
| 772 | struct kvm_vcpu *vcpu); |
| 773 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 774 | extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 775 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 776 | struct kvm_run *run, |
| 777 | struct kvm_vcpu *vcpu); |
| 778 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 779 | extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 780 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 781 | struct kvm_run *run, |
| 782 | struct kvm_vcpu *vcpu); |
| 783 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 784 | extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 785 | u32 *opc, |
James Hogan | 0a56042 | 2015-02-06 16:03:57 +0000 | [diff] [blame] | 786 | struct kvm_run *run, |
| 787 | struct kvm_vcpu *vcpu); |
| 788 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 789 | extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 790 | u32 *opc, |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 791 | struct kvm_run *run, |
| 792 | struct kvm_vcpu *vcpu); |
| 793 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 794 | extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 795 | u32 *opc, |
James Hogan | 1c0cd66 | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 796 | struct kvm_run *run, |
| 797 | struct kvm_vcpu *vcpu); |
| 798 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 799 | extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 800 | u32 *opc, |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 801 | struct kvm_run *run, |
| 802 | struct kvm_vcpu *vcpu); |
| 803 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 804 | extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu, |
| 805 | struct kvm_run *run); |
| 806 | |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 807 | u32 kvm_mips_read_count(struct kvm_vcpu *vcpu); |
| 808 | void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count); |
| 809 | void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack); |
James Hogan | a517c1a | 2017-03-14 10:15:21 +0000 | [diff] [blame] | 810 | void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz); |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 811 | int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl); |
| 812 | int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume); |
James Hogan | f74a8e2 | 2014-05-29 10:16:38 +0100 | [diff] [blame] | 813 | int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz); |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 814 | void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu); |
| 815 | void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu); |
| 816 | enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 817 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 818 | enum emulation_result kvm_mips_check_privilege(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 819 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 820 | struct kvm_run *run, |
| 821 | struct kvm_vcpu *vcpu); |
| 822 | |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 823 | enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 824 | u32 *opc, |
| 825 | u32 cause, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 826 | struct kvm_run *run, |
| 827 | struct kvm_vcpu *vcpu); |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 828 | enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 829 | u32 *opc, |
| 830 | u32 cause, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 831 | struct kvm_run *run, |
| 832 | struct kvm_vcpu *vcpu); |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 833 | enum emulation_result kvm_mips_emulate_store(union mips_instruction inst, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 834 | u32 cause, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 835 | struct kvm_run *run, |
| 836 | struct kvm_vcpu *vcpu); |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 837 | enum emulation_result kvm_mips_emulate_load(union mips_instruction inst, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 838 | u32 cause, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 839 | struct kvm_run *run, |
| 840 | struct kvm_vcpu *vcpu); |
| 841 | |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 842 | unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu); |
| 843 | unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu); |
| 844 | unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu); |
| 845 | unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu); |
| 846 | |
James Hogan | 955d8dc | 2017-03-14 10:15:14 +0000 | [diff] [blame] | 847 | /* Hypercalls (hypcall.c) */ |
| 848 | |
| 849 | enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu, |
| 850 | union mips_instruction inst); |
| 851 | int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu); |
| 852 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 853 | /* Dynamic binary translation */ |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 854 | extern int kvm_mips_trans_cache_index(union mips_instruction inst, |
| 855 | u32 *opc, struct kvm_vcpu *vcpu); |
| 856 | extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc, |
| 857 | struct kvm_vcpu *vcpu); |
| 858 | extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc, |
| 859 | struct kvm_vcpu *vcpu); |
| 860 | extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc, |
| 861 | struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 862 | |
| 863 | /* Misc */ |
Deng-Cheng Zhu | d98403a | 2014-06-26 12:11:36 -0700 | [diff] [blame] | 864 | extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 865 | extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm); |
| 866 | |
Radim Krčmář | 13a34e0 | 2014-08-28 15:13:03 +0200 | [diff] [blame] | 867 | static inline void kvm_arch_hardware_disable(void) {} |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 868 | static inline void kvm_arch_hardware_unsetup(void) {} |
| 869 | static inline void kvm_arch_sync_events(struct kvm *kvm) {} |
| 870 | static inline void kvm_arch_free_memslot(struct kvm *kvm, |
| 871 | struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {} |
Paolo Bonzini | 15f4601 | 2015-05-17 21:26:08 +0200 | [diff] [blame] | 872 | static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {} |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 873 | static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {} |
Christoffer Dall | 3217f7c | 2015-08-27 16:41:15 +0200 | [diff] [blame] | 874 | static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {} |
| 875 | static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {} |
Christian Borntraeger | 3491caf | 2016-05-13 12:16:35 +0200 | [diff] [blame] | 876 | static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {} |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 877 | |
| 878 | #endif /* __MIPS_KVM_HOST_H__ */ |