Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. |
| 7 | * Authors: Sanjay Lal <sanjayl@kymasys.com> |
| 8 | */ |
| 9 | |
| 10 | #ifndef __MIPS_KVM_HOST_H__ |
| 11 | #define __MIPS_KVM_HOST_H__ |
| 12 | |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 13 | #include <linux/cpumask.h> |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 14 | #include <linux/mutex.h> |
| 15 | #include <linux/hrtimer.h> |
| 16 | #include <linux/interrupt.h> |
| 17 | #include <linux/types.h> |
| 18 | #include <linux/kvm.h> |
| 19 | #include <linux/kvm_types.h> |
| 20 | #include <linux/threads.h> |
| 21 | #include <linux/spinlock.h> |
| 22 | |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 23 | #include <asm/inst.h> |
James Hogan | e6207bb | 2016-06-09 14:19:19 +0100 | [diff] [blame] | 24 | #include <asm/mipsregs.h> |
| 25 | |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 26 | /* MIPS KVM register ids */ |
| 27 | #define MIPS_CP0_32(_R, _S) \ |
James Hogan | 7bd4ace | 2014-12-02 15:47:04 +0000 | [diff] [blame] | 28 | (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S))) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 29 | |
| 30 | #define MIPS_CP0_64(_R, _S) \ |
James Hogan | 7bd4ace | 2014-12-02 15:47:04 +0000 | [diff] [blame] | 31 | (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S))) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 32 | |
| 33 | #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0) |
| 34 | #define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0) |
| 35 | #define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0) |
| 36 | #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0) |
James Hogan | dffe042 | 2017-03-14 10:15:34 +0000 | [diff] [blame] | 37 | #define KVM_REG_MIPS_CP0_CONTEXTCONFIG MIPS_CP0_32(4, 1) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 38 | #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2) |
James Hogan | dffe042 | 2017-03-14 10:15:34 +0000 | [diff] [blame] | 39 | #define KVM_REG_MIPS_CP0_XCONTEXTCONFIG MIPS_CP0_64(4, 3) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 40 | #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0) |
| 41 | #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1) |
James Hogan | 4b7de02 | 2017-03-14 10:15:35 +0000 | [diff] [blame] | 42 | #define KVM_REG_MIPS_CP0_SEGCTL0 MIPS_CP0_64(5, 2) |
| 43 | #define KVM_REG_MIPS_CP0_SEGCTL1 MIPS_CP0_64(5, 3) |
| 44 | #define KVM_REG_MIPS_CP0_SEGCTL2 MIPS_CP0_64(5, 4) |
James Hogan | 5a2f352 | 2017-03-14 10:15:36 +0000 | [diff] [blame] | 45 | #define KVM_REG_MIPS_CP0_PWBASE MIPS_CP0_64(5, 5) |
| 46 | #define KVM_REG_MIPS_CP0_PWFIELD MIPS_CP0_64(5, 6) |
| 47 | #define KVM_REG_MIPS_CP0_PWSIZE MIPS_CP0_64(5, 7) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 48 | #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0) |
James Hogan | 5a2f352 | 2017-03-14 10:15:36 +0000 | [diff] [blame] | 49 | #define KVM_REG_MIPS_CP0_PWCTL MIPS_CP0_32(6, 6) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 50 | #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0) |
| 51 | #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0) |
James Hogan | edc8926 | 2017-03-14 10:15:33 +0000 | [diff] [blame] | 52 | #define KVM_REG_MIPS_CP0_BADINSTR MIPS_CP0_32(8, 1) |
| 53 | #define KVM_REG_MIPS_CP0_BADINSTRP MIPS_CP0_32(8, 2) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 54 | #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0) |
| 55 | #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0) |
| 56 | #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0) |
| 57 | #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0) |
James Hogan | ad58d4d | 2015-02-02 22:55:17 +0000 | [diff] [blame] | 58 | #define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 59 | #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0) |
| 60 | #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0) |
James Hogan | 1068eaa | 2014-06-26 13:56:52 +0100 | [diff] [blame] | 61 | #define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 62 | #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1) |
| 63 | #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0) |
| 64 | #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1) |
| 65 | #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2) |
| 66 | #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3) |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 67 | #define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4) |
| 68 | #define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 69 | #define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7) |
James Hogan | d42a008 | 2017-03-14 10:15:38 +0000 | [diff] [blame] | 70 | #define KVM_REG_MIPS_CP0_MAARI MIPS_CP0_64(17, 2) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 71 | #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0) |
| 72 | #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0) |
James Hogan | 0510870 | 2016-06-15 19:29:56 +0100 | [diff] [blame] | 73 | #define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2) |
| 74 | #define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3) |
| 75 | #define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4) |
| 76 | #define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5) |
| 77 | #define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6) |
| 78 | #define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7) |
James Hogan | 48a3c4e | 2014-05-29 10:16:28 +0100 | [diff] [blame] | 79 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 80 | |
Huacai Chen | 210b4b9 | 2020-05-23 15:56:30 +0800 | [diff] [blame^] | 81 | #define KVM_MAX_VCPUS 16 |
| 82 | #define KVM_USER_MEM_SLOTS 16 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 83 | /* memory slots that does not exposed to userspace */ |
James Hogan | caa1faa | 2015-12-16 23:49:26 +0000 | [diff] [blame] | 84 | #define KVM_PRIVATE_MEM_SLOTS 0 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 85 | |
David Hildenbrand | 920552b | 2015-09-18 12:34:53 +0200 | [diff] [blame] | 86 | #define KVM_HALT_POLL_NS_DEFAULT 500000 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 87 | |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 88 | #ifdef CONFIG_KVM_MIPS_VZ |
| 89 | extern unsigned long GUESTID_MASK; |
| 90 | extern unsigned long GUESTID_FIRST_VERSION; |
| 91 | extern unsigned long GUESTID_VERSION_MASK; |
| 92 | #endif |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 93 | |
| 94 | |
James Hogan | 42aa12e | 2016-06-15 19:29:57 +0100 | [diff] [blame] | 95 | /* |
| 96 | * Special address that contains the comm page, used for reducing # of traps |
| 97 | * This needs to be within 32Kb of 0x0 (so the zero register can be used), but |
| 98 | * preferably not at 0x0 so that most kernel NULL pointer dereferences can be |
| 99 | * caught. |
| 100 | */ |
| 101 | #define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \ |
| 102 | (0x8000 - PAGE_SIZE)) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 103 | |
| 104 | #define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \ |
| 105 | ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0)) |
| 106 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 107 | #define KVM_GUEST_KUSEG 0x00000000UL |
| 108 | #define KVM_GUEST_KSEG0 0x40000000UL |
James Hogan | 7801bbe | 2016-11-14 23:59:27 +0000 | [diff] [blame] | 109 | #define KVM_GUEST_KSEG1 0x40000000UL |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 110 | #define KVM_GUEST_KSEG23 0x60000000UL |
James Hogan | 7f5a1dd | 2016-06-09 10:50:44 +0100 | [diff] [blame] | 111 | #define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 112 | #define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 113 | |
| 114 | #define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0) |
| 115 | #define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1) |
| 116 | #define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23) |
| 117 | |
| 118 | /* |
| 119 | * Map an address to a certain kernel segment |
| 120 | */ |
| 121 | #define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0) |
| 122 | #define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1) |
| 123 | #define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23) |
| 124 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 125 | #define KVM_INVALID_PAGE 0xdeadbeef |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 126 | #define KVM_INVALID_ADDR 0xdeadbeef |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 127 | |
James Hogan | f6f7017 | 2016-08-01 09:07:52 +0100 | [diff] [blame] | 128 | /* |
| 129 | * EVA has overlapping user & kernel address spaces, so user VAs may be > |
| 130 | * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of |
| 131 | * PAGE_OFFSET. |
| 132 | */ |
| 133 | |
| 134 | #define KVM_HVA_ERR_BAD (-1UL) |
| 135 | #define KVM_HVA_ERR_RO_BAD (-2UL) |
| 136 | |
| 137 | static inline bool kvm_is_error_hva(unsigned long addr) |
| 138 | { |
| 139 | return IS_ERR_VALUE(addr); |
| 140 | } |
| 141 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 142 | struct kvm_vm_stat { |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 143 | ulong remote_tlb_flush; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 144 | }; |
| 145 | |
| 146 | struct kvm_vcpu_stat { |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 147 | u64 wait_exits; |
| 148 | u64 cache_exits; |
| 149 | u64 signal_exits; |
| 150 | u64 int_exits; |
| 151 | u64 cop_unusable_exits; |
| 152 | u64 tlbmod_exits; |
| 153 | u64 tlbmiss_ld_exits; |
| 154 | u64 tlbmiss_st_exits; |
| 155 | u64 addrerr_st_exits; |
| 156 | u64 addrerr_ld_exits; |
| 157 | u64 syscall_exits; |
| 158 | u64 resvd_inst_exits; |
| 159 | u64 break_inst_exits; |
| 160 | u64 trap_inst_exits; |
| 161 | u64 msa_fpe_exits; |
| 162 | u64 fpe_exits; |
| 163 | u64 msa_disabled_exits; |
| 164 | u64 flush_dcache_exits; |
James Hogan | a724492 | 2017-03-14 10:15:18 +0000 | [diff] [blame] | 165 | #ifdef CONFIG_KVM_MIPS_VZ |
| 166 | u64 vz_gpsi_exits; |
| 167 | u64 vz_gsfc_exits; |
| 168 | u64 vz_hc_exits; |
| 169 | u64 vz_grr_exits; |
| 170 | u64 vz_gva_exits; |
| 171 | u64 vz_ghfc_exits; |
| 172 | u64 vz_gpa_exits; |
| 173 | u64 vz_resvd_exits; |
| 174 | #endif |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 175 | u64 halt_successful_poll; |
| 176 | u64 halt_attempted_poll; |
David Matlack | cb95312 | 2020-05-08 11:22:40 -0700 | [diff] [blame] | 177 | u64 halt_poll_success_ns; |
| 178 | u64 halt_poll_fail_ns; |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 179 | u64 halt_poll_invalid; |
| 180 | u64 halt_wakeup; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 181 | }; |
| 182 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 183 | struct kvm_arch_memory_slot { |
| 184 | }; |
| 185 | |
| 186 | struct kvm_arch { |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 187 | /* Guest physical mm */ |
| 188 | struct mm_struct gpa_mm; |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 189 | /* Mask of CPUs needing GPA ASID flush */ |
| 190 | cpumask_t asid_flush_mask; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 191 | }; |
| 192 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 193 | #define N_MIPS_COPROC_REGS 32 |
| 194 | #define N_MIPS_COPROC_SEL 8 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 195 | |
| 196 | struct mips_coproc { |
| 197 | unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL]; |
| 198 | #ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS |
| 199 | unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL]; |
| 200 | #endif |
| 201 | }; |
| 202 | |
| 203 | /* |
| 204 | * Coprocessor 0 register names |
| 205 | */ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 206 | #define MIPS_CP0_TLB_INDEX 0 |
| 207 | #define MIPS_CP0_TLB_RANDOM 1 |
| 208 | #define MIPS_CP0_TLB_LOW 2 |
| 209 | #define MIPS_CP0_TLB_LO0 2 |
| 210 | #define MIPS_CP0_TLB_LO1 3 |
| 211 | #define MIPS_CP0_TLB_CONTEXT 4 |
| 212 | #define MIPS_CP0_TLB_PG_MASK 5 |
| 213 | #define MIPS_CP0_TLB_WIRED 6 |
| 214 | #define MIPS_CP0_HWRENA 7 |
| 215 | #define MIPS_CP0_BAD_VADDR 8 |
| 216 | #define MIPS_CP0_COUNT 9 |
| 217 | #define MIPS_CP0_TLB_HI 10 |
| 218 | #define MIPS_CP0_COMPARE 11 |
| 219 | #define MIPS_CP0_STATUS 12 |
| 220 | #define MIPS_CP0_CAUSE 13 |
| 221 | #define MIPS_CP0_EXC_PC 14 |
| 222 | #define MIPS_CP0_PRID 15 |
| 223 | #define MIPS_CP0_CONFIG 16 |
| 224 | #define MIPS_CP0_LLADDR 17 |
| 225 | #define MIPS_CP0_WATCH_LO 18 |
| 226 | #define MIPS_CP0_WATCH_HI 19 |
| 227 | #define MIPS_CP0_TLB_XCONTEXT 20 |
| 228 | #define MIPS_CP0_ECC 26 |
| 229 | #define MIPS_CP0_CACHE_ERR 27 |
| 230 | #define MIPS_CP0_TAG_LO 28 |
| 231 | #define MIPS_CP0_TAG_HI 29 |
| 232 | #define MIPS_CP0_ERROR_PC 30 |
| 233 | #define MIPS_CP0_DEBUG 23 |
| 234 | #define MIPS_CP0_DEPC 24 |
| 235 | #define MIPS_CP0_PERFCNT 25 |
| 236 | #define MIPS_CP0_ERRCTL 26 |
| 237 | #define MIPS_CP0_DATA_LO 28 |
| 238 | #define MIPS_CP0_DATA_HI 29 |
| 239 | #define MIPS_CP0_DESAVE 31 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 240 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 241 | #define MIPS_CP0_CONFIG_SEL 0 |
| 242 | #define MIPS_CP0_CONFIG1_SEL 1 |
| 243 | #define MIPS_CP0_CONFIG2_SEL 2 |
| 244 | #define MIPS_CP0_CONFIG3_SEL 3 |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 245 | #define MIPS_CP0_CONFIG4_SEL 4 |
| 246 | #define MIPS_CP0_CONFIG5_SEL 5 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 247 | |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 248 | #define MIPS_CP0_GUESTCTL2 10 |
| 249 | #define MIPS_CP0_GUESTCTL2_SEL 5 |
| 250 | #define MIPS_CP0_GTOFFSET 12 |
| 251 | #define MIPS_CP0_GTOFFSET_SEL 7 |
| 252 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 253 | /* Resume Flags */ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 254 | #define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */ |
| 255 | #define RESUME_FLAG_HOST (1<<1) /* Resume host? */ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 256 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 257 | #define RESUME_GUEST 0 |
| 258 | #define RESUME_GUEST_DR RESUME_FLAG_DR |
| 259 | #define RESUME_HOST RESUME_FLAG_HOST |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 260 | |
| 261 | enum emulation_result { |
| 262 | EMULATE_DONE, /* no further processing */ |
| 263 | EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */ |
| 264 | EMULATE_FAIL, /* can't emulate this instruction */ |
| 265 | EMULATE_WAIT, /* WAIT instruction */ |
| 266 | EMULATE_PRIV_FAIL, |
James Hogan | 4cf74c9 | 2016-11-26 00:37:28 +0000 | [diff] [blame] | 267 | EMULATE_EXCEPT, /* A guest exception has been generated */ |
James Hogan | 955d8dc | 2017-03-14 10:15:14 +0000 | [diff] [blame] | 268 | EMULATE_HYPERCALL, /* HYPCALL instruction */ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 269 | }; |
| 270 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 271 | #define mips3_paddr_to_tlbpfn(x) \ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 272 | (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 273 | #define mips3_tlbpfn_to_paddr(x) \ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 274 | ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 275 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 276 | #define MIPS3_PG_SHIFT 6 |
| 277 | #define MIPS3_PG_FRAME 0x3fffffc0 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 278 | |
Xing Li | 5816c76 | 2020-05-23 15:56:29 +0800 | [diff] [blame] | 279 | #if defined(CONFIG_64BIT) |
| 280 | #define VPN2_MASK GENMASK(cpu_vmbits - 1, 13) |
| 281 | #else |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 282 | #define VPN2_MASK 0xffffe000 |
Xing Li | 5816c76 | 2020-05-23 15:56:29 +0800 | [diff] [blame] | 283 | #endif |
Xing Li | fe2b73d | 2020-05-23 15:56:28 +0800 | [diff] [blame] | 284 | #define KVM_ENTRYHI_ASID cpu_asid_mask(&boot_cpu_data) |
James Hogan | e6207bb | 2016-06-09 14:19:19 +0100 | [diff] [blame] | 285 | #define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G) |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 286 | #define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK) |
Paul Burton | ca64c2b | 2016-05-06 14:36:20 +0100 | [diff] [blame] | 287 | #define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID) |
James Hogan | 19d194c | 2016-06-09 14:19:18 +0100 | [diff] [blame] | 288 | #define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1) |
James Hogan | e6207bb | 2016-06-09 14:19:19 +0100 | [diff] [blame] | 289 | #define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V) |
James Hogan | 1880afd | 2016-11-28 23:04:52 +0000 | [diff] [blame] | 290 | #define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D) |
Deng-Cheng Zhu | d116e81 | 2014-06-26 12:11:34 -0700 | [diff] [blame] | 291 | #define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \ |
| 292 | ((y) & VPN2_MASK & ~(x).tlb_mask)) |
| 293 | #define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \ |
Paul Burton | ca64c2b | 2016-05-06 14:36:20 +0100 | [diff] [blame] | 294 | TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID)) |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 295 | |
| 296 | struct kvm_mips_tlb { |
| 297 | long tlb_mask; |
| 298 | long tlb_hi; |
James Hogan | 9fbfb06 | 2016-06-09 14:19:17 +0100 | [diff] [blame] | 299 | long tlb_lo[2]; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 300 | }; |
| 301 | |
James Hogan | aba8592 | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 302 | #define KVM_NR_MEM_OBJS 4 |
| 303 | |
| 304 | /* |
| 305 | * We don't want allocation failures within the mmu code, so we preallocate |
| 306 | * enough memory for a single page fault in a cache. |
| 307 | */ |
| 308 | struct kvm_mmu_memory_cache { |
| 309 | int nobjs; |
| 310 | void *objects[KVM_NR_MEM_OBJS]; |
| 311 | }; |
| 312 | |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 313 | #define KVM_MIPS_AUX_FPU 0x1 |
| 314 | #define KVM_MIPS_AUX_MSA 0x2 |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 315 | |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 316 | #define KVM_MIPS_GUEST_TLB_SIZE 64 |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 317 | struct kvm_vcpu_arch { |
James Hogan | 878edf0 | 2016-06-09 14:19:14 +0100 | [diff] [blame] | 318 | void *guest_ebase; |
James Hogan | 797179b | 2016-06-09 10:50:43 +0100 | [diff] [blame] | 319 | int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu); |
James Hogan | 1934a3a | 2017-03-14 10:15:26 +0000 | [diff] [blame] | 320 | |
| 321 | /* Host registers preserved across guest mode execution */ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 322 | unsigned long host_stack; |
| 323 | unsigned long host_gp; |
James Hogan | 1934a3a | 2017-03-14 10:15:26 +0000 | [diff] [blame] | 324 | unsigned long host_pgd; |
| 325 | unsigned long host_entryhi; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 326 | |
| 327 | /* Host CP0 registers used when handling exits from guest */ |
| 328 | unsigned long host_cp0_badvaddr; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 329 | unsigned long host_cp0_epc; |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 330 | u32 host_cp0_cause; |
James Hogan | 1934a3a | 2017-03-14 10:15:26 +0000 | [diff] [blame] | 331 | u32 host_cp0_guestctl0; |
James Hogan | 6a97c77 | 2015-04-23 16:54:35 +0100 | [diff] [blame] | 332 | u32 host_cp0_badinstr; |
| 333 | u32 host_cp0_badinstrp; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 334 | |
| 335 | /* GPRS */ |
| 336 | unsigned long gprs[32]; |
| 337 | unsigned long hi; |
| 338 | unsigned long lo; |
| 339 | unsigned long pc; |
| 340 | |
| 341 | /* FPU State */ |
| 342 | struct mips_fpu_struct fpu; |
James Hogan | f943176 | 2016-06-14 09:40:10 +0100 | [diff] [blame] | 343 | /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */ |
| 344 | unsigned int aux_inuse; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 345 | |
| 346 | /* COP0 State */ |
| 347 | struct mips_coproc *cop0; |
| 348 | |
| 349 | /* Host KSEG0 address of the EI/DI offset */ |
| 350 | void *kseg0_commpage; |
| 351 | |
James Hogan | e1e575f6 | 2016-10-25 16:11:12 +0100 | [diff] [blame] | 352 | /* Resume PC after MMIO completion */ |
| 353 | unsigned long io_pc; |
| 354 | /* GPR used as IO source/target */ |
| 355 | u32 io_gpr; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 356 | |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 357 | struct hrtimer comparecount_timer; |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 358 | /* Count timer control KVM register */ |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 359 | u32 count_ctl; |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 360 | /* Count bias from the raw time */ |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 361 | u32 count_bias; |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 362 | /* Frequency of timer in Hz */ |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 363 | u32 count_hz; |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 364 | /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */ |
| 365 | s64 count_dyn_bias; |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 366 | /* Resume time */ |
| 367 | ktime_t count_resume; |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 368 | /* Period of timer tick in ns */ |
| 369 | u64 count_period; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 370 | |
| 371 | /* Bitmask of exceptions that are pending */ |
| 372 | unsigned long pending_exceptions; |
| 373 | |
| 374 | /* Bitmask of pending exceptions to be cleared */ |
| 375 | unsigned long pending_exceptions_clr; |
| 376 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 377 | /* S/W Based TLB for guest */ |
| 378 | struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE]; |
| 379 | |
James Hogan | c550d53 | 2016-10-11 23:14:39 +0100 | [diff] [blame] | 380 | /* Guest kernel/user [partial] mm */ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 381 | struct mm_struct guest_kernel_mm, guest_user_mm; |
| 382 | |
James Hogan | 25b08c7 | 2016-09-16 00:06:43 +0100 | [diff] [blame] | 383 | /* Guest ASID of last user mode execution */ |
| 384 | unsigned int last_user_gasid; |
| 385 | |
James Hogan | aba8592 | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 386 | /* Cache some mmu pages needed inside spinlock regions */ |
| 387 | struct kvm_mmu_memory_cache mmu_page_cache; |
| 388 | |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 389 | #ifdef CONFIG_KVM_MIPS_VZ |
| 390 | /* vcpu's vzguestid is different on each host cpu in an smp system */ |
| 391 | u32 vzguestid[NR_CPUS]; |
| 392 | |
| 393 | /* wired guest TLB entries */ |
| 394 | struct kvm_mips_tlb *wired_tlb; |
| 395 | unsigned int wired_tlb_limit; |
| 396 | unsigned int wired_tlb_used; |
James Hogan | d42a008 | 2017-03-14 10:15:38 +0000 | [diff] [blame] | 397 | |
| 398 | /* emulated guest MAAR registers */ |
| 399 | unsigned long maar[6]; |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 400 | #endif |
| 401 | |
| 402 | /* Last CPU the VCPU state was loaded on */ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 403 | int last_sched_cpu; |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 404 | /* Last CPU the VCPU actually executed guest code on */ |
| 405 | int last_exec_cpu; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 406 | |
| 407 | /* WAIT executed */ |
| 408 | int wait; |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 409 | |
| 410 | u8 fpu_enabled; |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 411 | u8 msa_enabled; |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 412 | }; |
| 413 | |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 414 | static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg, |
| 415 | unsigned long val) |
| 416 | { |
| 417 | unsigned long temp; |
| 418 | do { |
| 419 | __asm__ __volatile__( |
Paul Burton | 378ed6f | 2018-11-08 20:14:38 +0000 | [diff] [blame] | 420 | " .set push \n" |
James Hogan | d85ebff | 2016-07-04 19:35:10 +0100 | [diff] [blame] | 421 | " .set "MIPS_ISA_ARCH_LEVEL" \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 422 | " " __LL "%0, %1 \n" |
| 423 | " or %0, %2 \n" |
| 424 | " " __SC "%0, %1 \n" |
Paul Burton | 378ed6f | 2018-11-08 20:14:38 +0000 | [diff] [blame] | 425 | " .set pop \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 426 | : "=&r" (temp), "+m" (*reg) |
| 427 | : "r" (val)); |
| 428 | } while (unlikely(!temp)); |
| 429 | } |
| 430 | |
| 431 | static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg, |
| 432 | unsigned long val) |
| 433 | { |
| 434 | unsigned long temp; |
| 435 | do { |
| 436 | __asm__ __volatile__( |
Paul Burton | 378ed6f | 2018-11-08 20:14:38 +0000 | [diff] [blame] | 437 | " .set push \n" |
James Hogan | d85ebff | 2016-07-04 19:35:10 +0100 | [diff] [blame] | 438 | " .set "MIPS_ISA_ARCH_LEVEL" \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 439 | " " __LL "%0, %1 \n" |
| 440 | " and %0, %2 \n" |
| 441 | " " __SC "%0, %1 \n" |
Paul Burton | 378ed6f | 2018-11-08 20:14:38 +0000 | [diff] [blame] | 442 | " .set pop \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 443 | : "=&r" (temp), "+m" (*reg) |
| 444 | : "r" (~val)); |
| 445 | } while (unlikely(!temp)); |
| 446 | } |
| 447 | |
| 448 | static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg, |
| 449 | unsigned long change, |
| 450 | unsigned long val) |
| 451 | { |
| 452 | unsigned long temp; |
| 453 | do { |
| 454 | __asm__ __volatile__( |
Paul Burton | 378ed6f | 2018-11-08 20:14:38 +0000 | [diff] [blame] | 455 | " .set push \n" |
James Hogan | d85ebff | 2016-07-04 19:35:10 +0100 | [diff] [blame] | 456 | " .set "MIPS_ISA_ARCH_LEVEL" \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 457 | " " __LL "%0, %1 \n" |
| 458 | " and %0, %2 \n" |
| 459 | " or %0, %3 \n" |
| 460 | " " __SC "%0, %1 \n" |
Paul Burton | 378ed6f | 2018-11-08 20:14:38 +0000 | [diff] [blame] | 461 | " .set pop \n" |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 462 | : "=&r" (temp), "+m" (*reg) |
| 463 | : "r" (~change), "r" (val & change)); |
| 464 | } while (unlikely(!temp)); |
| 465 | } |
| 466 | |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 467 | /* Guest register types, used in accessor build below */ |
| 468 | #define __KVMT32 u32 |
| 469 | #define __KVMTl unsigned long |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 470 | |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 471 | /* |
| 472 | * __BUILD_KVM_$ops_SAVED(): kvm_$op_sw_gc0_$reg() |
| 473 | * These operate on the saved guest C0 state in RAM. |
| 474 | */ |
James Hogan | c73c99b | 2014-05-29 10:16:33 +0100 | [diff] [blame] | 475 | |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 476 | /* Generate saved context simple accessors */ |
| 477 | #define __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \ |
| 478 | static inline __KVMT##type kvm_read_sw_gc0_##name(struct mips_coproc *cop0) \ |
James Hogan | 2202794 | 2014-03-14 13:06:08 +0000 | [diff] [blame] | 479 | { \ |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 480 | return cop0->reg[(_reg)][(sel)]; \ |
| 481 | } \ |
| 482 | static inline void kvm_write_sw_gc0_##name(struct mips_coproc *cop0, \ |
| 483 | __KVMT##type val) \ |
| 484 | { \ |
| 485 | cop0->reg[(_reg)][(sel)] = val; \ |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 486 | } |
| 487 | |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 488 | /* Generate saved context bitwise modifiers */ |
| 489 | #define __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \ |
| 490 | static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \ |
| 491 | __KVMT##type val) \ |
| 492 | { \ |
| 493 | cop0->reg[(_reg)][(sel)] |= val; \ |
| 494 | } \ |
| 495 | static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \ |
| 496 | __KVMT##type val) \ |
| 497 | { \ |
| 498 | cop0->reg[(_reg)][(sel)] &= ~val; \ |
| 499 | } \ |
| 500 | static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \ |
| 501 | __KVMT##type mask, \ |
| 502 | __KVMT##type val) \ |
| 503 | { \ |
| 504 | unsigned long _mask = mask; \ |
| 505 | cop0->reg[(_reg)][(sel)] &= ~_mask; \ |
| 506 | cop0->reg[(_reg)][(sel)] |= val & _mask; \ |
| 507 | } |
| 508 | |
| 509 | /* Generate saved context atomic bitwise modifiers */ |
| 510 | #define __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \ |
| 511 | static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \ |
| 512 | __KVMT##type val) \ |
| 513 | { \ |
| 514 | _kvm_atomic_set_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \ |
| 515 | } \ |
| 516 | static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \ |
| 517 | __KVMT##type val) \ |
| 518 | { \ |
| 519 | _kvm_atomic_clear_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \ |
| 520 | } \ |
| 521 | static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \ |
| 522 | __KVMT##type mask, \ |
| 523 | __KVMT##type val) \ |
| 524 | { \ |
| 525 | _kvm_atomic_change_c0_guest_reg(&cop0->reg[(_reg)][(sel)], mask, \ |
| 526 | val); \ |
| 527 | } |
| 528 | |
| 529 | /* |
| 530 | * __BUILD_KVM_$ops_VZ(): kvm_$op_vz_gc0_$reg() |
| 531 | * These operate on the VZ guest C0 context in hardware. |
| 532 | */ |
| 533 | |
| 534 | /* Generate VZ guest context simple accessors */ |
| 535 | #define __BUILD_KVM_RW_VZ(name, type, _reg, sel) \ |
| 536 | static inline __KVMT##type kvm_read_vz_gc0_##name(struct mips_coproc *cop0) \ |
| 537 | { \ |
| 538 | return read_gc0_##name(); \ |
| 539 | } \ |
| 540 | static inline void kvm_write_vz_gc0_##name(struct mips_coproc *cop0, \ |
| 541 | __KVMT##type val) \ |
| 542 | { \ |
| 543 | write_gc0_##name(val); \ |
| 544 | } |
| 545 | |
| 546 | /* Generate VZ guest context bitwise modifiers */ |
| 547 | #define __BUILD_KVM_SET_VZ(name, type, _reg, sel) \ |
| 548 | static inline void kvm_set_vz_gc0_##name(struct mips_coproc *cop0, \ |
| 549 | __KVMT##type val) \ |
| 550 | { \ |
| 551 | set_gc0_##name(val); \ |
| 552 | } \ |
| 553 | static inline void kvm_clear_vz_gc0_##name(struct mips_coproc *cop0, \ |
| 554 | __KVMT##type val) \ |
| 555 | { \ |
| 556 | clear_gc0_##name(val); \ |
| 557 | } \ |
| 558 | static inline void kvm_change_vz_gc0_##name(struct mips_coproc *cop0, \ |
| 559 | __KVMT##type mask, \ |
| 560 | __KVMT##type val) \ |
| 561 | { \ |
| 562 | change_gc0_##name(mask, val); \ |
| 563 | } |
| 564 | |
| 565 | /* Generate VZ guest context save/restore to/from saved context */ |
| 566 | #define __BUILD_KVM_SAVE_VZ(name, _reg, sel) \ |
| 567 | static inline void kvm_restore_gc0_##name(struct mips_coproc *cop0) \ |
| 568 | { \ |
| 569 | write_gc0_##name(cop0->reg[(_reg)][(sel)]); \ |
| 570 | } \ |
| 571 | static inline void kvm_save_gc0_##name(struct mips_coproc *cop0) \ |
| 572 | { \ |
| 573 | cop0->reg[(_reg)][(sel)] = read_gc0_##name(); \ |
| 574 | } |
| 575 | |
| 576 | /* |
| 577 | * __BUILD_KVM_$ops_WRAP(): kvm_$op_$name1() -> kvm_$op_$name2() |
| 578 | * These wrap a set of operations to provide them with a different name. |
| 579 | */ |
| 580 | |
| 581 | /* Generate simple accessor wrapper */ |
| 582 | #define __BUILD_KVM_RW_WRAP(name1, name2, type) \ |
| 583 | static inline __KVMT##type kvm_read_##name1(struct mips_coproc *cop0) \ |
| 584 | { \ |
| 585 | return kvm_read_##name2(cop0); \ |
| 586 | } \ |
| 587 | static inline void kvm_write_##name1(struct mips_coproc *cop0, \ |
| 588 | __KVMT##type val) \ |
| 589 | { \ |
| 590 | kvm_write_##name2(cop0, val); \ |
| 591 | } |
| 592 | |
| 593 | /* Generate bitwise modifier wrapper */ |
| 594 | #define __BUILD_KVM_SET_WRAP(name1, name2, type) \ |
| 595 | static inline void kvm_set_##name1(struct mips_coproc *cop0, \ |
| 596 | __KVMT##type val) \ |
| 597 | { \ |
| 598 | kvm_set_##name2(cop0, val); \ |
| 599 | } \ |
| 600 | static inline void kvm_clear_##name1(struct mips_coproc *cop0, \ |
| 601 | __KVMT##type val) \ |
| 602 | { \ |
| 603 | kvm_clear_##name2(cop0, val); \ |
| 604 | } \ |
| 605 | static inline void kvm_change_##name1(struct mips_coproc *cop0, \ |
| 606 | __KVMT##type mask, \ |
| 607 | __KVMT##type val) \ |
| 608 | { \ |
| 609 | kvm_change_##name2(cop0, mask, val); \ |
| 610 | } |
| 611 | |
| 612 | /* |
| 613 | * __BUILD_KVM_$ops_SW(): kvm_$op_c0_guest_$reg() -> kvm_$op_sw_gc0_$reg() |
| 614 | * These generate accessors operating on the saved context in RAM, and wrap them |
| 615 | * with the common guest C0 accessors (for use by common emulation code). |
| 616 | */ |
| 617 | |
| 618 | #define __BUILD_KVM_RW_SW(name, type, _reg, sel) \ |
| 619 | __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \ |
| 620 | __BUILD_KVM_RW_WRAP(c0_guest_##name, sw_gc0_##name, type) |
| 621 | |
| 622 | #define __BUILD_KVM_SET_SW(name, type, _reg, sel) \ |
| 623 | __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \ |
| 624 | __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type) |
| 625 | |
| 626 | #define __BUILD_KVM_ATOMIC_SW(name, type, _reg, sel) \ |
| 627 | __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \ |
| 628 | __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type) |
| 629 | |
| 630 | #ifndef CONFIG_KVM_MIPS_VZ |
| 631 | |
| 632 | /* |
| 633 | * T&E (trap & emulate software based virtualisation) |
| 634 | * We generate the common accessors operating exclusively on the saved context |
| 635 | * in RAM. |
| 636 | */ |
| 637 | |
| 638 | #define __BUILD_KVM_RW_HW __BUILD_KVM_RW_SW |
| 639 | #define __BUILD_KVM_SET_HW __BUILD_KVM_SET_SW |
| 640 | #define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_ATOMIC_SW |
| 641 | |
| 642 | #else |
| 643 | |
| 644 | /* |
| 645 | * VZ (hardware assisted virtualisation) |
| 646 | * These macros use the active guest state in VZ mode (hardware registers), |
| 647 | */ |
| 648 | |
| 649 | /* |
| 650 | * __BUILD_KVM_$ops_HW(): kvm_$op_c0_guest_$reg() -> kvm_$op_vz_gc0_$reg() |
| 651 | * These generate accessors operating on the VZ guest context in hardware, and |
| 652 | * wrap them with the common guest C0 accessors (for use by common emulation |
| 653 | * code). |
| 654 | * |
| 655 | * Accessors operating on the saved context in RAM are also generated to allow |
| 656 | * convenient explicit saving and restoring of the state. |
| 657 | */ |
| 658 | |
| 659 | #define __BUILD_KVM_RW_HW(name, type, _reg, sel) \ |
| 660 | __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \ |
| 661 | __BUILD_KVM_RW_VZ(name, type, _reg, sel) \ |
| 662 | __BUILD_KVM_RW_WRAP(c0_guest_##name, vz_gc0_##name, type) \ |
| 663 | __BUILD_KVM_SAVE_VZ(name, _reg, sel) |
| 664 | |
| 665 | #define __BUILD_KVM_SET_HW(name, type, _reg, sel) \ |
| 666 | __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \ |
| 667 | __BUILD_KVM_SET_VZ(name, type, _reg, sel) \ |
| 668 | __BUILD_KVM_SET_WRAP(c0_guest_##name, vz_gc0_##name, type) |
| 669 | |
| 670 | /* |
| 671 | * We can't do atomic modifications of COP0 state if hardware can modify it. |
| 672 | * Races must be handled explicitly. |
| 673 | */ |
| 674 | #define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_SET_HW |
| 675 | |
| 676 | #endif |
| 677 | |
| 678 | /* |
| 679 | * Define accessors for CP0 registers that are accessible to the guest. These |
| 680 | * are primarily used by common emulation code, which may need to access the |
| 681 | * registers differently depending on the implementation. |
| 682 | * |
| 683 | * fns_hw/sw name type reg num select |
| 684 | */ |
| 685 | __BUILD_KVM_RW_HW(index, 32, MIPS_CP0_TLB_INDEX, 0) |
| 686 | __BUILD_KVM_RW_HW(entrylo0, l, MIPS_CP0_TLB_LO0, 0) |
| 687 | __BUILD_KVM_RW_HW(entrylo1, l, MIPS_CP0_TLB_LO1, 0) |
| 688 | __BUILD_KVM_RW_HW(context, l, MIPS_CP0_TLB_CONTEXT, 0) |
James Hogan | dffe042 | 2017-03-14 10:15:34 +0000 | [diff] [blame] | 689 | __BUILD_KVM_RW_HW(contextconfig, 32, MIPS_CP0_TLB_CONTEXT, 1) |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 690 | __BUILD_KVM_RW_HW(userlocal, l, MIPS_CP0_TLB_CONTEXT, 2) |
James Hogan | dffe042 | 2017-03-14 10:15:34 +0000 | [diff] [blame] | 691 | __BUILD_KVM_RW_HW(xcontextconfig, l, MIPS_CP0_TLB_CONTEXT, 3) |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 692 | __BUILD_KVM_RW_HW(pagemask, l, MIPS_CP0_TLB_PG_MASK, 0) |
| 693 | __BUILD_KVM_RW_HW(pagegrain, 32, MIPS_CP0_TLB_PG_MASK, 1) |
James Hogan | 4b7de02 | 2017-03-14 10:15:35 +0000 | [diff] [blame] | 694 | __BUILD_KVM_RW_HW(segctl0, l, MIPS_CP0_TLB_PG_MASK, 2) |
| 695 | __BUILD_KVM_RW_HW(segctl1, l, MIPS_CP0_TLB_PG_MASK, 3) |
| 696 | __BUILD_KVM_RW_HW(segctl2, l, MIPS_CP0_TLB_PG_MASK, 4) |
James Hogan | 5a2f352 | 2017-03-14 10:15:36 +0000 | [diff] [blame] | 697 | __BUILD_KVM_RW_HW(pwbase, l, MIPS_CP0_TLB_PG_MASK, 5) |
| 698 | __BUILD_KVM_RW_HW(pwfield, l, MIPS_CP0_TLB_PG_MASK, 6) |
| 699 | __BUILD_KVM_RW_HW(pwsize, l, MIPS_CP0_TLB_PG_MASK, 7) |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 700 | __BUILD_KVM_RW_HW(wired, 32, MIPS_CP0_TLB_WIRED, 0) |
James Hogan | 5a2f352 | 2017-03-14 10:15:36 +0000 | [diff] [blame] | 701 | __BUILD_KVM_RW_HW(pwctl, 32, MIPS_CP0_TLB_WIRED, 6) |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 702 | __BUILD_KVM_RW_HW(hwrena, 32, MIPS_CP0_HWRENA, 0) |
| 703 | __BUILD_KVM_RW_HW(badvaddr, l, MIPS_CP0_BAD_VADDR, 0) |
James Hogan | edc8926 | 2017-03-14 10:15:33 +0000 | [diff] [blame] | 704 | __BUILD_KVM_RW_HW(badinstr, 32, MIPS_CP0_BAD_VADDR, 1) |
| 705 | __BUILD_KVM_RW_HW(badinstrp, 32, MIPS_CP0_BAD_VADDR, 2) |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 706 | __BUILD_KVM_RW_SW(count, 32, MIPS_CP0_COUNT, 0) |
| 707 | __BUILD_KVM_RW_HW(entryhi, l, MIPS_CP0_TLB_HI, 0) |
| 708 | __BUILD_KVM_RW_HW(compare, 32, MIPS_CP0_COMPARE, 0) |
| 709 | __BUILD_KVM_RW_HW(status, 32, MIPS_CP0_STATUS, 0) |
| 710 | __BUILD_KVM_RW_HW(intctl, 32, MIPS_CP0_STATUS, 1) |
| 711 | __BUILD_KVM_RW_HW(cause, 32, MIPS_CP0_CAUSE, 0) |
| 712 | __BUILD_KVM_RW_HW(epc, l, MIPS_CP0_EXC_PC, 0) |
| 713 | __BUILD_KVM_RW_SW(prid, 32, MIPS_CP0_PRID, 0) |
| 714 | __BUILD_KVM_RW_HW(ebase, l, MIPS_CP0_PRID, 1) |
| 715 | __BUILD_KVM_RW_HW(config, 32, MIPS_CP0_CONFIG, 0) |
| 716 | __BUILD_KVM_RW_HW(config1, 32, MIPS_CP0_CONFIG, 1) |
| 717 | __BUILD_KVM_RW_HW(config2, 32, MIPS_CP0_CONFIG, 2) |
| 718 | __BUILD_KVM_RW_HW(config3, 32, MIPS_CP0_CONFIG, 3) |
| 719 | __BUILD_KVM_RW_HW(config4, 32, MIPS_CP0_CONFIG, 4) |
| 720 | __BUILD_KVM_RW_HW(config5, 32, MIPS_CP0_CONFIG, 5) |
| 721 | __BUILD_KVM_RW_HW(config6, 32, MIPS_CP0_CONFIG, 6) |
| 722 | __BUILD_KVM_RW_HW(config7, 32, MIPS_CP0_CONFIG, 7) |
James Hogan | d42a008 | 2017-03-14 10:15:38 +0000 | [diff] [blame] | 723 | __BUILD_KVM_RW_SW(maari, l, MIPS_CP0_LLADDR, 2) |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 724 | __BUILD_KVM_RW_HW(xcontext, l, MIPS_CP0_TLB_XCONTEXT, 0) |
James Hogan | a27660f | 2017-03-14 10:15:25 +0000 | [diff] [blame] | 725 | __BUILD_KVM_RW_HW(errorepc, l, MIPS_CP0_ERROR_PC, 0) |
| 726 | __BUILD_KVM_RW_HW(kscratch1, l, MIPS_CP0_DESAVE, 2) |
| 727 | __BUILD_KVM_RW_HW(kscratch2, l, MIPS_CP0_DESAVE, 3) |
| 728 | __BUILD_KVM_RW_HW(kscratch3, l, MIPS_CP0_DESAVE, 4) |
| 729 | __BUILD_KVM_RW_HW(kscratch4, l, MIPS_CP0_DESAVE, 5) |
| 730 | __BUILD_KVM_RW_HW(kscratch5, l, MIPS_CP0_DESAVE, 6) |
| 731 | __BUILD_KVM_RW_HW(kscratch6, l, MIPS_CP0_DESAVE, 7) |
| 732 | |
| 733 | /* Bitwise operations (on HW state) */ |
| 734 | __BUILD_KVM_SET_HW(status, 32, MIPS_CP0_STATUS, 0) |
| 735 | /* Cause can be modified asynchronously from hardirq hrtimer callback */ |
| 736 | __BUILD_KVM_ATOMIC_HW(cause, 32, MIPS_CP0_CAUSE, 0) |
| 737 | __BUILD_KVM_SET_HW(ebase, l, MIPS_CP0_PRID, 1) |
| 738 | |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 739 | /* Bitwise operations (on saved state) */ |
| 740 | __BUILD_KVM_SET_SAVED(config, 32, MIPS_CP0_CONFIG, 0) |
| 741 | __BUILD_KVM_SET_SAVED(config1, 32, MIPS_CP0_CONFIG, 1) |
| 742 | __BUILD_KVM_SET_SAVED(config2, 32, MIPS_CP0_CONFIG, 2) |
| 743 | __BUILD_KVM_SET_SAVED(config3, 32, MIPS_CP0_CONFIG, 3) |
| 744 | __BUILD_KVM_SET_SAVED(config4, 32, MIPS_CP0_CONFIG, 4) |
| 745 | __BUILD_KVM_SET_SAVED(config5, 32, MIPS_CP0_CONFIG, 5) |
| 746 | |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 747 | /* Helpers */ |
| 748 | |
| 749 | static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu) |
| 750 | { |
James Hogan | 19451e5 | 2016-06-15 19:29:50 +0100 | [diff] [blame] | 751 | return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) && |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 752 | vcpu->fpu_enabled; |
| 753 | } |
| 754 | |
| 755 | static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu) |
| 756 | { |
| 757 | return kvm_mips_guest_can_have_fpu(vcpu) && |
| 758 | kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP; |
| 759 | } |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 760 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 761 | static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu) |
| 762 | { |
| 763 | return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) && |
| 764 | vcpu->msa_enabled; |
| 765 | } |
| 766 | |
| 767 | static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu) |
| 768 | { |
| 769 | return kvm_mips_guest_can_have_msa(vcpu) && |
| 770 | kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA; |
| 771 | } |
| 772 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 773 | struct kvm_mips_callbacks { |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 774 | int (*handle_cop_unusable)(struct kvm_vcpu *vcpu); |
| 775 | int (*handle_tlb_mod)(struct kvm_vcpu *vcpu); |
| 776 | int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu); |
| 777 | int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu); |
| 778 | int (*handle_addr_err_st)(struct kvm_vcpu *vcpu); |
| 779 | int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu); |
| 780 | int (*handle_syscall)(struct kvm_vcpu *vcpu); |
| 781 | int (*handle_res_inst)(struct kvm_vcpu *vcpu); |
| 782 | int (*handle_break)(struct kvm_vcpu *vcpu); |
James Hogan | 0a56042 | 2015-02-06 16:03:57 +0000 | [diff] [blame] | 783 | int (*handle_trap)(struct kvm_vcpu *vcpu); |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 784 | int (*handle_msa_fpe)(struct kvm_vcpu *vcpu); |
James Hogan | 1c0cd66 | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 785 | int (*handle_fpe)(struct kvm_vcpu *vcpu); |
James Hogan | 98119ad | 2015-02-06 11:11:56 +0000 | [diff] [blame] | 786 | int (*handle_msa_disabled)(struct kvm_vcpu *vcpu); |
James Hogan | 28c1e76 | 2017-03-14 10:15:24 +0000 | [diff] [blame] | 787 | int (*handle_guest_exit)(struct kvm_vcpu *vcpu); |
James Hogan | edab4fe | 2017-03-14 10:15:23 +0000 | [diff] [blame] | 788 | int (*hardware_enable)(void); |
| 789 | void (*hardware_disable)(void); |
James Hogan | 607ef2f | 2017-03-14 10:15:22 +0000 | [diff] [blame] | 790 | int (*check_extension)(struct kvm *kvm, long ext); |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 791 | int (*vcpu_init)(struct kvm_vcpu *vcpu); |
James Hogan | 630766b3 | 2016-09-08 23:00:24 +0100 | [diff] [blame] | 792 | void (*vcpu_uninit)(struct kvm_vcpu *vcpu); |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 793 | int (*vcpu_setup)(struct kvm_vcpu *vcpu); |
James Hogan | b620911 | 2016-10-25 00:01:37 +0100 | [diff] [blame] | 794 | void (*flush_shadow_all)(struct kvm *kvm); |
| 795 | /* |
| 796 | * Must take care of flushing any cached GPA PTEs (e.g. guest entries in |
| 797 | * VZ root TLB, or T&E GVA page tables and corresponding root TLB |
| 798 | * mappings). |
| 799 | */ |
| 800 | void (*flush_shadow_memslot)(struct kvm *kvm, |
| 801 | const struct kvm_memory_slot *slot); |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 802 | gpa_t (*gva_to_gpa)(gva_t gva); |
| 803 | void (*queue_timer_int)(struct kvm_vcpu *vcpu); |
| 804 | void (*dequeue_timer_int)(struct kvm_vcpu *vcpu); |
| 805 | void (*queue_io_int)(struct kvm_vcpu *vcpu, |
| 806 | struct kvm_mips_interrupt *irq); |
| 807 | void (*dequeue_io_int)(struct kvm_vcpu *vcpu, |
| 808 | struct kvm_mips_interrupt *irq); |
| 809 | int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 810 | u32 cause); |
James Hogan | 2dca372 | 2014-05-29 10:16:40 +0100 | [diff] [blame] | 811 | int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 812 | u32 cause); |
James Hogan | f5c43bd | 2016-06-15 19:29:49 +0100 | [diff] [blame] | 813 | unsigned long (*num_regs)(struct kvm_vcpu *vcpu); |
| 814 | int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices); |
James Hogan | f8be02d | 2014-05-29 10:16:29 +0100 | [diff] [blame] | 815 | int (*get_one_reg)(struct kvm_vcpu *vcpu, |
| 816 | const struct kvm_one_reg *reg, s64 *v); |
| 817 | int (*set_one_reg)(struct kvm_vcpu *vcpu, |
| 818 | const struct kvm_one_reg *reg, s64 v); |
James Hogan | a60b843 | 2016-11-12 00:00:13 +0000 | [diff] [blame] | 819 | int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu); |
| 820 | int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu); |
James Hogan | a2c046e | 2016-11-18 13:14:37 +0000 | [diff] [blame] | 821 | int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu); |
| 822 | void (*vcpu_reenter)(struct kvm_run *run, struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 823 | }; |
| 824 | extern struct kvm_mips_callbacks *kvm_mips_callbacks; |
| 825 | int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks); |
| 826 | |
| 827 | /* Debug: dump vcpu state */ |
| 828 | int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu); |
| 829 | |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 830 | extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu); |
| 831 | |
| 832 | /* Building of entry/exception code */ |
James Hogan | 1e5217f5 | 2016-06-23 17:34:45 +0100 | [diff] [blame] | 833 | int kvm_mips_entry_setup(void); |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 834 | void *kvm_mips_build_vcpu_run(void *addr); |
James Hogan | a7cfa7a | 2016-09-10 23:56:46 +0100 | [diff] [blame] | 835 | void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler); |
James Hogan | 1f9ca62 | 2016-06-23 17:34:46 +0100 | [diff] [blame] | 836 | void *kvm_mips_build_exception(void *addr, void *handler); |
James Hogan | 90e9311 | 2016-06-23 17:34:39 +0100 | [diff] [blame] | 837 | void *kvm_mips_build_exit(void *addr); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 838 | |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 839 | /* FPU/MSA context management */ |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 840 | void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu); |
| 841 | void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu); |
| 842 | void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 843 | void __kvm_save_msa(struct kvm_vcpu_arch *vcpu); |
| 844 | void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu); |
| 845 | void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu); |
| 846 | void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 847 | void kvm_own_fpu(struct kvm_vcpu *vcpu); |
James Hogan | 539cb89fb | 2015-03-05 11:43:36 +0000 | [diff] [blame] | 848 | void kvm_own_msa(struct kvm_vcpu *vcpu); |
James Hogan | 98e91b8 | 2014-11-18 14:09:12 +0000 | [diff] [blame] | 849 | void kvm_drop_fpu(struct kvm_vcpu *vcpu); |
| 850 | void kvm_lose_fpu(struct kvm_vcpu *vcpu); |
| 851 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 852 | /* TLB handling */ |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 853 | u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 854 | |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 855 | u32 kvm_get_user_asid(struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 856 | |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 857 | u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 858 | |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 859 | #ifdef CONFIG_KVM_MIPS_VZ |
| 860 | int kvm_mips_handle_vz_root_tlb_fault(unsigned long badvaddr, |
| 861 | struct kvm_vcpu *vcpu, bool write_fault); |
| 862 | #endif |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 863 | extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr, |
James Hogan | 577ed7f | 2015-05-01 14:56:31 +0100 | [diff] [blame] | 864 | struct kvm_vcpu *vcpu, |
| 865 | bool write_fault); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 866 | |
| 867 | extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr, |
| 868 | struct kvm_vcpu *vcpu); |
| 869 | |
| 870 | extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu, |
James Hogan | 7e3d2a7 | 2016-10-08 01:15:19 +0100 | [diff] [blame] | 871 | struct kvm_mips_tlb *tlb, |
James Hogan | 577ed7f | 2015-05-01 14:56:31 +0100 | [diff] [blame] | 872 | unsigned long gva, |
| 873 | bool write_fault); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 874 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 875 | extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 876 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 877 | struct kvm_run *run, |
James Hogan | 577ed7f | 2015-05-01 14:56:31 +0100 | [diff] [blame] | 878 | struct kvm_vcpu *vcpu, |
| 879 | bool write_fault); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 880 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 881 | extern void kvm_mips_dump_host_tlbs(void); |
| 882 | extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu); |
James Hogan | 57e3869 | 2016-10-08 00:15:52 +0100 | [diff] [blame] | 883 | extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi, |
| 884 | bool user, bool kernel); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 885 | |
| 886 | extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu, |
| 887 | unsigned long entryhi); |
James Hogan | a7ebb2e | 2016-11-15 00:06:05 +0000 | [diff] [blame] | 888 | |
James Hogan | 372582a | 2017-03-14 10:15:27 +0000 | [diff] [blame] | 889 | #ifdef CONFIG_KVM_MIPS_VZ |
| 890 | int kvm_vz_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi); |
| 891 | int kvm_vz_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long gva, |
| 892 | unsigned long *gpa); |
| 893 | void kvm_vz_local_flush_roottlb_all_guests(void); |
| 894 | void kvm_vz_local_flush_guesttlb_all(void); |
| 895 | void kvm_vz_save_guesttlb(struct kvm_mips_tlb *buf, unsigned int index, |
| 896 | unsigned int count); |
| 897 | void kvm_vz_load_guesttlb(const struct kvm_mips_tlb *buf, unsigned int index, |
| 898 | unsigned int count); |
| 899 | #endif |
| 900 | |
James Hogan | a7ebb2e | 2016-11-15 00:06:05 +0000 | [diff] [blame] | 901 | void kvm_mips_suspend_mm(int cpu); |
| 902 | void kvm_mips_resume_mm(int cpu); |
| 903 | |
James Hogan | a31b50d | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 904 | /* MMU handling */ |
| 905 | |
| 906 | /** |
| 907 | * enum kvm_mips_flush - Types of MMU flushes. |
| 908 | * @KMF_USER: Flush guest user virtual memory mappings. |
| 909 | * Guest USeg only. |
| 910 | * @KMF_KERN: Flush guest kernel virtual memory mappings. |
| 911 | * Guest USeg and KSeg2/3. |
| 912 | * @KMF_GPA: Flush guest physical memory mappings. |
| 913 | * Also includes KSeg0 if KMF_KERN is set. |
| 914 | */ |
| 915 | enum kvm_mips_flush { |
| 916 | KMF_USER = 0x0, |
| 917 | KMF_KERN = 0x1, |
| 918 | KMF_GPA = 0x2, |
| 919 | }; |
| 920 | void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags); |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 921 | bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn); |
James Hogan | f0c0c33 | 2016-12-06 14:47:47 +0000 | [diff] [blame] | 922 | int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn); |
James Hogan | 06c158c | 2015-05-01 13:50:18 +0100 | [diff] [blame] | 923 | pgd_t *kvm_pgd_alloc(void); |
James Hogan | aba8592 | 2016-12-16 15:57:00 +0000 | [diff] [blame] | 924 | void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu); |
| 925 | void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr, |
| 926 | bool user); |
James Hogan | 1880afd | 2016-11-28 23:04:52 +0000 | [diff] [blame] | 927 | void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu); |
| 928 | void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu); |
| 929 | |
| 930 | enum kvm_mips_fault_result { |
| 931 | KVM_MIPS_MAPPED = 0, |
| 932 | KVM_MIPS_GVA, |
| 933 | KVM_MIPS_GPA, |
| 934 | KVM_MIPS_TLB, |
| 935 | KVM_MIPS_TLBINV, |
| 936 | KVM_MIPS_TLBMOD, |
| 937 | }; |
| 938 | enum kvm_mips_fault_result kvm_trap_emul_gva_fault(struct kvm_vcpu *vcpu, |
| 939 | unsigned long gva, |
| 940 | bool write); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 941 | |
James Hogan | 411740f | 2016-12-13 16:32:39 +0000 | [diff] [blame] | 942 | #define KVM_ARCH_WANT_MMU_NOTIFIER |
James Hogan | 411740f | 2016-12-13 16:32:39 +0000 | [diff] [blame] | 943 | int kvm_unmap_hva_range(struct kvm *kvm, |
| 944 | unsigned long start, unsigned long end); |
Lan Tianyu | 748c0e3 | 2018-12-06 21:21:10 +0800 | [diff] [blame] | 945 | int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte); |
James Hogan | 411740f | 2016-12-13 16:32:39 +0000 | [diff] [blame] | 946 | int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end); |
| 947 | int kvm_test_age_hva(struct kvm *kvm, unsigned long hva); |
| 948 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 949 | /* Emulation */ |
James Hogan | 122e51d | 2016-11-28 17:23:14 +0000 | [diff] [blame] | 950 | int kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu, u32 *out); |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 951 | enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause); |
James Hogan | 6a97c77 | 2015-04-23 16:54:35 +0100 | [diff] [blame] | 952 | int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out); |
| 953 | int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 954 | |
James Hogan | a1ecc54 | 2016-11-28 18:39:24 +0000 | [diff] [blame] | 955 | /** |
| 956 | * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault. |
| 957 | * @vcpu: Virtual CPU. |
| 958 | * |
| 959 | * Returns: Whether the TLBL exception was likely due to an instruction |
| 960 | * fetch fault rather than a data load fault. |
| 961 | */ |
| 962 | static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu) |
| 963 | { |
| 964 | unsigned long badvaddr = vcpu->host_cp0_badvaddr; |
| 965 | unsigned long epc = msk_isa16_mode(vcpu->pc); |
| 966 | u32 cause = vcpu->host_cp0_cause; |
| 967 | |
| 968 | if (epc == badvaddr) |
| 969 | return true; |
| 970 | |
| 971 | /* |
| 972 | * Branches may be 32-bit or 16-bit instructions. |
| 973 | * This isn't exact, but we don't really support MIPS16 or microMIPS yet |
| 974 | * in KVM anyway. |
| 975 | */ |
| 976 | if ((cause & CAUSEF_BD) && badvaddr - epc <= 4) |
| 977 | return true; |
| 978 | |
| 979 | return false; |
| 980 | } |
| 981 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 982 | extern enum emulation_result kvm_mips_emulate_inst(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 983 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 984 | struct kvm_run *run, |
| 985 | struct kvm_vcpu *vcpu); |
| 986 | |
James Hogan | 7801bbe | 2016-11-14 23:59:27 +0000 | [diff] [blame] | 987 | long kvm_mips_guest_exception_base(struct kvm_vcpu *vcpu); |
| 988 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 989 | extern enum emulation_result kvm_mips_emulate_syscall(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 990 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 991 | struct kvm_run *run, |
| 992 | struct kvm_vcpu *vcpu); |
| 993 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 994 | extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 995 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 996 | struct kvm_run *run, |
| 997 | struct kvm_vcpu *vcpu); |
| 998 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 999 | extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1000 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1001 | struct kvm_run *run, |
| 1002 | struct kvm_vcpu *vcpu); |
| 1003 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1004 | extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1005 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1006 | struct kvm_run *run, |
| 1007 | struct kvm_vcpu *vcpu); |
| 1008 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1009 | extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1010 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1011 | struct kvm_run *run, |
| 1012 | struct kvm_vcpu *vcpu); |
| 1013 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1014 | extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1015 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1016 | struct kvm_run *run, |
| 1017 | struct kvm_vcpu *vcpu); |
| 1018 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1019 | extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1020 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1021 | struct kvm_run *run, |
| 1022 | struct kvm_vcpu *vcpu); |
| 1023 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1024 | extern enum emulation_result kvm_mips_handle_ri(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1025 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1026 | struct kvm_run *run, |
| 1027 | struct kvm_vcpu *vcpu); |
| 1028 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1029 | extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1030 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1031 | struct kvm_run *run, |
| 1032 | struct kvm_vcpu *vcpu); |
| 1033 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1034 | extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1035 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1036 | struct kvm_run *run, |
| 1037 | struct kvm_vcpu *vcpu); |
| 1038 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1039 | extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1040 | u32 *opc, |
James Hogan | 0a56042 | 2015-02-06 16:03:57 +0000 | [diff] [blame] | 1041 | struct kvm_run *run, |
| 1042 | struct kvm_vcpu *vcpu); |
| 1043 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1044 | extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1045 | u32 *opc, |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1046 | struct kvm_run *run, |
| 1047 | struct kvm_vcpu *vcpu); |
| 1048 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1049 | extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1050 | u32 *opc, |
James Hogan | 1c0cd66 | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1051 | struct kvm_run *run, |
| 1052 | struct kvm_vcpu *vcpu); |
| 1053 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1054 | extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1055 | u32 *opc, |
James Hogan | c2537ed | 2015-02-06 10:56:27 +0000 | [diff] [blame] | 1056 | struct kvm_run *run, |
| 1057 | struct kvm_vcpu *vcpu); |
| 1058 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1059 | extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu, |
| 1060 | struct kvm_run *run); |
| 1061 | |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1062 | u32 kvm_mips_read_count(struct kvm_vcpu *vcpu); |
| 1063 | void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count); |
| 1064 | void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack); |
James Hogan | a517c1a | 2017-03-14 10:15:21 +0000 | [diff] [blame] | 1065 | void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz); |
James Hogan | f823934 | 2014-05-29 10:16:37 +0100 | [diff] [blame] | 1066 | int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl); |
| 1067 | int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume); |
James Hogan | f74a8e2 | 2014-05-29 10:16:38 +0100 | [diff] [blame] | 1068 | int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz); |
James Hogan | e30492b | 2014-05-29 10:16:35 +0100 | [diff] [blame] | 1069 | void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu); |
| 1070 | void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu); |
| 1071 | enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1072 | |
James Hogan | f4474d5 | 2017-03-14 10:15:39 +0000 | [diff] [blame] | 1073 | /* fairly internal functions requiring some care to use */ |
| 1074 | int kvm_mips_count_disabled(struct kvm_vcpu *vcpu); |
| 1075 | ktime_t kvm_mips_freeze_hrtimer(struct kvm_vcpu *vcpu, u32 *count); |
| 1076 | int kvm_mips_restore_hrtimer(struct kvm_vcpu *vcpu, ktime_t before, |
| 1077 | u32 count, int min_drift); |
| 1078 | |
| 1079 | #ifdef CONFIG_KVM_MIPS_VZ |
| 1080 | void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu); |
| 1081 | void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu); |
| 1082 | #else |
| 1083 | static inline void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu) {} |
| 1084 | static inline void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu) {} |
| 1085 | #endif |
| 1086 | |
James Hogan | 31cf749 | 2016-06-09 14:19:09 +0100 | [diff] [blame] | 1087 | enum emulation_result kvm_mips_check_privilege(u32 cause, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1088 | u32 *opc, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1089 | struct kvm_run *run, |
| 1090 | struct kvm_vcpu *vcpu); |
| 1091 | |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 1092 | enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1093 | u32 *opc, |
| 1094 | u32 cause, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1095 | struct kvm_run *run, |
| 1096 | struct kvm_vcpu *vcpu); |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 1097 | enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1098 | u32 *opc, |
| 1099 | u32 cause, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1100 | struct kvm_run *run, |
| 1101 | struct kvm_vcpu *vcpu); |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 1102 | enum emulation_result kvm_mips_emulate_store(union mips_instruction inst, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1103 | u32 cause, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1104 | struct kvm_run *run, |
| 1105 | struct kvm_vcpu *vcpu); |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 1106 | enum emulation_result kvm_mips_emulate_load(union mips_instruction inst, |
James Hogan | bdb7ed8 | 2016-06-09 14:19:07 +0100 | [diff] [blame] | 1107 | u32 cause, |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1108 | struct kvm_run *run, |
| 1109 | struct kvm_vcpu *vcpu); |
| 1110 | |
James Hogan | c992a4f | 2017-03-14 10:15:31 +0000 | [diff] [blame] | 1111 | /* COP0 */ |
| 1112 | enum emulation_result kvm_mips_emul_wait(struct kvm_vcpu *vcpu); |
| 1113 | |
James Hogan | c771607 | 2014-06-26 15:11:29 +0100 | [diff] [blame] | 1114 | unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu); |
| 1115 | unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu); |
| 1116 | unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu); |
| 1117 | unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu); |
| 1118 | |
James Hogan | 955d8dc | 2017-03-14 10:15:14 +0000 | [diff] [blame] | 1119 | /* Hypercalls (hypcall.c) */ |
| 1120 | |
| 1121 | enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu, |
| 1122 | union mips_instruction inst); |
| 1123 | int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu); |
| 1124 | |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1125 | /* Dynamic binary translation */ |
James Hogan | 258f3a2 | 2016-06-15 19:29:47 +0100 | [diff] [blame] | 1126 | extern int kvm_mips_trans_cache_index(union mips_instruction inst, |
| 1127 | u32 *opc, struct kvm_vcpu *vcpu); |
| 1128 | extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc, |
| 1129 | struct kvm_vcpu *vcpu); |
| 1130 | extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc, |
| 1131 | struct kvm_vcpu *vcpu); |
| 1132 | extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc, |
| 1133 | struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1134 | |
| 1135 | /* Misc */ |
Deng-Cheng Zhu | d98403a | 2014-06-26 12:11:36 -0700 | [diff] [blame] | 1136 | extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu); |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1137 | extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm); |
| 1138 | |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 1139 | static inline void kvm_arch_hardware_unsetup(void) {} |
| 1140 | static inline void kvm_arch_sync_events(struct kvm *kvm) {} |
| 1141 | static inline void kvm_arch_free_memslot(struct kvm *kvm, |
Sean Christopherson | e96c81e | 2020-02-18 13:07:27 -0800 | [diff] [blame] | 1142 | struct kvm_memory_slot *slot) {} |
Sean Christopherson | 1524825 | 2019-02-05 12:54:17 -0800 | [diff] [blame] | 1143 | static inline void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen) {} |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 1144 | static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {} |
Christoffer Dall | 3217f7c | 2015-08-27 16:41:15 +0200 | [diff] [blame] | 1145 | static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {} |
| 1146 | static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {} |
Christian Borntraeger | 3491caf | 2016-05-13 12:16:35 +0200 | [diff] [blame] | 1147 | static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {} |
Sanjay Lal | 740765c | 2012-11-21 18:34:00 -0800 | [diff] [blame] | 1148 | |
| 1149 | #endif /* __MIPS_KVM_HOST_H__ */ |