blob: d0944a75fc8d9eb30dc11f84739e976d65b318a6 [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
James Hoganc992a4f2017-03-14 10:15:31 +000013#include <linux/cpumask.h>
Sanjay Lal740765c2012-11-21 18:34:00 -080014#include <linux/mutex.h>
15#include <linux/hrtimer.h>
16#include <linux/interrupt.h>
17#include <linux/types.h>
18#include <linux/kvm.h>
19#include <linux/kvm_types.h>
20#include <linux/threads.h>
21#include <linux/spinlock.h>
22
James Hogan258f3a22016-06-15 19:29:47 +010023#include <asm/inst.h>
James Hogane6207bb2016-06-09 14:19:19 +010024#include <asm/mipsregs.h>
25
Huacai Chenf21db302020-05-23 15:56:37 +080026#include <kvm/iodev.h>
27
James Hogan48a3c4e2014-05-29 10:16:28 +010028/* MIPS KVM register ids */
29#define MIPS_CP0_32(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000030 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010031
32#define MIPS_CP0_64(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000033 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010034
35#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
36#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
37#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
38#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
James Hogandffe0422017-03-14 10:15:34 +000039#define KVM_REG_MIPS_CP0_CONTEXTCONFIG MIPS_CP0_32(4, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010040#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
James Hogandffe0422017-03-14 10:15:34 +000041#define KVM_REG_MIPS_CP0_XCONTEXTCONFIG MIPS_CP0_64(4, 3)
James Hogan48a3c4e2014-05-29 10:16:28 +010042#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
43#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
James Hogan4b7de022017-03-14 10:15:35 +000044#define KVM_REG_MIPS_CP0_SEGCTL0 MIPS_CP0_64(5, 2)
45#define KVM_REG_MIPS_CP0_SEGCTL1 MIPS_CP0_64(5, 3)
46#define KVM_REG_MIPS_CP0_SEGCTL2 MIPS_CP0_64(5, 4)
James Hogan5a2f3522017-03-14 10:15:36 +000047#define KVM_REG_MIPS_CP0_PWBASE MIPS_CP0_64(5, 5)
48#define KVM_REG_MIPS_CP0_PWFIELD MIPS_CP0_64(5, 6)
49#define KVM_REG_MIPS_CP0_PWSIZE MIPS_CP0_64(5, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010050#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
James Hogan5a2f3522017-03-14 10:15:36 +000051#define KVM_REG_MIPS_CP0_PWCTL MIPS_CP0_32(6, 6)
James Hogan48a3c4e2014-05-29 10:16:28 +010052#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
53#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
James Hoganedc89262017-03-14 10:15:33 +000054#define KVM_REG_MIPS_CP0_BADINSTR MIPS_CP0_32(8, 1)
55#define KVM_REG_MIPS_CP0_BADINSTRP MIPS_CP0_32(8, 2)
James Hogan48a3c4e2014-05-29 10:16:28 +010056#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
57#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
58#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
59#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
James Hoganad58d4d2015-02-02 22:55:17 +000060#define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1)
James Hogan48a3c4e2014-05-29 10:16:28 +010061#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
62#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
James Hogan1068eaa2014-06-26 13:56:52 +010063#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010064#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
65#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
66#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
67#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
68#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
James Hoganc7716072014-06-26 15:11:29 +010069#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
70#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
Huacai Chen8a5097e2020-05-23 15:56:39 +080071#define KVM_REG_MIPS_CP0_CONFIG6 MIPS_CP0_32(16, 6)
James Hogan48a3c4e2014-05-29 10:16:28 +010072#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
James Hogand42a0082017-03-14 10:15:38 +000073#define KVM_REG_MIPS_CP0_MAARI MIPS_CP0_64(17, 2)
James Hogan48a3c4e2014-05-29 10:16:28 +010074#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
Huacai Chen8a5097e2020-05-23 15:56:39 +080075#define KVM_REG_MIPS_CP0_DIAG MIPS_CP0_32(22, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010076#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
James Hogan05108702016-06-15 19:29:56 +010077#define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
78#define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
79#define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
80#define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
81#define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
82#define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010083
Sanjay Lal740765c2012-11-21 18:34:00 -080084
Huacai Chen210b4b92020-05-23 15:56:30 +080085#define KVM_MAX_VCPUS 16
Sanjay Lal740765c2012-11-21 18:34:00 -080086/* memory slots that does not exposed to userspace */
James Hogancaa1faa2015-12-16 23:49:26 +000087#define KVM_PRIVATE_MEM_SLOTS 0
Sanjay Lal740765c2012-11-21 18:34:00 -080088
David Hildenbrand920552b2015-09-18 12:34:53 +020089#define KVM_HALT_POLL_NS_DEFAULT 500000
Sanjay Lal740765c2012-11-21 18:34:00 -080090
James Hoganc992a4f2017-03-14 10:15:31 +000091#ifdef CONFIG_KVM_MIPS_VZ
92extern unsigned long GUESTID_MASK;
93extern unsigned long GUESTID_FIRST_VERSION;
94extern unsigned long GUESTID_VERSION_MASK;
95#endif
Sanjay Lal740765c2012-11-21 18:34:00 -080096
97
James Hogan42aa12e2016-06-15 19:29:57 +010098/*
99 * Special address that contains the comm page, used for reducing # of traps
100 * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
101 * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
102 * caught.
103 */
104#define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \
105 (0x8000 - PAGE_SIZE))
Sanjay Lal740765c2012-11-21 18:34:00 -0800106
107#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
108 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
109
James Hogan22027942014-03-14 13:06:08 +0000110#define KVM_GUEST_KUSEG 0x00000000UL
111#define KVM_GUEST_KSEG0 0x40000000UL
James Hogan7801bbe2016-11-14 23:59:27 +0000112#define KVM_GUEST_KSEG1 0x40000000UL
James Hogan22027942014-03-14 13:06:08 +0000113#define KVM_GUEST_KSEG23 0x60000000UL
James Hogan7f5a1dd2016-06-09 10:50:44 +0100114#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
James Hogan22027942014-03-14 13:06:08 +0000115#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
Sanjay Lal740765c2012-11-21 18:34:00 -0800116
117#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
118#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
119#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
120
121/*
122 * Map an address to a certain kernel segment
123 */
124#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
125#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
126#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
127
James Hogan22027942014-03-14 13:06:08 +0000128#define KVM_INVALID_PAGE 0xdeadbeef
James Hogan22027942014-03-14 13:06:08 +0000129#define KVM_INVALID_ADDR 0xdeadbeef
Sanjay Lal740765c2012-11-21 18:34:00 -0800130
James Hoganf6f70172016-08-01 09:07:52 +0100131/*
132 * EVA has overlapping user & kernel address spaces, so user VAs may be >
133 * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
134 * PAGE_OFFSET.
135 */
136
137#define KVM_HVA_ERR_BAD (-1UL)
138#define KVM_HVA_ERR_RO_BAD (-2UL)
139
140static inline bool kvm_is_error_hva(unsigned long addr)
141{
142 return IS_ERR_VALUE(addr);
143}
144
Sanjay Lal740765c2012-11-21 18:34:00 -0800145struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000146 ulong remote_tlb_flush;
Sanjay Lal740765c2012-11-21 18:34:00 -0800147};
148
149struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000150 u64 wait_exits;
151 u64 cache_exits;
152 u64 signal_exits;
153 u64 int_exits;
154 u64 cop_unusable_exits;
155 u64 tlbmod_exits;
156 u64 tlbmiss_ld_exits;
157 u64 tlbmiss_st_exits;
158 u64 addrerr_st_exits;
159 u64 addrerr_ld_exits;
160 u64 syscall_exits;
161 u64 resvd_inst_exits;
162 u64 break_inst_exits;
163 u64 trap_inst_exits;
164 u64 msa_fpe_exits;
165 u64 fpe_exits;
166 u64 msa_disabled_exits;
167 u64 flush_dcache_exits;
James Hogana7244922017-03-14 10:15:18 +0000168#ifdef CONFIG_KVM_MIPS_VZ
169 u64 vz_gpsi_exits;
170 u64 vz_gsfc_exits;
171 u64 vz_hc_exits;
172 u64 vz_grr_exits;
173 u64 vz_gva_exits;
174 u64 vz_ghfc_exits;
175 u64 vz_gpa_exits;
176 u64 vz_resvd_exits;
Huacai Chen7f2a83f2020-05-23 15:56:38 +0800177#ifdef CONFIG_CPU_LOONGSON64
178 u64 vz_cpucfg_exits;
179#endif
James Hogana7244922017-03-14 10:15:18 +0000180#endif
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000181 u64 halt_successful_poll;
182 u64 halt_attempted_poll;
David Matlackcb953122020-05-08 11:22:40 -0700183 u64 halt_poll_success_ns;
184 u64 halt_poll_fail_ns;
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000185 u64 halt_poll_invalid;
186 u64 halt_wakeup;
Sanjay Lal740765c2012-11-21 18:34:00 -0800187};
188
Sanjay Lal740765c2012-11-21 18:34:00 -0800189struct kvm_arch_memory_slot {
190};
191
Huacai Chenf21db302020-05-23 15:56:37 +0800192#ifdef CONFIG_CPU_LOONGSON64
193struct ipi_state {
194 uint32_t status;
195 uint32_t en;
196 uint32_t set;
197 uint32_t clear;
198 uint64_t buf[4];
199};
200
201struct loongson_kvm_ipi;
202
203struct ipi_io_device {
204 int node_id;
205 struct loongson_kvm_ipi *ipi;
206 struct kvm_io_device device;
207};
208
209struct loongson_kvm_ipi {
210 spinlock_t lock;
211 struct kvm *kvm;
212 struct ipi_state ipistate[16];
213 struct ipi_io_device dev_ipi[4];
214};
215#endif
216
Sanjay Lal740765c2012-11-21 18:34:00 -0800217struct kvm_arch {
James Hogan06c158c2015-05-01 13:50:18 +0100218 /* Guest physical mm */
219 struct mm_struct gpa_mm;
James Hoganc992a4f2017-03-14 10:15:31 +0000220 /* Mask of CPUs needing GPA ASID flush */
221 cpumask_t asid_flush_mask;
Huacai Chenf21db302020-05-23 15:56:37 +0800222#ifdef CONFIG_CPU_LOONGSON64
223 struct loongson_kvm_ipi ipi;
224#endif
Sanjay Lal740765c2012-11-21 18:34:00 -0800225};
226
James Hogan22027942014-03-14 13:06:08 +0000227#define N_MIPS_COPROC_REGS 32
228#define N_MIPS_COPROC_SEL 8
Sanjay Lal740765c2012-11-21 18:34:00 -0800229
230struct mips_coproc {
231 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
232#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
233 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
234#endif
235};
236
237/*
238 * Coprocessor 0 register names
239 */
James Hogan22027942014-03-14 13:06:08 +0000240#define MIPS_CP0_TLB_INDEX 0
241#define MIPS_CP0_TLB_RANDOM 1
242#define MIPS_CP0_TLB_LOW 2
243#define MIPS_CP0_TLB_LO0 2
244#define MIPS_CP0_TLB_LO1 3
245#define MIPS_CP0_TLB_CONTEXT 4
246#define MIPS_CP0_TLB_PG_MASK 5
247#define MIPS_CP0_TLB_WIRED 6
248#define MIPS_CP0_HWRENA 7
249#define MIPS_CP0_BAD_VADDR 8
250#define MIPS_CP0_COUNT 9
251#define MIPS_CP0_TLB_HI 10
252#define MIPS_CP0_COMPARE 11
253#define MIPS_CP0_STATUS 12
254#define MIPS_CP0_CAUSE 13
255#define MIPS_CP0_EXC_PC 14
256#define MIPS_CP0_PRID 15
257#define MIPS_CP0_CONFIG 16
258#define MIPS_CP0_LLADDR 17
259#define MIPS_CP0_WATCH_LO 18
260#define MIPS_CP0_WATCH_HI 19
261#define MIPS_CP0_TLB_XCONTEXT 20
Huacai Chen8a5097e2020-05-23 15:56:39 +0800262#define MIPS_CP0_DIAG 22
James Hogan22027942014-03-14 13:06:08 +0000263#define MIPS_CP0_ECC 26
264#define MIPS_CP0_CACHE_ERR 27
265#define MIPS_CP0_TAG_LO 28
266#define MIPS_CP0_TAG_HI 29
267#define MIPS_CP0_ERROR_PC 30
268#define MIPS_CP0_DEBUG 23
269#define MIPS_CP0_DEPC 24
270#define MIPS_CP0_PERFCNT 25
271#define MIPS_CP0_ERRCTL 26
272#define MIPS_CP0_DATA_LO 28
273#define MIPS_CP0_DATA_HI 29
274#define MIPS_CP0_DESAVE 31
Sanjay Lal740765c2012-11-21 18:34:00 -0800275
James Hogan22027942014-03-14 13:06:08 +0000276#define MIPS_CP0_CONFIG_SEL 0
277#define MIPS_CP0_CONFIG1_SEL 1
278#define MIPS_CP0_CONFIG2_SEL 2
279#define MIPS_CP0_CONFIG3_SEL 3
James Hoganc7716072014-06-26 15:11:29 +0100280#define MIPS_CP0_CONFIG4_SEL 4
281#define MIPS_CP0_CONFIG5_SEL 5
Sanjay Lal740765c2012-11-21 18:34:00 -0800282
James Hoganc992a4f2017-03-14 10:15:31 +0000283#define MIPS_CP0_GUESTCTL2 10
284#define MIPS_CP0_GUESTCTL2_SEL 5
285#define MIPS_CP0_GTOFFSET 12
286#define MIPS_CP0_GTOFFSET_SEL 7
287
Sanjay Lal740765c2012-11-21 18:34:00 -0800288/* Resume Flags */
James Hogan22027942014-03-14 13:06:08 +0000289#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
290#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
Sanjay Lal740765c2012-11-21 18:34:00 -0800291
James Hogan22027942014-03-14 13:06:08 +0000292#define RESUME_GUEST 0
293#define RESUME_GUEST_DR RESUME_FLAG_DR
294#define RESUME_HOST RESUME_FLAG_HOST
Sanjay Lal740765c2012-11-21 18:34:00 -0800295
296enum emulation_result {
297 EMULATE_DONE, /* no further processing */
298 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
299 EMULATE_FAIL, /* can't emulate this instruction */
300 EMULATE_WAIT, /* WAIT instruction */
301 EMULATE_PRIV_FAIL,
James Hogan4cf74c92016-11-26 00:37:28 +0000302 EMULATE_EXCEPT, /* A guest exception has been generated */
James Hogan955d8dc2017-03-14 10:15:14 +0000303 EMULATE_HYPERCALL, /* HYPCALL instruction */
Sanjay Lal740765c2012-11-21 18:34:00 -0800304};
305
Sanjay Lal740765c2012-11-21 18:34:00 -0800306#define mips3_paddr_to_tlbpfn(x) \
James Hogan22027942014-03-14 13:06:08 +0000307 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
Sanjay Lal740765c2012-11-21 18:34:00 -0800308#define mips3_tlbpfn_to_paddr(x) \
James Hogan22027942014-03-14 13:06:08 +0000309 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
Sanjay Lal740765c2012-11-21 18:34:00 -0800310
James Hogan22027942014-03-14 13:06:08 +0000311#define MIPS3_PG_SHIFT 6
312#define MIPS3_PG_FRAME 0x3fffffc0
Sanjay Lal740765c2012-11-21 18:34:00 -0800313
Xing Li5816c762020-05-23 15:56:29 +0800314#if defined(CONFIG_64BIT)
315#define VPN2_MASK GENMASK(cpu_vmbits - 1, 13)
316#else
James Hogan22027942014-03-14 13:06:08 +0000317#define VPN2_MASK 0xffffe000
Xing Li5816c762020-05-23 15:56:29 +0800318#endif
Xing Life2b73d2020-05-23 15:56:28 +0800319#define KVM_ENTRYHI_ASID cpu_asid_mask(&boot_cpu_data)
James Hogane6207bb2016-06-09 14:19:19 +0100320#define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
James Hogan22027942014-03-14 13:06:08 +0000321#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
Paul Burtonca64c2b2016-05-06 14:36:20 +0100322#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
James Hogan19d194c2016-06-09 14:19:18 +0100323#define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
James Hogane6207bb2016-06-09 14:19:19 +0100324#define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
James Hogan1880afd2016-11-28 23:04:52 +0000325#define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D)
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700326#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
327 ((y) & VPN2_MASK & ~(x).tlb_mask))
328#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
Paul Burtonca64c2b2016-05-06 14:36:20 +0100329 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
Sanjay Lal740765c2012-11-21 18:34:00 -0800330
331struct kvm_mips_tlb {
332 long tlb_mask;
333 long tlb_hi;
James Hogan9fbfb062016-06-09 14:19:17 +0100334 long tlb_lo[2];
Sanjay Lal740765c2012-11-21 18:34:00 -0800335};
336
James Hoganf9431762016-06-14 09:40:10 +0100337#define KVM_MIPS_AUX_FPU 0x1
338#define KVM_MIPS_AUX_MSA 0x2
James Hogan98e91b82014-11-18 14:09:12 +0000339
James Hogan22027942014-03-14 13:06:08 +0000340#define KVM_MIPS_GUEST_TLB_SIZE 64
Sanjay Lal740765c2012-11-21 18:34:00 -0800341struct kvm_vcpu_arch {
James Hogan878edf02016-06-09 14:19:14 +0100342 void *guest_ebase;
Tianjia Zhang0b7aa582020-06-23 21:14:18 +0800343 int (*vcpu_run)(struct kvm_vcpu *vcpu);
James Hogan1934a3a2017-03-14 10:15:26 +0000344
345 /* Host registers preserved across guest mode execution */
Sanjay Lal740765c2012-11-21 18:34:00 -0800346 unsigned long host_stack;
347 unsigned long host_gp;
James Hogan1934a3a2017-03-14 10:15:26 +0000348 unsigned long host_pgd;
349 unsigned long host_entryhi;
Sanjay Lal740765c2012-11-21 18:34:00 -0800350
351 /* Host CP0 registers used when handling exits from guest */
352 unsigned long host_cp0_badvaddr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800353 unsigned long host_cp0_epc;
James Hogan31cf7492016-06-09 14:19:09 +0100354 u32 host_cp0_cause;
James Hogan1934a3a2017-03-14 10:15:26 +0000355 u32 host_cp0_guestctl0;
James Hogan6a97c772015-04-23 16:54:35 +0100356 u32 host_cp0_badinstr;
357 u32 host_cp0_badinstrp;
Sanjay Lal740765c2012-11-21 18:34:00 -0800358
359 /* GPRS */
360 unsigned long gprs[32];
361 unsigned long hi;
362 unsigned long lo;
363 unsigned long pc;
364
365 /* FPU State */
366 struct mips_fpu_struct fpu;
James Hoganf9431762016-06-14 09:40:10 +0100367 /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
368 unsigned int aux_inuse;
Sanjay Lal740765c2012-11-21 18:34:00 -0800369
370 /* COP0 State */
371 struct mips_coproc *cop0;
372
373 /* Host KSEG0 address of the EI/DI offset */
374 void *kseg0_commpage;
375
James Hogane1e575f62016-10-25 16:11:12 +0100376 /* Resume PC after MMIO completion */
377 unsigned long io_pc;
378 /* GPR used as IO source/target */
379 u32 io_gpr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800380
James Hogane30492b2014-05-29 10:16:35 +0100381 struct hrtimer comparecount_timer;
James Hoganf8239342014-05-29 10:16:37 +0100382 /* Count timer control KVM register */
James Hoganbdb7ed82016-06-09 14:19:07 +0100383 u32 count_ctl;
James Hogane30492b2014-05-29 10:16:35 +0100384 /* Count bias from the raw time */
James Hoganbdb7ed82016-06-09 14:19:07 +0100385 u32 count_bias;
James Hogane30492b2014-05-29 10:16:35 +0100386 /* Frequency of timer in Hz */
James Hoganbdb7ed82016-06-09 14:19:07 +0100387 u32 count_hz;
James Hogane30492b2014-05-29 10:16:35 +0100388 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
389 s64 count_dyn_bias;
James Hoganf8239342014-05-29 10:16:37 +0100390 /* Resume time */
391 ktime_t count_resume;
James Hogane30492b2014-05-29 10:16:35 +0100392 /* Period of timer tick in ns */
393 u64 count_period;
Sanjay Lal740765c2012-11-21 18:34:00 -0800394
395 /* Bitmask of exceptions that are pending */
396 unsigned long pending_exceptions;
397
398 /* Bitmask of pending exceptions to be cleared */
399 unsigned long pending_exceptions_clr;
400
Sanjay Lal740765c2012-11-21 18:34:00 -0800401 /* S/W Based TLB for guest */
402 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
403
James Hoganc550d532016-10-11 23:14:39 +0100404 /* Guest kernel/user [partial] mm */
Sanjay Lal740765c2012-11-21 18:34:00 -0800405 struct mm_struct guest_kernel_mm, guest_user_mm;
406
James Hogan25b08c72016-09-16 00:06:43 +0100407 /* Guest ASID of last user mode execution */
408 unsigned int last_user_gasid;
409
James Hoganaba85922016-12-16 15:57:00 +0000410 /* Cache some mmu pages needed inside spinlock regions */
411 struct kvm_mmu_memory_cache mmu_page_cache;
412
James Hoganc992a4f2017-03-14 10:15:31 +0000413#ifdef CONFIG_KVM_MIPS_VZ
414 /* vcpu's vzguestid is different on each host cpu in an smp system */
415 u32 vzguestid[NR_CPUS];
416
417 /* wired guest TLB entries */
418 struct kvm_mips_tlb *wired_tlb;
419 unsigned int wired_tlb_limit;
420 unsigned int wired_tlb_used;
James Hogand42a0082017-03-14 10:15:38 +0000421
422 /* emulated guest MAAR registers */
423 unsigned long maar[6];
James Hoganc992a4f2017-03-14 10:15:31 +0000424#endif
425
426 /* Last CPU the VCPU state was loaded on */
Sanjay Lal740765c2012-11-21 18:34:00 -0800427 int last_sched_cpu;
James Hoganc992a4f2017-03-14 10:15:31 +0000428 /* Last CPU the VCPU actually executed guest code on */
429 int last_exec_cpu;
Sanjay Lal740765c2012-11-21 18:34:00 -0800430
431 /* WAIT executed */
432 int wait;
James Hogan98e91b82014-11-18 14:09:12 +0000433
434 u8 fpu_enabled;
James Hogan539cb89fb2015-03-05 11:43:36 +0000435 u8 msa_enabled;
Sanjay Lal740765c2012-11-21 18:34:00 -0800436};
437
James Hoganc73c99b2014-05-29 10:16:33 +0100438static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
439 unsigned long val)
440{
441 unsigned long temp;
442 do {
443 __asm__ __volatile__(
Paul Burton378ed6f2018-11-08 20:14:38 +0000444 " .set push \n"
James Hogand85ebff2016-07-04 19:35:10 +0100445 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100446 " " __LL "%0, %1 \n"
447 " or %0, %2 \n"
448 " " __SC "%0, %1 \n"
Paul Burton378ed6f2018-11-08 20:14:38 +0000449 " .set pop \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100450 : "=&r" (temp), "+m" (*reg)
451 : "r" (val));
452 } while (unlikely(!temp));
453}
454
455static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
456 unsigned long val)
457{
458 unsigned long temp;
459 do {
460 __asm__ __volatile__(
Paul Burton378ed6f2018-11-08 20:14:38 +0000461 " .set push \n"
James Hogand85ebff2016-07-04 19:35:10 +0100462 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100463 " " __LL "%0, %1 \n"
464 " and %0, %2 \n"
465 " " __SC "%0, %1 \n"
Paul Burton378ed6f2018-11-08 20:14:38 +0000466 " .set pop \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100467 : "=&r" (temp), "+m" (*reg)
468 : "r" (~val));
469 } while (unlikely(!temp));
470}
471
472static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
473 unsigned long change,
474 unsigned long val)
475{
476 unsigned long temp;
477 do {
478 __asm__ __volatile__(
Paul Burton378ed6f2018-11-08 20:14:38 +0000479 " .set push \n"
James Hogand85ebff2016-07-04 19:35:10 +0100480 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100481 " " __LL "%0, %1 \n"
482 " and %0, %2 \n"
483 " or %0, %3 \n"
484 " " __SC "%0, %1 \n"
Paul Burton378ed6f2018-11-08 20:14:38 +0000485 " .set pop \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100486 : "=&r" (temp), "+m" (*reg)
487 : "r" (~change), "r" (val & change));
488 } while (unlikely(!temp));
489}
490
James Hogana27660f2017-03-14 10:15:25 +0000491/* Guest register types, used in accessor build below */
492#define __KVMT32 u32
493#define __KVMTl unsigned long
James Hoganc73c99b2014-05-29 10:16:33 +0100494
James Hogana27660f2017-03-14 10:15:25 +0000495/*
496 * __BUILD_KVM_$ops_SAVED(): kvm_$op_sw_gc0_$reg()
497 * These operate on the saved guest C0 state in RAM.
498 */
James Hoganc73c99b2014-05-29 10:16:33 +0100499
James Hogana27660f2017-03-14 10:15:25 +0000500/* Generate saved context simple accessors */
501#define __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
502static inline __KVMT##type kvm_read_sw_gc0_##name(struct mips_coproc *cop0) \
James Hogan22027942014-03-14 13:06:08 +0000503{ \
James Hogana27660f2017-03-14 10:15:25 +0000504 return cop0->reg[(_reg)][(sel)]; \
505} \
506static inline void kvm_write_sw_gc0_##name(struct mips_coproc *cop0, \
507 __KVMT##type val) \
508{ \
509 cop0->reg[(_reg)][(sel)] = val; \
Sanjay Lal740765c2012-11-21 18:34:00 -0800510}
511
James Hogana27660f2017-03-14 10:15:25 +0000512/* Generate saved context bitwise modifiers */
513#define __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
514static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
515 __KVMT##type val) \
516{ \
517 cop0->reg[(_reg)][(sel)] |= val; \
518} \
519static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
520 __KVMT##type val) \
521{ \
522 cop0->reg[(_reg)][(sel)] &= ~val; \
523} \
524static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
525 __KVMT##type mask, \
526 __KVMT##type val) \
527{ \
528 unsigned long _mask = mask; \
529 cop0->reg[(_reg)][(sel)] &= ~_mask; \
530 cop0->reg[(_reg)][(sel)] |= val & _mask; \
531}
532
533/* Generate saved context atomic bitwise modifiers */
534#define __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
535static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
536 __KVMT##type val) \
537{ \
538 _kvm_atomic_set_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
539} \
540static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
541 __KVMT##type val) \
542{ \
543 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
544} \
545static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
546 __KVMT##type mask, \
547 __KVMT##type val) \
548{ \
549 _kvm_atomic_change_c0_guest_reg(&cop0->reg[(_reg)][(sel)], mask, \
550 val); \
551}
552
553/*
554 * __BUILD_KVM_$ops_VZ(): kvm_$op_vz_gc0_$reg()
555 * These operate on the VZ guest C0 context in hardware.
556 */
557
558/* Generate VZ guest context simple accessors */
559#define __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
560static inline __KVMT##type kvm_read_vz_gc0_##name(struct mips_coproc *cop0) \
561{ \
562 return read_gc0_##name(); \
563} \
564static inline void kvm_write_vz_gc0_##name(struct mips_coproc *cop0, \
565 __KVMT##type val) \
566{ \
567 write_gc0_##name(val); \
568}
569
570/* Generate VZ guest context bitwise modifiers */
571#define __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
572static inline void kvm_set_vz_gc0_##name(struct mips_coproc *cop0, \
573 __KVMT##type val) \
574{ \
575 set_gc0_##name(val); \
576} \
577static inline void kvm_clear_vz_gc0_##name(struct mips_coproc *cop0, \
578 __KVMT##type val) \
579{ \
580 clear_gc0_##name(val); \
581} \
582static inline void kvm_change_vz_gc0_##name(struct mips_coproc *cop0, \
583 __KVMT##type mask, \
584 __KVMT##type val) \
585{ \
586 change_gc0_##name(mask, val); \
587}
588
589/* Generate VZ guest context save/restore to/from saved context */
590#define __BUILD_KVM_SAVE_VZ(name, _reg, sel) \
591static inline void kvm_restore_gc0_##name(struct mips_coproc *cop0) \
592{ \
593 write_gc0_##name(cop0->reg[(_reg)][(sel)]); \
594} \
595static inline void kvm_save_gc0_##name(struct mips_coproc *cop0) \
596{ \
597 cop0->reg[(_reg)][(sel)] = read_gc0_##name(); \
598}
599
600/*
601 * __BUILD_KVM_$ops_WRAP(): kvm_$op_$name1() -> kvm_$op_$name2()
602 * These wrap a set of operations to provide them with a different name.
603 */
604
605/* Generate simple accessor wrapper */
606#define __BUILD_KVM_RW_WRAP(name1, name2, type) \
607static inline __KVMT##type kvm_read_##name1(struct mips_coproc *cop0) \
608{ \
609 return kvm_read_##name2(cop0); \
610} \
611static inline void kvm_write_##name1(struct mips_coproc *cop0, \
612 __KVMT##type val) \
613{ \
614 kvm_write_##name2(cop0, val); \
615}
616
617/* Generate bitwise modifier wrapper */
618#define __BUILD_KVM_SET_WRAP(name1, name2, type) \
619static inline void kvm_set_##name1(struct mips_coproc *cop0, \
620 __KVMT##type val) \
621{ \
622 kvm_set_##name2(cop0, val); \
623} \
624static inline void kvm_clear_##name1(struct mips_coproc *cop0, \
625 __KVMT##type val) \
626{ \
627 kvm_clear_##name2(cop0, val); \
628} \
629static inline void kvm_change_##name1(struct mips_coproc *cop0, \
630 __KVMT##type mask, \
631 __KVMT##type val) \
632{ \
633 kvm_change_##name2(cop0, mask, val); \
634}
635
636/*
637 * __BUILD_KVM_$ops_SW(): kvm_$op_c0_guest_$reg() -> kvm_$op_sw_gc0_$reg()
638 * These generate accessors operating on the saved context in RAM, and wrap them
639 * with the common guest C0 accessors (for use by common emulation code).
640 */
641
642#define __BUILD_KVM_RW_SW(name, type, _reg, sel) \
643 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
644 __BUILD_KVM_RW_WRAP(c0_guest_##name, sw_gc0_##name, type)
645
646#define __BUILD_KVM_SET_SW(name, type, _reg, sel) \
647 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
648 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
649
650#define __BUILD_KVM_ATOMIC_SW(name, type, _reg, sel) \
651 __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
652 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
653
654#ifndef CONFIG_KVM_MIPS_VZ
655
656/*
657 * T&E (trap & emulate software based virtualisation)
658 * We generate the common accessors operating exclusively on the saved context
659 * in RAM.
660 */
661
662#define __BUILD_KVM_RW_HW __BUILD_KVM_RW_SW
663#define __BUILD_KVM_SET_HW __BUILD_KVM_SET_SW
664#define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_ATOMIC_SW
665
666#else
667
668/*
669 * VZ (hardware assisted virtualisation)
670 * These macros use the active guest state in VZ mode (hardware registers),
671 */
672
673/*
674 * __BUILD_KVM_$ops_HW(): kvm_$op_c0_guest_$reg() -> kvm_$op_vz_gc0_$reg()
675 * These generate accessors operating on the VZ guest context in hardware, and
676 * wrap them with the common guest C0 accessors (for use by common emulation
677 * code).
678 *
679 * Accessors operating on the saved context in RAM are also generated to allow
680 * convenient explicit saving and restoring of the state.
681 */
682
683#define __BUILD_KVM_RW_HW(name, type, _reg, sel) \
684 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
685 __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
686 __BUILD_KVM_RW_WRAP(c0_guest_##name, vz_gc0_##name, type) \
687 __BUILD_KVM_SAVE_VZ(name, _reg, sel)
688
689#define __BUILD_KVM_SET_HW(name, type, _reg, sel) \
690 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
691 __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
692 __BUILD_KVM_SET_WRAP(c0_guest_##name, vz_gc0_##name, type)
693
694/*
695 * We can't do atomic modifications of COP0 state if hardware can modify it.
696 * Races must be handled explicitly.
697 */
698#define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_SET_HW
699
700#endif
701
702/*
703 * Define accessors for CP0 registers that are accessible to the guest. These
704 * are primarily used by common emulation code, which may need to access the
705 * registers differently depending on the implementation.
706 *
707 * fns_hw/sw name type reg num select
708 */
709__BUILD_KVM_RW_HW(index, 32, MIPS_CP0_TLB_INDEX, 0)
710__BUILD_KVM_RW_HW(entrylo0, l, MIPS_CP0_TLB_LO0, 0)
711__BUILD_KVM_RW_HW(entrylo1, l, MIPS_CP0_TLB_LO1, 0)
712__BUILD_KVM_RW_HW(context, l, MIPS_CP0_TLB_CONTEXT, 0)
James Hogandffe0422017-03-14 10:15:34 +0000713__BUILD_KVM_RW_HW(contextconfig, 32, MIPS_CP0_TLB_CONTEXT, 1)
James Hogana27660f2017-03-14 10:15:25 +0000714__BUILD_KVM_RW_HW(userlocal, l, MIPS_CP0_TLB_CONTEXT, 2)
James Hogandffe0422017-03-14 10:15:34 +0000715__BUILD_KVM_RW_HW(xcontextconfig, l, MIPS_CP0_TLB_CONTEXT, 3)
James Hogana27660f2017-03-14 10:15:25 +0000716__BUILD_KVM_RW_HW(pagemask, l, MIPS_CP0_TLB_PG_MASK, 0)
717__BUILD_KVM_RW_HW(pagegrain, 32, MIPS_CP0_TLB_PG_MASK, 1)
James Hogan4b7de022017-03-14 10:15:35 +0000718__BUILD_KVM_RW_HW(segctl0, l, MIPS_CP0_TLB_PG_MASK, 2)
719__BUILD_KVM_RW_HW(segctl1, l, MIPS_CP0_TLB_PG_MASK, 3)
720__BUILD_KVM_RW_HW(segctl2, l, MIPS_CP0_TLB_PG_MASK, 4)
James Hogan5a2f3522017-03-14 10:15:36 +0000721__BUILD_KVM_RW_HW(pwbase, l, MIPS_CP0_TLB_PG_MASK, 5)
722__BUILD_KVM_RW_HW(pwfield, l, MIPS_CP0_TLB_PG_MASK, 6)
723__BUILD_KVM_RW_HW(pwsize, l, MIPS_CP0_TLB_PG_MASK, 7)
James Hogana27660f2017-03-14 10:15:25 +0000724__BUILD_KVM_RW_HW(wired, 32, MIPS_CP0_TLB_WIRED, 0)
James Hogan5a2f3522017-03-14 10:15:36 +0000725__BUILD_KVM_RW_HW(pwctl, 32, MIPS_CP0_TLB_WIRED, 6)
James Hogana27660f2017-03-14 10:15:25 +0000726__BUILD_KVM_RW_HW(hwrena, 32, MIPS_CP0_HWRENA, 0)
727__BUILD_KVM_RW_HW(badvaddr, l, MIPS_CP0_BAD_VADDR, 0)
James Hoganedc89262017-03-14 10:15:33 +0000728__BUILD_KVM_RW_HW(badinstr, 32, MIPS_CP0_BAD_VADDR, 1)
729__BUILD_KVM_RW_HW(badinstrp, 32, MIPS_CP0_BAD_VADDR, 2)
James Hogana27660f2017-03-14 10:15:25 +0000730__BUILD_KVM_RW_SW(count, 32, MIPS_CP0_COUNT, 0)
731__BUILD_KVM_RW_HW(entryhi, l, MIPS_CP0_TLB_HI, 0)
732__BUILD_KVM_RW_HW(compare, 32, MIPS_CP0_COMPARE, 0)
733__BUILD_KVM_RW_HW(status, 32, MIPS_CP0_STATUS, 0)
734__BUILD_KVM_RW_HW(intctl, 32, MIPS_CP0_STATUS, 1)
735__BUILD_KVM_RW_HW(cause, 32, MIPS_CP0_CAUSE, 0)
736__BUILD_KVM_RW_HW(epc, l, MIPS_CP0_EXC_PC, 0)
737__BUILD_KVM_RW_SW(prid, 32, MIPS_CP0_PRID, 0)
738__BUILD_KVM_RW_HW(ebase, l, MIPS_CP0_PRID, 1)
739__BUILD_KVM_RW_HW(config, 32, MIPS_CP0_CONFIG, 0)
740__BUILD_KVM_RW_HW(config1, 32, MIPS_CP0_CONFIG, 1)
741__BUILD_KVM_RW_HW(config2, 32, MIPS_CP0_CONFIG, 2)
742__BUILD_KVM_RW_HW(config3, 32, MIPS_CP0_CONFIG, 3)
743__BUILD_KVM_RW_HW(config4, 32, MIPS_CP0_CONFIG, 4)
744__BUILD_KVM_RW_HW(config5, 32, MIPS_CP0_CONFIG, 5)
745__BUILD_KVM_RW_HW(config6, 32, MIPS_CP0_CONFIG, 6)
746__BUILD_KVM_RW_HW(config7, 32, MIPS_CP0_CONFIG, 7)
James Hogand42a0082017-03-14 10:15:38 +0000747__BUILD_KVM_RW_SW(maari, l, MIPS_CP0_LLADDR, 2)
James Hoganc992a4f2017-03-14 10:15:31 +0000748__BUILD_KVM_RW_HW(xcontext, l, MIPS_CP0_TLB_XCONTEXT, 0)
James Hogana27660f2017-03-14 10:15:25 +0000749__BUILD_KVM_RW_HW(errorepc, l, MIPS_CP0_ERROR_PC, 0)
750__BUILD_KVM_RW_HW(kscratch1, l, MIPS_CP0_DESAVE, 2)
751__BUILD_KVM_RW_HW(kscratch2, l, MIPS_CP0_DESAVE, 3)
752__BUILD_KVM_RW_HW(kscratch3, l, MIPS_CP0_DESAVE, 4)
753__BUILD_KVM_RW_HW(kscratch4, l, MIPS_CP0_DESAVE, 5)
754__BUILD_KVM_RW_HW(kscratch5, l, MIPS_CP0_DESAVE, 6)
755__BUILD_KVM_RW_HW(kscratch6, l, MIPS_CP0_DESAVE, 7)
756
757/* Bitwise operations (on HW state) */
758__BUILD_KVM_SET_HW(status, 32, MIPS_CP0_STATUS, 0)
759/* Cause can be modified asynchronously from hardirq hrtimer callback */
760__BUILD_KVM_ATOMIC_HW(cause, 32, MIPS_CP0_CAUSE, 0)
761__BUILD_KVM_SET_HW(ebase, l, MIPS_CP0_PRID, 1)
762
James Hoganc992a4f2017-03-14 10:15:31 +0000763/* Bitwise operations (on saved state) */
764__BUILD_KVM_SET_SAVED(config, 32, MIPS_CP0_CONFIG, 0)
765__BUILD_KVM_SET_SAVED(config1, 32, MIPS_CP0_CONFIG, 1)
766__BUILD_KVM_SET_SAVED(config2, 32, MIPS_CP0_CONFIG, 2)
767__BUILD_KVM_SET_SAVED(config3, 32, MIPS_CP0_CONFIG, 3)
768__BUILD_KVM_SET_SAVED(config4, 32, MIPS_CP0_CONFIG, 4)
769__BUILD_KVM_SET_SAVED(config5, 32, MIPS_CP0_CONFIG, 5)
770
James Hogan98e91b82014-11-18 14:09:12 +0000771/* Helpers */
772
773static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
774{
James Hogan19451e52016-06-15 19:29:50 +0100775 return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
James Hogan98e91b82014-11-18 14:09:12 +0000776 vcpu->fpu_enabled;
777}
778
779static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
780{
781 return kvm_mips_guest_can_have_fpu(vcpu) &&
782 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
783}
Sanjay Lal740765c2012-11-21 18:34:00 -0800784
James Hogan539cb89fb2015-03-05 11:43:36 +0000785static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
786{
787 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
788 vcpu->msa_enabled;
789}
790
791static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
792{
793 return kvm_mips_guest_can_have_msa(vcpu) &&
794 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
795}
796
Sanjay Lal740765c2012-11-21 18:34:00 -0800797struct kvm_mips_callbacks {
James Hogan2dca3722014-05-29 10:16:40 +0100798 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
799 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
800 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
801 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
802 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
803 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
804 int (*handle_syscall)(struct kvm_vcpu *vcpu);
805 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
806 int (*handle_break)(struct kvm_vcpu *vcpu);
James Hogan0a560422015-02-06 16:03:57 +0000807 int (*handle_trap)(struct kvm_vcpu *vcpu);
James Hoganc2537ed2015-02-06 10:56:27 +0000808 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
James Hogan1c0cd662015-02-06 10:56:27 +0000809 int (*handle_fpe)(struct kvm_vcpu *vcpu);
James Hogan98119ad2015-02-06 11:11:56 +0000810 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
James Hogan28c1e762017-03-14 10:15:24 +0000811 int (*handle_guest_exit)(struct kvm_vcpu *vcpu);
James Hoganedab4fe2017-03-14 10:15:23 +0000812 int (*hardware_enable)(void);
813 void (*hardware_disable)(void);
James Hogan607ef2f2017-03-14 10:15:22 +0000814 int (*check_extension)(struct kvm *kvm, long ext);
James Hogan2dca3722014-05-29 10:16:40 +0100815 int (*vcpu_init)(struct kvm_vcpu *vcpu);
James Hogan630766b32016-09-08 23:00:24 +0100816 void (*vcpu_uninit)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100817 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
Paolo Bonzini5194552f2021-03-31 09:38:16 +0200818 void (*prepare_flush_shadow)(struct kvm *kvm);
James Hogan2dca3722014-05-29 10:16:40 +0100819 gpa_t (*gva_to_gpa)(gva_t gva);
820 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
821 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
822 void (*queue_io_int)(struct kvm_vcpu *vcpu,
823 struct kvm_mips_interrupt *irq);
824 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
825 struct kvm_mips_interrupt *irq);
826 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100827 u32 cause);
James Hogan2dca3722014-05-29 10:16:40 +0100828 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100829 u32 cause);
James Hoganf5c43bd2016-06-15 19:29:49 +0100830 unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
831 int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
James Hoganf8be02d2014-05-29 10:16:29 +0100832 int (*get_one_reg)(struct kvm_vcpu *vcpu,
833 const struct kvm_one_reg *reg, s64 *v);
834 int (*set_one_reg)(struct kvm_vcpu *vcpu,
835 const struct kvm_one_reg *reg, s64 v);
James Hogana60b8432016-11-12 00:00:13 +0000836 int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
837 int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu);
Tianjia Zhangc34b26b2020-06-23 21:14:17 +0800838 int (*vcpu_run)(struct kvm_vcpu *vcpu);
839 void (*vcpu_reenter)(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800840};
841extern struct kvm_mips_callbacks *kvm_mips_callbacks;
842int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
843
844/* Debug: dump vcpu state */
845int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
846
Tianjia Zhang0b7aa582020-06-23 21:14:18 +0800847extern int kvm_mips_handle_exit(struct kvm_vcpu *vcpu);
James Hogan90e93112016-06-23 17:34:39 +0100848
849/* Building of entry/exception code */
James Hogan1e5217f52016-06-23 17:34:45 +0100850int kvm_mips_entry_setup(void);
James Hogan90e93112016-06-23 17:34:39 +0100851void *kvm_mips_build_vcpu_run(void *addr);
James Hogana7cfa7a2016-09-10 23:56:46 +0100852void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler);
James Hogan1f9ca622016-06-23 17:34:46 +0100853void *kvm_mips_build_exception(void *addr, void *handler);
James Hogan90e93112016-06-23 17:34:39 +0100854void *kvm_mips_build_exit(void *addr);
Sanjay Lal740765c2012-11-21 18:34:00 -0800855
James Hogan539cb89fb2015-03-05 11:43:36 +0000856/* FPU/MSA context management */
James Hogan98e91b82014-11-18 14:09:12 +0000857void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
858void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
859void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000860void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
861void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
862void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
863void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000864void kvm_own_fpu(struct kvm_vcpu *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000865void kvm_own_msa(struct kvm_vcpu *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000866void kvm_drop_fpu(struct kvm_vcpu *vcpu);
867void kvm_lose_fpu(struct kvm_vcpu *vcpu);
868
Sanjay Lal740765c2012-11-21 18:34:00 -0800869/* TLB handling */
James Hoganbdb7ed82016-06-09 14:19:07 +0100870u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800871
James Hoganbdb7ed82016-06-09 14:19:07 +0100872u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800873
James Hoganbdb7ed82016-06-09 14:19:07 +0100874u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800875
James Hoganc992a4f2017-03-14 10:15:31 +0000876#ifdef CONFIG_KVM_MIPS_VZ
877int kvm_mips_handle_vz_root_tlb_fault(unsigned long badvaddr,
878 struct kvm_vcpu *vcpu, bool write_fault);
879#endif
Sanjay Lal740765c2012-11-21 18:34:00 -0800880extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
James Hogan577ed7f2015-05-01 14:56:31 +0100881 struct kvm_vcpu *vcpu,
882 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800883
884extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
885 struct kvm_vcpu *vcpu);
886
887extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
James Hogan7e3d2a72016-10-08 01:15:19 +0100888 struct kvm_mips_tlb *tlb,
James Hogan577ed7f2015-05-01 14:56:31 +0100889 unsigned long gva,
890 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800891
James Hogan31cf7492016-06-09 14:19:09 +0100892extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100893 u32 *opc,
James Hogan577ed7f2015-05-01 14:56:31 +0100894 struct kvm_vcpu *vcpu,
895 bool write_fault);
Sanjay Lal740765c2012-11-21 18:34:00 -0800896
Sanjay Lal740765c2012-11-21 18:34:00 -0800897extern void kvm_mips_dump_host_tlbs(void);
898extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
James Hogan57e38692016-10-08 00:15:52 +0100899extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi,
900 bool user, bool kernel);
Sanjay Lal740765c2012-11-21 18:34:00 -0800901
902extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
903 unsigned long entryhi);
James Hogana7ebb2e2016-11-15 00:06:05 +0000904
James Hogan372582a2017-03-14 10:15:27 +0000905#ifdef CONFIG_KVM_MIPS_VZ
906int kvm_vz_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
907int kvm_vz_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long gva,
908 unsigned long *gpa);
909void kvm_vz_local_flush_roottlb_all_guests(void);
910void kvm_vz_local_flush_guesttlb_all(void);
911void kvm_vz_save_guesttlb(struct kvm_mips_tlb *buf, unsigned int index,
912 unsigned int count);
913void kvm_vz_load_guesttlb(const struct kvm_mips_tlb *buf, unsigned int index,
914 unsigned int count);
Huacai Chen8a5097e2020-05-23 15:56:39 +0800915#ifdef CONFIG_CPU_LOONGSON64
916void kvm_loongson_clear_guest_vtlb(void);
917void kvm_loongson_clear_guest_ftlb(void);
918#endif
James Hogan372582a2017-03-14 10:15:27 +0000919#endif
920
James Hogana7ebb2e2016-11-15 00:06:05 +0000921void kvm_mips_suspend_mm(int cpu);
922void kvm_mips_resume_mm(int cpu);
923
James Hogana31b50d2016-12-16 15:57:00 +0000924/* MMU handling */
925
926/**
927 * enum kvm_mips_flush - Types of MMU flushes.
928 * @KMF_USER: Flush guest user virtual memory mappings.
929 * Guest USeg only.
930 * @KMF_KERN: Flush guest kernel virtual memory mappings.
931 * Guest USeg and KSeg2/3.
932 * @KMF_GPA: Flush guest physical memory mappings.
933 * Also includes KSeg0 if KMF_KERN is set.
934 */
935enum kvm_mips_flush {
936 KMF_USER = 0x0,
937 KMF_KERN = 0x1,
938 KMF_GPA = 0x2,
939};
940void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags);
James Hogan06c158c2015-05-01 13:50:18 +0100941bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hoganf0c0c332016-12-06 14:47:47 +0000942int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
James Hogan06c158c2015-05-01 13:50:18 +0100943pgd_t *kvm_pgd_alloc(void);
James Hoganaba85922016-12-16 15:57:00 +0000944void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
945void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr,
946 bool user);
James Hogan1880afd2016-11-28 23:04:52 +0000947void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu);
948void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu);
949
950enum kvm_mips_fault_result {
951 KVM_MIPS_MAPPED = 0,
952 KVM_MIPS_GVA,
953 KVM_MIPS_GPA,
954 KVM_MIPS_TLB,
955 KVM_MIPS_TLBINV,
956 KVM_MIPS_TLBMOD,
957};
958enum kvm_mips_fault_result kvm_trap_emul_gva_fault(struct kvm_vcpu *vcpu,
959 unsigned long gva,
960 bool write);
Sanjay Lal740765c2012-11-21 18:34:00 -0800961
James Hogan411740f2016-12-13 16:32:39 +0000962#define KVM_ARCH_WANT_MMU_NOTIFIER
James Hogan411740f2016-12-13 16:32:39 +0000963
Sanjay Lal740765c2012-11-21 18:34:00 -0800964/* Emulation */
James Hogan122e51d2016-11-28 17:23:14 +0000965int kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
James Hoganbdb7ed82016-06-09 14:19:07 +0100966enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
James Hogan6a97c772015-04-23 16:54:35 +0100967int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
968int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
Sanjay Lal740765c2012-11-21 18:34:00 -0800969
James Hogana1ecc542016-11-28 18:39:24 +0000970/**
971 * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault.
972 * @vcpu: Virtual CPU.
973 *
974 * Returns: Whether the TLBL exception was likely due to an instruction
975 * fetch fault rather than a data load fault.
976 */
977static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu)
978{
979 unsigned long badvaddr = vcpu->host_cp0_badvaddr;
980 unsigned long epc = msk_isa16_mode(vcpu->pc);
981 u32 cause = vcpu->host_cp0_cause;
982
983 if (epc == badvaddr)
984 return true;
985
986 /*
987 * Branches may be 32-bit or 16-bit instructions.
988 * This isn't exact, but we don't really support MIPS16 or microMIPS yet
989 * in KVM anyway.
990 */
991 if ((cause & CAUSEF_BD) && badvaddr - epc <= 4)
992 return true;
993
994 return false;
995}
996
James Hogan31cf7492016-06-09 14:19:09 +0100997extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100998 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800999 struct kvm_vcpu *vcpu);
1000
James Hogan7801bbe2016-11-14 23:59:27 +00001001long kvm_mips_guest_exception_base(struct kvm_vcpu *vcpu);
1002
James Hogan31cf7492016-06-09 14:19:09 +01001003extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001004 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001005 struct kvm_vcpu *vcpu);
1006
James Hogan31cf7492016-06-09 14:19:09 +01001007extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001008 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001009 struct kvm_vcpu *vcpu);
1010
James Hogan31cf7492016-06-09 14:19:09 +01001011extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001012 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001013 struct kvm_vcpu *vcpu);
1014
James Hogan31cf7492016-06-09 14:19:09 +01001015extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001016 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001017 struct kvm_vcpu *vcpu);
1018
James Hogan31cf7492016-06-09 14:19:09 +01001019extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001020 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001021 struct kvm_vcpu *vcpu);
1022
James Hogan31cf7492016-06-09 14:19:09 +01001023extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001024 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001025 struct kvm_vcpu *vcpu);
1026
James Hogan31cf7492016-06-09 14:19:09 +01001027extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001028 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001029 struct kvm_vcpu *vcpu);
1030
James Hogan31cf7492016-06-09 14:19:09 +01001031extern enum emulation_result kvm_mips_handle_ri(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001032 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001033 struct kvm_vcpu *vcpu);
1034
James Hogan31cf7492016-06-09 14:19:09 +01001035extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001036 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001037 struct kvm_vcpu *vcpu);
1038
James Hogan31cf7492016-06-09 14:19:09 +01001039extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001040 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001041 struct kvm_vcpu *vcpu);
1042
James Hogan31cf7492016-06-09 14:19:09 +01001043extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001044 u32 *opc,
James Hogan0a560422015-02-06 16:03:57 +00001045 struct kvm_vcpu *vcpu);
1046
James Hogan31cf7492016-06-09 14:19:09 +01001047extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001048 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +00001049 struct kvm_vcpu *vcpu);
1050
James Hogan31cf7492016-06-09 14:19:09 +01001051extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001052 u32 *opc,
James Hogan1c0cd662015-02-06 10:56:27 +00001053 struct kvm_vcpu *vcpu);
1054
James Hogan31cf7492016-06-09 14:19:09 +01001055extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001056 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +00001057 struct kvm_vcpu *vcpu);
1058
Tianjia Zhangc34b26b2020-06-23 21:14:17 +08001059extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001060
James Hoganbdb7ed82016-06-09 14:19:07 +01001061u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
1062void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
1063void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
James Hogana517c1a2017-03-14 10:15:21 +00001064void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz);
James Hoganf8239342014-05-29 10:16:37 +01001065int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
1066int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
James Hoganf74a8e22014-05-29 10:16:38 +01001067int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
James Hogane30492b2014-05-29 10:16:35 +01001068void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
1069void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
1070enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001071
James Hoganf4474d52017-03-14 10:15:39 +00001072/* fairly internal functions requiring some care to use */
1073int kvm_mips_count_disabled(struct kvm_vcpu *vcpu);
1074ktime_t kvm_mips_freeze_hrtimer(struct kvm_vcpu *vcpu, u32 *count);
1075int kvm_mips_restore_hrtimer(struct kvm_vcpu *vcpu, ktime_t before,
1076 u32 count, int min_drift);
1077
1078#ifdef CONFIG_KVM_MIPS_VZ
1079void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu);
1080void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu);
1081#else
1082static inline void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu) {}
1083static inline void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu) {}
1084#endif
1085
James Hogan31cf7492016-06-09 14:19:09 +01001086enum emulation_result kvm_mips_check_privilege(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +01001087 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -08001088 struct kvm_vcpu *vcpu);
1089
James Hogan258f3a22016-06-15 19:29:47 +01001090enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001091 u32 *opc,
1092 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001093 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001094enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001095 u32 *opc,
1096 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001097 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001098enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001099 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001100 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +01001101enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +01001102 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -08001103 struct kvm_vcpu *vcpu);
1104
James Hoganc992a4f2017-03-14 10:15:31 +00001105/* COP0 */
1106enum emulation_result kvm_mips_emul_wait(struct kvm_vcpu *vcpu);
1107
James Hoganc7716072014-06-26 15:11:29 +01001108unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
1109unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
1110unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
1111unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
1112
James Hogan955d8dc2017-03-14 10:15:14 +00001113/* Hypercalls (hypcall.c) */
1114
1115enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu,
1116 union mips_instruction inst);
1117int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu);
1118
Sanjay Lal740765c2012-11-21 18:34:00 -08001119/* Dynamic binary translation */
James Hogan258f3a22016-06-15 19:29:47 +01001120extern int kvm_mips_trans_cache_index(union mips_instruction inst,
1121 u32 *opc, struct kvm_vcpu *vcpu);
1122extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
1123 struct kvm_vcpu *vcpu);
1124extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
1125 struct kvm_vcpu *vcpu);
1126extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
1127 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001128
1129/* Misc */
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -07001130extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -08001131extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
Huacai Chenf21db302020-05-23 15:56:37 +08001132extern int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
1133 struct kvm_mips_interrupt *irq);
Sanjay Lal740765c2012-11-21 18:34:00 -08001134
Radim Krčmář0865e632014-08-28 15:13:02 +02001135static inline void kvm_arch_hardware_unsetup(void) {}
1136static inline void kvm_arch_sync_events(struct kvm *kvm) {}
1137static inline void kvm_arch_free_memslot(struct kvm *kvm,
Sean Christophersone96c81e2020-02-18 13:07:27 -08001138 struct kvm_memory_slot *slot) {}
Sean Christopherson15248252019-02-05 12:54:17 -08001139static inline void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen) {}
Radim Krčmář0865e632014-08-28 15:13:02 +02001140static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christoffer Dall3217f7c2015-08-27 16:41:15 +02001141static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
1142static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +02001143static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Sanjay Lal740765c2012-11-21 18:34:00 -08001144
Paolo Bonzini566a0be2021-04-02 11:44:56 +02001145#define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
1146int kvm_arch_flush_remote_tlb(struct kvm *kvm);
1147
Sanjay Lal740765c2012-11-21 18:34:00 -08001148#endif /* __MIPS_KVM_HOST_H__ */