blob: 2f6b81bc24517db2556f179b08e0b33e63e973a0 [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
James Smart67073c62021-03-01 09:18:21 -08004 * Copyright (C) 2017-2021 Broadcom. All Rights Reserved. The term *
James Smart4ae2ebd2018-06-26 08:24:31 -07005 * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. *
James Smart50611572016-03-31 14:12:34 -07006 * Copyright (C) 2004-2016 Emulex. All rights reserved. *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04007 * EMULEX and SLI are trademarks of Emulex. *
James Smartd080abe2017-02-12 13:52:39 -08008 * www.broadcom.com *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * Portions Copyright (C) 2004-2005 Christoph Hellwig *
dea31012005-04-17 16:05:31 -050010 * *
11 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -040012 * modify it under the terms of version 2 of the GNU General *
13 * Public License as published by the Free Software Foundation. *
14 * This program is distributed in the hope that it will be useful. *
15 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
16 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
17 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
18 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
19 * TO BE LEGALLY INVALID. See the GNU General Public License for *
20 * more details, a copy of which can be found in the file COPYING *
21 * included with this package. *
dea31012005-04-17 16:05:31 -050022 *******************************************************************/
23
James Smart2e0fef82007-06-17 19:56:36 -050024#include <scsi/scsi_host.h>
James Smart895427b2017-02-12 13:52:30 -080025#include <linux/ktime.h>
Dick Kennedyf485c182017-09-29 17:34:34 -070026#include <linux/workqueue.h>
James Smart88a2cfb2011-07-22 18:36:33 -040027
28#if defined(CONFIG_DEBUG_FS) && !defined(CONFIG_SCSI_LPFC_DEBUG_FS)
29#define CONFIG_SCSI_LPFC_DEBUG_FS
30#endif
31
dea31012005-04-17 16:05:31 -050032struct lpfc_sli2_slim;
33
James Smart5402a312012-09-29 11:30:06 -040034#define ELX_MODEL_NAME_SIZE 80
35
James Smart3772a992009-05-22 14:50:54 -040036#define LPFC_PCI_DEV_LP 0x1
37#define LPFC_PCI_DEV_OC 0x2
38
39#define LPFC_SLI_REV2 2
40#define LPFC_SLI_REV3 3
41#define LPFC_SLI_REV4 4
42
James Smart97eab632008-04-07 10:16:05 -040043#define LPFC_MAX_TARGET 4096 /* max number of targets supported */
James Smarte17da182006-07-06 15:49:25 -040044#define LPFC_MAX_DISC_THREADS 64 /* max outstanding discovery els
45 requests */
46#define LPFC_MAX_NS_RETRY 3 /* Number of retry attempts to contact
47 the NameServer before giving up. */
James.Smart@Emulex.Com445cf4f2005-11-28 11:42:38 -050048#define LPFC_CMD_PER_LUN 3 /* max outstanding cmds per lun */
James Smart81301a92008-12-04 22:39:46 -050049#define LPFC_DEFAULT_SG_SEG_CNT 64 /* sg element count per scsi cmnd */
James Smarte2aed292010-02-26 14:15:00 -050050#define LPFC_DEFAULT_MENLO_SG_SEG_CNT 128 /* sg element count per scsi
51 cmnd for menlo needs nearly twice as for firmware
52 downloads using bsg */
James Smart96f70772013-04-17 20:16:15 -040053
James Smartd79c9e92019-08-14 16:57:09 -070054#define LPFC_DEFAULT_XPSGL_SIZE 256
55#define LPFC_MAX_SG_TABLESIZE 0xffff
James Smart96f70772013-04-17 20:16:15 -040056#define LPFC_MIN_SG_SLI4_BUF_SZ 0x800 /* based on LPFC_DEFAULT_SG_SEG_CNT */
James Smart5b9e70b2018-09-10 10:30:42 -070057#define LPFC_MAX_BG_SLI4_SEG_CNT_DIF 128 /* sg element count for BlockGuard */
James Smart96f70772013-04-17 20:16:15 -040058#define LPFC_MAX_SG_SEG_CNT_DIF 512 /* sg element count per scsi cmnd */
James Smart81301a92008-12-04 22:39:46 -050059#define LPFC_MAX_SG_SEG_CNT 4096 /* sg element count per scsi cmnd */
James Smart81e6a632017-11-20 16:00:43 -080060#define LPFC_MIN_SG_SEG_CNT 32 /* sg element count per scsi cmnd */
James Smart09294d42013-04-17 20:16:05 -040061#define LPFC_MAX_SGL_SEG_CNT 512 /* SGL element count per scsi cmnd */
62#define LPFC_MAX_BPL_SEG_CNT 4096 /* BPL element count per scsi cmnd */
James Smartd73154b2017-11-20 16:00:33 -080063#define LPFC_MAX_NVME_SEG_CNT 256 /* max SGL element cnt per NVME cmnd */
James Smart09294d42013-04-17 20:16:05 -040064
James Smart05580562011-05-24 11:40:48 -040065#define LPFC_MAX_SGE_SIZE 0x80000000 /* Maximum data allowed in a SGE */
dea31012005-04-17 16:05:31 -050066#define LPFC_IOCB_LIST_CNT 2250 /* list of IOCBs for fast-path usage. */
James.Smart@Emulex.Com445cf4f2005-11-28 11:42:38 -050067#define LPFC_Q_RAMP_UP_INTERVAL 120 /* lun q_depth ramp up interval */
James Smart495a7142008-06-14 22:52:59 -040068#define LPFC_VNAME_LEN 100 /* vport symbolic name length */
James Smart977b5a02008-09-07 11:52:04 -040069#define LPFC_TGTQ_RAMPUP_PCENT 5 /* Target queue rampup in percentage */
James Smart7dc517d2010-07-14 15:32:10 -040070#define LPFC_MIN_TGT_QDEPTH 10
James Smart977b5a02008-09-07 11:52:04 -040071#define LPFC_MAX_TGT_QDEPTH 0xFFFF
dea31012005-04-17 16:05:31 -050072
James Smartea2151b2008-09-07 11:52:10 -040073#define LPFC_MAX_BUCKET_COUNT 20 /* Maximum no. of buckets for stat data
74 collection. */
James Smart92d7f7b2007-06-17 19:56:38 -050075/*
76 * Following time intervals are used of adjusting SCSI device
77 * queue depths when there are driver resource error or Firmware
78 * resource error.
79 */
James Smart256ec0d2013-04-17 20:14:58 -040080/* 1 Second */
81#define QUEUE_RAMP_DOWN_INTERVAL (msecs_to_jiffies(1000 * 1))
James Smart92d7f7b2007-06-17 19:56:38 -050082
83/* Number of exchanges reserved for discovery to complete */
84#define LPFC_DISC_IOCB_BUFF_COUNT 20
85
James Smart858c9f62007-06-17 19:56:39 -050086#define LPFC_HB_MBOX_INTERVAL 5 /* Heart beat interval in seconds. */
James Smart311464e2007-08-02 11:10:37 -040087#define LPFC_HB_MBOX_TIMEOUT 30 /* Heart beat timeout in seconds. */
James Smart858c9f62007-06-17 19:56:39 -050088
James Smart93996272008-08-24 21:50:30 -040089/* Error Attention event polling interval */
90#define LPFC_ERATT_POLL_INTERVAL 5 /* EATT poll interval in seconds */
91
dea31012005-04-17 16:05:31 -050092/* Define macros for 64 bit support */
93#define putPaddrLow(addr) ((uint32_t) (0xffffffff & (u64)(addr)))
94#define putPaddrHigh(addr) ((uint32_t) (0xffffffff & (((u64)(addr))>>32)))
95#define getPaddr(high, low) ((dma_addr_t)( \
96 (( (u64)(high)<<16 ) << 16)|( (u64)(low))))
97/* Provide maximum configuration definitions. */
98#define LPFC_DRVR_TIMEOUT 16 /* driver iocb timeout value in sec */
dea31012005-04-17 16:05:31 -050099#define FC_MAX_ADPTMSG 64
100
101#define MAX_HBAEVT 32
James Smart96418b52017-03-04 09:30:31 -0800102#define MAX_HBAS_NO_RESET 16
dea31012005-04-17 16:05:31 -0500103
James Smart93996272008-08-24 21:50:30 -0400104/* Number of MSI-X vectors the driver uses */
105#define LPFC_MSIX_VECTORS 2
106
James Smart5e9d9b82008-06-14 22:52:53 -0400107/* lpfc wait event data ready flag */
James Smart2ade92a2017-03-04 09:30:38 -0800108#define LPFC_DATA_READY 0 /* bit 0 */
James Smart5e9d9b82008-06-14 22:52:53 -0400109
James Smart809c7532012-05-09 21:19:25 -0400110/* queue dump line buffer size */
111#define LPFC_LBUF_SZ 128
112
James Smart618a5232012-06-12 13:54:36 -0400113/* mailbox system shutdown options */
114#define LPFC_MBX_NO_WAIT 0
115#define LPFC_MBX_WAIT 1
116
James Smart72df8a452021-08-16 09:28:52 -0700117#define LPFC_CFG_PARAM_MAGIC_NUM 0xFEAA0005
118#define LPFC_PORT_CFG_NAME "/cfg/port.cfg"
119
120#define lpfc_rangecheck(val, min, max) \
121 ((uint)(val) >= (uint)(min) && (val) <= (max))
122
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -0500123enum lpfc_polling_flags {
124 ENABLE_FCP_RING_POLLING = 0x1,
125 DISABLE_FCP_RING_INT = 0x2
126};
127
James Smart895427b2017-02-12 13:52:30 -0800128struct perf_prof {
129 uint16_t cmd_cpu[40];
130 uint16_t rsp_cpu[40];
131 uint16_t qh_cpu[40];
132 uint16_t wqidx[40];
133};
134
James Smart01649562017-02-12 13:52:32 -0800135/*
136 * Provide for FC4 TYPE x28 - NVME. The
137 * bit mask for FCP and NVME is 0x8 identically
138 * because they are 32 bit positions distance.
139 */
James Smarta0f2d3e2017-02-12 13:52:31 -0800140#define LPFC_FC4_TYPE_BITMASK 0x00000100
141
dea31012005-04-17 16:05:31 -0500142/* Provide DMA memory definitions the driver uses per port instance. */
143struct lpfc_dmabuf {
144 struct list_head list;
145 void *virt; /* virtual address ptr */
146 dma_addr_t phys; /* mapped address */
James Smart76bb24e2007-10-27 13:38:00 -0400147 uint32_t buffer_tag; /* used for tagged queue ring */
dea31012005-04-17 16:05:31 -0500148};
149
James Smart6c621a22017-05-15 15:20:45 -0700150struct lpfc_nvmet_ctxbuf {
151 struct list_head list;
James Smart7cacae22020-03-31 09:50:03 -0700152 struct lpfc_async_xchg_ctx *context;
James Smart6c621a22017-05-15 15:20:45 -0700153 struct lpfc_iocbq *iocbq;
154 struct lpfc_sglq *sglq;
James Smart472e1462019-01-28 11:14:39 -0800155 struct work_struct defer_work;
James Smart6c621a22017-05-15 15:20:45 -0700156};
157
dea31012005-04-17 16:05:31 -0500158struct lpfc_dma_pool {
159 struct lpfc_dmabuf *elements;
160 uint32_t max_count;
161 uint32_t current_count;
162};
163
James Smarted957682007-06-17 19:56:37 -0500164struct hbq_dmabuf {
James Smartda0436e2009-05-22 14:51:39 -0400165 struct lpfc_dmabuf hbuf;
James Smarted957682007-06-17 19:56:37 -0500166 struct lpfc_dmabuf dbuf;
James Smart895427b2017-02-12 13:52:30 -0800167 uint16_t total_size;
168 uint16_t bytes_recv;
James Smarted957682007-06-17 19:56:37 -0500169 uint32_t tag;
James Smart4d9ab992009-10-02 15:16:39 -0400170 struct lpfc_cq_event cq_event;
James Smart45ed1192009-10-02 15:17:02 -0400171 unsigned long time_stamp;
James Smart895427b2017-02-12 13:52:30 -0800172 void *context;
173};
174
175struct rqb_dmabuf {
176 struct lpfc_dmabuf hbuf;
177 struct lpfc_dmabuf dbuf;
178 uint16_t total_size;
179 uint16_t bytes_recv;
James Smarta8cf5df2017-05-15 15:20:46 -0700180 uint16_t idx;
James Smart895427b2017-02-12 13:52:30 -0800181 struct lpfc_queue *hrq; /* ptr to associated Header RQ */
182 struct lpfc_queue *drq; /* ptr to associated Data RQ */
James Smarted957682007-06-17 19:56:37 -0500183};
184
dea31012005-04-17 16:05:31 -0500185/* Priority bit. Set value to exceed low water mark in lpfc_mem. */
186#define MEM_PRI 0x100
187
188
189/****************************************************************************/
190/* Device VPD save area */
191/****************************************************************************/
192typedef struct lpfc_vpd {
193 uint32_t status; /* vpd status value */
194 uint32_t length; /* number of bytes actually returned */
195 struct {
196 uint32_t rsvd1; /* Revision numbers */
197 uint32_t biuRev;
198 uint32_t smRev;
199 uint32_t smFwRev;
200 uint32_t endecRev;
201 uint16_t rBit;
202 uint8_t fcphHigh;
203 uint8_t fcphLow;
204 uint8_t feaLevelHigh;
205 uint8_t feaLevelLow;
206 uint32_t postKernRev;
207 uint32_t opFwRev;
208 uint8_t opFwName[16];
209 uint32_t sli1FwRev;
210 uint8_t sli1FwName[16];
211 uint32_t sli2FwRev;
212 uint8_t sli2FwName[16];
213 } rev;
James Smart92d7f7b2007-06-17 19:56:38 -0500214 struct {
215#ifdef __BIG_ENDIAN_BITFIELD
James Smart0e754612020-03-22 11:13:03 -0700216 uint32_t rsvd3 :20; /* Reserved */
James Smartda0436e2009-05-22 14:51:39 -0400217 uint32_t rsvd2 : 3; /* Reserved */
218 uint32_t cbg : 1; /* Configure BlockGuard */
James Smart92d7f7b2007-06-17 19:56:38 -0500219 uint32_t cmv : 1; /* Configure Max VPIs */
220 uint32_t ccrp : 1; /* Config Command Ring Polling */
221 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
222 uint32_t chbs : 1; /* Cofigure Host Backing store */
223 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
224 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
225 uint32_t cmx : 1; /* Configure Max XRIs */
226 uint32_t cmr : 1; /* Configure Max RPIs */
227#else /* __LITTLE_ENDIAN */
228 uint32_t cmr : 1; /* Configure Max RPIs */
229 uint32_t cmx : 1; /* Configure Max XRIs */
230 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
231 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
232 uint32_t chbs : 1; /* Cofigure Host Backing store */
233 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
234 uint32_t ccrp : 1; /* Config Command Ring Polling */
235 uint32_t cmv : 1; /* Configure Max VPIs */
James Smartda0436e2009-05-22 14:51:39 -0400236 uint32_t cbg : 1; /* Configure BlockGuard */
237 uint32_t rsvd2 : 3; /* Reserved */
James Smart0e754612020-03-22 11:13:03 -0700238 uint32_t rsvd3 :20; /* Reserved */
James Smart92d7f7b2007-06-17 19:56:38 -0500239#endif
240 } sli3Feat;
dea31012005-04-17 16:05:31 -0500241} lpfc_vpd_t;
242
dea31012005-04-17 16:05:31 -0500243
244/*
245 * lpfc stat counters
246 */
247struct lpfc_stats {
248 /* Statistics for ELS commands */
249 uint32_t elsLogiCol;
250 uint32_t elsRetryExceeded;
251 uint32_t elsXmitRetry;
252 uint32_t elsDelayRetry;
253 uint32_t elsRcvDrop;
254 uint32_t elsRcvFrame;
255 uint32_t elsRcvRSCN;
256 uint32_t elsRcvRNID;
257 uint32_t elsRcvFARP;
258 uint32_t elsRcvFARPR;
259 uint32_t elsRcvFLOGI;
260 uint32_t elsRcvPLOGI;
261 uint32_t elsRcvADISC;
262 uint32_t elsRcvPDISC;
263 uint32_t elsRcvFAN;
264 uint32_t elsRcvLOGO;
265 uint32_t elsRcvPRLO;
266 uint32_t elsRcvPRLI;
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500267 uint32_t elsRcvLIRR;
James Smart12265f62010-10-22 11:05:53 -0400268 uint32_t elsRcvRLS;
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500269 uint32_t elsRcvRPL;
James Smart5ffc2662009-11-18 15:39:44 -0500270 uint32_t elsRcvRRQ;
James Smart12265f62010-10-22 11:05:53 -0400271 uint32_t elsRcvRTV;
272 uint32_t elsRcvECHO;
James Smart8b017a32015-05-21 13:55:18 -0400273 uint32_t elsRcvLCB;
James Smart86478872015-05-21 13:55:21 -0400274 uint32_t elsRcvRDP;
James Smart8eced802021-05-14 12:55:58 -0700275 uint32_t elsRcvRDF;
dea31012005-04-17 16:05:31 -0500276 uint32_t elsXmitFLOGI;
James Smart92d7f7b2007-06-17 19:56:38 -0500277 uint32_t elsXmitFDISC;
dea31012005-04-17 16:05:31 -0500278 uint32_t elsXmitPLOGI;
279 uint32_t elsXmitPRLI;
280 uint32_t elsXmitADISC;
281 uint32_t elsXmitLOGO;
282 uint32_t elsXmitSCR;
James Smartf60cb932019-05-14 14:58:05 -0700283 uint32_t elsXmitRSCN;
dea31012005-04-17 16:05:31 -0500284 uint32_t elsXmitRNID;
285 uint32_t elsXmitFARP;
286 uint32_t elsXmitFARPR;
287 uint32_t elsXmitACC;
288 uint32_t elsXmitLSRJT;
289
290 uint32_t frameRcvBcast;
291 uint32_t frameRcvMulti;
292 uint32_t strayXmitCmpl;
293 uint32_t frameXmitDelay;
294 uint32_t xriCmdCmpl;
295 uint32_t xriStatErr;
296 uint32_t LinkUp;
297 uint32_t LinkDown;
298 uint32_t LinkMultiEvent;
299 uint32_t NoRcvBuf;
300 uint32_t fcpCmd;
301 uint32_t fcpCmpl;
302 uint32_t fcpRspErr;
303 uint32_t fcpRemoteStop;
304 uint32_t fcpPortRjt;
305 uint32_t fcpPortBusy;
306 uint32_t fcpError;
307 uint32_t fcpLocalErr;
308};
309
James Smart2e0fef82007-06-17 19:56:36 -0500310struct lpfc_hba;
dea31012005-04-17 16:05:31 -0500311
James Smart92d7f7b2007-06-17 19:56:38 -0500312
Gaurav Srivastava02169e82021-06-08 10:05:47 +0530313#define LPFC_VMID_TIMER 300 /* timer interval in seconds */
314
315#define LPFC_MAX_VMID_SIZE 256
316#define LPFC_COMPRESS_VMID_SIZE 16
317
318union lpfc_vmid_io_tag {
319 u32 app_id; /* App Id vmid */
320 u8 cs_ctl_vmid; /* Priority tag vmid */
321};
322
323#define JIFFIES_PER_HR (HZ * 60 * 60)
324
325struct lpfc_vmid {
326 u8 flag;
327#define LPFC_VMID_SLOT_FREE 0x0
328#define LPFC_VMID_SLOT_USED 0x1
329#define LPFC_VMID_REQ_REGISTER 0x2
330#define LPFC_VMID_REGISTERED 0x4
331#define LPFC_VMID_DE_REGISTER 0x8
332 char host_vmid[LPFC_MAX_VMID_SIZE];
333 union lpfc_vmid_io_tag un;
334 struct hlist_node hnode;
335 u64 io_rd_cnt;
336 u64 io_wr_cnt;
337 u8 vmid_len;
338 u8 delete_inactive; /* Delete if inactive flag 0 = no, 1 = yes */
339 u32 hash_index;
340 u64 __percpu *last_io_time;
341};
342
343#define lpfc_vmid_is_type_priority_tag(vport)\
344 (vport->vmid_priority_tagging ? 1 : 0)
345
346#define LPFC_VMID_HASH_SIZE 256
347#define LPFC_VMID_HASH_MASK 255
348#define LPFC_VMID_HASH_SHIFT 6
349
350struct lpfc_vmid_context {
351 struct lpfc_vmid *vmp;
352 struct lpfc_nodelist *nlp;
353 bool instantiated;
354};
355
356struct lpfc_vmid_priority_range {
357 u8 low;
358 u8 high;
359 u8 qos;
360};
361
362struct lpfc_vmid_priority_info {
363 u32 num_descriptors;
364 struct lpfc_vmid_priority_range *vmid_range;
365};
366
367#define QFPA_EVEN_ONLY 0x01
368#define QFPA_ODD_ONLY 0x02
369#define QFPA_EVEN_ODD 0x03
370
James Smart2e0fef82007-06-17 19:56:36 -0500371enum discovery_state {
James Smart92d7f7b2007-06-17 19:56:38 -0500372 LPFC_VPORT_UNKNOWN = 0, /* vport state is unknown */
373 LPFC_VPORT_FAILED = 1, /* vport has failed */
374 LPFC_LOCAL_CFG_LINK = 6, /* local NPORT Id configured */
375 LPFC_FLOGI = 7, /* FLOGI sent to Fabric */
376 LPFC_FDISC = 8, /* FDISC sent for vport */
377 LPFC_FABRIC_CFG_LINK = 9, /* Fabric assigned NPORT Id
378 * configured */
379 LPFC_NS_REG = 10, /* Register with NameServer */
380 LPFC_NS_QRY = 11, /* Query NameServer for NPort ID list */
381 LPFC_BUILD_DISC_LIST = 12, /* Build ADISC and PLOGI lists for
382 * device authentication / discovery */
383 LPFC_DISC_AUTH = 13, /* Processing ADISC list */
384 LPFC_VPORT_READY = 32,
James Smart2e0fef82007-06-17 19:56:36 -0500385};
dea31012005-04-17 16:05:31 -0500386
James Smart2e0fef82007-06-17 19:56:36 -0500387enum hba_state {
388 LPFC_LINK_UNKNOWN = 0, /* HBA state is unknown */
389 LPFC_WARM_START = 1, /* HBA state after selective reset */
390 LPFC_INIT_START = 2, /* Initial state after board reset */
391 LPFC_INIT_MBX_CMDS = 3, /* Initialize HBA with mbox commands */
392 LPFC_LINK_DOWN = 4, /* HBA initialized, link is down */
393 LPFC_LINK_UP = 5, /* Link is up - issue READ_LA */
James Smart92d7f7b2007-06-17 19:56:38 -0500394 LPFC_CLEAR_LA = 6, /* authentication cmplt - issue
James Smart2e0fef82007-06-17 19:56:36 -0500395 * CLEAR_LA */
James Smart92d7f7b2007-06-17 19:56:38 -0500396 LPFC_HBA_READY = 32,
James Smart2e0fef82007-06-17 19:56:36 -0500397 LPFC_HBA_ERROR = -1
398};
dea31012005-04-17 16:05:31 -0500399
James Smart1dc5ec22018-10-23 13:41:11 -0700400struct lpfc_trunk_link_state {
401 enum hba_state state;
402 uint8_t fault;
403};
404
405struct lpfc_trunk_link {
406 struct lpfc_trunk_link_state link0,
407 link1,
408 link2,
409 link3;
410};
411
James Smart72df8a452021-08-16 09:28:52 -0700412/* Format of congestion module parameters */
413struct lpfc_cgn_param {
414 uint32_t cgn_param_magic;
415 uint8_t cgn_param_version; /* version 1 */
416 uint8_t cgn_param_mode; /* 0=off 1=managed 2=monitor only */
417#define LPFC_CFG_OFF 0
418#define LPFC_CFG_MANAGED 1
419#define LPFC_CFG_MONITOR 2
420 uint8_t cgn_rsvd1;
421 uint8_t cgn_rsvd2;
422 uint8_t cgn_param_level0;
423 uint8_t cgn_param_level1;
424 uint8_t cgn_param_level2;
425 uint8_t byte11;
426 uint8_t byte12;
427 uint8_t byte13;
428 uint8_t byte14;
429 uint8_t byte15;
430};
431
James Smart8c42a652021-08-16 09:28:51 -0700432/* Max number of days of congestion data */
433#define LPFC_MAX_CGN_DAYS 10
434
435/* Format of congestion buffer info
436 * This structure defines memory thats allocated and registered with
437 * the HBA firmware. When adding or removing fields from this structure
438 * the alignment must match the HBA firmware.
439 */
440
441struct lpfc_cgn_info {
442 /* Header */
443 __le16 cgn_info_size; /* is sizeof(struct lpfc_cgn_info) */
444 uint8_t cgn_info_version; /* represents format of structure */
445#define LPFC_CGN_INFO_V1 1
446#define LPFC_CGN_INFO_V2 2
447#define LPFC_CGN_INFO_V3 3
448 uint8_t cgn_info_mode; /* 0=off 1=managed 2=monitor only */
449 uint8_t cgn_info_detect;
450 uint8_t cgn_info_action;
451 uint8_t cgn_info_level0;
452 uint8_t cgn_info_level1;
453 uint8_t cgn_info_level2;
454
455 /* Start Time */
456 uint8_t cgn_info_month;
457 uint8_t cgn_info_day;
458 uint8_t cgn_info_year;
459 uint8_t cgn_info_hour;
460 uint8_t cgn_info_minute;
461 uint8_t cgn_info_second;
462
463 /* minute / hours / daily indices */
464 uint8_t cgn_index_minute;
465 uint8_t cgn_index_hour;
466 uint8_t cgn_index_day;
467
468 __le16 cgn_warn_freq;
469 __le16 cgn_alarm_freq;
470 __le16 cgn_lunq;
471 uint8_t cgn_pad1[8];
472
473 /* Driver Information */
474 __le16 cgn_drvr_min[60];
475 __le32 cgn_drvr_hr[24];
476 __le32 cgn_drvr_day[LPFC_MAX_CGN_DAYS];
477
478 /* Congestion Warnings */
479 __le16 cgn_warn_min[60];
480 __le32 cgn_warn_hr[24];
481 __le32 cgn_warn_day[LPFC_MAX_CGN_DAYS];
482
483 /* Latency Information */
484 __le32 cgn_latency_min[60];
485 __le32 cgn_latency_hr[24];
486 __le32 cgn_latency_day[LPFC_MAX_CGN_DAYS];
487
488 /* Bandwidth Information */
489 __le16 cgn_bw_min[60];
490 __le16 cgn_bw_hr[24];
491 __le16 cgn_bw_day[LPFC_MAX_CGN_DAYS];
492
493 /* Congestion Alarms */
494 __le16 cgn_alarm_min[60];
495 __le32 cgn_alarm_hr[24];
496 __le32 cgn_alarm_day[LPFC_MAX_CGN_DAYS];
497
498 /* Start of congestion statistics */
499 uint8_t cgn_stat_npm; /* Notifications per minute */
500
501 /* Start Time */
502 uint8_t cgn_stat_month;
503 uint8_t cgn_stat_day;
504 uint8_t cgn_stat_year;
505 uint8_t cgn_stat_hour;
506 uint8_t cgn_stat_minute;
507 uint8_t cgn_pad2[2];
508
509 __le32 cgn_notification;
510 __le32 cgn_peer_notification;
511 __le32 link_integ_notification;
512 __le32 delivery_notification;
513
514 uint8_t cgn_stat_cgn_month; /* Last congestion notification FPIN */
515 uint8_t cgn_stat_cgn_day;
516 uint8_t cgn_stat_cgn_year;
517 uint8_t cgn_stat_cgn_hour;
518 uint8_t cgn_stat_cgn_min;
519 uint8_t cgn_stat_cgn_sec;
520
521 uint8_t cgn_stat_peer_month; /* Last peer congestion FPIN */
522 uint8_t cgn_stat_peer_day;
523 uint8_t cgn_stat_peer_year;
524 uint8_t cgn_stat_peer_hour;
525 uint8_t cgn_stat_peer_min;
526 uint8_t cgn_stat_peer_sec;
527
528 uint8_t cgn_stat_lnk_month; /* Last link integrity FPIN */
529 uint8_t cgn_stat_lnk_day;
530 uint8_t cgn_stat_lnk_year;
531 uint8_t cgn_stat_lnk_hour;
532 uint8_t cgn_stat_lnk_min;
533 uint8_t cgn_stat_lnk_sec;
534
535 uint8_t cgn_stat_del_month; /* Last delivery notification FPIN */
536 uint8_t cgn_stat_del_day;
537 uint8_t cgn_stat_del_year;
538 uint8_t cgn_stat_del_hour;
539 uint8_t cgn_stat_del_min;
540 uint8_t cgn_stat_del_sec;
541#define LPFC_CGN_STAT_SIZE 48
542#define LPFC_CGN_DATA_SIZE (sizeof(struct lpfc_cgn_info) - \
543 LPFC_CGN_STAT_SIZE - sizeof(uint32_t))
544
545 __le32 cgn_info_crc;
546#define LPFC_CGN_CRC32_MAGIC_NUMBER 0x1EDC6F41
547#define LPFC_CGN_CRC32_SEED 0xFFFFFFFF
548};
549
550#define LPFC_CGN_INFO_SZ (sizeof(struct lpfc_cgn_info) - \
551 sizeof(uint32_t))
552
James Smart02243832021-08-16 09:28:54 -0700553struct lpfc_cgn_stat {
554 atomic64_t total_bytes;
555 atomic64_t rcv_bytes;
556 atomic64_t rx_latency;
557#define LPFC_CGN_NOT_SENT 0xFFFFFFFFFFFFFFFFLL
558 atomic_t rx_io_cnt;
559};
560
James Smart9064aeb2021-08-16 09:28:50 -0700561struct lpfc_cgn_acqe_stat {
562 atomic64_t alarm;
563 atomic64_t warn;
564};
565
James Smart2e0fef82007-06-17 19:56:36 -0500566struct lpfc_vport {
James Smart2e0fef82007-06-17 19:56:36 -0500567 struct lpfc_hba *phba;
James Smart3772a992009-05-22 14:50:54 -0400568 struct list_head listentry;
James Smart2e0fef82007-06-17 19:56:36 -0500569 uint8_t port_type;
570#define LPFC_PHYSICAL_PORT 1
571#define LPFC_NPIV_PORT 2
572#define LPFC_FABRIC_PORT 3
573 enum discovery_state port_state;
dea31012005-04-17 16:05:31 -0500574
James Smart92d7f7b2007-06-17 19:56:38 -0500575 uint16_t vpi;
James Smartda0436e2009-05-22 14:51:39 -0400576 uint16_t vfi;
James Smartc8685952009-11-18 15:39:16 -0500577 uint8_t vpi_state;
578#define LPFC_VPI_REGISTERED 0x1
dea31012005-04-17 16:05:31 -0500579
dea31012005-04-17 16:05:31 -0500580 uint32_t fc_flag; /* FC flags */
James Smart2e0fef82007-06-17 19:56:36 -0500581/* Several of these flags are HBA centric and should be moved to
582 * phba->link_flag (e.g. FC_PTP, FC_PUBLIC_LOOP)
583 */
James Smart92d7f7b2007-06-17 19:56:38 -0500584#define FC_PT2PT 0x1 /* pt2pt with no fabric */
585#define FC_PT2PT_PLOGI 0x2 /* pt2pt initiate PLOGI */
586#define FC_DISC_TMO 0x4 /* Discovery timer running */
587#define FC_PUBLIC_LOOP 0x8 /* Public loop */
588#define FC_LBIT 0x10 /* LOGIN bit in loopinit set */
589#define FC_RSCN_MODE 0x20 /* RSCN cmd rcv'ed */
590#define FC_NLP_MORE 0x40 /* More node to process in node tbl */
591#define FC_OFFLINE_MODE 0x80 /* Interface is offline for diag */
592#define FC_FABRIC 0x100 /* We are fabric attached */
James Smart4b40c592010-03-15 11:25:44 -0400593#define FC_VPORT_LOGO_RCVD 0x200 /* LOGO received on vport */
James Smart92d7f7b2007-06-17 19:56:38 -0500594#define FC_RSCN_DISCOVERY 0x400 /* Auth all devices after RSCN */
James Smart4b40c592010-03-15 11:25:44 -0400595#define FC_LOGO_RCVD_DID_CHNG 0x800 /* FDISC on phys port detect DID chng*/
James Smart92d7f7b2007-06-17 19:56:38 -0500596#define FC_SCSI_SCAN_TMO 0x4000 /* scsi scan timer running */
597#define FC_ABORT_DISCOVERY 0x8000 /* we want to abort discovery */
598#define FC_NDISC_ACTIVE 0x10000 /* NPort discovery active */
599#define FC_BYPASSED_MODE 0x20000 /* NPort is in bypassed mode */
James Smart92d7f7b2007-06-17 19:56:38 -0500600#define FC_VPORT_NEEDS_REG_VPI 0x80000 /* Needs to have its vpi registered */
601#define FC_RSCN_DEFERRED 0x100000 /* A deferred RSCN being processed */
James Smart1c6834a2009-07-19 10:01:26 -0400602#define FC_VPORT_NEEDS_INIT_VPI 0x200000 /* Need to INIT_VPI before FDISC */
James Smart695a8142010-01-26 23:08:03 -0500603#define FC_VPORT_CVL_RCVD 0x400000 /* VLink failed due to CVL */
604#define FC_VFI_REGISTERED 0x800000 /* VFI is registered */
605#define FC_FDISC_COMPLETED 0x1000000/* FDISC completed */
James Smart92494142011-02-16 12:39:44 -0500606#define FC_DISC_DELAYED 0x2000000/* Delay NPort discovery */
dea31012005-04-17 16:05:31 -0500607
James Smart7ee5d432007-10-27 13:37:17 -0400608 uint32_t ct_flags;
609#define FC_CT_RFF_ID 0x1 /* RFF_ID accepted by switch */
610#define FC_CT_RNN_ID 0x2 /* RNN_ID accepted by switch */
611#define FC_CT_RSNN_NN 0x4 /* RSNN_NN accepted by switch */
612#define FC_CT_RSPN_ID 0x8 /* RSPN_ID accepted by switch */
613#define FC_CT_RFT_ID 0x10 /* RFT_ID accepted by switch */
614
James Smart685f0bf2007-04-25 09:53:08 -0400615 struct list_head fc_nodes;
dea31012005-04-17 16:05:31 -0500616
617 /* Keep counters for the number of entries in each list. */
618 uint16_t fc_plogi_cnt;
619 uint16_t fc_adisc_cnt;
620 uint16_t fc_reglogin_cnt;
621 uint16_t fc_prli_cnt;
622 uint16_t fc_unmap_cnt;
623 uint16_t fc_map_cnt;
624 uint16_t fc_npr_cnt;
625 uint16_t fc_unused_cnt;
James Smart2e0fef82007-06-17 19:56:36 -0500626 struct serv_parm fc_sparam; /* buffer for our service parameters */
627
628 uint32_t fc_myDID; /* fibre channel S_ID */
629 uint32_t fc_prevDID; /* previous fibre channel S_ID */
James Smart92494142011-02-16 12:39:44 -0500630 struct lpfc_name fabric_portname;
631 struct lpfc_name fabric_nodename;
James Smart2e0fef82007-06-17 19:56:36 -0500632
633 int32_t stopped; /* HBA has not been restarted since last ERATT */
634 uint8_t fc_linkspeed; /* Link speed after last READ_LA */
635
James Smarta0f2d3e2017-02-12 13:52:31 -0800636 uint32_t num_disc_nodes; /* in addition to hba_state */
637 uint32_t gidft_inp; /* cnt of outstanding GID_FTs */
James Smart2e0fef82007-06-17 19:56:36 -0500638
639 uint32_t fc_nlp_cnt; /* outstanding NODELIST requests */
640 uint32_t fc_rscn_id_cnt; /* count of RSCNs payloads in list */
James Smart7f5f3d02008-02-08 18:50:14 -0500641 uint32_t fc_rscn_flush; /* flag use of fc_rscn_id_list */
James Smart2e0fef82007-06-17 19:56:36 -0500642 struct lpfc_dmabuf *fc_rscn_id_list[FC_MAX_HOLD_RSCN];
643 struct lpfc_name fc_nodename; /* fc nodename */
644 struct lpfc_name fc_portname; /* fc portname */
645
646 struct lpfc_work_evt disc_timeout_evt;
647
648 struct timer_list fc_disctmo; /* Discovery rescue timer */
649 uint8_t fc_ns_retry; /* retries for fabric nameserver */
650 uint32_t fc_prli_sent; /* cntr for outstanding PRLIs */
651
652 spinlock_t work_port_lock;
653 uint32_t work_port_events; /* Timeout to be handled */
James Smart858c9f62007-06-17 19:56:39 -0500654#define WORKER_DISC_TMO 0x1 /* vport: Discovery timeout */
655#define WORKER_ELS_TMO 0x2 /* vport: ELS timeout */
James Smart92494142011-02-16 12:39:44 -0500656#define WORKER_DELAYED_DISC_TMO 0x8 /* vport: delayed discovery */
James Smart858c9f62007-06-17 19:56:39 -0500657
658#define WORKER_MBOX_TMO 0x100 /* hba: MBOX timeout */
659#define WORKER_HB_TMO 0x200 /* hba: Heart beat timeout */
Joe Perchesb1c11812008-02-03 17:28:22 +0200660#define WORKER_FABRIC_BLOCK_TMO 0x400 /* hba: fabric block timeout */
James Smart858c9f62007-06-17 19:56:39 -0500661#define WORKER_RAMP_DOWN_QUEUE 0x800 /* hba: Decrease Q depth */
662#define WORKER_RAMP_UP_QUEUE 0x1000 /* hba: Increase Q depth */
James Smart2a9bf3d2010-06-07 15:24:45 -0400663#define WORKER_SERVICE_TXQ 0x2000 /* hba: IOCBs on the txq */
Gaurav Srivastava02169e82021-06-08 10:05:47 +0530664#define WORKER_CHECK_INACTIVE_VMID 0x4000 /* hba: check inactive vmids */
665#define WORKER_CHECK_VMID_ISSUE_QFPA 0x8000 /* vport: Check if qfpa needs
666 * to be issued */
James Smart2e0fef82007-06-17 19:56:36 -0500667
James Smart2e0fef82007-06-17 19:56:36 -0500668 struct timer_list els_tmofunc;
James Smart92494142011-02-16 12:39:44 -0500669 struct timer_list delayed_disc_tmo;
James Smart2e0fef82007-06-17 19:56:36 -0500670
671 int unreg_vpi_cmpl;
672
673 uint8_t load_flag;
674#define FC_LOADING 0x1 /* HBA in process of loading drvr */
675#define FC_UNLOADING 0x2 /* HBA in process of unloading drvr */
James Smart4258e982015-12-16 18:11:58 -0500676#define FC_ALLOW_FDMI 0x4 /* port is ready for FDMI requests */
Gaurav Srivastava02169e82021-06-08 10:05:47 +0530677#define FC_ALLOW_VMID 0x8 /* Allow VMID I/Os */
678#define FC_DEREGISTER_ALL_APP_ID 0x10 /* Deregister all VMIDs */
James Smart3de2a652007-08-02 11:09:59 -0400679 /* Vport Config Parameters */
680 uint32_t cfg_scan_down;
681 uint32_t cfg_lun_queue_depth;
682 uint32_t cfg_nodev_tmo;
683 uint32_t cfg_devloss_tmo;
684 uint32_t cfg_restrict_login;
685 uint32_t cfg_peer_port_login;
686 uint32_t cfg_fcp_class;
687 uint32_t cfg_use_adisc;
James Smart3de2a652007-08-02 11:09:59 -0400688 uint32_t cfg_discovery_threads;
James Smarte8b62012007-08-02 11:10:09 -0400689 uint32_t cfg_log_verbose;
James Smartf6e84792019-01-28 11:14:38 -0800690 uint32_t cfg_enable_fc4_type;
James Smart3de2a652007-08-02 11:09:59 -0400691 uint32_t cfg_max_luns;
James Smart7ee5d432007-10-27 13:37:17 -0400692 uint32_t cfg_enable_da_id;
James Smart977b5a02008-09-07 11:52:04 -0400693 uint32_t cfg_max_scsicmpl_time;
James Smart7dc517d2010-07-14 15:32:10 -0400694 uint32_t cfg_tgt_queue_depth;
James Smart3cb01c52013-07-15 18:35:04 -0400695 uint32_t cfg_first_burst_size;
James Smart3de2a652007-08-02 11:09:59 -0400696 uint32_t dev_loss_tmo_changed;
Gaurav Srivastava02169e82021-06-08 10:05:47 +0530697 /* VMID parameters */
698 u8 lpfc_vmid_host_uuid[LPFC_COMPRESS_VMID_SIZE];
699 u32 max_vmid; /* maximum VMIDs allowed per port */
700 u32 cur_vmid_cnt; /* Current VMID count */
701#define LPFC_MIN_VMID 4
702#define LPFC_MAX_VMID 255
703 u32 vmid_inactivity_timeout; /* Time after which the VMID */
704 /* deregisters from switch */
705 u32 vmid_priority_tagging;
706#define LPFC_VMID_PRIO_TAG_DISABLE 0 /* Disable */
707#define LPFC_VMID_PRIO_TAG_SUP_TARGETS 1 /* Allow supported targets only */
708#define LPFC_VMID_PRIO_TAG_ALL_TARGETS 2 /* Allow all targets */
709 unsigned long *vmid_priority_range;
710#define LPFC_VMID_MAX_PRIORITY_RANGE 256
711#define LPFC_VMID_PRIORITY_BITMAP_SIZE 32
712 u8 vmid_flag;
713#define LPFC_VMID_IN_USE 0x1
714#define LPFC_VMID_ISSUE_QFPA 0x2
715#define LPFC_VMID_QFPA_CMPL 0x4
716#define LPFC_VMID_QOS_ENABLED 0x8
717#define LPFC_VMID_TIMER_ENBLD 0x10
718 struct fc_qfpa_res *qfpa_res;
James Smart51ef4c22007-08-02 11:10:31 -0400719
720 struct fc_vport *fc_vport;
721
Gaurav Srivastava02169e82021-06-08 10:05:47 +0530722 struct lpfc_vmid *vmid;
723 DECLARE_HASHTABLE(hash_table, 8);
724 rwlock_t vmid_lock;
725 struct lpfc_vmid_priority_info vmid_priority;
726
James Smart923e4b62008-12-04 22:40:07 -0500727#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smart51ef4c22007-08-02 11:10:31 -0400728 struct dentry *debug_disc_trc;
729 struct dentry *debug_nodelist;
James Smartbd2cdd52017-02-12 13:52:33 -0800730 struct dentry *debug_nvmestat;
James Smart4c47efc2019-01-28 11:14:25 -0800731 struct dentry *debug_scsistat;
James Smart2fcbc562020-03-22 11:13:02 -0700732 struct dentry *debug_ioktime;
James Smart840eda92020-03-22 11:13:00 -0700733 struct dentry *debug_hdwqstat;
James Smart51ef4c22007-08-02 11:10:31 -0400734 struct dentry *vport_debugfs_root;
735 struct lpfc_debugfs_trc *disc_trc;
736 atomic_t disc_trc_cnt;
737#endif
James Smartea2151b2008-09-07 11:52:10 -0400738 uint8_t stat_data_enabled;
739 uint8_t stat_data_blocked;
James Smartda0436e2009-05-22 14:51:39 -0400740 struct list_head rcv_buffer_list;
James Smart45ed1192009-10-02 15:17:02 -0400741 unsigned long rcv_buffer_time_stamp;
James Smartda0436e2009-05-22 14:51:39 -0400742 uint32_t vport_flag;
743#define STATIC_VPORT 1
James Smartaeb3c812017-04-21 16:05:02 -0700744#define FAWWPN_SET 2
745#define FAWWPN_PARAM_CHG 4
James Smart4258e982015-12-16 18:11:58 -0500746
747 uint16_t fdmi_num_disc;
748 uint32_t fdmi_hba_mask;
749 uint32_t fdmi_port_mask;
James Smart895427b2017-02-12 13:52:30 -0800750
751 /* There is a single nvme instance per vport. */
752 struct nvme_fc_local_port *localport;
753 uint8_t nvmei_support; /* driver supports NVME Initiator */
754 uint32_t last_fcp_wqidx;
James Smartd496b9a2018-10-23 13:41:08 -0700755 uint32_t rcv_flogi_cnt; /* How many unsol FLOGIs ACK'd. */
James Smart2e0fef82007-06-17 19:56:36 -0500756};
757
James Smarted957682007-06-17 19:56:37 -0500758struct hbq_s {
759 uint16_t entry_count; /* Current number of HBQ slots */
James Smarta8adb832007-10-27 13:37:53 -0400760 uint16_t buffer_count; /* Current number of buffers posted */
James Smarted957682007-06-17 19:56:37 -0500761 uint32_t next_hbqPutIdx; /* Index to next HBQ slot to use */
762 uint32_t hbqPutIdx; /* HBQ slot to use */
763 uint32_t local_hbqGetIdx; /* Local copy of Get index from Port */
James Smart51ef4c22007-08-02 11:10:31 -0400764 void *hbq_virt; /* Virtual ptr to this hbq */
765 struct list_head hbq_buffer_list; /* buffers assigned to this HBQ */
766 /* Callback for HBQ buffer allocation */
767 struct hbq_dmabuf *(*hbq_alloc_buffer) (struct lpfc_hba *);
768 /* Callback for HBQ buffer free */
769 void (*hbq_free_buffer) (struct lpfc_hba *,
770 struct hbq_dmabuf *);
James Smarted957682007-06-17 19:56:37 -0500771};
772
James Smart51ef4c22007-08-02 11:10:31 -0400773/* this matches the position in the lpfc_hbq_defs array */
James Smart92d7f7b2007-06-17 19:56:38 -0500774#define LPFC_ELS_HBQ 0
James Smart895427b2017-02-12 13:52:30 -0800775#define LPFC_MAX_HBQS 1
James Smarted957682007-06-17 19:56:37 -0500776
James Smart7af67052007-10-27 13:38:11 -0400777enum hba_temp_state {
778 HBA_NORMAL_TEMP,
779 HBA_OVER_TEMP
780};
781
James Smartdb2378e2008-02-08 18:49:51 -0500782enum intr_type_t {
783 NONE = 0,
784 INTx,
785 MSI,
786 MSIX,
787};
788
James Smart6dd9e312013-01-03 15:43:37 -0500789#define LPFC_CT_CTX_MAX 64
James Smartf1c3b0f2009-07-19 10:01:32 -0400790struct unsol_rcv_ct_ctx {
791 uint32_t ctxt_id;
792 uint32_t SID;
James Smart6dd9e312013-01-03 15:43:37 -0500793 uint32_t valid;
794#define UNSOL_INVALID 0
795#define UNSOL_VALID 1
James Smart7851fe22011-07-22 18:36:52 -0400796 uint16_t oxid;
797 uint16_t rxid;
James Smartf1c3b0f2009-07-19 10:01:32 -0400798};
799
James Smart76a95d72010-11-20 23:11:48 -0500800#define LPFC_USER_LINK_SPEED_AUTO 0 /* auto select (default)*/
801#define LPFC_USER_LINK_SPEED_1G 1 /* 1 Gigabaud */
802#define LPFC_USER_LINK_SPEED_2G 2 /* 2 Gigabaud */
803#define LPFC_USER_LINK_SPEED_4G 4 /* 4 Gigabaud */
804#define LPFC_USER_LINK_SPEED_8G 8 /* 8 Gigabaud */
805#define LPFC_USER_LINK_SPEED_10G 10 /* 10 Gigabaud */
806#define LPFC_USER_LINK_SPEED_16G 16 /* 16 Gigabaud */
James Smartd38dd522015-08-31 16:48:17 -0400807#define LPFC_USER_LINK_SPEED_32G 32 /* 32 Gigabaud */
James Smartfbd8a6b2018-02-22 08:18:45 -0800808#define LPFC_USER_LINK_SPEED_64G 64 /* 64 Gigabaud */
809#define LPFC_USER_LINK_SPEED_MAX LPFC_USER_LINK_SPEED_64G
810
811#define LPFC_LINK_SPEED_STRING "0, 1, 2, 4, 8, 10, 16, 32, 64"
James Smart76a95d72010-11-20 23:11:48 -0500812
James Smart7ad20aa2011-05-24 11:44:28 -0400813enum nemb_type {
814 nemb_mse = 1,
815 nemb_hbd
816};
817
818enum mbox_type {
819 mbox_rd = 1,
820 mbox_wr
821};
822
823enum dma_type {
824 dma_mbox = 1,
825 dma_ebuf
826};
827
828enum sta_type {
829 sta_pre_addr = 1,
830 sta_pos_addr
831};
832
833struct lpfc_mbox_ext_buf_ctx {
834 uint32_t state;
835#define LPFC_BSG_MBOX_IDLE 0
836#define LPFC_BSG_MBOX_HOST 1
837#define LPFC_BSG_MBOX_PORT 2
838#define LPFC_BSG_MBOX_DONE 3
839#define LPFC_BSG_MBOX_ABTS 4
840 enum nemb_type nembType;
841 enum mbox_type mboxType;
842 uint32_t numBuf;
843 uint32_t mbxTag;
844 uint32_t seqNum;
845 struct lpfc_dmabuf *mbx_dmabuf;
846 struct list_head ext_dmabuf_list;
847};
848
James Smartc4908502019-01-28 11:14:28 -0800849struct lpfc_epd_pool {
850 /* Expedite pool */
851 struct list_head list;
852 u32 count;
853 spinlock_t lock; /* lock for expedite pool */
854};
855
James Smart95bfc6d2019-10-18 14:18:27 -0700856enum ras_state {
857 INACTIVE,
858 REG_INPROGRESS,
859 ACTIVE
860};
861
James Smartd2cc9bc2018-09-10 10:30:50 -0700862struct lpfc_ras_fwlog {
863 uint8_t *fwlog_buff;
864 uint32_t fw_buffcount; /* Buffer size posted to FW */
865#define LPFC_RAS_BUFF_ENTERIES 16 /* Each entry can hold max of 64k */
866#define LPFC_RAS_MAX_ENTRY_SIZE (64 * 1024)
867#define LPFC_RAS_MIN_BUFF_POST_SIZE (256 * 1024)
868#define LPFC_RAS_MAX_BUFF_POST_SIZE (1024 * 1024)
869 uint32_t fw_loglevel; /* Log level set */
870 struct lpfc_dmabuf lwpd;
871 struct list_head fwlog_buff_list;
872
873 /* RAS support status on adapter */
874 bool ras_hwsupport; /* RAS Support available on HW or not */
875 bool ras_enabled; /* Ras Enabled for the function */
876#define LPFC_RAS_DISABLE_LOGGING 0x00
877#define LPFC_RAS_ENABLE_LOGGING 0x01
James Smart95bfc6d2019-10-18 14:18:27 -0700878 enum ras_state state; /* RAS logging running state */
James Smartd2cc9bc2018-09-10 10:30:50 -0700879};
880
Dick Kennedy372c1872020-06-30 14:50:00 -0700881#define DBG_LOG_STR_SZ 256
882#define DBG_LOG_SZ 256
883
884struct dbg_log_ent {
885 char log[DBG_LOG_STR_SZ];
886 u64 t_ns;
887};
888
Dick Kennedy3048e3e2020-05-01 14:43:06 -0700889enum lpfc_irq_chann_mode {
890 /* Assign IRQs to all possible cpus that have hardware queues */
891 NORMAL_MODE,
892
893 /* Assign IRQs only to cpus on the same numa node as HBA */
894 NUMA_MODE,
895
896 /* Assign IRQs only on non-hyperthreaded CPUs. This is the
897 * same as normal_mode, but assign IRQS only on physical CPUs.
898 */
899 NHT_MODE,
900};
901
James Smart2e0fef82007-06-17 19:56:36 -0500902struct lpfc_hba {
James Smart3772a992009-05-22 14:50:54 -0400903 /* SCSI interface function jump table entries */
James Smartc4908502019-01-28 11:14:28 -0800904 struct lpfc_io_buf * (*lpfc_get_scsi_buf)
James Smartace44e42019-01-28 11:14:27 -0800905 (struct lpfc_hba *phba, struct lpfc_nodelist *ndlp,
906 struct scsi_cmnd *cmnd);
James Smart3772a992009-05-22 14:50:54 -0400907 int (*lpfc_scsi_prep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800908 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400909 void (*lpfc_scsi_unprep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800910 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400911 void (*lpfc_release_scsi_buf)
James Smartc4908502019-01-28 11:14:28 -0800912 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400913 void (*lpfc_rampdown_queue_depth)
914 (struct lpfc_hba *);
915 void (*lpfc_scsi_prep_cmnd)
James Smartc4908502019-01-28 11:14:28 -0800916 (struct lpfc_vport *, struct lpfc_io_buf *,
James Smart3772a992009-05-22 14:50:54 -0400917 struct lpfc_nodelist *);
James Smartda255e22020-11-15 11:26:42 -0800918 int (*lpfc_scsi_prep_cmnd_buf)
919 (struct lpfc_vport *vport,
920 struct lpfc_io_buf *lpfc_cmd,
921 uint8_t tmo);
James Smartacd68592012-01-18 16:25:09 -0500922
James Smart3772a992009-05-22 14:50:54 -0400923 /* IOCB interface function jump table entries */
924 int (*__lpfc_sli_issue_iocb)
925 (struct lpfc_hba *, uint32_t,
926 struct lpfc_iocbq *, uint32_t);
James Smart47ff4c52020-11-15 11:26:41 -0800927 int (*__lpfc_sli_issue_fcp_io)
928 (struct lpfc_hba *phba, uint32_t ring_number,
929 struct lpfc_iocbq *piocb, uint32_t flag);
James Smart3772a992009-05-22 14:50:54 -0400930 void (*__lpfc_sli_release_iocbq)(struct lpfc_hba *,
931 struct lpfc_iocbq *);
932 int (*lpfc_hba_down_post)(struct lpfc_hba *phba);
James Smart3772a992009-05-22 14:50:54 -0400933 IOCB_t * (*lpfc_get_iocb_from_iocbq)
934 (struct lpfc_iocbq *);
935 void (*lpfc_scsi_cmd_iocb_cmpl)
936 (struct lpfc_hba *, struct lpfc_iocbq *, struct lpfc_iocbq *);
937
938 /* MBOX interface function jump table entries */
939 int (*lpfc_sli_issue_mbox)
940 (struct lpfc_hba *, LPFC_MBOXQ_t *, uint32_t);
James Smartacd68592012-01-18 16:25:09 -0500941
James Smart3772a992009-05-22 14:50:54 -0400942 /* Slow-path IOCB process function jump table entries */
943 void (*lpfc_sli_handle_slow_ring_event)
944 (struct lpfc_hba *phba, struct lpfc_sli_ring *pring,
945 uint32_t mask);
James Smartacd68592012-01-18 16:25:09 -0500946
James Smart3772a992009-05-22 14:50:54 -0400947 /* INIT device interface function jump table entries */
948 int (*lpfc_sli_hbq_to_firmware)
949 (struct lpfc_hba *, uint32_t, struct hbq_dmabuf *);
950 int (*lpfc_sli_brdrestart)
951 (struct lpfc_hba *);
952 int (*lpfc_sli_brdready)
953 (struct lpfc_hba *, uint32_t);
954 void (*lpfc_handle_eratt)
955 (struct lpfc_hba *);
956 void (*lpfc_stop_port)
957 (struct lpfc_hba *);
James Smart84d1b002010-02-12 14:42:33 -0500958 int (*lpfc_hba_init_link)
James Smart6e7288d2010-06-07 15:23:35 -0400959 (struct lpfc_hba *, uint32_t);
James Smart84d1b002010-02-12 14:42:33 -0500960 int (*lpfc_hba_down_link)
James Smart6e7288d2010-06-07 15:23:35 -0400961 (struct lpfc_hba *, uint32_t);
James Smart7f860592011-03-11 16:05:52 -0500962 int (*lpfc_selective_reset)
963 (struct lpfc_hba *);
James Smart3772a992009-05-22 14:50:54 -0400964
James Smartacd68592012-01-18 16:25:09 -0500965 int (*lpfc_bg_scsi_prep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800966 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smartacd68592012-01-18 16:25:09 -0500967 /* Add new entries here */
968
James Smartc4908502019-01-28 11:14:28 -0800969 /* expedite pool */
970 struct lpfc_epd_pool epd_pool;
971
James Smart3772a992009-05-22 14:50:54 -0400972 /* SLI4 specific HBA data structure */
973 struct lpfc_sli4_hba sli4_hba;
974
Dick Kennedyf485c182017-09-29 17:34:34 -0700975 struct workqueue_struct *wq;
James Smart32517fc2019-01-28 11:14:33 -0800976 struct delayed_work eq_delay_work;
Dick Kennedyf485c182017-09-29 17:34:34 -0700977
Dick Kennedy317aeb82020-06-30 14:49:59 -0700978#define LPFC_IDLE_STAT_DELAY 1000
979 struct delayed_work idle_stat_delay_work;
980
James Smart2e0fef82007-06-17 19:56:36 -0500981 struct lpfc_sli sli;
James Smart3772a992009-05-22 14:50:54 -0400982 uint8_t pci_dev_grp; /* lpfc PCI dev group: 0x0, 0x1, 0x2,... */
983 uint32_t sli_rev; /* SLI2, SLI3, or SLI4 */
James Smarted957682007-06-17 19:56:37 -0500984 uint32_t sli3_options; /* Mask of enabled SLI3 options */
James Smart34b02dc2008-08-24 21:49:55 -0400985#define LPFC_SLI3_HBQ_ENABLED 0x01
986#define LPFC_SLI3_NPIV_ENABLED 0x02
987#define LPFC_SLI3_VPORT_TEARDOWN 0x04
988#define LPFC_SLI3_CRP_ENABLED 0x08
James Smart81301a92008-12-04 22:39:46 -0500989#define LPFC_SLI3_BG_ENABLED 0x20
James Smartda0436e2009-05-22 14:51:39 -0400990#define LPFC_SLI3_DSS_ENABLED 0x40
James Smartfedd3b72011-02-16 12:39:24 -0500991#define LPFC_SLI4_PERFH_ENABLED 0x80
992#define LPFC_SLI4_PHWQ_ENABLED 0x100
James Smarted957682007-06-17 19:56:37 -0500993 uint32_t iocb_cmd_size;
994 uint32_t iocb_rsp_size;
James Smart2e0fef82007-06-17 19:56:36 -0500995
James Smart1dc5ec22018-10-23 13:41:11 -0700996 struct lpfc_trunk_link trunk_link;
James Smart2e0fef82007-06-17 19:56:36 -0500997 enum hba_state link_state;
998 uint32_t link_flag; /* link state flags */
James Smart311464e2007-08-02 11:10:37 -0400999#define LS_LOOPBACK_MODE 0x1 /* NPort is in Loopback mode */
James Smart2e0fef82007-06-17 19:56:36 -05001000 /* This flag is set while issuing */
1001 /* INIT_LINK mailbox command */
James Smart92d7f7b2007-06-17 19:56:38 -05001002#define LS_NPIV_FAB_SUPPORTED 0x2 /* Fabric supports NPIV */
James Smart1b32f6a2008-02-08 18:49:39 -05001003#define LS_IGNORE_ERATT 0x4 /* intr handler should ignore ERATT */
James Smartae9e28f2017-05-15 15:20:51 -07001004#define LS_MDS_LINK_DOWN 0x8 /* MDS Diagnostics Link Down */
James Smart8aaa7bc2020-10-20 13:27:17 -07001005#define LS_MDS_LOOPBACK 0x10 /* MDS Diagnostics Link Up (Loopback) */
1006#define LS_CT_VEN_RPA 0x20 /* Vendor RPA sent to switch */
James Smart2e0fef82007-06-17 19:56:36 -05001007
James Smart93996272008-08-24 21:50:30 -04001008 uint32_t hba_flag; /* hba generic flags */
1009#define HBA_ERATT_HANDLED 0x1 /* This flag is set when eratt handled */
James Smartda0436e2009-05-22 14:51:39 -04001010#define DEFER_ERATT 0x2 /* Deferred error attention in progress */
James Smart76a95d72010-11-20 23:11:48 -05001011#define HBA_FCOE_MODE 0x4 /* HBA function in FCoE Mode */
James Smart45ed1192009-10-02 15:17:02 -04001012#define HBA_SP_QUEUE_EVT 0x8 /* Slow-path qevt posted to worker thread*/
James Smartda0436e2009-05-22 14:51:39 -04001013#define HBA_POST_RECEIVE_BUFFER 0x10 /* Rcv buffers need to be posted */
James Smart83c6cb12019-10-18 14:18:30 -07001014#define HBA_PERSISTENT_TOPO 0x20 /* Persistent topology support in hba */
James Smarte7dab162020-10-20 13:27:12 -07001015#define ELS_XRI_ABORT_EVENT 0x40 /* ELS_XRI abort event was queued */
James Smartda0436e2009-05-22 14:51:39 -04001016#define ASYNC_EVENT 0x80
James Smarta0c87cb2009-07-19 10:01:10 -04001017#define LINK_DISABLED 0x100 /* Link disabled by user */
James Smarta93ff372010-10-22 11:06:08 -04001018#define FCF_TS_INPROG 0x200 /* FCF table scan in progress */
1019#define FCF_RR_INPROG 0x400 /* FCF roundrobin flogi in progress */
1020#define HBA_FIP_SUPPORT 0x800 /* FIP support in HBA */
1021#define HBA_AER_ENABLED 0x1000 /* AER enabled with HBA */
1022#define HBA_DEVLOSS_TMO 0x2000 /* HBA in devloss timeout */
James Smart19ca7602010-11-20 23:11:55 -05001023#define HBA_RRQ_ACTIVE 0x4000 /* process the rrq active list */
James Smartc00f62e2019-08-14 16:57:11 -07001024#define HBA_IOQ_FLUSH 0x8000 /* FCP/NVME I/O queues being flushed */
James Smart02936352014-04-04 13:52:12 -04001025#define HBA_FW_DUMP_OP 0x10000 /* Skips fn reset before FW dump */
James Smart65791f12016-07-06 12:35:56 -07001026#define HBA_RECOVERABLE_UE 0x20000 /* Firmware supports recoverable UE */
James Smartc6918162016-10-13 15:06:16 -07001027#define HBA_FORCED_LINK_SPEED 0x40000 /*
1028 * Firmware supports Forced Link Speed
1029 * capability
1030 */
James Smart25ac2c972021-09-10 16:31:54 -07001031#define HBA_PCI_ERR 0x80000 /* The PCI slot is offline */
James Smart0a9e9682018-11-29 16:09:36 -08001032#define HBA_FLOGI_ISSUED 0x100000 /* FLOGI was issued */
James Smart02243832021-08-16 09:28:54 -07001033#define HBA_CGN_RSVD1 0x200000 /* Reserved CGN flag */
1034#define HBA_CGN_DAY_WRAP 0x400000 /* HBA Congestion info day wraps */
James Smart835214f2020-01-27 16:23:03 -08001035#define HBA_DEFER_FLOGI 0x800000 /* Defer FLOGI till read_sparm cmpl */
James Smart02243832021-08-16 09:28:54 -07001036#define HBA_SETUP 0x1000000 /* Signifies HBA setup is completed */
James Smartd2f25472021-01-04 10:02:27 -08001037#define HBA_NEEDS_CFG_PORT 0x2000000 /* SLI3 - needs a CONFIG_PORT mbox */
James Smarta22d73b2021-01-04 10:02:38 -08001038#define HBA_HBEAT_INP 0x4000000 /* mbox HBEAT is in progress */
1039#define HBA_HBEAT_TMO 0x8000000 /* HBEAT initiated after timeout */
James Smart9dd83f72021-03-01 09:18:11 -08001040#define HBA_FLOGI_OUTSTANDING 0x10000000 /* FLOGI is outstanding */
James Smart895427b2017-02-12 13:52:30 -08001041
James Smart45ed1192009-10-02 15:17:02 -04001042 uint32_t fcp_ring_in_use; /* When polling test if intr-hndlr active*/
James Smart34b02dc2008-08-24 21:49:55 -04001043 struct lpfc_dmabuf slim2p;
James Smart2e0fef82007-06-17 19:56:36 -05001044
James Smart34b02dc2008-08-24 21:49:55 -04001045 MAILBOX_t *mbox;
James Smart7a470272010-03-15 11:25:20 -04001046 uint32_t *mbox_ext;
James Smart7ad20aa2011-05-24 11:44:28 -04001047 struct lpfc_mbox_ext_buf_ctx mbox_ext_buf_ctx;
James Smart93996272008-08-24 21:50:30 -04001048 uint32_t ha_copy;
James Smart34b02dc2008-08-24 21:49:55 -04001049 struct _PCB *pcb;
1050 struct _IOCB *IOCBs;
1051
1052 struct lpfc_dmabuf hbqslimp;
James Smart2e0fef82007-06-17 19:56:36 -05001053
James Smart2e0fef82007-06-17 19:56:36 -05001054 uint16_t pci_cfg_value;
1055
James Smart2e0fef82007-06-17 19:56:36 -05001056 uint8_t fc_linkspeed; /* Link speed after last READ_LA */
1057
1058 uint32_t fc_eventTag; /* event tag for link attention */
James Smart4d9ab992009-10-02 15:16:39 -04001059 uint32_t link_events;
James Smart2e0fef82007-06-17 19:56:36 -05001060
James Smart2e0fef82007-06-17 19:56:36 -05001061 /* These fields used to be binfo */
1062 uint32_t fc_pref_DID; /* preferred D_ID */
James Smart92d7f7b2007-06-17 19:56:38 -05001063 uint8_t fc_pref_ALPA; /* preferred AL_PA */
James Smart12265f62010-10-22 11:05:53 -04001064 uint32_t fc_edtovResol; /* E_D_TOV timer resolution */
James Smart2e0fef82007-06-17 19:56:36 -05001065 uint32_t fc_edtov; /* E_D_TOV timer value */
1066 uint32_t fc_arbtov; /* ARB_TOV timer value */
1067 uint32_t fc_ratov; /* R_A_TOV timer value */
1068 uint32_t fc_rttov; /* R_T_TOV timer value */
1069 uint32_t fc_altov; /* AL_TOV timer value */
1070 uint32_t fc_crtov; /* C_R_TOV timer value */
James Smart2e0fef82007-06-17 19:56:36 -05001071
1072 struct serv_parm fc_fabparam; /* fabric service parameters buffer */
1073 uint8_t alpa_map[128]; /* AL_PA map from READ_LA */
1074
1075 uint32_t lmt;
1076
1077 uint32_t fc_topology; /* link topology, from LINK INIT */
James Smarte74c03c2013-04-17 20:15:19 -04001078 uint32_t fc_topology_changed; /* link topology, from LINK INIT */
James Smart2e0fef82007-06-17 19:56:36 -05001079
1080 struct lpfc_stats fc_stat;
1081
dea31012005-04-17 16:05:31 -05001082 struct lpfc_nodelist fc_fcpnodev; /* nodelist entry for no device */
1083 uint32_t nport_event_cnt; /* timestamp for nlplist entry */
1084
James Smart2e0fef82007-06-17 19:56:36 -05001085 uint8_t wwnn[8];
1086 uint8_t wwpn[8];
dea31012005-04-17 16:05:31 -05001087 uint32_t RandomData[7];
James Smart7bdedb32016-07-06 12:36:00 -07001088 uint8_t fcp_embed_io;
James Smart895427b2017-02-12 13:52:30 -08001089 uint8_t nvmet_support; /* driver supports NVMET */
James Smartf358dd02017-02-12 13:52:34 -08001090#define LPFC_NVMET_MAX_PORTS 32
James Smart7bdedb32016-07-06 12:36:00 -07001091 uint8_t mds_diags_support;
James Smart44fd7fe2017-08-23 16:55:47 -07001092 uint8_t bbcredit_support;
James Smartc176ffa2018-01-30 15:58:46 -08001093 uint8_t enab_exp_wqcq_pages;
James Smart0d8af092019-08-14 16:57:10 -07001094 u8 nsler; /* Firmware supports FC-NVMe-2 SLER */
dea31012005-04-17 16:05:31 -05001095
James Smart3de2a652007-08-02 11:09:59 -04001096 /* HBA Config Parameters */
dea31012005-04-17 16:05:31 -05001097 uint32_t cfg_ack0;
James Smartc4908502019-01-28 11:14:28 -08001098 uint32_t cfg_xri_rebalancing;
James Smartd79c9e92019-08-14 16:57:09 -07001099 uint32_t cfg_xpsgl;
James Smart78b2d852007-08-02 11:10:21 -04001100 uint32_t cfg_enable_npiv;
James Smart19ca7602010-11-20 23:11:55 -05001101 uint32_t cfg_enable_rrq;
dea31012005-04-17 16:05:31 -05001102 uint32_t cfg_topology;
dea31012005-04-17 16:05:31 -05001103 uint32_t cfg_link_speed;
James Smart7d791df2011-07-22 18:37:52 -04001104#define LPFC_FCF_FOV 1 /* Fast fcf failover */
1105#define LPFC_FCF_PRIORITY 2 /* Priority fcf failover */
1106 uint32_t cfg_fcf_failover_policy;
James Smart49aa1432012-08-03 12:36:42 -04001107 uint32_t cfg_fcp_io_sched;
James Smart7ea92eb2018-10-23 13:41:10 -07001108 uint32_t cfg_ns_query;
James Smarta6571c62012-10-31 14:44:42 -04001109 uint32_t cfg_fcp2_no_tgt_reset;
dea31012005-04-17 16:05:31 -05001110 uint32_t cfg_cr_delay;
1111 uint32_t cfg_cr_count;
Jamie Wellnitzcf5bf972006-02-28 22:33:08 -05001112 uint32_t cfg_multi_ring_support;
James Smarta4bc3372006-12-02 13:34:16 -05001113 uint32_t cfg_multi_ring_rctl;
1114 uint32_t cfg_multi_ring_type;
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -05001115 uint32_t cfg_poll;
1116 uint32_t cfg_poll_tmo;
James Smart0c411222013-09-06 12:22:46 -04001117 uint32_t cfg_task_mgmt_tmo;
James Smart4ff43242006-12-02 13:34:56 -05001118 uint32_t cfg_use_msi;
James Smart0cf07f842017-06-01 21:07:10 -07001119 uint32_t cfg_auto_imax;
James Smartda0436e2009-05-22 14:51:39 -04001120 uint32_t cfg_fcp_imax;
James Smart41b194b2019-05-14 14:58:08 -07001121 uint32_t cfg_force_rscn;
James Smart32517fc2019-01-28 11:14:33 -08001122 uint32_t cfg_cq_poll_threshold;
1123 uint32_t cfg_cq_max_proc_limit;
James Smart7bb03bb2013-04-17 20:19:16 -04001124 uint32_t cfg_fcp_cpu_map;
James Smart77ffd342019-08-15 19:36:49 -07001125 uint32_t cfg_fcp_mq_threshold;
James Smartcdb42be2019-01-28 11:14:21 -08001126 uint32_t cfg_hdw_queue;
James Smart6a828b02019-01-28 11:14:31 -08001127 uint32_t cfg_irq_chann;
James Smartf358dd02017-02-12 13:52:34 -08001128 uint32_t cfg_suppress_rsp;
James Smart895427b2017-02-12 13:52:30 -08001129 uint32_t cfg_nvme_oas;
James Smart4e565cf2018-02-22 08:18:50 -08001130 uint32_t cfg_nvme_embed_cmd;
James Smart2448e482018-04-09 14:24:24 -07001131 uint32_t cfg_nvmet_mrq_post;
James Smart2d7dbc42017-02-12 13:52:35 -08001132 uint32_t cfg_nvmet_mrq;
James Smartf358dd02017-02-12 13:52:34 -08001133 uint32_t cfg_enable_nvmet;
James Smart895427b2017-02-12 13:52:30 -08001134 uint32_t cfg_nvme_enable_fb;
James Smart2d7dbc42017-02-12 13:52:35 -08001135 uint32_t cfg_nvmet_fb_size;
James Smart96f70772013-04-17 20:16:15 -04001136 uint32_t cfg_total_seg_cnt;
dea31012005-04-17 16:05:31 -05001137 uint32_t cfg_sg_seg_cnt;
James Smart4d4c4a42017-04-21 16:05:01 -07001138 uint32_t cfg_nvme_seg_cnt;
James Smart5b9e70b2018-09-10 10:30:42 -07001139 uint32_t cfg_scsi_seg_cnt;
dea31012005-04-17 16:05:31 -05001140 uint32_t cfg_sg_dma_buf_size;
James Smart352e5fd2016-12-30 06:57:47 -08001141 uint64_t cfg_soft_wwnn;
1142 uint64_t cfg_soft_wwpn;
James Smart3de2a652007-08-02 11:09:59 -04001143 uint32_t cfg_hba_queue_depth;
James Smart13815c82008-01-11 01:52:48 -05001144 uint32_t cfg_enable_hba_reset;
1145 uint32_t cfg_enable_hba_heartbeat;
James Smart1ba981f2014-02-20 09:56:45 -05001146 uint32_t cfg_fof;
1147 uint32_t cfg_EnableXLane;
1148 uint8_t cfg_oas_tgt_wwpn[8];
1149 uint8_t cfg_oas_vpt_wwpn[8];
1150 uint32_t cfg_oas_lun_state;
1151#define OAS_LUN_ENABLE 1
1152#define OAS_LUN_DISABLE 0
1153 uint32_t cfg_oas_lun_status;
1154#define OAS_LUN_STATUS_EXISTS 0x01
1155 uint32_t cfg_oas_flags;
1156#define OAS_FIND_ANY_VPORT 0x01
1157#define OAS_FIND_ANY_TARGET 0x02
1158#define OAS_LUN_VALID 0x04
James Smartc92c8412016-07-06 12:36:05 -07001159 uint32_t cfg_oas_priority;
James Smart1ba981f2014-02-20 09:56:45 -05001160 uint32_t cfg_XLanePriority;
James Smart81301a92008-12-04 22:39:46 -05001161 uint32_t cfg_enable_bg;
James Smartb3b98b72016-10-13 15:06:06 -07001162 uint32_t cfg_prot_mask;
1163 uint32_t cfg_prot_guard;
James Smart7a470272010-03-15 11:25:20 -04001164 uint32_t cfg_hostmem_hgp;
James Smartda0436e2009-05-22 14:51:39 -04001165 uint32_t cfg_log_verbose;
James Smartf6e84792019-01-28 11:14:38 -08001166 uint32_t cfg_enable_fc4_type;
James Smart0d878412009-10-02 15:16:56 -04001167 uint32_t cfg_aer_support;
James Smart912e3ac2011-05-24 11:42:11 -04001168 uint32_t cfg_sriov_nr_virtfn;
James Smartc71ab862012-10-31 14:44:33 -04001169 uint32_t cfg_request_firmware_upgrade;
James Smart84d1b002010-02-12 14:42:33 -05001170 uint32_t cfg_suppress_link_up;
James Smartcff261f2013-12-17 20:29:47 -05001171 uint32_t cfg_rrq_xri_bitmap_sz;
James Smart3e49af92021-05-14 12:55:57 -07001172 u32 cfg_fcp_wait_abts_rsp;
James Smart8eb8b962016-07-06 12:36:08 -07001173 uint32_t cfg_delay_discovery;
James Smart12247e82016-07-06 12:36:09 -07001174 uint32_t cfg_sli_mode;
James Smarte40a02c2010-02-26 14:13:54 -05001175#define LPFC_INITIALIZE_LINK 0 /* do normal init_link mbox */
1176#define LPFC_DELAY_INIT_LINK 1 /* layered driver hold off */
1177#define LPFC_DELAY_INIT_LINK_INDEFINITELY 2 /* wait, manual intervention */
James Smart4258e982015-12-16 18:11:58 -05001178 uint32_t cfg_fdmi_on;
1179#define LPFC_FDMI_NO_SUPPORT 0 /* FDMI not supported */
1180#define LPFC_FDMI_SUPPORT 1 /* FDMI supported? */
James Smart4258e982015-12-16 18:11:58 -05001181 uint32_t cfg_enable_SmartSAN;
James Smart7bdedb32016-07-06 12:36:00 -07001182 uint32_t cfg_enable_mds_diags;
James Smartd2cc9bc2018-09-10 10:30:50 -07001183 uint32_t cfg_ras_fwlog_level;
1184 uint32_t cfg_ras_fwlog_buffsize;
1185 uint32_t cfg_ras_fwlog_func;
James Smart1351e692018-02-22 08:18:43 -08001186 uint32_t cfg_enable_bbcr; /* Enable BB Credit Recovery */
1187 uint32_t cfg_enable_dpp; /* Enable Direct Packet Push */
James Smart895427b2017-02-12 13:52:30 -08001188#define LPFC_ENABLE_FCP 1
1189#define LPFC_ENABLE_NVME 2
1190#define LPFC_ENABLE_BOTH 3
James Smart414abe02018-06-26 08:24:26 -07001191 uint32_t cfg_enable_pbde;
James Smart8aaa7bc2020-10-20 13:27:17 -07001192 uint32_t cfg_enable_mi;
James Smartf358dd02017-02-12 13:52:34 -08001193 struct nvmet_fc_target_port *targetport;
dea31012005-04-17 16:05:31 -05001194 lpfc_vpd_t vpd; /* vital product data */
1195
Gaurav Srivastava02169e82021-06-08 10:05:47 +05301196 u32 cfg_max_vmid; /* maximum VMIDs allowed per port */
1197 u32 cfg_vmid_app_header;
1198#define LPFC_VMID_APP_HEADER_DISABLE 0
1199#define LPFC_VMID_APP_HEADER_ENABLE 1
1200 u32 cfg_vmid_priority_tagging;
1201 u32 cfg_vmid_inactivity_timeout; /* Time after which the VMID */
1202 /* deregisters from switch */
dea31012005-04-17 16:05:31 -05001203 struct pci_dev *pcidev;
1204 struct list_head work_list;
1205 uint32_t work_ha; /* Host Attention Bits for WT */
1206 uint32_t work_ha_mask; /* HA Bits owned by WT */
1207 uint32_t work_hs; /* HS stored in case of ERRAT */
1208 uint32_t work_status[2]; /* Extra status from SLIM */
dea31012005-04-17 16:05:31 -05001209
James Smart5e9d9b82008-06-14 22:52:53 -04001210 wait_queue_head_t work_waitq;
dea31012005-04-17 16:05:31 -05001211 struct task_struct *worker_thread;
James Smartd7c255b2008-08-24 21:50:00 -04001212 unsigned long data_flags;
James Smartd79c9e92019-08-14 16:57:09 -07001213 uint32_t border_sge_num;
dea31012005-04-17 16:05:31 -05001214
James Smart3163f722008-02-08 18:50:25 -05001215 uint32_t hbq_in_use; /* HBQs in use flag */
James Smarted957682007-06-17 19:56:37 -05001216 uint32_t hbq_count; /* Count of configured HBQs */
James Smart92d7f7b2007-06-17 19:56:38 -05001217 struct hbq_s hbqs[LPFC_MAX_HBQS]; /* local copy of hbq indicies */
James Smarted957682007-06-17 19:56:37 -05001218
James Smart895427b2017-02-12 13:52:30 -08001219 atomic_t fcp_qidx; /* next FCP WQ (RR Policy) */
1220 atomic_t nvme_qidx; /* next NVME WQ (RR Policy) */
James Smart8fa38512009-07-19 10:01:03 -04001221
James Smart115a4122016-07-06 12:36:11 -07001222 phys_addr_t pci_bar0_map; /* Physical address for PCI BAR0 */
1223 phys_addr_t pci_bar1_map; /* Physical address for PCI BAR1 */
1224 phys_addr_t pci_bar2_map; /* Physical address for PCI BAR2 */
dea31012005-04-17 16:05:31 -05001225 void __iomem *slim_memmap_p; /* Kernel memory mapped address for
1226 PCI BAR0 */
1227 void __iomem *ctrl_regs_memmap_p;/* Kernel memory mapped address for
1228 PCI BAR2 */
1229
James Smart962bc512013-01-03 15:44:00 -05001230 void __iomem *pci_bar0_memmap_p; /* Kernel memory mapped address for
1231 PCI BAR0 with dual-ULP support */
1232 void __iomem *pci_bar2_memmap_p; /* Kernel memory mapped address for
1233 PCI BAR2 with dual-ULP support */
1234 void __iomem *pci_bar4_memmap_p; /* Kernel memory mapped address for
1235 PCI BAR4 with dual-ULP support */
1236#define PCI_64BIT_BAR0 0
1237#define PCI_64BIT_BAR2 2
1238#define PCI_64BIT_BAR4 4
dea31012005-04-17 16:05:31 -05001239 void __iomem *MBslimaddr; /* virtual address for mbox cmds */
1240 void __iomem *HAregaddr; /* virtual address for host attn reg */
1241 void __iomem *CAregaddr; /* virtual address for chip attn reg */
1242 void __iomem *HSregaddr; /* virtual address for host status
1243 reg */
1244 void __iomem *HCregaddr; /* virtual address for host ctl reg */
1245
James Smarted957682007-06-17 19:56:37 -05001246 struct lpfc_hgp __iomem *host_gp; /* Host side get/put pointers */
James Smart34b02dc2008-08-24 21:49:55 -04001247 struct lpfc_pgp *port_gp;
James Smarted957682007-06-17 19:56:37 -05001248 uint32_t __iomem *hbq_put; /* Address in SLIM to HBQ put ptrs */
James Smart92d7f7b2007-06-17 19:56:38 -05001249 uint32_t *hbq_get; /* Host mem address of HBQ get ptrs */
James Smarted957682007-06-17 19:56:37 -05001250
dea31012005-04-17 16:05:31 -05001251 int brd_no; /* FC board number */
dea31012005-04-17 16:05:31 -05001252 char SerialNumber[32]; /* adapter Serial Number */
1253 char OptionROMVersion[32]; /* adapter BIOS / Fcode version */
James Smartb3b4f3e2019-03-12 16:30:23 -07001254 char BIOSVersion[16]; /* Boot BIOS version */
dea31012005-04-17 16:05:31 -05001255 char ModelDesc[256]; /* Model Description */
1256 char ModelName[80]; /* Model Name */
1257 char ProgramType[256]; /* Program Type */
1258 char Port[20]; /* Port No */
1259 uint8_t vpd_flag; /* VPD data flag */
1260
1261#define VPD_MODEL_DESC 0x1 /* valid vpd model description */
1262#define VPD_MODEL_NAME 0x2 /* valid vpd model name */
1263#define VPD_PROGRAM_TYPE 0x4 /* valid vpd program type */
1264#define VPD_PORT 0x8 /* valid vpd port data */
1265#define VPD_MASK 0xf /* mask for any vpd data */
1266
James Smart352e5fd2016-12-30 06:57:47 -08001267 uint8_t soft_wwn_enable;
1268
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -05001269 struct timer_list fcp_poll_timer;
James Smart93996272008-08-24 21:50:30 -04001270 struct timer_list eratt_poll;
James Smart65791f12016-07-06 12:35:56 -07001271 uint32_t eratt_poll_interval;
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -05001272
James Smart81301a92008-12-04 22:39:46 -05001273 uint64_t bg_guard_err_cnt;
1274 uint64_t bg_apptag_err_cnt;
1275 uint64_t bg_reftag_err_cnt;
dea31012005-04-17 16:05:31 -05001276
dea31012005-04-17 16:05:31 -05001277 /* fastpath list. */
James Smarta40fc5f2013-04-17 20:17:40 -04001278 spinlock_t scsi_buf_list_get_lock; /* SCSI buf alloc list lock */
1279 spinlock_t scsi_buf_list_put_lock; /* SCSI buf free list lock */
1280 struct list_head lpfc_scsi_buf_list_get;
1281 struct list_head lpfc_scsi_buf_list_put;
dea31012005-04-17 16:05:31 -05001282 uint32_t total_scsi_bufs;
1283 struct list_head lpfc_iocb_list;
1284 uint32_t total_iocbq_bufs;
James Smart19ca7602010-11-20 23:11:55 -05001285 struct list_head active_rrq_list;
James Smart2e0fef82007-06-17 19:56:36 -05001286 spinlock_t hbalock;
James Smart02243832021-08-16 09:28:54 -07001287 struct work_struct unblock_request_work; /* SCSI layer unblock IOs */
dea31012005-04-17 16:05:31 -05001288
Romain Perier771db5c2017-07-06 10:13:05 +02001289 /* dma_mem_pools */
1290 struct dma_pool *lpfc_sg_dma_buf_pool;
1291 struct dma_pool *lpfc_mbuf_pool;
1292 struct dma_pool *lpfc_hrb_pool; /* header receive buffer pool */
1293 struct dma_pool *lpfc_drb_pool; /* data receive buffer pool */
1294 struct dma_pool *lpfc_nvmet_drb_pool; /* data receive buffer pool */
1295 struct dma_pool *lpfc_hbq_pool; /* SLI3 hbq buffer pool */
James Smartd79c9e92019-08-14 16:57:09 -07001296 struct dma_pool *lpfc_cmd_rsp_buf_pool;
dea31012005-04-17 16:05:31 -05001297 struct lpfc_dma_pool lpfc_mbuf_safety_pool;
1298
1299 mempool_t *mbox_mem_pool;
1300 mempool_t *nlp_mem_pool;
James Smart19ca7602010-11-20 23:11:55 -05001301 mempool_t *rrq_pool;
James Smartcff261f2013-12-17 20:29:47 -05001302 mempool_t *active_rrq_pool;
James.Smart@Emulex.Comf888ba32005-08-10 15:03:01 -04001303
1304 struct fc_host_statistics link_stats;
Dick Kennedy3048e3e2020-05-01 14:43:06 -07001305 enum lpfc_irq_chann_mode irq_chann_mode;
James Smartdb2378e2008-02-08 18:49:51 -05001306 enum intr_type_t intr_type;
James Smart5b75da22008-12-04 22:39:35 -05001307 uint32_t intr_mode;
1308#define LPFC_INTR_ERROR 0xFFFFFFFF
James Smart2e0fef82007-06-17 19:56:36 -05001309 struct list_head port_list;
James Smart523128e2018-09-10 10:30:46 -07001310 spinlock_t port_list_lock; /* lock for port_list mutations */
James Smart549e55c2007-08-02 11:09:51 -04001311 struct lpfc_vport *pport; /* physical lpfc_vport pointer */
1312 uint16_t max_vpi; /* Maximum virtual nports */
James Smart8b47ae62018-11-29 16:09:33 -08001313#define LPFC_MAX_VPI 0xFF /* Max number VPI supported 0 - 0xff */
1314#define LPFC_MAX_VPORTS 0x100 /* Max vports per port, with pport */
James Smartda0436e2009-05-22 14:51:39 -04001315 uint16_t max_vports; /*
1316 * For IOV HBAs max_vpi can change
1317 * after a reset. max_vports is max
1318 * number of vports present. This can
1319 * be greater than max_vpi.
1320 */
1321 uint16_t vpi_base;
1322 uint16_t vfi_base;
James Smart549e55c2007-08-02 11:09:51 -04001323 unsigned long *vpi_bmask; /* vpi allocation table */
James Smart6d368e52011-05-24 11:44:12 -04001324 uint16_t *vpi_ids;
1325 uint16_t vpi_count;
1326 struct list_head lpfc_vpi_blk_list;
James Smart92d7f7b2007-06-17 19:56:38 -05001327
1328 /* Data structure used by fabric iocb scheduler */
1329 struct list_head fabric_iocb_list;
1330 atomic_t fabric_iocb_count;
1331 struct timer_list fabric_block_timer;
1332 unsigned long bit_flags;
1333#define FABRIC_COMANDS_BLOCKED 0
1334 atomic_t num_rsrc_err;
1335 atomic_t num_cmd_success;
1336 unsigned long last_rsrc_error_time;
1337 unsigned long last_ramp_down_time;
James Smart923e4b62008-12-04 22:40:07 -05001338#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smart858c9f62007-06-17 19:56:39 -05001339 struct dentry *hba_debugfs_root;
1340 atomic_t debugfs_vport_count;
James Smartc4908502019-01-28 11:14:28 -08001341 struct dentry *debug_multixri_pools;
James Smart78b2d852007-08-02 11:10:21 -04001342 struct dentry *debug_hbqinfo;
James Smartc95d6c62008-01-11 01:53:23 -05001343 struct dentry *debug_dumpHostSlim;
1344 struct dentry *debug_dumpHBASlim;
James Smartf9bb2da2011-10-10 21:34:11 -04001345 struct dentry *debug_InjErrLBA; /* LBA to inject errors at */
James Smart4ac9b222012-03-01 22:38:29 -05001346 struct dentry *debug_InjErrNPortID; /* NPortID to inject errors at */
1347 struct dentry *debug_InjErrWWPN; /* WWPN to inject errors at */
James Smartf9bb2da2011-10-10 21:34:11 -04001348 struct dentry *debug_writeGuard; /* inject write guard_tag errors */
1349 struct dentry *debug_writeApp; /* inject write app_tag errors */
1350 struct dentry *debug_writeRef; /* inject write ref_tag errors */
James Smartacd68592012-01-18 16:25:09 -05001351 struct dentry *debug_readGuard; /* inject read guard_tag errors */
James Smartf9bb2da2011-10-10 21:34:11 -04001352 struct dentry *debug_readApp; /* inject read app_tag errors */
1353 struct dentry *debug_readRef; /* inject read ref_tag errors */
1354
James Smartbd2cdd52017-02-12 13:52:33 -08001355 struct dentry *debug_nvmeio_trc;
1356 struct lpfc_debugfs_nvmeio_trc *nvmeio_trc;
James Smart5e5b5112019-01-28 11:14:22 -08001357 struct dentry *debug_hdwqinfo;
James Smart6a828b02019-01-28 11:14:31 -08001358#ifdef LPFC_HDWQ_LOCK_STAT
1359 struct dentry *debug_lockstat;
1360#endif
James Smart9f778702021-08-16 09:28:57 -07001361 struct dentry *debug_cgn_buffer;
1362 struct dentry *debug_rx_monitor;
James Smart95bfc6d2019-10-18 14:18:27 -07001363 struct dentry *debug_ras_log;
James Smartbd2cdd52017-02-12 13:52:33 -08001364 atomic_t nvmeio_trc_cnt;
1365 uint32_t nvmeio_trc_size;
1366 uint32_t nvmeio_trc_output_idx;
1367
James Smartf9bb2da2011-10-10 21:34:11 -04001368 /* T10 DIF error injection */
1369 uint32_t lpfc_injerr_wgrd_cnt;
1370 uint32_t lpfc_injerr_wapp_cnt;
1371 uint32_t lpfc_injerr_wref_cnt;
James Smartacd68592012-01-18 16:25:09 -05001372 uint32_t lpfc_injerr_rgrd_cnt;
James Smartf9bb2da2011-10-10 21:34:11 -04001373 uint32_t lpfc_injerr_rapp_cnt;
1374 uint32_t lpfc_injerr_rref_cnt;
James Smart4ac9b222012-03-01 22:38:29 -05001375 uint32_t lpfc_injerr_nportid;
1376 struct lpfc_name lpfc_injerr_wwpn;
James Smartf9bb2da2011-10-10 21:34:11 -04001377 sector_t lpfc_injerr_lba;
James Smartacd68592012-01-18 16:25:09 -05001378#define LPFC_INJERR_LBA_OFF (sector_t)(-1)
James Smartf9bb2da2011-10-10 21:34:11 -04001379
James Smarta58cbd52007-08-02 11:09:43 -04001380 struct dentry *debug_slow_ring_trc;
1381 struct lpfc_debugfs_trc *slow_ring_trc;
1382 atomic_t slow_ring_trc_cnt;
James Smart2a622bf2011-02-16 12:40:06 -05001383 /* iDiag debugfs sub-directory */
1384 struct dentry *idiag_root;
1385 struct dentry *idiag_pci_cfg;
James Smartb76f2dc2011-07-22 18:37:42 -04001386 struct dentry *idiag_bar_acc;
James Smart2a622bf2011-02-16 12:40:06 -05001387 struct dentry *idiag_que_info;
James Smart86a80842011-04-16 11:03:04 -04001388 struct dentry *idiag_que_acc;
1389 struct dentry *idiag_drb_acc;
James Smartb76f2dc2011-07-22 18:37:42 -04001390 struct dentry *idiag_ctl_acc;
1391 struct dentry *idiag_mbx_acc;
1392 struct dentry *idiag_ext_acc;
James Smart07bcd982017-02-12 13:52:28 -08001393 uint8_t lpfc_idiag_last_eq;
James Smart858c9f62007-06-17 19:56:39 -05001394#endif
James Smartbd2cdd52017-02-12 13:52:33 -08001395 uint16_t nvmeio_trc_on;
James Smart858c9f62007-06-17 19:56:39 -05001396
James Smart0ff10d42008-01-11 01:52:36 -05001397 /* Used for deferred freeing of ELS data buffers */
1398 struct list_head elsbuf;
1399 int elsbuf_cnt;
1400 int elsbuf_prev_cnt;
1401
James Smart57127f12007-10-27 13:37:05 -04001402 uint8_t temp_sensor_support;
James Smart858c9f62007-06-17 19:56:39 -05001403 /* Fields used for heart beat. */
1404 unsigned long last_completion_time;
James Smartbc739052010-08-04 16:11:18 -04001405 unsigned long skipped_hb;
James Smart858c9f62007-06-17 19:56:39 -05001406 struct timer_list hb_tmofunc;
James Smart19ca7602010-11-20 23:11:55 -05001407 struct timer_list rrq_tmr;
James Smart84774a42008-08-24 21:50:06 -04001408 enum hba_temp_state over_temp_state;
James Smart76bb24e2007-10-27 13:38:00 -04001409 /*
1410 * Following bit will be set for all buffer tags which are not
1411 * associated with any HBQ.
1412 */
1413#define QUE_BUFTAG_BIT (1<<31)
1414 uint32_t buffer_tag_count;
James Smart84774a42008-08-24 21:50:06 -04001415 int wait_4_mlo_maint_flg;
1416 wait_queue_head_t wait_4_mlo_m_q;
James Smartea2151b2008-09-07 11:52:10 -04001417 /* data structure used for latency data collection */
1418#define LPFC_NO_BUCKET 0
1419#define LPFC_LINEAR_BUCKET 1
1420#define LPFC_POWER2_BUCKET 2
1421 uint8_t bucket_type;
1422 uint32_t bucket_base;
1423 uint32_t bucket_step;
1424
1425/* Maximum number of events that can be outstanding at any time*/
1426#define LPFC_MAX_EVT_COUNT 512
1427 atomic_t fast_event_count;
James Smart32b97932009-07-19 10:01:21 -04001428 uint32_t fcoe_eventtag;
1429 uint32_t fcoe_eventtag_at_fcf_scan;
James Smart80c17842012-03-01 22:35:45 -05001430 uint32_t fcoe_cvl_eventtag;
1431 uint32_t fcoe_cvl_eventtag_attn;
James Smartda0436e2009-05-22 14:51:39 -04001432 struct lpfc_fcf fcf;
1433 uint8_t fc_map[3];
1434 uint8_t valid_vlan;
1435 uint16_t vlan_id;
1436 struct list_head fcf_conn_rec_list;
James Smartf1c3b0f2009-07-19 10:01:32 -04001437
James Smart0a9e9682018-11-29 16:09:36 -08001438 bool defer_flogi_acc_flag;
1439 uint16_t defer_flogi_acc_rx_id;
1440 uint16_t defer_flogi_acc_ox_id;
1441
James Smart4fede782010-01-26 23:08:55 -05001442 spinlock_t ct_ev_lock; /* synchronize access to ct_ev_waiters */
James Smartf1c3b0f2009-07-19 10:01:32 -04001443 struct list_head ct_ev_waiters;
James Smart6dd9e312013-01-03 15:43:37 -05001444 struct unsol_rcv_ct_ctx ct_ctx[LPFC_CT_CTX_MAX];
James Smartf1c3b0f2009-07-19 10:01:32 -04001445 uint32_t ctx_idx;
Gaurav Srivastava02169e82021-06-08 10:05:47 +05301446 struct timer_list inactive_vmid_poll;
James Smarte2aed292010-02-26 14:15:00 -05001447
James Smartd2cc9bc2018-09-10 10:30:50 -07001448 /* RAS Support */
1449 struct lpfc_ras_fwlog ras_fwlog;
1450
James Smarte2aed292010-02-26 14:15:00 -05001451 uint8_t menlo_flag; /* menlo generic flags */
1452#define HBA_MENLO_SUPPORT 0x1 /* HBA supports menlo commands */
James Smart2a9bf3d2010-06-07 15:24:45 -04001453 uint32_t iocb_cnt;
1454 uint32_t iocb_max;
James Smartd7c47992010-06-08 18:31:54 -04001455 atomic_t sdev_cnt;
James Smart1ba981f2014-02-20 09:56:45 -05001456 spinlock_t devicelock; /* lock for luns list */
1457 mempool_t *device_data_mem_pool;
1458 struct list_head luns;
James Smart310429e2016-07-06 12:35:54 -07001459#define LPFC_TRANSGRESSION_HIGH_TEMPERATURE 0x0080
1460#define LPFC_TRANSGRESSION_LOW_TEMPERATURE 0x0040
1461#define LPFC_TRANSGRESSION_HIGH_VOLTAGE 0x0020
1462#define LPFC_TRANSGRESSION_LOW_VOLTAGE 0x0010
1463#define LPFC_TRANSGRESSION_HIGH_TXBIAS 0x0008
1464#define LPFC_TRANSGRESSION_LOW_TXBIAS 0x0004
1465#define LPFC_TRANSGRESSION_HIGH_TXPOWER 0x0002
1466#define LPFC_TRANSGRESSION_LOW_TXPOWER 0x0001
1467#define LPFC_TRANSGRESSION_HIGH_RXPOWER 0x8000
1468#define LPFC_TRANSGRESSION_LOW_RXPOWER 0x4000
1469 uint16_t sfp_alarm;
1470 uint16_t sfp_warning;
James Smartbd2cdd52017-02-12 13:52:33 -08001471
1472#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smart840eda92020-03-22 11:13:00 -07001473 uint16_t hdwqstat_on;
James Smartbd2cdd52017-02-12 13:52:33 -08001474#define LPFC_CHECK_OFF 0
1475#define LPFC_CHECK_NVME_IO 1
James Smart840eda92020-03-22 11:13:00 -07001476#define LPFC_CHECK_NVMET_IO 2
1477#define LPFC_CHECK_SCSI_IO 4
James Smartbd2cdd52017-02-12 13:52:33 -08001478 uint16_t ktime_on;
1479 uint64_t ktime_data_samples;
1480 uint64_t ktime_status_samples;
1481 uint64_t ktime_last_cmd;
1482 uint64_t ktime_seg1_total;
1483 uint64_t ktime_seg1_min;
1484 uint64_t ktime_seg1_max;
1485 uint64_t ktime_seg2_total;
1486 uint64_t ktime_seg2_min;
1487 uint64_t ktime_seg2_max;
1488 uint64_t ktime_seg3_total;
1489 uint64_t ktime_seg3_min;
1490 uint64_t ktime_seg3_max;
1491 uint64_t ktime_seg4_total;
1492 uint64_t ktime_seg4_min;
1493 uint64_t ktime_seg4_max;
1494 uint64_t ktime_seg5_total;
1495 uint64_t ktime_seg5_min;
1496 uint64_t ktime_seg5_max;
1497 uint64_t ktime_seg6_total;
1498 uint64_t ktime_seg6_min;
1499 uint64_t ktime_seg6_max;
1500 uint64_t ktime_seg7_total;
1501 uint64_t ktime_seg7_min;
1502 uint64_t ktime_seg7_max;
1503 uint64_t ktime_seg8_total;
1504 uint64_t ktime_seg8_min;
1505 uint64_t ktime_seg8_max;
1506 uint64_t ktime_seg9_total;
1507 uint64_t ktime_seg9_min;
1508 uint64_t ktime_seg9_max;
1509 uint64_t ktime_seg10_total;
1510 uint64_t ktime_seg10_min;
1511 uint64_t ktime_seg10_max;
1512#endif
James Smart9064aeb2021-08-16 09:28:50 -07001513 /* CMF objects */
James Smart02243832021-08-16 09:28:54 -07001514 struct lpfc_cgn_stat __percpu *cmf_stat;
1515 uint32_t cmf_interval_rate; /* timer interval limit in ms */
1516 uint32_t cmf_timer_cnt;
James Smartdaebf932021-08-16 09:28:53 -07001517#define LPFC_CMF_INTERVAL 90
James Smart02243832021-08-16 09:28:54 -07001518 uint64_t cmf_link_byte_count;
1519 uint64_t cmf_max_line_rate;
1520 uint64_t cmf_max_bytes_per_interval;
1521 uint64_t cmf_last_sync_bw;
James Smartdaebf932021-08-16 09:28:53 -07001522#define LPFC_CMF_BLK_SIZE 512
James Smart02243832021-08-16 09:28:54 -07001523 struct hrtimer cmf_timer;
1524 atomic_t cmf_bw_wait;
1525 atomic_t cmf_busy;
1526 atomic_t cmf_stop_io; /* To block request and stop IO's */
1527 uint32_t cmf_active_mode;
1528 uint32_t cmf_info_per_interval;
James Smartdaebf932021-08-16 09:28:53 -07001529#define LPFC_MAX_CMF_INFO 32
James Smart02243832021-08-16 09:28:54 -07001530 struct timespec64 cmf_latency; /* Interval congestion timestamp */
1531 uint32_t cmf_last_ts; /* Interval congestion time (ms) */
1532 uint32_t cmf_active_info;
James Smartdaebf932021-08-16 09:28:53 -07001533
James Smart9064aeb2021-08-16 09:28:50 -07001534 /* Signal / FPIN handling for Congestion Mgmt */
1535 u8 cgn_reg_fpin; /* Negotiated value from RDF */
1536 u8 cgn_init_reg_fpin; /* Initial value from READ_CONFIG */
1537#define LPFC_CGN_FPIN_NONE 0x0
1538#define LPFC_CGN_FPIN_WARN 0x1
1539#define LPFC_CGN_FPIN_ALARM 0x2
1540#define LPFC_CGN_FPIN_BOTH (LPFC_CGN_FPIN_WARN | LPFC_CGN_FPIN_ALARM)
1541
1542 u8 cgn_reg_signal; /* Negotiated value from EDC */
1543 u8 cgn_init_reg_signal; /* Initial value from READ_CONFIG */
1544 /* cgn_reg_signal and cgn_init_reg_signal use
1545 * enum fc_edc_cg_signal_cap_types
1546 */
1547 u16 cgn_fpin_frequency;
1548#define LPFC_FPIN_INIT_FREQ 0xffff
1549 u32 cgn_sig_freq;
1550 u32 cgn_acqe_cnt;
1551
James Smart17b27ac2021-08-16 09:28:55 -07001552 /* RX monitor handling for CMF */
1553 struct rxtable_entry *rxtable; /* RX_monitor information */
1554 atomic_t rxtable_idx_head;
1555#define LPFC_RXMONITOR_TABLE_IN_USE (LPFC_MAX_RXMONITOR_ENTRY + 73)
1556 atomic_t rxtable_idx_tail;
1557 atomic_t rx_max_read_cnt; /* Maximum read bytes */
James Smart02243832021-08-16 09:28:54 -07001558 uint64_t rx_block_cnt;
1559
James Smart72df8a452021-08-16 09:28:52 -07001560 /* Congestion parameters from flash */
1561 struct lpfc_cgn_param cgn_p;
1562
James Smart9064aeb2021-08-16 09:28:50 -07001563 /* Statistics counter for ACQE cgn alarms and warnings */
1564 struct lpfc_cgn_acqe_stat cgn_acqe_stat;
1565
1566 /* Congestion buffer information */
James Smart8c42a652021-08-16 09:28:51 -07001567 struct lpfc_dmabuf *cgn_i; /* Congestion Info buffer */
James Smart9064aeb2021-08-16 09:28:50 -07001568 atomic_t cgn_fabric_warn_cnt; /* Total warning cgn events for info */
1569 atomic_t cgn_fabric_alarm_cnt; /* Total alarm cgn events for info */
1570 atomic_t cgn_sync_warn_cnt; /* Total warning events for SYNC wqe */
1571 atomic_t cgn_sync_alarm_cnt; /* Total alarm events for SYNC wqe */
James Smart8c42a652021-08-16 09:28:51 -07001572 atomic_t cgn_driver_evt_cnt; /* Total driver cgn events for fmw */
1573 atomic_t cgn_latency_evt_cnt;
1574 struct timespec64 cgn_daily_ts;
1575 atomic64_t cgn_latency_evt; /* Avg latency per minute */
1576 unsigned long cgn_evt_timestamp;
1577#define LPFC_CGN_TIMER_TO_MIN 60000 /* ms in a minute */
1578 uint32_t cgn_evt_minute;
1579#define LPFC_SEC_MIN 60
1580#define LPFC_MIN_HOUR 60
1581#define LPFC_HOUR_DAY 24
1582#define LPFC_MIN_DAY (LPFC_MIN_HOUR * LPFC_HOUR_DAY)
James Smart93a4d6f2019-11-04 16:57:05 -08001583
1584 struct hlist_node cpuhp; /* used for cpuhp per hba callback */
1585 struct timer_list cpuhp_poll_timer;
1586 struct list_head poll_list; /* slowpath eq polling list */
1587#define LPFC_POLL_HB 1 /* slowpath heartbeat */
1588#define LPFC_POLL_FASTPATH 0 /* called from fastpath */
1589#define LPFC_POLL_SLOWPATH 1 /* called from slowpath */
James Smarte3ba04c2019-12-18 15:58:02 -08001590
1591 char os_host_name[MAXHOSTNAMELEN];
James Smartc90b4482020-03-22 11:12:56 -07001592
1593 /* SCSI host template information - for physical port */
1594 struct scsi_host_template port_template;
1595 /* SCSI host template information - for all vports */
1596 struct scsi_host_template vport_template;
Dick Kennedy372c1872020-06-30 14:50:00 -07001597 atomic_t dbg_log_idx;
1598 atomic_t dbg_log_cnt;
1599 atomic_t dbg_log_dmping;
1600 struct dbg_log_ent dbg_log[DBG_LOG_SZ];
dea31012005-04-17 16:05:31 -05001601};
1602
James Smart17b27ac2021-08-16 09:28:55 -07001603#define LPFC_MAX_RXMONITOR_ENTRY 800
James Smart74a7baa2021-08-16 09:28:58 -07001604#define LPFC_MAX_RXMONITOR_DUMP 32
James Smart17b27ac2021-08-16 09:28:55 -07001605struct rxtable_entry {
1606 uint64_t total_bytes; /* Total no of read bytes requested */
1607 uint64_t rcv_bytes; /* Total no of read bytes completed */
1608 uint64_t avg_io_size;
1609 uint64_t avg_io_latency;/* Average io latency in microseconds */
1610 uint64_t max_read_cnt; /* Maximum read bytes */
1611 uint64_t max_bytes_per_interval;
1612 uint32_t cmf_busy;
1613 uint32_t cmf_info; /* CMF_SYNC_WQE info */
1614 uint32_t io_cnt;
1615 uint32_t timer_utilization;
1616 uint32_t timer_interval;
1617};
1618
James Smart2e0fef82007-06-17 19:56:36 -05001619static inline struct Scsi_Host *
1620lpfc_shost_from_vport(struct lpfc_vport *vport)
1621{
1622 return container_of((void *) vport, struct Scsi_Host, hostdata[0]);
James Smart5b8bd0c2007-04-25 09:52:49 -04001623}
dea31012005-04-17 16:05:31 -05001624
James Smart2e0fef82007-06-17 19:56:36 -05001625static inline void
1626lpfc_set_loopback_flag(struct lpfc_hba *phba)
1627{
1628 if (phba->cfg_topology == FLAGS_LOCAL_LB)
1629 phba->link_flag |= LS_LOOPBACK_MODE;
1630 else
1631 phba->link_flag &= ~LS_LOOPBACK_MODE;
1632}
1633
1634static inline int
1635lpfc_is_link_up(struct lpfc_hba *phba)
1636{
1637 return phba->link_state == LPFC_LINK_UP ||
James Smart92d7f7b2007-06-17 19:56:38 -05001638 phba->link_state == LPFC_CLEAR_LA ||
1639 phba->link_state == LPFC_HBA_READY;
James Smart2e0fef82007-06-17 19:56:36 -05001640}
1641
James Smart5e9d9b82008-06-14 22:52:53 -04001642static inline void
1643lpfc_worker_wake_up(struct lpfc_hba *phba)
1644{
1645 /* Set the lpfc data pending flag */
1646 set_bit(LPFC_DATA_READY, &phba->data_flags);
1647
1648 /* Wake up worker thread */
1649 wake_up(&phba->work_waitq);
1650 return;
1651}
1652
James Smart9940b972011-03-11 16:06:12 -05001653static inline int
1654lpfc_readl(void __iomem *addr, uint32_t *data)
1655{
1656 uint32_t temp;
1657 temp = readl(addr);
1658 if (temp == 0xffffffff)
1659 return -EIO;
1660 *data = temp;
1661 return 0;
1662}
1663
1664static inline int
James Smart93996272008-08-24 21:50:30 -04001665lpfc_sli_read_hs(struct lpfc_hba *phba)
1666{
1667 /*
1668 * There was a link/board error. Read the status register to retrieve
1669 * the error event and process it.
1670 */
1671 phba->sli.slistat.err_attn_event++;
1672
James Smart9940b972011-03-11 16:06:12 -05001673 /* Save status info and check for unplug error */
1674 if (lpfc_readl(phba->HSregaddr, &phba->work_hs) ||
1675 lpfc_readl(phba->MBslimaddr + 0xa8, &phba->work_status[0]) ||
1676 lpfc_readl(phba->MBslimaddr + 0xac, &phba->work_status[1])) {
1677 return -EIO;
1678 }
James Smart93996272008-08-24 21:50:30 -04001679
1680 /* Clear chip Host Attention error bit */
1681 writel(HA_ERATT, phba->HAregaddr);
1682 readl(phba->HAregaddr); /* flush */
1683 phba->pport->stopped = 1;
1684
James Smart9940b972011-03-11 16:06:12 -05001685 return 0;
James Smart93996272008-08-24 21:50:30 -04001686}
James Smart895427b2017-02-12 13:52:30 -08001687
1688static inline struct lpfc_sli_ring *
1689lpfc_phba_elsring(struct lpfc_hba *phba)
1690{
James Smart5a9eeff2018-11-29 16:09:32 -08001691 /* Return NULL if sli_rev has become invalid due to bad fw */
1692 if (phba->sli_rev != LPFC_SLI_REV4 &&
1693 phba->sli_rev != LPFC_SLI_REV3 &&
1694 phba->sli_rev != LPFC_SLI_REV2)
1695 return NULL;
1696
James Smart0c9c6a72017-05-15 15:20:39 -07001697 if (phba->sli_rev == LPFC_SLI_REV4) {
1698 if (phba->sli4_hba.els_wq)
1699 return phba->sli4_hba.els_wq->pring;
1700 else
1701 return NULL;
1702 }
James Smart895427b2017-02-12 13:52:30 -08001703 return &phba->sli.sli3_ring[LPFC_ELS_RING];
1704}
James Smart32517fc2019-01-28 11:14:33 -08001705
1706/**
Dick Kennedy3048e3e2020-05-01 14:43:06 -07001707 * lpfc_next_online_cpu - Finds next online CPU on cpumask
1708 * @mask: Pointer to phba's cpumask member.
James Smartdcaa2132019-11-04 16:57:06 -08001709 * @start: starting cpu index
1710 *
1711 * Note: If no valid cpu found, then nr_cpu_ids is returned.
1712 *
1713 **/
1714static inline unsigned int
Dick Kennedy3048e3e2020-05-01 14:43:06 -07001715lpfc_next_online_cpu(const struct cpumask *mask, unsigned int start)
James Smartdcaa2132019-11-04 16:57:06 -08001716{
1717 unsigned int cpu_it;
1718
Dick Kennedy3048e3e2020-05-01 14:43:06 -07001719 for_each_cpu_wrap(cpu_it, mask, start) {
James Smartdcaa2132019-11-04 16:57:06 -08001720 if (cpu_online(cpu_it))
1721 break;
1722 }
1723
1724 return cpu_it;
1725}
1726/**
James Smart32517fc2019-01-28 11:14:33 -08001727 * lpfc_sli4_mod_hba_eq_delay - update EQ delay
1728 * @phba: Pointer to HBA context object.
1729 * @q: The Event Queue to update.
1730 * @delay: The delay value (in us) to be written.
1731 *
1732 **/
1733static inline void
1734lpfc_sli4_mod_hba_eq_delay(struct lpfc_hba *phba, struct lpfc_queue *eq,
1735 u32 delay)
1736{
1737 struct lpfc_register reg_data;
1738
1739 reg_data.word0 = 0;
1740 bf_set(lpfc_sliport_eqdelay_id, &reg_data, eq->queue_id);
1741 bf_set(lpfc_sliport_eqdelay_delay, &reg_data, delay);
1742 writel(reg_data.word0, phba->sli4_hba.u.if_type2.EQDregaddr);
1743 eq->q_mode = delay;
1744}
James Smartdf3fe762020-02-10 09:31:55 -08001745
1746
1747/*
1748 * Macro that declares tables and a routine to perform enum type to
1749 * ascii string lookup.
1750 *
1751 * Defines a <key,value> table for an enum. Uses xxx_INIT defines for
1752 * the enum to populate the table. Macro defines a routine (named
1753 * by caller) that will search all elements of the table for the key
1754 * and return the name string if found or "Unrecognized" if not found.
1755 */
1756#define DECLARE_ENUM2STR_LOOKUP(routine, enum_name, enum_init) \
1757static struct { \
1758 enum enum_name value; \
1759 char *name; \
1760} fc_##enum_name##_e2str_names[] = enum_init; \
1761static const char *routine(enum enum_name table_key) \
1762{ \
1763 int i; \
1764 char *name = "Unrecognized"; \
1765 \
1766 for (i = 0; i < ARRAY_SIZE(fc_##enum_name##_e2str_names); i++) {\
1767 if (fc_##enum_name##_e2str_names[i].value == table_key) {\
1768 name = fc_##enum_name##_e2str_names[i].name; \
1769 break; \
1770 } \
1771 } \
1772 return name; \
1773}
Gaurav Srivastava02169e82021-06-08 10:05:47 +05301774
1775/**
1776 * lpfc_is_vmid_enabled - returns if VMID is enabled for either switch types
1777 * @phba: Pointer to HBA context object.
1778 *
1779 * Relationship between the enable, target support and if vmid tag is required
1780 * for the particular combination
1781 * ---------------------------------------------------
1782 * Switch Enable Flag Target Support VMID Needed
1783 * ---------------------------------------------------
1784 * App Id 0 NA N
1785 * App Id 1 0 N
1786 * App Id 1 1 Y
1787 * Pr Tag 0 NA N
1788 * Pr Tag 1 0 N
1789 * Pr Tag 1 1 Y
1790 * Pr Tag 2 * Y
1791 ---------------------------------------------------
1792 *
1793 **/
1794static inline int lpfc_is_vmid_enabled(struct lpfc_hba *phba)
1795{
1796 return phba->cfg_vmid_app_header || phba->cfg_vmid_priority_tagging;
1797}