| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 1 | /******************************************************************* |
| 2 | * This file is part of the Emulex Linux Device Driver for * |
James.Smart@Emulex.Com | c44ce17 | 2005-06-25 10:34:39 -0400 | [diff] [blame] | 3 | * Fibre Channel Host Bus Adapters. * |
James Smart | 145e5a8 | 2020-01-27 16:23:12 -0800 | [diff] [blame] | 4 | * Copyright (C) 2017-2020 Broadcom. All Rights Reserved. The term * |
James Smart | 4ae2ebd | 2018-06-26 08:24:31 -0700 | [diff] [blame] | 5 | * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. * |
James Smart | 5061157 | 2016-03-31 14:12:34 -0700 | [diff] [blame] | 6 | * Copyright (C) 2004-2016 Emulex. All rights reserved. * |
James.Smart@Emulex.Com | c44ce17 | 2005-06-25 10:34:39 -0400 | [diff] [blame] | 7 | * EMULEX and SLI are trademarks of Emulex. * |
James Smart | d080abe | 2017-02-12 13:52:39 -0800 | [diff] [blame] | 8 | * www.broadcom.com * |
James.Smart@Emulex.Com | c44ce17 | 2005-06-25 10:34:39 -0400 | [diff] [blame] | 9 | * Portions Copyright (C) 2004-2005 Christoph Hellwig * |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 10 | * * |
| 11 | * This program is free software; you can redistribute it and/or * |
James.Smart@Emulex.Com | c44ce17 | 2005-06-25 10:34:39 -0400 | [diff] [blame] | 12 | * modify it under the terms of version 2 of the GNU General * |
| 13 | * Public License as published by the Free Software Foundation. * |
| 14 | * This program is distributed in the hope that it will be useful. * |
| 15 | * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND * |
| 16 | * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, * |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE * |
| 18 | * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD * |
| 19 | * TO BE LEGALLY INVALID. See the GNU General Public License for * |
| 20 | * more details, a copy of which can be found in the file COPYING * |
| 21 | * included with this package. * |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 22 | *******************************************************************/ |
| 23 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 24 | #include <scsi/scsi_host.h> |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 25 | #include <linux/ktime.h> |
Dick Kennedy | f485c18 | 2017-09-29 17:34:34 -0700 | [diff] [blame] | 26 | #include <linux/workqueue.h> |
James Smart | 88a2cfb | 2011-07-22 18:36:33 -0400 | [diff] [blame] | 27 | |
| 28 | #if defined(CONFIG_DEBUG_FS) && !defined(CONFIG_SCSI_LPFC_DEBUG_FS) |
| 29 | #define CONFIG_SCSI_LPFC_DEBUG_FS |
| 30 | #endif |
| 31 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 32 | struct lpfc_sli2_slim; |
| 33 | |
James Smart | 5402a31 | 2012-09-29 11:30:06 -0400 | [diff] [blame] | 34 | #define ELX_MODEL_NAME_SIZE 80 |
| 35 | |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 36 | #define LPFC_PCI_DEV_LP 0x1 |
| 37 | #define LPFC_PCI_DEV_OC 0x2 |
| 38 | |
| 39 | #define LPFC_SLI_REV2 2 |
| 40 | #define LPFC_SLI_REV3 3 |
| 41 | #define LPFC_SLI_REV4 4 |
| 42 | |
James Smart | 97eab63 | 2008-04-07 10:16:05 -0400 | [diff] [blame] | 43 | #define LPFC_MAX_TARGET 4096 /* max number of targets supported */ |
James Smart | e17da18 | 2006-07-06 15:49:25 -0400 | [diff] [blame] | 44 | #define LPFC_MAX_DISC_THREADS 64 /* max outstanding discovery els |
| 45 | requests */ |
| 46 | #define LPFC_MAX_NS_RETRY 3 /* Number of retry attempts to contact |
| 47 | the NameServer before giving up. */ |
James.Smart@Emulex.Com | 445cf4f | 2005-11-28 11:42:38 -0500 | [diff] [blame] | 48 | #define LPFC_CMD_PER_LUN 3 /* max outstanding cmds per lun */ |
James Smart | 81301a9 | 2008-12-04 22:39:46 -0500 | [diff] [blame] | 49 | #define LPFC_DEFAULT_SG_SEG_CNT 64 /* sg element count per scsi cmnd */ |
James Smart | e2aed29 | 2010-02-26 14:15:00 -0500 | [diff] [blame] | 50 | #define LPFC_DEFAULT_MENLO_SG_SEG_CNT 128 /* sg element count per scsi |
| 51 | cmnd for menlo needs nearly twice as for firmware |
| 52 | downloads using bsg */ |
James Smart | 96f7077 | 2013-04-17 20:16:15 -0400 | [diff] [blame] | 53 | |
James Smart | d79c9e9 | 2019-08-14 16:57:09 -0700 | [diff] [blame] | 54 | #define LPFC_DEFAULT_XPSGL_SIZE 256 |
| 55 | #define LPFC_MAX_SG_TABLESIZE 0xffff |
James Smart | 96f7077 | 2013-04-17 20:16:15 -0400 | [diff] [blame] | 56 | #define LPFC_MIN_SG_SLI4_BUF_SZ 0x800 /* based on LPFC_DEFAULT_SG_SEG_CNT */ |
James Smart | 5b9e70b | 2018-09-10 10:30:42 -0700 | [diff] [blame] | 57 | #define LPFC_MAX_BG_SLI4_SEG_CNT_DIF 128 /* sg element count for BlockGuard */ |
James Smart | 96f7077 | 2013-04-17 20:16:15 -0400 | [diff] [blame] | 58 | #define LPFC_MAX_SG_SEG_CNT_DIF 512 /* sg element count per scsi cmnd */ |
James Smart | 81301a9 | 2008-12-04 22:39:46 -0500 | [diff] [blame] | 59 | #define LPFC_MAX_SG_SEG_CNT 4096 /* sg element count per scsi cmnd */ |
James Smart | 81e6a63 | 2017-11-20 16:00:43 -0800 | [diff] [blame] | 60 | #define LPFC_MIN_SG_SEG_CNT 32 /* sg element count per scsi cmnd */ |
James Smart | 09294d4 | 2013-04-17 20:16:05 -0400 | [diff] [blame] | 61 | #define LPFC_MAX_SGL_SEG_CNT 512 /* SGL element count per scsi cmnd */ |
| 62 | #define LPFC_MAX_BPL_SEG_CNT 4096 /* BPL element count per scsi cmnd */ |
James Smart | d73154b | 2017-11-20 16:00:33 -0800 | [diff] [blame] | 63 | #define LPFC_MAX_NVME_SEG_CNT 256 /* max SGL element cnt per NVME cmnd */ |
James Smart | 09294d4 | 2013-04-17 20:16:05 -0400 | [diff] [blame] | 64 | |
James Smart | 0558056 | 2011-05-24 11:40:48 -0400 | [diff] [blame] | 65 | #define LPFC_MAX_SGE_SIZE 0x80000000 /* Maximum data allowed in a SGE */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 66 | #define LPFC_IOCB_LIST_CNT 2250 /* list of IOCBs for fast-path usage. */ |
James.Smart@Emulex.Com | 445cf4f | 2005-11-28 11:42:38 -0500 | [diff] [blame] | 67 | #define LPFC_Q_RAMP_UP_INTERVAL 120 /* lun q_depth ramp up interval */ |
James Smart | 495a714 | 2008-06-14 22:52:59 -0400 | [diff] [blame] | 68 | #define LPFC_VNAME_LEN 100 /* vport symbolic name length */ |
James Smart | 977b5a0 | 2008-09-07 11:52:04 -0400 | [diff] [blame] | 69 | #define LPFC_TGTQ_RAMPUP_PCENT 5 /* Target queue rampup in percentage */ |
James Smart | 7dc517d | 2010-07-14 15:32:10 -0400 | [diff] [blame] | 70 | #define LPFC_MIN_TGT_QDEPTH 10 |
James Smart | 977b5a0 | 2008-09-07 11:52:04 -0400 | [diff] [blame] | 71 | #define LPFC_MAX_TGT_QDEPTH 0xFFFF |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 72 | |
James Smart | ea2151b | 2008-09-07 11:52:10 -0400 | [diff] [blame] | 73 | #define LPFC_MAX_BUCKET_COUNT 20 /* Maximum no. of buckets for stat data |
| 74 | collection. */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 75 | /* |
| 76 | * Following time intervals are used of adjusting SCSI device |
| 77 | * queue depths when there are driver resource error or Firmware |
| 78 | * resource error. |
| 79 | */ |
James Smart | 256ec0d | 2013-04-17 20:14:58 -0400 | [diff] [blame] | 80 | /* 1 Second */ |
| 81 | #define QUEUE_RAMP_DOWN_INTERVAL (msecs_to_jiffies(1000 * 1)) |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 82 | |
| 83 | /* Number of exchanges reserved for discovery to complete */ |
| 84 | #define LPFC_DISC_IOCB_BUFF_COUNT 20 |
| 85 | |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 86 | #define LPFC_HB_MBOX_INTERVAL 5 /* Heart beat interval in seconds. */ |
James Smart | 311464e | 2007-08-02 11:10:37 -0400 | [diff] [blame] | 87 | #define LPFC_HB_MBOX_TIMEOUT 30 /* Heart beat timeout in seconds. */ |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 88 | |
James Smart | 9399627 | 2008-08-24 21:50:30 -0400 | [diff] [blame] | 89 | /* Error Attention event polling interval */ |
| 90 | #define LPFC_ERATT_POLL_INTERVAL 5 /* EATT poll interval in seconds */ |
| 91 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 92 | /* Define macros for 64 bit support */ |
| 93 | #define putPaddrLow(addr) ((uint32_t) (0xffffffff & (u64)(addr))) |
| 94 | #define putPaddrHigh(addr) ((uint32_t) (0xffffffff & (((u64)(addr))>>32))) |
| 95 | #define getPaddr(high, low) ((dma_addr_t)( \ |
| 96 | (( (u64)(high)<<16 ) << 16)|( (u64)(low)))) |
| 97 | /* Provide maximum configuration definitions. */ |
| 98 | #define LPFC_DRVR_TIMEOUT 16 /* driver iocb timeout value in sec */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 99 | #define FC_MAX_ADPTMSG 64 |
| 100 | |
| 101 | #define MAX_HBAEVT 32 |
James Smart | 96418b5 | 2017-03-04 09:30:31 -0800 | [diff] [blame] | 102 | #define MAX_HBAS_NO_RESET 16 |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 103 | |
James Smart | 9399627 | 2008-08-24 21:50:30 -0400 | [diff] [blame] | 104 | /* Number of MSI-X vectors the driver uses */ |
| 105 | #define LPFC_MSIX_VECTORS 2 |
| 106 | |
James Smart | 5e9d9b8 | 2008-06-14 22:52:53 -0400 | [diff] [blame] | 107 | /* lpfc wait event data ready flag */ |
James Smart | 2ade92a | 2017-03-04 09:30:38 -0800 | [diff] [blame] | 108 | #define LPFC_DATA_READY 0 /* bit 0 */ |
James Smart | 5e9d9b8 | 2008-06-14 22:52:53 -0400 | [diff] [blame] | 109 | |
James Smart | 809c753 | 2012-05-09 21:19:25 -0400 | [diff] [blame] | 110 | /* queue dump line buffer size */ |
| 111 | #define LPFC_LBUF_SZ 128 |
| 112 | |
James Smart | 618a523 | 2012-06-12 13:54:36 -0400 | [diff] [blame] | 113 | /* mailbox system shutdown options */ |
| 114 | #define LPFC_MBX_NO_WAIT 0 |
| 115 | #define LPFC_MBX_WAIT 1 |
| 116 | |
James.Smart@Emulex.Com | 875fbdf | 2005-11-29 16:32:13 -0500 | [diff] [blame] | 117 | enum lpfc_polling_flags { |
| 118 | ENABLE_FCP_RING_POLLING = 0x1, |
| 119 | DISABLE_FCP_RING_INT = 0x2 |
| 120 | }; |
| 121 | |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 122 | struct perf_prof { |
| 123 | uint16_t cmd_cpu[40]; |
| 124 | uint16_t rsp_cpu[40]; |
| 125 | uint16_t qh_cpu[40]; |
| 126 | uint16_t wqidx[40]; |
| 127 | }; |
| 128 | |
James Smart | 0164956 | 2017-02-12 13:52:32 -0800 | [diff] [blame] | 129 | /* |
| 130 | * Provide for FC4 TYPE x28 - NVME. The |
| 131 | * bit mask for FCP and NVME is 0x8 identically |
| 132 | * because they are 32 bit positions distance. |
| 133 | */ |
James Smart | a0f2d3e | 2017-02-12 13:52:31 -0800 | [diff] [blame] | 134 | #define LPFC_FC4_TYPE_BITMASK 0x00000100 |
| 135 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 136 | /* Provide DMA memory definitions the driver uses per port instance. */ |
| 137 | struct lpfc_dmabuf { |
| 138 | struct list_head list; |
| 139 | void *virt; /* virtual address ptr */ |
| 140 | dma_addr_t phys; /* mapped address */ |
James Smart | 76bb24e | 2007-10-27 13:38:00 -0400 | [diff] [blame] | 141 | uint32_t buffer_tag; /* used for tagged queue ring */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 142 | }; |
| 143 | |
James Smart | 6c621a2 | 2017-05-15 15:20:45 -0700 | [diff] [blame] | 144 | struct lpfc_nvmet_ctxbuf { |
| 145 | struct list_head list; |
| 146 | struct lpfc_nvmet_rcv_ctx *context; |
| 147 | struct lpfc_iocbq *iocbq; |
| 148 | struct lpfc_sglq *sglq; |
James Smart | 472e146 | 2019-01-28 11:14:39 -0800 | [diff] [blame] | 149 | struct work_struct defer_work; |
James Smart | 6c621a2 | 2017-05-15 15:20:45 -0700 | [diff] [blame] | 150 | }; |
| 151 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 152 | struct lpfc_dma_pool { |
| 153 | struct lpfc_dmabuf *elements; |
| 154 | uint32_t max_count; |
| 155 | uint32_t current_count; |
| 156 | }; |
| 157 | |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 158 | struct hbq_dmabuf { |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 159 | struct lpfc_dmabuf hbuf; |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 160 | struct lpfc_dmabuf dbuf; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 161 | uint16_t total_size; |
| 162 | uint16_t bytes_recv; |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 163 | uint32_t tag; |
James Smart | 4d9ab99 | 2009-10-02 15:16:39 -0400 | [diff] [blame] | 164 | struct lpfc_cq_event cq_event; |
James Smart | 45ed119 | 2009-10-02 15:17:02 -0400 | [diff] [blame] | 165 | unsigned long time_stamp; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 166 | void *context; |
| 167 | }; |
| 168 | |
| 169 | struct rqb_dmabuf { |
| 170 | struct lpfc_dmabuf hbuf; |
| 171 | struct lpfc_dmabuf dbuf; |
| 172 | uint16_t total_size; |
| 173 | uint16_t bytes_recv; |
James Smart | a8cf5df | 2017-05-15 15:20:46 -0700 | [diff] [blame] | 174 | uint16_t idx; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 175 | struct lpfc_queue *hrq; /* ptr to associated Header RQ */ |
| 176 | struct lpfc_queue *drq; /* ptr to associated Data RQ */ |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 177 | }; |
| 178 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 179 | /* Priority bit. Set value to exceed low water mark in lpfc_mem. */ |
| 180 | #define MEM_PRI 0x100 |
| 181 | |
| 182 | |
| 183 | /****************************************************************************/ |
| 184 | /* Device VPD save area */ |
| 185 | /****************************************************************************/ |
| 186 | typedef struct lpfc_vpd { |
| 187 | uint32_t status; /* vpd status value */ |
| 188 | uint32_t length; /* number of bytes actually returned */ |
| 189 | struct { |
| 190 | uint32_t rsvd1; /* Revision numbers */ |
| 191 | uint32_t biuRev; |
| 192 | uint32_t smRev; |
| 193 | uint32_t smFwRev; |
| 194 | uint32_t endecRev; |
| 195 | uint16_t rBit; |
| 196 | uint8_t fcphHigh; |
| 197 | uint8_t fcphLow; |
| 198 | uint8_t feaLevelHigh; |
| 199 | uint8_t feaLevelLow; |
| 200 | uint32_t postKernRev; |
| 201 | uint32_t opFwRev; |
| 202 | uint8_t opFwName[16]; |
| 203 | uint32_t sli1FwRev; |
| 204 | uint8_t sli1FwName[16]; |
| 205 | uint32_t sli2FwRev; |
| 206 | uint8_t sli2FwName[16]; |
| 207 | } rev; |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 208 | struct { |
| 209 | #ifdef __BIG_ENDIAN_BITFIELD |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 210 | uint32_t rsvd3 :19; /* Reserved */ |
| 211 | uint32_t cdss : 1; /* Configure Data Security SLI */ |
| 212 | uint32_t rsvd2 : 3; /* Reserved */ |
| 213 | uint32_t cbg : 1; /* Configure BlockGuard */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 214 | uint32_t cmv : 1; /* Configure Max VPIs */ |
| 215 | uint32_t ccrp : 1; /* Config Command Ring Polling */ |
| 216 | uint32_t csah : 1; /* Configure Synchronous Abort Handling */ |
| 217 | uint32_t chbs : 1; /* Cofigure Host Backing store */ |
| 218 | uint32_t cinb : 1; /* Enable Interrupt Notification Block */ |
| 219 | uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */ |
| 220 | uint32_t cmx : 1; /* Configure Max XRIs */ |
| 221 | uint32_t cmr : 1; /* Configure Max RPIs */ |
| 222 | #else /* __LITTLE_ENDIAN */ |
| 223 | uint32_t cmr : 1; /* Configure Max RPIs */ |
| 224 | uint32_t cmx : 1; /* Configure Max XRIs */ |
| 225 | uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */ |
| 226 | uint32_t cinb : 1; /* Enable Interrupt Notification Block */ |
| 227 | uint32_t chbs : 1; /* Cofigure Host Backing store */ |
| 228 | uint32_t csah : 1; /* Configure Synchronous Abort Handling */ |
| 229 | uint32_t ccrp : 1; /* Config Command Ring Polling */ |
| 230 | uint32_t cmv : 1; /* Configure Max VPIs */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 231 | uint32_t cbg : 1; /* Configure BlockGuard */ |
| 232 | uint32_t rsvd2 : 3; /* Reserved */ |
| 233 | uint32_t cdss : 1; /* Configure Data Security SLI */ |
| 234 | uint32_t rsvd3 :19; /* Reserved */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 235 | #endif |
| 236 | } sli3Feat; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 237 | } lpfc_vpd_t; |
| 238 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 239 | |
| 240 | /* |
| 241 | * lpfc stat counters |
| 242 | */ |
| 243 | struct lpfc_stats { |
| 244 | /* Statistics for ELS commands */ |
| 245 | uint32_t elsLogiCol; |
| 246 | uint32_t elsRetryExceeded; |
| 247 | uint32_t elsXmitRetry; |
| 248 | uint32_t elsDelayRetry; |
| 249 | uint32_t elsRcvDrop; |
| 250 | uint32_t elsRcvFrame; |
| 251 | uint32_t elsRcvRSCN; |
| 252 | uint32_t elsRcvRNID; |
| 253 | uint32_t elsRcvFARP; |
| 254 | uint32_t elsRcvFARPR; |
| 255 | uint32_t elsRcvFLOGI; |
| 256 | uint32_t elsRcvPLOGI; |
| 257 | uint32_t elsRcvADISC; |
| 258 | uint32_t elsRcvPDISC; |
| 259 | uint32_t elsRcvFAN; |
| 260 | uint32_t elsRcvLOGO; |
| 261 | uint32_t elsRcvPRLO; |
| 262 | uint32_t elsRcvPRLI; |
Jamie Wellnitz | 7bb3b13 | 2006-02-28 19:25:15 -0500 | [diff] [blame] | 263 | uint32_t elsRcvLIRR; |
James Smart | 12265f6 | 2010-10-22 11:05:53 -0400 | [diff] [blame] | 264 | uint32_t elsRcvRLS; |
Jamie Wellnitz | 7bb3b13 | 2006-02-28 19:25:15 -0500 | [diff] [blame] | 265 | uint32_t elsRcvRPL; |
James Smart | 5ffc266 | 2009-11-18 15:39:44 -0500 | [diff] [blame] | 266 | uint32_t elsRcvRRQ; |
James Smart | 12265f6 | 2010-10-22 11:05:53 -0400 | [diff] [blame] | 267 | uint32_t elsRcvRTV; |
| 268 | uint32_t elsRcvECHO; |
James Smart | 8b017a3 | 2015-05-21 13:55:18 -0400 | [diff] [blame] | 269 | uint32_t elsRcvLCB; |
James Smart | 8647887 | 2015-05-21 13:55:21 -0400 | [diff] [blame] | 270 | uint32_t elsRcvRDP; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 271 | uint32_t elsXmitFLOGI; |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 272 | uint32_t elsXmitFDISC; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 273 | uint32_t elsXmitPLOGI; |
| 274 | uint32_t elsXmitPRLI; |
| 275 | uint32_t elsXmitADISC; |
| 276 | uint32_t elsXmitLOGO; |
| 277 | uint32_t elsXmitSCR; |
James Smart | f60cb93 | 2019-05-14 14:58:05 -0700 | [diff] [blame] | 278 | uint32_t elsXmitRSCN; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 279 | uint32_t elsXmitRNID; |
| 280 | uint32_t elsXmitFARP; |
| 281 | uint32_t elsXmitFARPR; |
| 282 | uint32_t elsXmitACC; |
| 283 | uint32_t elsXmitLSRJT; |
| 284 | |
| 285 | uint32_t frameRcvBcast; |
| 286 | uint32_t frameRcvMulti; |
| 287 | uint32_t strayXmitCmpl; |
| 288 | uint32_t frameXmitDelay; |
| 289 | uint32_t xriCmdCmpl; |
| 290 | uint32_t xriStatErr; |
| 291 | uint32_t LinkUp; |
| 292 | uint32_t LinkDown; |
| 293 | uint32_t LinkMultiEvent; |
| 294 | uint32_t NoRcvBuf; |
| 295 | uint32_t fcpCmd; |
| 296 | uint32_t fcpCmpl; |
| 297 | uint32_t fcpRspErr; |
| 298 | uint32_t fcpRemoteStop; |
| 299 | uint32_t fcpPortRjt; |
| 300 | uint32_t fcpPortBusy; |
| 301 | uint32_t fcpError; |
| 302 | uint32_t fcpLocalErr; |
| 303 | }; |
| 304 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 305 | struct lpfc_hba; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 306 | |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 307 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 308 | enum discovery_state { |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 309 | LPFC_VPORT_UNKNOWN = 0, /* vport state is unknown */ |
| 310 | LPFC_VPORT_FAILED = 1, /* vport has failed */ |
| 311 | LPFC_LOCAL_CFG_LINK = 6, /* local NPORT Id configured */ |
| 312 | LPFC_FLOGI = 7, /* FLOGI sent to Fabric */ |
| 313 | LPFC_FDISC = 8, /* FDISC sent for vport */ |
| 314 | LPFC_FABRIC_CFG_LINK = 9, /* Fabric assigned NPORT Id |
| 315 | * configured */ |
| 316 | LPFC_NS_REG = 10, /* Register with NameServer */ |
| 317 | LPFC_NS_QRY = 11, /* Query NameServer for NPort ID list */ |
| 318 | LPFC_BUILD_DISC_LIST = 12, /* Build ADISC and PLOGI lists for |
| 319 | * device authentication / discovery */ |
| 320 | LPFC_DISC_AUTH = 13, /* Processing ADISC list */ |
| 321 | LPFC_VPORT_READY = 32, |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 322 | }; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 323 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 324 | enum hba_state { |
| 325 | LPFC_LINK_UNKNOWN = 0, /* HBA state is unknown */ |
| 326 | LPFC_WARM_START = 1, /* HBA state after selective reset */ |
| 327 | LPFC_INIT_START = 2, /* Initial state after board reset */ |
| 328 | LPFC_INIT_MBX_CMDS = 3, /* Initialize HBA with mbox commands */ |
| 329 | LPFC_LINK_DOWN = 4, /* HBA initialized, link is down */ |
| 330 | LPFC_LINK_UP = 5, /* Link is up - issue READ_LA */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 331 | LPFC_CLEAR_LA = 6, /* authentication cmplt - issue |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 332 | * CLEAR_LA */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 333 | LPFC_HBA_READY = 32, |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 334 | LPFC_HBA_ERROR = -1 |
| 335 | }; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 336 | |
James Smart | 1dc5ec2 | 2018-10-23 13:41:11 -0700 | [diff] [blame] | 337 | struct lpfc_trunk_link_state { |
| 338 | enum hba_state state; |
| 339 | uint8_t fault; |
| 340 | }; |
| 341 | |
| 342 | struct lpfc_trunk_link { |
| 343 | struct lpfc_trunk_link_state link0, |
| 344 | link1, |
| 345 | link2, |
| 346 | link3; |
| 347 | }; |
| 348 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 349 | struct lpfc_vport { |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 350 | struct lpfc_hba *phba; |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 351 | struct list_head listentry; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 352 | uint8_t port_type; |
| 353 | #define LPFC_PHYSICAL_PORT 1 |
| 354 | #define LPFC_NPIV_PORT 2 |
| 355 | #define LPFC_FABRIC_PORT 3 |
| 356 | enum discovery_state port_state; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 357 | |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 358 | uint16_t vpi; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 359 | uint16_t vfi; |
James Smart | c868595 | 2009-11-18 15:39:16 -0500 | [diff] [blame] | 360 | uint8_t vpi_state; |
| 361 | #define LPFC_VPI_REGISTERED 0x1 |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 362 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 363 | uint32_t fc_flag; /* FC flags */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 364 | /* Several of these flags are HBA centric and should be moved to |
| 365 | * phba->link_flag (e.g. FC_PTP, FC_PUBLIC_LOOP) |
| 366 | */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 367 | #define FC_PT2PT 0x1 /* pt2pt with no fabric */ |
| 368 | #define FC_PT2PT_PLOGI 0x2 /* pt2pt initiate PLOGI */ |
| 369 | #define FC_DISC_TMO 0x4 /* Discovery timer running */ |
| 370 | #define FC_PUBLIC_LOOP 0x8 /* Public loop */ |
| 371 | #define FC_LBIT 0x10 /* LOGIN bit in loopinit set */ |
| 372 | #define FC_RSCN_MODE 0x20 /* RSCN cmd rcv'ed */ |
| 373 | #define FC_NLP_MORE 0x40 /* More node to process in node tbl */ |
| 374 | #define FC_OFFLINE_MODE 0x80 /* Interface is offline for diag */ |
| 375 | #define FC_FABRIC 0x100 /* We are fabric attached */ |
James Smart | 4b40c59 | 2010-03-15 11:25:44 -0400 | [diff] [blame] | 376 | #define FC_VPORT_LOGO_RCVD 0x200 /* LOGO received on vport */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 377 | #define FC_RSCN_DISCOVERY 0x400 /* Auth all devices after RSCN */ |
James Smart | 4b40c59 | 2010-03-15 11:25:44 -0400 | [diff] [blame] | 378 | #define FC_LOGO_RCVD_DID_CHNG 0x800 /* FDISC on phys port detect DID chng*/ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 379 | #define FC_SCSI_SCAN_TMO 0x4000 /* scsi scan timer running */ |
| 380 | #define FC_ABORT_DISCOVERY 0x8000 /* we want to abort discovery */ |
| 381 | #define FC_NDISC_ACTIVE 0x10000 /* NPort discovery active */ |
| 382 | #define FC_BYPASSED_MODE 0x20000 /* NPort is in bypassed mode */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 383 | #define FC_VPORT_NEEDS_REG_VPI 0x80000 /* Needs to have its vpi registered */ |
| 384 | #define FC_RSCN_DEFERRED 0x100000 /* A deferred RSCN being processed */ |
James Smart | 1c6834a | 2009-07-19 10:01:26 -0400 | [diff] [blame] | 385 | #define FC_VPORT_NEEDS_INIT_VPI 0x200000 /* Need to INIT_VPI before FDISC */ |
James Smart | 695a814 | 2010-01-26 23:08:03 -0500 | [diff] [blame] | 386 | #define FC_VPORT_CVL_RCVD 0x400000 /* VLink failed due to CVL */ |
| 387 | #define FC_VFI_REGISTERED 0x800000 /* VFI is registered */ |
| 388 | #define FC_FDISC_COMPLETED 0x1000000/* FDISC completed */ |
James Smart | 9249414 | 2011-02-16 12:39:44 -0500 | [diff] [blame] | 389 | #define FC_DISC_DELAYED 0x2000000/* Delay NPort discovery */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 390 | |
James Smart | 7ee5d43 | 2007-10-27 13:37:17 -0400 | [diff] [blame] | 391 | uint32_t ct_flags; |
| 392 | #define FC_CT_RFF_ID 0x1 /* RFF_ID accepted by switch */ |
| 393 | #define FC_CT_RNN_ID 0x2 /* RNN_ID accepted by switch */ |
| 394 | #define FC_CT_RSNN_NN 0x4 /* RSNN_NN accepted by switch */ |
| 395 | #define FC_CT_RSPN_ID 0x8 /* RSPN_ID accepted by switch */ |
| 396 | #define FC_CT_RFT_ID 0x10 /* RFT_ID accepted by switch */ |
| 397 | |
James Smart | 685f0bf | 2007-04-25 09:53:08 -0400 | [diff] [blame] | 398 | struct list_head fc_nodes; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 399 | |
| 400 | /* Keep counters for the number of entries in each list. */ |
| 401 | uint16_t fc_plogi_cnt; |
| 402 | uint16_t fc_adisc_cnt; |
| 403 | uint16_t fc_reglogin_cnt; |
| 404 | uint16_t fc_prli_cnt; |
| 405 | uint16_t fc_unmap_cnt; |
| 406 | uint16_t fc_map_cnt; |
| 407 | uint16_t fc_npr_cnt; |
| 408 | uint16_t fc_unused_cnt; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 409 | struct serv_parm fc_sparam; /* buffer for our service parameters */ |
| 410 | |
| 411 | uint32_t fc_myDID; /* fibre channel S_ID */ |
| 412 | uint32_t fc_prevDID; /* previous fibre channel S_ID */ |
James Smart | 9249414 | 2011-02-16 12:39:44 -0500 | [diff] [blame] | 413 | struct lpfc_name fabric_portname; |
| 414 | struct lpfc_name fabric_nodename; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 415 | |
| 416 | int32_t stopped; /* HBA has not been restarted since last ERATT */ |
| 417 | uint8_t fc_linkspeed; /* Link speed after last READ_LA */ |
| 418 | |
James Smart | a0f2d3e | 2017-02-12 13:52:31 -0800 | [diff] [blame] | 419 | uint32_t num_disc_nodes; /* in addition to hba_state */ |
| 420 | uint32_t gidft_inp; /* cnt of outstanding GID_FTs */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 421 | |
| 422 | uint32_t fc_nlp_cnt; /* outstanding NODELIST requests */ |
| 423 | uint32_t fc_rscn_id_cnt; /* count of RSCNs payloads in list */ |
James Smart | 7f5f3d0 | 2008-02-08 18:50:14 -0500 | [diff] [blame] | 424 | uint32_t fc_rscn_flush; /* flag use of fc_rscn_id_list */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 425 | struct lpfc_dmabuf *fc_rscn_id_list[FC_MAX_HOLD_RSCN]; |
| 426 | struct lpfc_name fc_nodename; /* fc nodename */ |
| 427 | struct lpfc_name fc_portname; /* fc portname */ |
| 428 | |
| 429 | struct lpfc_work_evt disc_timeout_evt; |
| 430 | |
| 431 | struct timer_list fc_disctmo; /* Discovery rescue timer */ |
| 432 | uint8_t fc_ns_retry; /* retries for fabric nameserver */ |
| 433 | uint32_t fc_prli_sent; /* cntr for outstanding PRLIs */ |
| 434 | |
| 435 | spinlock_t work_port_lock; |
| 436 | uint32_t work_port_events; /* Timeout to be handled */ |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 437 | #define WORKER_DISC_TMO 0x1 /* vport: Discovery timeout */ |
| 438 | #define WORKER_ELS_TMO 0x2 /* vport: ELS timeout */ |
James Smart | 9249414 | 2011-02-16 12:39:44 -0500 | [diff] [blame] | 439 | #define WORKER_DELAYED_DISC_TMO 0x8 /* vport: delayed discovery */ |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 440 | |
| 441 | #define WORKER_MBOX_TMO 0x100 /* hba: MBOX timeout */ |
| 442 | #define WORKER_HB_TMO 0x200 /* hba: Heart beat timeout */ |
Joe Perches | b1c1181 | 2008-02-03 17:28:22 +0200 | [diff] [blame] | 443 | #define WORKER_FABRIC_BLOCK_TMO 0x400 /* hba: fabric block timeout */ |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 444 | #define WORKER_RAMP_DOWN_QUEUE 0x800 /* hba: Decrease Q depth */ |
| 445 | #define WORKER_RAMP_UP_QUEUE 0x1000 /* hba: Increase Q depth */ |
James Smart | 2a9bf3d | 2010-06-07 15:24:45 -0400 | [diff] [blame] | 446 | #define WORKER_SERVICE_TXQ 0x2000 /* hba: IOCBs on the txq */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 447 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 448 | struct timer_list els_tmofunc; |
James Smart | 9249414 | 2011-02-16 12:39:44 -0500 | [diff] [blame] | 449 | struct timer_list delayed_disc_tmo; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 450 | |
| 451 | int unreg_vpi_cmpl; |
| 452 | |
| 453 | uint8_t load_flag; |
| 454 | #define FC_LOADING 0x1 /* HBA in process of loading drvr */ |
| 455 | #define FC_UNLOADING 0x2 /* HBA in process of unloading drvr */ |
James Smart | 4258e98 | 2015-12-16 18:11:58 -0500 | [diff] [blame] | 456 | #define FC_ALLOW_FDMI 0x4 /* port is ready for FDMI requests */ |
James Smart | 3de2a65 | 2007-08-02 11:09:59 -0400 | [diff] [blame] | 457 | /* Vport Config Parameters */ |
| 458 | uint32_t cfg_scan_down; |
| 459 | uint32_t cfg_lun_queue_depth; |
| 460 | uint32_t cfg_nodev_tmo; |
| 461 | uint32_t cfg_devloss_tmo; |
| 462 | uint32_t cfg_restrict_login; |
| 463 | uint32_t cfg_peer_port_login; |
| 464 | uint32_t cfg_fcp_class; |
| 465 | uint32_t cfg_use_adisc; |
James Smart | 3de2a65 | 2007-08-02 11:09:59 -0400 | [diff] [blame] | 466 | uint32_t cfg_discovery_threads; |
James Smart | e8b6201 | 2007-08-02 11:10:09 -0400 | [diff] [blame] | 467 | uint32_t cfg_log_verbose; |
James Smart | f6e8479 | 2019-01-28 11:14:38 -0800 | [diff] [blame] | 468 | uint32_t cfg_enable_fc4_type; |
James Smart | 3de2a65 | 2007-08-02 11:09:59 -0400 | [diff] [blame] | 469 | uint32_t cfg_max_luns; |
James Smart | 7ee5d43 | 2007-10-27 13:37:17 -0400 | [diff] [blame] | 470 | uint32_t cfg_enable_da_id; |
James Smart | 977b5a0 | 2008-09-07 11:52:04 -0400 | [diff] [blame] | 471 | uint32_t cfg_max_scsicmpl_time; |
James Smart | 7dc517d | 2010-07-14 15:32:10 -0400 | [diff] [blame] | 472 | uint32_t cfg_tgt_queue_depth; |
James Smart | 3cb01c5 | 2013-07-15 18:35:04 -0400 | [diff] [blame] | 473 | uint32_t cfg_first_burst_size; |
James Smart | 3de2a65 | 2007-08-02 11:09:59 -0400 | [diff] [blame] | 474 | uint32_t dev_loss_tmo_changed; |
James Smart | 51ef4c2 | 2007-08-02 11:10:31 -0400 | [diff] [blame] | 475 | |
| 476 | struct fc_vport *fc_vport; |
| 477 | |
James Smart | 923e4b6 | 2008-12-04 22:40:07 -0500 | [diff] [blame] | 478 | #ifdef CONFIG_SCSI_LPFC_DEBUG_FS |
James Smart | 51ef4c2 | 2007-08-02 11:10:31 -0400 | [diff] [blame] | 479 | struct dentry *debug_disc_trc; |
| 480 | struct dentry *debug_nodelist; |
James Smart | bd2cdd5 | 2017-02-12 13:52:33 -0800 | [diff] [blame] | 481 | struct dentry *debug_nvmestat; |
James Smart | 4c47efc | 2019-01-28 11:14:25 -0800 | [diff] [blame] | 482 | struct dentry *debug_scsistat; |
James Smart | bd2cdd5 | 2017-02-12 13:52:33 -0800 | [diff] [blame] | 483 | struct dentry *debug_nvmektime; |
James Smart | 840eda9 | 2020-03-22 11:13:00 -0700 | [diff] [blame^] | 484 | struct dentry *debug_hdwqstat; |
James Smart | 51ef4c2 | 2007-08-02 11:10:31 -0400 | [diff] [blame] | 485 | struct dentry *vport_debugfs_root; |
| 486 | struct lpfc_debugfs_trc *disc_trc; |
| 487 | atomic_t disc_trc_cnt; |
| 488 | #endif |
James Smart | ea2151b | 2008-09-07 11:52:10 -0400 | [diff] [blame] | 489 | uint8_t stat_data_enabled; |
| 490 | uint8_t stat_data_blocked; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 491 | struct list_head rcv_buffer_list; |
James Smart | 45ed119 | 2009-10-02 15:17:02 -0400 | [diff] [blame] | 492 | unsigned long rcv_buffer_time_stamp; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 493 | uint32_t vport_flag; |
| 494 | #define STATIC_VPORT 1 |
James Smart | aeb3c81 | 2017-04-21 16:05:02 -0700 | [diff] [blame] | 495 | #define FAWWPN_SET 2 |
| 496 | #define FAWWPN_PARAM_CHG 4 |
James Smart | 4258e98 | 2015-12-16 18:11:58 -0500 | [diff] [blame] | 497 | |
| 498 | uint16_t fdmi_num_disc; |
| 499 | uint32_t fdmi_hba_mask; |
| 500 | uint32_t fdmi_port_mask; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 501 | |
| 502 | /* There is a single nvme instance per vport. */ |
| 503 | struct nvme_fc_local_port *localport; |
| 504 | uint8_t nvmei_support; /* driver supports NVME Initiator */ |
| 505 | uint32_t last_fcp_wqidx; |
James Smart | d496b9a | 2018-10-23 13:41:08 -0700 | [diff] [blame] | 506 | uint32_t rcv_flogi_cnt; /* How many unsol FLOGIs ACK'd. */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 507 | }; |
| 508 | |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 509 | struct hbq_s { |
| 510 | uint16_t entry_count; /* Current number of HBQ slots */ |
James Smart | a8adb83 | 2007-10-27 13:37:53 -0400 | [diff] [blame] | 511 | uint16_t buffer_count; /* Current number of buffers posted */ |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 512 | uint32_t next_hbqPutIdx; /* Index to next HBQ slot to use */ |
| 513 | uint32_t hbqPutIdx; /* HBQ slot to use */ |
| 514 | uint32_t local_hbqGetIdx; /* Local copy of Get index from Port */ |
James Smart | 51ef4c2 | 2007-08-02 11:10:31 -0400 | [diff] [blame] | 515 | void *hbq_virt; /* Virtual ptr to this hbq */ |
| 516 | struct list_head hbq_buffer_list; /* buffers assigned to this HBQ */ |
| 517 | /* Callback for HBQ buffer allocation */ |
| 518 | struct hbq_dmabuf *(*hbq_alloc_buffer) (struct lpfc_hba *); |
| 519 | /* Callback for HBQ buffer free */ |
| 520 | void (*hbq_free_buffer) (struct lpfc_hba *, |
| 521 | struct hbq_dmabuf *); |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 522 | }; |
| 523 | |
James Smart | 51ef4c2 | 2007-08-02 11:10:31 -0400 | [diff] [blame] | 524 | /* this matches the position in the lpfc_hbq_defs array */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 525 | #define LPFC_ELS_HBQ 0 |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 526 | #define LPFC_MAX_HBQS 1 |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 527 | |
James Smart | 7af6705 | 2007-10-27 13:38:11 -0400 | [diff] [blame] | 528 | enum hba_temp_state { |
| 529 | HBA_NORMAL_TEMP, |
| 530 | HBA_OVER_TEMP |
| 531 | }; |
| 532 | |
James Smart | db2378e | 2008-02-08 18:49:51 -0500 | [diff] [blame] | 533 | enum intr_type_t { |
| 534 | NONE = 0, |
| 535 | INTx, |
| 536 | MSI, |
| 537 | MSIX, |
| 538 | }; |
| 539 | |
James Smart | 6dd9e31 | 2013-01-03 15:43:37 -0500 | [diff] [blame] | 540 | #define LPFC_CT_CTX_MAX 64 |
James Smart | f1c3b0f | 2009-07-19 10:01:32 -0400 | [diff] [blame] | 541 | struct unsol_rcv_ct_ctx { |
| 542 | uint32_t ctxt_id; |
| 543 | uint32_t SID; |
James Smart | 6dd9e31 | 2013-01-03 15:43:37 -0500 | [diff] [blame] | 544 | uint32_t valid; |
| 545 | #define UNSOL_INVALID 0 |
| 546 | #define UNSOL_VALID 1 |
James Smart | 7851fe2 | 2011-07-22 18:36:52 -0400 | [diff] [blame] | 547 | uint16_t oxid; |
| 548 | uint16_t rxid; |
James Smart | f1c3b0f | 2009-07-19 10:01:32 -0400 | [diff] [blame] | 549 | }; |
| 550 | |
James Smart | 76a95d7 | 2010-11-20 23:11:48 -0500 | [diff] [blame] | 551 | #define LPFC_USER_LINK_SPEED_AUTO 0 /* auto select (default)*/ |
| 552 | #define LPFC_USER_LINK_SPEED_1G 1 /* 1 Gigabaud */ |
| 553 | #define LPFC_USER_LINK_SPEED_2G 2 /* 2 Gigabaud */ |
| 554 | #define LPFC_USER_LINK_SPEED_4G 4 /* 4 Gigabaud */ |
| 555 | #define LPFC_USER_LINK_SPEED_8G 8 /* 8 Gigabaud */ |
| 556 | #define LPFC_USER_LINK_SPEED_10G 10 /* 10 Gigabaud */ |
| 557 | #define LPFC_USER_LINK_SPEED_16G 16 /* 16 Gigabaud */ |
James Smart | d38dd52 | 2015-08-31 16:48:17 -0400 | [diff] [blame] | 558 | #define LPFC_USER_LINK_SPEED_32G 32 /* 32 Gigabaud */ |
James Smart | fbd8a6b | 2018-02-22 08:18:45 -0800 | [diff] [blame] | 559 | #define LPFC_USER_LINK_SPEED_64G 64 /* 64 Gigabaud */ |
| 560 | #define LPFC_USER_LINK_SPEED_MAX LPFC_USER_LINK_SPEED_64G |
| 561 | |
| 562 | #define LPFC_LINK_SPEED_STRING "0, 1, 2, 4, 8, 10, 16, 32, 64" |
James Smart | 76a95d7 | 2010-11-20 23:11:48 -0500 | [diff] [blame] | 563 | |
James Smart | 7ad20aa | 2011-05-24 11:44:28 -0400 | [diff] [blame] | 564 | enum nemb_type { |
| 565 | nemb_mse = 1, |
| 566 | nemb_hbd |
| 567 | }; |
| 568 | |
| 569 | enum mbox_type { |
| 570 | mbox_rd = 1, |
| 571 | mbox_wr |
| 572 | }; |
| 573 | |
| 574 | enum dma_type { |
| 575 | dma_mbox = 1, |
| 576 | dma_ebuf |
| 577 | }; |
| 578 | |
| 579 | enum sta_type { |
| 580 | sta_pre_addr = 1, |
| 581 | sta_pos_addr |
| 582 | }; |
| 583 | |
| 584 | struct lpfc_mbox_ext_buf_ctx { |
| 585 | uint32_t state; |
| 586 | #define LPFC_BSG_MBOX_IDLE 0 |
| 587 | #define LPFC_BSG_MBOX_HOST 1 |
| 588 | #define LPFC_BSG_MBOX_PORT 2 |
| 589 | #define LPFC_BSG_MBOX_DONE 3 |
| 590 | #define LPFC_BSG_MBOX_ABTS 4 |
| 591 | enum nemb_type nembType; |
| 592 | enum mbox_type mboxType; |
| 593 | uint32_t numBuf; |
| 594 | uint32_t mbxTag; |
| 595 | uint32_t seqNum; |
| 596 | struct lpfc_dmabuf *mbx_dmabuf; |
| 597 | struct list_head ext_dmabuf_list; |
| 598 | }; |
| 599 | |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 600 | struct lpfc_epd_pool { |
| 601 | /* Expedite pool */ |
| 602 | struct list_head list; |
| 603 | u32 count; |
| 604 | spinlock_t lock; /* lock for expedite pool */ |
| 605 | }; |
| 606 | |
James Smart | 95bfc6d | 2019-10-18 14:18:27 -0700 | [diff] [blame] | 607 | enum ras_state { |
| 608 | INACTIVE, |
| 609 | REG_INPROGRESS, |
| 610 | ACTIVE |
| 611 | }; |
| 612 | |
James Smart | d2cc9bc | 2018-09-10 10:30:50 -0700 | [diff] [blame] | 613 | struct lpfc_ras_fwlog { |
| 614 | uint8_t *fwlog_buff; |
| 615 | uint32_t fw_buffcount; /* Buffer size posted to FW */ |
| 616 | #define LPFC_RAS_BUFF_ENTERIES 16 /* Each entry can hold max of 64k */ |
| 617 | #define LPFC_RAS_MAX_ENTRY_SIZE (64 * 1024) |
| 618 | #define LPFC_RAS_MIN_BUFF_POST_SIZE (256 * 1024) |
| 619 | #define LPFC_RAS_MAX_BUFF_POST_SIZE (1024 * 1024) |
| 620 | uint32_t fw_loglevel; /* Log level set */ |
| 621 | struct lpfc_dmabuf lwpd; |
| 622 | struct list_head fwlog_buff_list; |
| 623 | |
| 624 | /* RAS support status on adapter */ |
| 625 | bool ras_hwsupport; /* RAS Support available on HW or not */ |
| 626 | bool ras_enabled; /* Ras Enabled for the function */ |
| 627 | #define LPFC_RAS_DISABLE_LOGGING 0x00 |
| 628 | #define LPFC_RAS_ENABLE_LOGGING 0x01 |
James Smart | 95bfc6d | 2019-10-18 14:18:27 -0700 | [diff] [blame] | 629 | enum ras_state state; /* RAS logging running state */ |
James Smart | d2cc9bc | 2018-09-10 10:30:50 -0700 | [diff] [blame] | 630 | }; |
| 631 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 632 | struct lpfc_hba { |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 633 | /* SCSI interface function jump table entries */ |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 634 | struct lpfc_io_buf * (*lpfc_get_scsi_buf) |
James Smart | ace44e4 | 2019-01-28 11:14:27 -0800 | [diff] [blame] | 635 | (struct lpfc_hba *phba, struct lpfc_nodelist *ndlp, |
| 636 | struct scsi_cmnd *cmnd); |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 637 | int (*lpfc_scsi_prep_dma_buf) |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 638 | (struct lpfc_hba *, struct lpfc_io_buf *); |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 639 | void (*lpfc_scsi_unprep_dma_buf) |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 640 | (struct lpfc_hba *, struct lpfc_io_buf *); |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 641 | void (*lpfc_release_scsi_buf) |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 642 | (struct lpfc_hba *, struct lpfc_io_buf *); |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 643 | void (*lpfc_rampdown_queue_depth) |
| 644 | (struct lpfc_hba *); |
| 645 | void (*lpfc_scsi_prep_cmnd) |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 646 | (struct lpfc_vport *, struct lpfc_io_buf *, |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 647 | struct lpfc_nodelist *); |
James Smart | acd6859 | 2012-01-18 16:25:09 -0500 | [diff] [blame] | 648 | |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 649 | /* IOCB interface function jump table entries */ |
| 650 | int (*__lpfc_sli_issue_iocb) |
| 651 | (struct lpfc_hba *, uint32_t, |
| 652 | struct lpfc_iocbq *, uint32_t); |
| 653 | void (*__lpfc_sli_release_iocbq)(struct lpfc_hba *, |
| 654 | struct lpfc_iocbq *); |
| 655 | int (*lpfc_hba_down_post)(struct lpfc_hba *phba); |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 656 | IOCB_t * (*lpfc_get_iocb_from_iocbq) |
| 657 | (struct lpfc_iocbq *); |
| 658 | void (*lpfc_scsi_cmd_iocb_cmpl) |
| 659 | (struct lpfc_hba *, struct lpfc_iocbq *, struct lpfc_iocbq *); |
| 660 | |
| 661 | /* MBOX interface function jump table entries */ |
| 662 | int (*lpfc_sli_issue_mbox) |
| 663 | (struct lpfc_hba *, LPFC_MBOXQ_t *, uint32_t); |
James Smart | acd6859 | 2012-01-18 16:25:09 -0500 | [diff] [blame] | 664 | |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 665 | /* Slow-path IOCB process function jump table entries */ |
| 666 | void (*lpfc_sli_handle_slow_ring_event) |
| 667 | (struct lpfc_hba *phba, struct lpfc_sli_ring *pring, |
| 668 | uint32_t mask); |
James Smart | acd6859 | 2012-01-18 16:25:09 -0500 | [diff] [blame] | 669 | |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 670 | /* INIT device interface function jump table entries */ |
| 671 | int (*lpfc_sli_hbq_to_firmware) |
| 672 | (struct lpfc_hba *, uint32_t, struct hbq_dmabuf *); |
| 673 | int (*lpfc_sli_brdrestart) |
| 674 | (struct lpfc_hba *); |
| 675 | int (*lpfc_sli_brdready) |
| 676 | (struct lpfc_hba *, uint32_t); |
| 677 | void (*lpfc_handle_eratt) |
| 678 | (struct lpfc_hba *); |
| 679 | void (*lpfc_stop_port) |
| 680 | (struct lpfc_hba *); |
James Smart | 84d1b00 | 2010-02-12 14:42:33 -0500 | [diff] [blame] | 681 | int (*lpfc_hba_init_link) |
James Smart | 6e7288d | 2010-06-07 15:23:35 -0400 | [diff] [blame] | 682 | (struct lpfc_hba *, uint32_t); |
James Smart | 84d1b00 | 2010-02-12 14:42:33 -0500 | [diff] [blame] | 683 | int (*lpfc_hba_down_link) |
James Smart | 6e7288d | 2010-06-07 15:23:35 -0400 | [diff] [blame] | 684 | (struct lpfc_hba *, uint32_t); |
James Smart | 7f86059 | 2011-03-11 16:05:52 -0500 | [diff] [blame] | 685 | int (*lpfc_selective_reset) |
| 686 | (struct lpfc_hba *); |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 687 | |
James Smart | acd6859 | 2012-01-18 16:25:09 -0500 | [diff] [blame] | 688 | int (*lpfc_bg_scsi_prep_dma_buf) |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 689 | (struct lpfc_hba *, struct lpfc_io_buf *); |
James Smart | acd6859 | 2012-01-18 16:25:09 -0500 | [diff] [blame] | 690 | /* Add new entries here */ |
| 691 | |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 692 | /* expedite pool */ |
| 693 | struct lpfc_epd_pool epd_pool; |
| 694 | |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 695 | /* SLI4 specific HBA data structure */ |
| 696 | struct lpfc_sli4_hba sli4_hba; |
| 697 | |
Dick Kennedy | f485c18 | 2017-09-29 17:34:34 -0700 | [diff] [blame] | 698 | struct workqueue_struct *wq; |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 699 | struct delayed_work eq_delay_work; |
Dick Kennedy | f485c18 | 2017-09-29 17:34:34 -0700 | [diff] [blame] | 700 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 701 | struct lpfc_sli sli; |
James Smart | 3772a99 | 2009-05-22 14:50:54 -0400 | [diff] [blame] | 702 | uint8_t pci_dev_grp; /* lpfc PCI dev group: 0x0, 0x1, 0x2,... */ |
| 703 | uint32_t sli_rev; /* SLI2, SLI3, or SLI4 */ |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 704 | uint32_t sli3_options; /* Mask of enabled SLI3 options */ |
James Smart | 34b02dc | 2008-08-24 21:49:55 -0400 | [diff] [blame] | 705 | #define LPFC_SLI3_HBQ_ENABLED 0x01 |
| 706 | #define LPFC_SLI3_NPIV_ENABLED 0x02 |
| 707 | #define LPFC_SLI3_VPORT_TEARDOWN 0x04 |
| 708 | #define LPFC_SLI3_CRP_ENABLED 0x08 |
James Smart | 81301a9 | 2008-12-04 22:39:46 -0500 | [diff] [blame] | 709 | #define LPFC_SLI3_BG_ENABLED 0x20 |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 710 | #define LPFC_SLI3_DSS_ENABLED 0x40 |
James Smart | fedd3b7 | 2011-02-16 12:39:24 -0500 | [diff] [blame] | 711 | #define LPFC_SLI4_PERFH_ENABLED 0x80 |
| 712 | #define LPFC_SLI4_PHWQ_ENABLED 0x100 |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 713 | uint32_t iocb_cmd_size; |
| 714 | uint32_t iocb_rsp_size; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 715 | |
James Smart | 1dc5ec2 | 2018-10-23 13:41:11 -0700 | [diff] [blame] | 716 | struct lpfc_trunk_link trunk_link; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 717 | enum hba_state link_state; |
| 718 | uint32_t link_flag; /* link state flags */ |
James Smart | 311464e | 2007-08-02 11:10:37 -0400 | [diff] [blame] | 719 | #define LS_LOOPBACK_MODE 0x1 /* NPort is in Loopback mode */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 720 | /* This flag is set while issuing */ |
| 721 | /* INIT_LINK mailbox command */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 722 | #define LS_NPIV_FAB_SUPPORTED 0x2 /* Fabric supports NPIV */ |
James Smart | 1b32f6a | 2008-02-08 18:49:39 -0500 | [diff] [blame] | 723 | #define LS_IGNORE_ERATT 0x4 /* intr handler should ignore ERATT */ |
James Smart | ae9e28f | 2017-05-15 15:20:51 -0700 | [diff] [blame] | 724 | #define LS_MDS_LINK_DOWN 0x8 /* MDS Diagnostics Link Down */ |
James Smart | 53e13ee | 2018-08-16 16:04:05 -0700 | [diff] [blame] | 725 | #define LS_MDS_LOOPBACK 0x10 /* MDS Diagnostics Link Up (Loopback) */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 726 | |
James Smart | 9399627 | 2008-08-24 21:50:30 -0400 | [diff] [blame] | 727 | uint32_t hba_flag; /* hba generic flags */ |
| 728 | #define HBA_ERATT_HANDLED 0x1 /* This flag is set when eratt handled */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 729 | #define DEFER_ERATT 0x2 /* Deferred error attention in progress */ |
James Smart | 76a95d7 | 2010-11-20 23:11:48 -0500 | [diff] [blame] | 730 | #define HBA_FCOE_MODE 0x4 /* HBA function in FCoE Mode */ |
James Smart | 45ed119 | 2009-10-02 15:17:02 -0400 | [diff] [blame] | 731 | #define HBA_SP_QUEUE_EVT 0x8 /* Slow-path qevt posted to worker thread*/ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 732 | #define HBA_POST_RECEIVE_BUFFER 0x10 /* Rcv buffers need to be posted */ |
James Smart | 83c6cb1 | 2019-10-18 14:18:30 -0700 | [diff] [blame] | 733 | #define HBA_PERSISTENT_TOPO 0x20 /* Persistent topology support in hba */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 734 | #define ELS_XRI_ABORT_EVENT 0x40 |
| 735 | #define ASYNC_EVENT 0x80 |
James Smart | a0c87cb | 2009-07-19 10:01:10 -0400 | [diff] [blame] | 736 | #define LINK_DISABLED 0x100 /* Link disabled by user */ |
James Smart | a93ff37 | 2010-10-22 11:06:08 -0400 | [diff] [blame] | 737 | #define FCF_TS_INPROG 0x200 /* FCF table scan in progress */ |
| 738 | #define FCF_RR_INPROG 0x400 /* FCF roundrobin flogi in progress */ |
| 739 | #define HBA_FIP_SUPPORT 0x800 /* FIP support in HBA */ |
| 740 | #define HBA_AER_ENABLED 0x1000 /* AER enabled with HBA */ |
| 741 | #define HBA_DEVLOSS_TMO 0x2000 /* HBA in devloss timeout */ |
James Smart | 19ca760 | 2010-11-20 23:11:55 -0500 | [diff] [blame] | 742 | #define HBA_RRQ_ACTIVE 0x4000 /* process the rrq active list */ |
James Smart | c00f62e | 2019-08-14 16:57:11 -0700 | [diff] [blame] | 743 | #define HBA_IOQ_FLUSH 0x8000 /* FCP/NVME I/O queues being flushed */ |
James Smart | 0293635 | 2014-04-04 13:52:12 -0400 | [diff] [blame] | 744 | #define HBA_FW_DUMP_OP 0x10000 /* Skips fn reset before FW dump */ |
James Smart | 65791f1 | 2016-07-06 12:35:56 -0700 | [diff] [blame] | 745 | #define HBA_RECOVERABLE_UE 0x20000 /* Firmware supports recoverable UE */ |
James Smart | c691816 | 2016-10-13 15:06:16 -0700 | [diff] [blame] | 746 | #define HBA_FORCED_LINK_SPEED 0x40000 /* |
| 747 | * Firmware supports Forced Link Speed |
| 748 | * capability |
| 749 | */ |
James Smart | 0a9e968 | 2018-11-29 16:09:36 -0800 | [diff] [blame] | 750 | #define HBA_FLOGI_ISSUED 0x100000 /* FLOGI was issued */ |
James Smart | 835214f | 2020-01-27 16:23:03 -0800 | [diff] [blame] | 751 | #define HBA_DEFER_FLOGI 0x800000 /* Defer FLOGI till read_sparm cmpl */ |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 752 | |
James Smart | 45ed119 | 2009-10-02 15:17:02 -0400 | [diff] [blame] | 753 | uint32_t fcp_ring_in_use; /* When polling test if intr-hndlr active*/ |
James Smart | 34b02dc | 2008-08-24 21:49:55 -0400 | [diff] [blame] | 754 | struct lpfc_dmabuf slim2p; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 755 | |
James Smart | 34b02dc | 2008-08-24 21:49:55 -0400 | [diff] [blame] | 756 | MAILBOX_t *mbox; |
James Smart | 7a47027 | 2010-03-15 11:25:20 -0400 | [diff] [blame] | 757 | uint32_t *mbox_ext; |
James Smart | 7ad20aa | 2011-05-24 11:44:28 -0400 | [diff] [blame] | 758 | struct lpfc_mbox_ext_buf_ctx mbox_ext_buf_ctx; |
James Smart | 9399627 | 2008-08-24 21:50:30 -0400 | [diff] [blame] | 759 | uint32_t ha_copy; |
James Smart | 34b02dc | 2008-08-24 21:49:55 -0400 | [diff] [blame] | 760 | struct _PCB *pcb; |
| 761 | struct _IOCB *IOCBs; |
| 762 | |
| 763 | struct lpfc_dmabuf hbqslimp; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 764 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 765 | uint16_t pci_cfg_value; |
| 766 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 767 | uint8_t fc_linkspeed; /* Link speed after last READ_LA */ |
| 768 | |
| 769 | uint32_t fc_eventTag; /* event tag for link attention */ |
James Smart | 4d9ab99 | 2009-10-02 15:16:39 -0400 | [diff] [blame] | 770 | uint32_t link_events; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 771 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 772 | /* These fields used to be binfo */ |
| 773 | uint32_t fc_pref_DID; /* preferred D_ID */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 774 | uint8_t fc_pref_ALPA; /* preferred AL_PA */ |
James Smart | 12265f6 | 2010-10-22 11:05:53 -0400 | [diff] [blame] | 775 | uint32_t fc_edtovResol; /* E_D_TOV timer resolution */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 776 | uint32_t fc_edtov; /* E_D_TOV timer value */ |
| 777 | uint32_t fc_arbtov; /* ARB_TOV timer value */ |
| 778 | uint32_t fc_ratov; /* R_A_TOV timer value */ |
| 779 | uint32_t fc_rttov; /* R_T_TOV timer value */ |
| 780 | uint32_t fc_altov; /* AL_TOV timer value */ |
| 781 | uint32_t fc_crtov; /* C_R_TOV timer value */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 782 | |
| 783 | struct serv_parm fc_fabparam; /* fabric service parameters buffer */ |
| 784 | uint8_t alpa_map[128]; /* AL_PA map from READ_LA */ |
| 785 | |
| 786 | uint32_t lmt; |
| 787 | |
| 788 | uint32_t fc_topology; /* link topology, from LINK INIT */ |
James Smart | e74c03c | 2013-04-17 20:15:19 -0400 | [diff] [blame] | 789 | uint32_t fc_topology_changed; /* link topology, from LINK INIT */ |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 790 | |
| 791 | struct lpfc_stats fc_stat; |
| 792 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 793 | struct lpfc_nodelist fc_fcpnodev; /* nodelist entry for no device */ |
| 794 | uint32_t nport_event_cnt; /* timestamp for nlplist entry */ |
| 795 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 796 | uint8_t wwnn[8]; |
| 797 | uint8_t wwpn[8]; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 798 | uint32_t RandomData[7]; |
James Smart | 7bdedb3 | 2016-07-06 12:36:00 -0700 | [diff] [blame] | 799 | uint8_t fcp_embed_io; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 800 | uint8_t nvme_support; /* Firmware supports NVME */ |
| 801 | uint8_t nvmet_support; /* driver supports NVMET */ |
James Smart | f358dd0 | 2017-02-12 13:52:34 -0800 | [diff] [blame] | 802 | #define LPFC_NVMET_MAX_PORTS 32 |
James Smart | 7bdedb3 | 2016-07-06 12:36:00 -0700 | [diff] [blame] | 803 | uint8_t mds_diags_support; |
James Smart | 44fd7fe | 2017-08-23 16:55:47 -0700 | [diff] [blame] | 804 | uint8_t bbcredit_support; |
James Smart | c176ffa | 2018-01-30 15:58:46 -0800 | [diff] [blame] | 805 | uint8_t enab_exp_wqcq_pages; |
James Smart | 0d8af09 | 2019-08-14 16:57:10 -0700 | [diff] [blame] | 806 | u8 nsler; /* Firmware supports FC-NVMe-2 SLER */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 807 | |
James Smart | 3de2a65 | 2007-08-02 11:09:59 -0400 | [diff] [blame] | 808 | /* HBA Config Parameters */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 809 | uint32_t cfg_ack0; |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 810 | uint32_t cfg_xri_rebalancing; |
James Smart | d79c9e9 | 2019-08-14 16:57:09 -0700 | [diff] [blame] | 811 | uint32_t cfg_xpsgl; |
James Smart | 78b2d85 | 2007-08-02 11:10:21 -0400 | [diff] [blame] | 812 | uint32_t cfg_enable_npiv; |
James Smart | 19ca760 | 2010-11-20 23:11:55 -0500 | [diff] [blame] | 813 | uint32_t cfg_enable_rrq; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 814 | uint32_t cfg_topology; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 815 | uint32_t cfg_link_speed; |
James Smart | 7d791df | 2011-07-22 18:37:52 -0400 | [diff] [blame] | 816 | #define LPFC_FCF_FOV 1 /* Fast fcf failover */ |
| 817 | #define LPFC_FCF_PRIORITY 2 /* Priority fcf failover */ |
| 818 | uint32_t cfg_fcf_failover_policy; |
James Smart | 49aa143 | 2012-08-03 12:36:42 -0400 | [diff] [blame] | 819 | uint32_t cfg_fcp_io_sched; |
James Smart | 7ea92eb | 2018-10-23 13:41:10 -0700 | [diff] [blame] | 820 | uint32_t cfg_ns_query; |
James Smart | a6571c6 | 2012-10-31 14:44:42 -0400 | [diff] [blame] | 821 | uint32_t cfg_fcp2_no_tgt_reset; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 822 | uint32_t cfg_cr_delay; |
| 823 | uint32_t cfg_cr_count; |
Jamie Wellnitz | cf5bf97 | 2006-02-28 22:33:08 -0500 | [diff] [blame] | 824 | uint32_t cfg_multi_ring_support; |
James Smart | a4bc337 | 2006-12-02 13:34:16 -0500 | [diff] [blame] | 825 | uint32_t cfg_multi_ring_rctl; |
| 826 | uint32_t cfg_multi_ring_type; |
James.Smart@Emulex.Com | 875fbdf | 2005-11-29 16:32:13 -0500 | [diff] [blame] | 827 | uint32_t cfg_poll; |
| 828 | uint32_t cfg_poll_tmo; |
James Smart | 0c41122 | 2013-09-06 12:22:46 -0400 | [diff] [blame] | 829 | uint32_t cfg_task_mgmt_tmo; |
James Smart | 4ff4324 | 2006-12-02 13:34:56 -0500 | [diff] [blame] | 830 | uint32_t cfg_use_msi; |
James Smart | 0cf07f84 | 2017-06-01 21:07:10 -0700 | [diff] [blame] | 831 | uint32_t cfg_auto_imax; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 832 | uint32_t cfg_fcp_imax; |
James Smart | 41b194b | 2019-05-14 14:58:08 -0700 | [diff] [blame] | 833 | uint32_t cfg_force_rscn; |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 834 | uint32_t cfg_cq_poll_threshold; |
| 835 | uint32_t cfg_cq_max_proc_limit; |
James Smart | 7bb03bb | 2013-04-17 20:19:16 -0400 | [diff] [blame] | 836 | uint32_t cfg_fcp_cpu_map; |
James Smart | 77ffd34 | 2019-08-15 19:36:49 -0700 | [diff] [blame] | 837 | uint32_t cfg_fcp_mq_threshold; |
James Smart | cdb42be | 2019-01-28 11:14:21 -0800 | [diff] [blame] | 838 | uint32_t cfg_hdw_queue; |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 839 | uint32_t cfg_irq_chann; |
James Smart | dcaa213 | 2019-11-04 16:57:06 -0800 | [diff] [blame] | 840 | uint32_t cfg_irq_numa; |
James Smart | f358dd0 | 2017-02-12 13:52:34 -0800 | [diff] [blame] | 841 | uint32_t cfg_suppress_rsp; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 842 | uint32_t cfg_nvme_oas; |
James Smart | 4e565cf | 2018-02-22 08:18:50 -0800 | [diff] [blame] | 843 | uint32_t cfg_nvme_embed_cmd; |
James Smart | 2448e48 | 2018-04-09 14:24:24 -0700 | [diff] [blame] | 844 | uint32_t cfg_nvmet_mrq_post; |
James Smart | 2d7dbc4 | 2017-02-12 13:52:35 -0800 | [diff] [blame] | 845 | uint32_t cfg_nvmet_mrq; |
James Smart | f358dd0 | 2017-02-12 13:52:34 -0800 | [diff] [blame] | 846 | uint32_t cfg_enable_nvmet; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 847 | uint32_t cfg_nvme_enable_fb; |
James Smart | 2d7dbc4 | 2017-02-12 13:52:35 -0800 | [diff] [blame] | 848 | uint32_t cfg_nvmet_fb_size; |
James Smart | 96f7077 | 2013-04-17 20:16:15 -0400 | [diff] [blame] | 849 | uint32_t cfg_total_seg_cnt; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 850 | uint32_t cfg_sg_seg_cnt; |
James Smart | 4d4c4a4 | 2017-04-21 16:05:01 -0700 | [diff] [blame] | 851 | uint32_t cfg_nvme_seg_cnt; |
James Smart | 5b9e70b | 2018-09-10 10:30:42 -0700 | [diff] [blame] | 852 | uint32_t cfg_scsi_seg_cnt; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 853 | uint32_t cfg_sg_dma_buf_size; |
James Smart | 352e5fd | 2016-12-30 06:57:47 -0800 | [diff] [blame] | 854 | uint64_t cfg_soft_wwnn; |
| 855 | uint64_t cfg_soft_wwpn; |
James Smart | 3de2a65 | 2007-08-02 11:09:59 -0400 | [diff] [blame] | 856 | uint32_t cfg_hba_queue_depth; |
James Smart | 13815c8 | 2008-01-11 01:52:48 -0500 | [diff] [blame] | 857 | uint32_t cfg_enable_hba_reset; |
| 858 | uint32_t cfg_enable_hba_heartbeat; |
James Smart | 1ba981f | 2014-02-20 09:56:45 -0500 | [diff] [blame] | 859 | uint32_t cfg_fof; |
| 860 | uint32_t cfg_EnableXLane; |
| 861 | uint8_t cfg_oas_tgt_wwpn[8]; |
| 862 | uint8_t cfg_oas_vpt_wwpn[8]; |
| 863 | uint32_t cfg_oas_lun_state; |
| 864 | #define OAS_LUN_ENABLE 1 |
| 865 | #define OAS_LUN_DISABLE 0 |
| 866 | uint32_t cfg_oas_lun_status; |
| 867 | #define OAS_LUN_STATUS_EXISTS 0x01 |
| 868 | uint32_t cfg_oas_flags; |
| 869 | #define OAS_FIND_ANY_VPORT 0x01 |
| 870 | #define OAS_FIND_ANY_TARGET 0x02 |
| 871 | #define OAS_LUN_VALID 0x04 |
James Smart | c92c841 | 2016-07-06 12:36:05 -0700 | [diff] [blame] | 872 | uint32_t cfg_oas_priority; |
James Smart | 1ba981f | 2014-02-20 09:56:45 -0500 | [diff] [blame] | 873 | uint32_t cfg_XLanePriority; |
James Smart | 81301a9 | 2008-12-04 22:39:46 -0500 | [diff] [blame] | 874 | uint32_t cfg_enable_bg; |
James Smart | b3b98b7 | 2016-10-13 15:06:06 -0700 | [diff] [blame] | 875 | uint32_t cfg_prot_mask; |
| 876 | uint32_t cfg_prot_guard; |
James Smart | 7a47027 | 2010-03-15 11:25:20 -0400 | [diff] [blame] | 877 | uint32_t cfg_hostmem_hgp; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 878 | uint32_t cfg_log_verbose; |
James Smart | f6e8479 | 2019-01-28 11:14:38 -0800 | [diff] [blame] | 879 | uint32_t cfg_enable_fc4_type; |
James Smart | 0d87841 | 2009-10-02 15:16:56 -0400 | [diff] [blame] | 880 | uint32_t cfg_aer_support; |
James Smart | 912e3ac | 2011-05-24 11:42:11 -0400 | [diff] [blame] | 881 | uint32_t cfg_sriov_nr_virtfn; |
James Smart | c71ab86 | 2012-10-31 14:44:33 -0400 | [diff] [blame] | 882 | uint32_t cfg_request_firmware_upgrade; |
James Smart | 84d1b00 | 2010-02-12 14:42:33 -0500 | [diff] [blame] | 883 | uint32_t cfg_suppress_link_up; |
James Smart | cff261f | 2013-12-17 20:29:47 -0500 | [diff] [blame] | 884 | uint32_t cfg_rrq_xri_bitmap_sz; |
James Smart | 8eb8b96 | 2016-07-06 12:36:08 -0700 | [diff] [blame] | 885 | uint32_t cfg_delay_discovery; |
James Smart | 12247e8 | 2016-07-06 12:36:09 -0700 | [diff] [blame] | 886 | uint32_t cfg_sli_mode; |
James Smart | e40a02c | 2010-02-26 14:13:54 -0500 | [diff] [blame] | 887 | #define LPFC_INITIALIZE_LINK 0 /* do normal init_link mbox */ |
| 888 | #define LPFC_DELAY_INIT_LINK 1 /* layered driver hold off */ |
| 889 | #define LPFC_DELAY_INIT_LINK_INDEFINITELY 2 /* wait, manual intervention */ |
James Smart | ab56dc2 | 2011-02-16 12:39:57 -0500 | [diff] [blame] | 890 | uint32_t cfg_enable_dss; |
James Smart | 4258e98 | 2015-12-16 18:11:58 -0500 | [diff] [blame] | 891 | uint32_t cfg_fdmi_on; |
| 892 | #define LPFC_FDMI_NO_SUPPORT 0 /* FDMI not supported */ |
| 893 | #define LPFC_FDMI_SUPPORT 1 /* FDMI supported? */ |
James Smart | 4258e98 | 2015-12-16 18:11:58 -0500 | [diff] [blame] | 894 | uint32_t cfg_enable_SmartSAN; |
James Smart | 7bdedb3 | 2016-07-06 12:36:00 -0700 | [diff] [blame] | 895 | uint32_t cfg_enable_mds_diags; |
James Smart | d2cc9bc | 2018-09-10 10:30:50 -0700 | [diff] [blame] | 896 | uint32_t cfg_ras_fwlog_level; |
| 897 | uint32_t cfg_ras_fwlog_buffsize; |
| 898 | uint32_t cfg_ras_fwlog_func; |
James Smart | 1351e69 | 2018-02-22 08:18:43 -0800 | [diff] [blame] | 899 | uint32_t cfg_enable_bbcr; /* Enable BB Credit Recovery */ |
| 900 | uint32_t cfg_enable_dpp; /* Enable Direct Packet Push */ |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 901 | #define LPFC_ENABLE_FCP 1 |
| 902 | #define LPFC_ENABLE_NVME 2 |
| 903 | #define LPFC_ENABLE_BOTH 3 |
James Smart | 414abe0 | 2018-06-26 08:24:26 -0700 | [diff] [blame] | 904 | uint32_t cfg_enable_pbde; |
James Smart | f358dd0 | 2017-02-12 13:52:34 -0800 | [diff] [blame] | 905 | struct nvmet_fc_target_port *targetport; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 906 | lpfc_vpd_t vpd; /* vital product data */ |
| 907 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 908 | struct pci_dev *pcidev; |
| 909 | struct list_head work_list; |
| 910 | uint32_t work_ha; /* Host Attention Bits for WT */ |
| 911 | uint32_t work_ha_mask; /* HA Bits owned by WT */ |
| 912 | uint32_t work_hs; /* HS stored in case of ERRAT */ |
| 913 | uint32_t work_status[2]; /* Extra status from SLIM */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 914 | |
James Smart | 5e9d9b8 | 2008-06-14 22:52:53 -0400 | [diff] [blame] | 915 | wait_queue_head_t work_waitq; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 916 | struct task_struct *worker_thread; |
James Smart | d7c255b | 2008-08-24 21:50:00 -0400 | [diff] [blame] | 917 | unsigned long data_flags; |
James Smart | d79c9e9 | 2019-08-14 16:57:09 -0700 | [diff] [blame] | 918 | uint32_t border_sge_num; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 919 | |
James Smart | 3163f72 | 2008-02-08 18:50:25 -0500 | [diff] [blame] | 920 | uint32_t hbq_in_use; /* HBQs in use flag */ |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 921 | uint32_t hbq_count; /* Count of configured HBQs */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 922 | struct hbq_s hbqs[LPFC_MAX_HBQS]; /* local copy of hbq indicies */ |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 923 | |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 924 | atomic_t fcp_qidx; /* next FCP WQ (RR Policy) */ |
| 925 | atomic_t nvme_qidx; /* next NVME WQ (RR Policy) */ |
James Smart | 8fa3851 | 2009-07-19 10:01:03 -0400 | [diff] [blame] | 926 | |
James Smart | 115a412 | 2016-07-06 12:36:11 -0700 | [diff] [blame] | 927 | phys_addr_t pci_bar0_map; /* Physical address for PCI BAR0 */ |
| 928 | phys_addr_t pci_bar1_map; /* Physical address for PCI BAR1 */ |
| 929 | phys_addr_t pci_bar2_map; /* Physical address for PCI BAR2 */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 930 | void __iomem *slim_memmap_p; /* Kernel memory mapped address for |
| 931 | PCI BAR0 */ |
| 932 | void __iomem *ctrl_regs_memmap_p;/* Kernel memory mapped address for |
| 933 | PCI BAR2 */ |
| 934 | |
James Smart | 962bc51 | 2013-01-03 15:44:00 -0500 | [diff] [blame] | 935 | void __iomem *pci_bar0_memmap_p; /* Kernel memory mapped address for |
| 936 | PCI BAR0 with dual-ULP support */ |
| 937 | void __iomem *pci_bar2_memmap_p; /* Kernel memory mapped address for |
| 938 | PCI BAR2 with dual-ULP support */ |
| 939 | void __iomem *pci_bar4_memmap_p; /* Kernel memory mapped address for |
| 940 | PCI BAR4 with dual-ULP support */ |
| 941 | #define PCI_64BIT_BAR0 0 |
| 942 | #define PCI_64BIT_BAR2 2 |
| 943 | #define PCI_64BIT_BAR4 4 |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 944 | void __iomem *MBslimaddr; /* virtual address for mbox cmds */ |
| 945 | void __iomem *HAregaddr; /* virtual address for host attn reg */ |
| 946 | void __iomem *CAregaddr; /* virtual address for chip attn reg */ |
| 947 | void __iomem *HSregaddr; /* virtual address for host status |
| 948 | reg */ |
| 949 | void __iomem *HCregaddr; /* virtual address for host ctl reg */ |
| 950 | |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 951 | struct lpfc_hgp __iomem *host_gp; /* Host side get/put pointers */ |
James Smart | 34b02dc | 2008-08-24 21:49:55 -0400 | [diff] [blame] | 952 | struct lpfc_pgp *port_gp; |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 953 | uint32_t __iomem *hbq_put; /* Address in SLIM to HBQ put ptrs */ |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 954 | uint32_t *hbq_get; /* Host mem address of HBQ get ptrs */ |
James Smart | ed95768 | 2007-06-17 19:56:37 -0500 | [diff] [blame] | 955 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 956 | int brd_no; /* FC board number */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 957 | char SerialNumber[32]; /* adapter Serial Number */ |
| 958 | char OptionROMVersion[32]; /* adapter BIOS / Fcode version */ |
James Smart | b3b4f3e | 2019-03-12 16:30:23 -0700 | [diff] [blame] | 959 | char BIOSVersion[16]; /* Boot BIOS version */ |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 960 | char ModelDesc[256]; /* Model Description */ |
| 961 | char ModelName[80]; /* Model Name */ |
| 962 | char ProgramType[256]; /* Program Type */ |
| 963 | char Port[20]; /* Port No */ |
| 964 | uint8_t vpd_flag; /* VPD data flag */ |
| 965 | |
| 966 | #define VPD_MODEL_DESC 0x1 /* valid vpd model description */ |
| 967 | #define VPD_MODEL_NAME 0x2 /* valid vpd model name */ |
| 968 | #define VPD_PROGRAM_TYPE 0x4 /* valid vpd program type */ |
| 969 | #define VPD_PORT 0x8 /* valid vpd port data */ |
| 970 | #define VPD_MASK 0xf /* mask for any vpd data */ |
| 971 | |
James Smart | 352e5fd | 2016-12-30 06:57:47 -0800 | [diff] [blame] | 972 | uint8_t soft_wwn_enable; |
| 973 | |
James.Smart@Emulex.Com | 875fbdf | 2005-11-29 16:32:13 -0500 | [diff] [blame] | 974 | struct timer_list fcp_poll_timer; |
James Smart | 9399627 | 2008-08-24 21:50:30 -0400 | [diff] [blame] | 975 | struct timer_list eratt_poll; |
James Smart | 65791f1 | 2016-07-06 12:35:56 -0700 | [diff] [blame] | 976 | uint32_t eratt_poll_interval; |
James.Smart@Emulex.Com | 875fbdf | 2005-11-29 16:32:13 -0500 | [diff] [blame] | 977 | |
James Smart | 81301a9 | 2008-12-04 22:39:46 -0500 | [diff] [blame] | 978 | uint64_t bg_guard_err_cnt; |
| 979 | uint64_t bg_apptag_err_cnt; |
| 980 | uint64_t bg_reftag_err_cnt; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 981 | |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 982 | /* fastpath list. */ |
James Smart | a40fc5f | 2013-04-17 20:17:40 -0400 | [diff] [blame] | 983 | spinlock_t scsi_buf_list_get_lock; /* SCSI buf alloc list lock */ |
| 984 | spinlock_t scsi_buf_list_put_lock; /* SCSI buf free list lock */ |
| 985 | struct list_head lpfc_scsi_buf_list_get; |
| 986 | struct list_head lpfc_scsi_buf_list_put; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 987 | uint32_t total_scsi_bufs; |
| 988 | struct list_head lpfc_iocb_list; |
| 989 | uint32_t total_iocbq_bufs; |
James Smart | 19ca760 | 2010-11-20 23:11:55 -0500 | [diff] [blame] | 990 | struct list_head active_rrq_list; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 991 | spinlock_t hbalock; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 992 | |
Romain Perier | 771db5c | 2017-07-06 10:13:05 +0200 | [diff] [blame] | 993 | /* dma_mem_pools */ |
| 994 | struct dma_pool *lpfc_sg_dma_buf_pool; |
| 995 | struct dma_pool *lpfc_mbuf_pool; |
| 996 | struct dma_pool *lpfc_hrb_pool; /* header receive buffer pool */ |
| 997 | struct dma_pool *lpfc_drb_pool; /* data receive buffer pool */ |
| 998 | struct dma_pool *lpfc_nvmet_drb_pool; /* data receive buffer pool */ |
| 999 | struct dma_pool *lpfc_hbq_pool; /* SLI3 hbq buffer pool */ |
James Smart | d79c9e9 | 2019-08-14 16:57:09 -0700 | [diff] [blame] | 1000 | struct dma_pool *lpfc_cmd_rsp_buf_pool; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 1001 | struct lpfc_dma_pool lpfc_mbuf_safety_pool; |
| 1002 | |
| 1003 | mempool_t *mbox_mem_pool; |
| 1004 | mempool_t *nlp_mem_pool; |
James Smart | 19ca760 | 2010-11-20 23:11:55 -0500 | [diff] [blame] | 1005 | mempool_t *rrq_pool; |
James Smart | cff261f | 2013-12-17 20:29:47 -0500 | [diff] [blame] | 1006 | mempool_t *active_rrq_pool; |
James.Smart@Emulex.Com | f888ba3 | 2005-08-10 15:03:01 -0400 | [diff] [blame] | 1007 | |
| 1008 | struct fc_host_statistics link_stats; |
James Smart | db2378e | 2008-02-08 18:49:51 -0500 | [diff] [blame] | 1009 | enum intr_type_t intr_type; |
James Smart | 5b75da2 | 2008-12-04 22:39:35 -0500 | [diff] [blame] | 1010 | uint32_t intr_mode; |
| 1011 | #define LPFC_INTR_ERROR 0xFFFFFFFF |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 1012 | struct list_head port_list; |
James Smart | 523128e | 2018-09-10 10:30:46 -0700 | [diff] [blame] | 1013 | spinlock_t port_list_lock; /* lock for port_list mutations */ |
James Smart | 549e55c | 2007-08-02 11:09:51 -0400 | [diff] [blame] | 1014 | struct lpfc_vport *pport; /* physical lpfc_vport pointer */ |
| 1015 | uint16_t max_vpi; /* Maximum virtual nports */ |
James Smart | 8b47ae6 | 2018-11-29 16:09:33 -0800 | [diff] [blame] | 1016 | #define LPFC_MAX_VPI 0xFF /* Max number VPI supported 0 - 0xff */ |
| 1017 | #define LPFC_MAX_VPORTS 0x100 /* Max vports per port, with pport */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1018 | uint16_t max_vports; /* |
| 1019 | * For IOV HBAs max_vpi can change |
| 1020 | * after a reset. max_vports is max |
| 1021 | * number of vports present. This can |
| 1022 | * be greater than max_vpi. |
| 1023 | */ |
| 1024 | uint16_t vpi_base; |
| 1025 | uint16_t vfi_base; |
James Smart | 549e55c | 2007-08-02 11:09:51 -0400 | [diff] [blame] | 1026 | unsigned long *vpi_bmask; /* vpi allocation table */ |
James Smart | 6d368e5 | 2011-05-24 11:44:12 -0400 | [diff] [blame] | 1027 | uint16_t *vpi_ids; |
| 1028 | uint16_t vpi_count; |
| 1029 | struct list_head lpfc_vpi_blk_list; |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 1030 | |
| 1031 | /* Data structure used by fabric iocb scheduler */ |
| 1032 | struct list_head fabric_iocb_list; |
| 1033 | atomic_t fabric_iocb_count; |
| 1034 | struct timer_list fabric_block_timer; |
| 1035 | unsigned long bit_flags; |
| 1036 | #define FABRIC_COMANDS_BLOCKED 0 |
| 1037 | atomic_t num_rsrc_err; |
| 1038 | atomic_t num_cmd_success; |
| 1039 | unsigned long last_rsrc_error_time; |
| 1040 | unsigned long last_ramp_down_time; |
James Smart | 923e4b6 | 2008-12-04 22:40:07 -0500 | [diff] [blame] | 1041 | #ifdef CONFIG_SCSI_LPFC_DEBUG_FS |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 1042 | struct dentry *hba_debugfs_root; |
| 1043 | atomic_t debugfs_vport_count; |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 1044 | struct dentry *debug_multixri_pools; |
James Smart | 78b2d85 | 2007-08-02 11:10:21 -0400 | [diff] [blame] | 1045 | struct dentry *debug_hbqinfo; |
James Smart | c95d6c6 | 2008-01-11 01:53:23 -0500 | [diff] [blame] | 1046 | struct dentry *debug_dumpHostSlim; |
| 1047 | struct dentry *debug_dumpHBASlim; |
James Smart | f9bb2da | 2011-10-10 21:34:11 -0400 | [diff] [blame] | 1048 | struct dentry *debug_InjErrLBA; /* LBA to inject errors at */ |
James Smart | 4ac9b22 | 2012-03-01 22:38:29 -0500 | [diff] [blame] | 1049 | struct dentry *debug_InjErrNPortID; /* NPortID to inject errors at */ |
| 1050 | struct dentry *debug_InjErrWWPN; /* WWPN to inject errors at */ |
James Smart | f9bb2da | 2011-10-10 21:34:11 -0400 | [diff] [blame] | 1051 | struct dentry *debug_writeGuard; /* inject write guard_tag errors */ |
| 1052 | struct dentry *debug_writeApp; /* inject write app_tag errors */ |
| 1053 | struct dentry *debug_writeRef; /* inject write ref_tag errors */ |
James Smart | acd6859 | 2012-01-18 16:25:09 -0500 | [diff] [blame] | 1054 | struct dentry *debug_readGuard; /* inject read guard_tag errors */ |
James Smart | f9bb2da | 2011-10-10 21:34:11 -0400 | [diff] [blame] | 1055 | struct dentry *debug_readApp; /* inject read app_tag errors */ |
| 1056 | struct dentry *debug_readRef; /* inject read ref_tag errors */ |
| 1057 | |
James Smart | bd2cdd5 | 2017-02-12 13:52:33 -0800 | [diff] [blame] | 1058 | struct dentry *debug_nvmeio_trc; |
| 1059 | struct lpfc_debugfs_nvmeio_trc *nvmeio_trc; |
James Smart | 5e5b511 | 2019-01-28 11:14:22 -0800 | [diff] [blame] | 1060 | struct dentry *debug_hdwqinfo; |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 1061 | #ifdef LPFC_HDWQ_LOCK_STAT |
| 1062 | struct dentry *debug_lockstat; |
| 1063 | #endif |
James Smart | 95bfc6d | 2019-10-18 14:18:27 -0700 | [diff] [blame] | 1064 | struct dentry *debug_ras_log; |
James Smart | bd2cdd5 | 2017-02-12 13:52:33 -0800 | [diff] [blame] | 1065 | atomic_t nvmeio_trc_cnt; |
| 1066 | uint32_t nvmeio_trc_size; |
| 1067 | uint32_t nvmeio_trc_output_idx; |
| 1068 | |
James Smart | f9bb2da | 2011-10-10 21:34:11 -0400 | [diff] [blame] | 1069 | /* T10 DIF error injection */ |
| 1070 | uint32_t lpfc_injerr_wgrd_cnt; |
| 1071 | uint32_t lpfc_injerr_wapp_cnt; |
| 1072 | uint32_t lpfc_injerr_wref_cnt; |
James Smart | acd6859 | 2012-01-18 16:25:09 -0500 | [diff] [blame] | 1073 | uint32_t lpfc_injerr_rgrd_cnt; |
James Smart | f9bb2da | 2011-10-10 21:34:11 -0400 | [diff] [blame] | 1074 | uint32_t lpfc_injerr_rapp_cnt; |
| 1075 | uint32_t lpfc_injerr_rref_cnt; |
James Smart | 4ac9b22 | 2012-03-01 22:38:29 -0500 | [diff] [blame] | 1076 | uint32_t lpfc_injerr_nportid; |
| 1077 | struct lpfc_name lpfc_injerr_wwpn; |
James Smart | f9bb2da | 2011-10-10 21:34:11 -0400 | [diff] [blame] | 1078 | sector_t lpfc_injerr_lba; |
James Smart | acd6859 | 2012-01-18 16:25:09 -0500 | [diff] [blame] | 1079 | #define LPFC_INJERR_LBA_OFF (sector_t)(-1) |
James Smart | f9bb2da | 2011-10-10 21:34:11 -0400 | [diff] [blame] | 1080 | |
James Smart | a58cbd5 | 2007-08-02 11:09:43 -0400 | [diff] [blame] | 1081 | struct dentry *debug_slow_ring_trc; |
| 1082 | struct lpfc_debugfs_trc *slow_ring_trc; |
| 1083 | atomic_t slow_ring_trc_cnt; |
James Smart | 2a622bf | 2011-02-16 12:40:06 -0500 | [diff] [blame] | 1084 | /* iDiag debugfs sub-directory */ |
| 1085 | struct dentry *idiag_root; |
| 1086 | struct dentry *idiag_pci_cfg; |
James Smart | b76f2dc | 2011-07-22 18:37:42 -0400 | [diff] [blame] | 1087 | struct dentry *idiag_bar_acc; |
James Smart | 2a622bf | 2011-02-16 12:40:06 -0500 | [diff] [blame] | 1088 | struct dentry *idiag_que_info; |
James Smart | 86a8084 | 2011-04-16 11:03:04 -0400 | [diff] [blame] | 1089 | struct dentry *idiag_que_acc; |
| 1090 | struct dentry *idiag_drb_acc; |
James Smart | b76f2dc | 2011-07-22 18:37:42 -0400 | [diff] [blame] | 1091 | struct dentry *idiag_ctl_acc; |
| 1092 | struct dentry *idiag_mbx_acc; |
| 1093 | struct dentry *idiag_ext_acc; |
James Smart | 07bcd98 | 2017-02-12 13:52:28 -0800 | [diff] [blame] | 1094 | uint8_t lpfc_idiag_last_eq; |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 1095 | #endif |
James Smart | bd2cdd5 | 2017-02-12 13:52:33 -0800 | [diff] [blame] | 1096 | uint16_t nvmeio_trc_on; |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 1097 | |
James Smart | 0ff10d4 | 2008-01-11 01:52:36 -0500 | [diff] [blame] | 1098 | /* Used for deferred freeing of ELS data buffers */ |
| 1099 | struct list_head elsbuf; |
| 1100 | int elsbuf_cnt; |
| 1101 | int elsbuf_prev_cnt; |
| 1102 | |
James Smart | 57127f1 | 2007-10-27 13:37:05 -0400 | [diff] [blame] | 1103 | uint8_t temp_sensor_support; |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 1104 | /* Fields used for heart beat. */ |
| 1105 | unsigned long last_completion_time; |
James Smart | bc73905 | 2010-08-04 16:11:18 -0400 | [diff] [blame] | 1106 | unsigned long skipped_hb; |
James Smart | 858c9f6 | 2007-06-17 19:56:39 -0500 | [diff] [blame] | 1107 | struct timer_list hb_tmofunc; |
| 1108 | uint8_t hb_outstanding; |
James Smart | 19ca760 | 2010-11-20 23:11:55 -0500 | [diff] [blame] | 1109 | struct timer_list rrq_tmr; |
James Smart | 84774a4 | 2008-08-24 21:50:06 -0400 | [diff] [blame] | 1110 | enum hba_temp_state over_temp_state; |
James Smart | e47c909 | 2008-02-08 18:49:26 -0500 | [diff] [blame] | 1111 | /* ndlp reference management */ |
| 1112 | spinlock_t ndlp_lock; |
James Smart | 76bb24e | 2007-10-27 13:38:00 -0400 | [diff] [blame] | 1113 | /* |
| 1114 | * Following bit will be set for all buffer tags which are not |
| 1115 | * associated with any HBQ. |
| 1116 | */ |
| 1117 | #define QUE_BUFTAG_BIT (1<<31) |
| 1118 | uint32_t buffer_tag_count; |
James Smart | 84774a4 | 2008-08-24 21:50:06 -0400 | [diff] [blame] | 1119 | int wait_4_mlo_maint_flg; |
| 1120 | wait_queue_head_t wait_4_mlo_m_q; |
James Smart | ea2151b | 2008-09-07 11:52:10 -0400 | [diff] [blame] | 1121 | /* data structure used for latency data collection */ |
| 1122 | #define LPFC_NO_BUCKET 0 |
| 1123 | #define LPFC_LINEAR_BUCKET 1 |
| 1124 | #define LPFC_POWER2_BUCKET 2 |
| 1125 | uint8_t bucket_type; |
| 1126 | uint32_t bucket_base; |
| 1127 | uint32_t bucket_step; |
| 1128 | |
| 1129 | /* Maximum number of events that can be outstanding at any time*/ |
| 1130 | #define LPFC_MAX_EVT_COUNT 512 |
| 1131 | atomic_t fast_event_count; |
James Smart | 32b9793 | 2009-07-19 10:01:21 -0400 | [diff] [blame] | 1132 | uint32_t fcoe_eventtag; |
| 1133 | uint32_t fcoe_eventtag_at_fcf_scan; |
James Smart | 80c1784 | 2012-03-01 22:35:45 -0500 | [diff] [blame] | 1134 | uint32_t fcoe_cvl_eventtag; |
| 1135 | uint32_t fcoe_cvl_eventtag_attn; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1136 | struct lpfc_fcf fcf; |
| 1137 | uint8_t fc_map[3]; |
| 1138 | uint8_t valid_vlan; |
| 1139 | uint16_t vlan_id; |
| 1140 | struct list_head fcf_conn_rec_list; |
James Smart | f1c3b0f | 2009-07-19 10:01:32 -0400 | [diff] [blame] | 1141 | |
James Smart | 0a9e968 | 2018-11-29 16:09:36 -0800 | [diff] [blame] | 1142 | bool defer_flogi_acc_flag; |
| 1143 | uint16_t defer_flogi_acc_rx_id; |
| 1144 | uint16_t defer_flogi_acc_ox_id; |
| 1145 | |
James Smart | 4fede78 | 2010-01-26 23:08:55 -0500 | [diff] [blame] | 1146 | spinlock_t ct_ev_lock; /* synchronize access to ct_ev_waiters */ |
James Smart | f1c3b0f | 2009-07-19 10:01:32 -0400 | [diff] [blame] | 1147 | struct list_head ct_ev_waiters; |
James Smart | 6dd9e31 | 2013-01-03 15:43:37 -0500 | [diff] [blame] | 1148 | struct unsol_rcv_ct_ctx ct_ctx[LPFC_CT_CTX_MAX]; |
James Smart | f1c3b0f | 2009-07-19 10:01:32 -0400 | [diff] [blame] | 1149 | uint32_t ctx_idx; |
James Smart | e2aed29 | 2010-02-26 14:15:00 -0500 | [diff] [blame] | 1150 | |
James Smart | d2cc9bc | 2018-09-10 10:30:50 -0700 | [diff] [blame] | 1151 | /* RAS Support */ |
| 1152 | struct lpfc_ras_fwlog ras_fwlog; |
| 1153 | |
James Smart | e2aed29 | 2010-02-26 14:15:00 -0500 | [diff] [blame] | 1154 | uint8_t menlo_flag; /* menlo generic flags */ |
| 1155 | #define HBA_MENLO_SUPPORT 0x1 /* HBA supports menlo commands */ |
James Smart | 2a9bf3d | 2010-06-07 15:24:45 -0400 | [diff] [blame] | 1156 | uint32_t iocb_cnt; |
| 1157 | uint32_t iocb_max; |
James Smart | d7c4799 | 2010-06-08 18:31:54 -0400 | [diff] [blame] | 1158 | atomic_t sdev_cnt; |
James Smart | bc73905 | 2010-08-04 16:11:18 -0400 | [diff] [blame] | 1159 | uint8_t fips_spec_rev; |
| 1160 | uint8_t fips_level; |
James Smart | 1ba981f | 2014-02-20 09:56:45 -0500 | [diff] [blame] | 1161 | spinlock_t devicelock; /* lock for luns list */ |
| 1162 | mempool_t *device_data_mem_pool; |
| 1163 | struct list_head luns; |
James Smart | 310429e | 2016-07-06 12:35:54 -0700 | [diff] [blame] | 1164 | #define LPFC_TRANSGRESSION_HIGH_TEMPERATURE 0x0080 |
| 1165 | #define LPFC_TRANSGRESSION_LOW_TEMPERATURE 0x0040 |
| 1166 | #define LPFC_TRANSGRESSION_HIGH_VOLTAGE 0x0020 |
| 1167 | #define LPFC_TRANSGRESSION_LOW_VOLTAGE 0x0010 |
| 1168 | #define LPFC_TRANSGRESSION_HIGH_TXBIAS 0x0008 |
| 1169 | #define LPFC_TRANSGRESSION_LOW_TXBIAS 0x0004 |
| 1170 | #define LPFC_TRANSGRESSION_HIGH_TXPOWER 0x0002 |
| 1171 | #define LPFC_TRANSGRESSION_LOW_TXPOWER 0x0001 |
| 1172 | #define LPFC_TRANSGRESSION_HIGH_RXPOWER 0x8000 |
| 1173 | #define LPFC_TRANSGRESSION_LOW_RXPOWER 0x4000 |
| 1174 | uint16_t sfp_alarm; |
| 1175 | uint16_t sfp_warning; |
James Smart | bd2cdd5 | 2017-02-12 13:52:33 -0800 | [diff] [blame] | 1176 | |
| 1177 | #ifdef CONFIG_SCSI_LPFC_DEBUG_FS |
James Smart | 840eda9 | 2020-03-22 11:13:00 -0700 | [diff] [blame^] | 1178 | uint16_t hdwqstat_on; |
James Smart | bd2cdd5 | 2017-02-12 13:52:33 -0800 | [diff] [blame] | 1179 | #define LPFC_CHECK_OFF 0 |
| 1180 | #define LPFC_CHECK_NVME_IO 1 |
James Smart | 840eda9 | 2020-03-22 11:13:00 -0700 | [diff] [blame^] | 1181 | #define LPFC_CHECK_NVMET_IO 2 |
| 1182 | #define LPFC_CHECK_SCSI_IO 4 |
James Smart | bd2cdd5 | 2017-02-12 13:52:33 -0800 | [diff] [blame] | 1183 | uint16_t ktime_on; |
| 1184 | uint64_t ktime_data_samples; |
| 1185 | uint64_t ktime_status_samples; |
| 1186 | uint64_t ktime_last_cmd; |
| 1187 | uint64_t ktime_seg1_total; |
| 1188 | uint64_t ktime_seg1_min; |
| 1189 | uint64_t ktime_seg1_max; |
| 1190 | uint64_t ktime_seg2_total; |
| 1191 | uint64_t ktime_seg2_min; |
| 1192 | uint64_t ktime_seg2_max; |
| 1193 | uint64_t ktime_seg3_total; |
| 1194 | uint64_t ktime_seg3_min; |
| 1195 | uint64_t ktime_seg3_max; |
| 1196 | uint64_t ktime_seg4_total; |
| 1197 | uint64_t ktime_seg4_min; |
| 1198 | uint64_t ktime_seg4_max; |
| 1199 | uint64_t ktime_seg5_total; |
| 1200 | uint64_t ktime_seg5_min; |
| 1201 | uint64_t ktime_seg5_max; |
| 1202 | uint64_t ktime_seg6_total; |
| 1203 | uint64_t ktime_seg6_min; |
| 1204 | uint64_t ktime_seg6_max; |
| 1205 | uint64_t ktime_seg7_total; |
| 1206 | uint64_t ktime_seg7_min; |
| 1207 | uint64_t ktime_seg7_max; |
| 1208 | uint64_t ktime_seg8_total; |
| 1209 | uint64_t ktime_seg8_min; |
| 1210 | uint64_t ktime_seg8_max; |
| 1211 | uint64_t ktime_seg9_total; |
| 1212 | uint64_t ktime_seg9_min; |
| 1213 | uint64_t ktime_seg9_max; |
| 1214 | uint64_t ktime_seg10_total; |
| 1215 | uint64_t ktime_seg10_min; |
| 1216 | uint64_t ktime_seg10_max; |
| 1217 | #endif |
James Smart | 93a4d6f | 2019-11-04 16:57:05 -0800 | [diff] [blame] | 1218 | |
| 1219 | struct hlist_node cpuhp; /* used for cpuhp per hba callback */ |
| 1220 | struct timer_list cpuhp_poll_timer; |
| 1221 | struct list_head poll_list; /* slowpath eq polling list */ |
| 1222 | #define LPFC_POLL_HB 1 /* slowpath heartbeat */ |
| 1223 | #define LPFC_POLL_FASTPATH 0 /* called from fastpath */ |
| 1224 | #define LPFC_POLL_SLOWPATH 1 /* called from slowpath */ |
James Smart | e3ba04c | 2019-12-18 15:58:02 -0800 | [diff] [blame] | 1225 | |
| 1226 | char os_host_name[MAXHOSTNAMELEN]; |
James Smart | c90b448 | 2020-03-22 11:12:56 -0700 | [diff] [blame] | 1227 | |
| 1228 | /* SCSI host template information - for physical port */ |
| 1229 | struct scsi_host_template port_template; |
| 1230 | /* SCSI host template information - for all vports */ |
| 1231 | struct scsi_host_template vport_template; |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 1232 | }; |
| 1233 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 1234 | static inline struct Scsi_Host * |
| 1235 | lpfc_shost_from_vport(struct lpfc_vport *vport) |
| 1236 | { |
| 1237 | return container_of((void *) vport, struct Scsi_Host, hostdata[0]); |
James Smart | 5b8bd0c | 2007-04-25 09:52:49 -0400 | [diff] [blame] | 1238 | } |
| dea3101 | 2005-04-17 16:05:31 -0500 | [diff] [blame] | 1239 | |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 1240 | static inline void |
| 1241 | lpfc_set_loopback_flag(struct lpfc_hba *phba) |
| 1242 | { |
| 1243 | if (phba->cfg_topology == FLAGS_LOCAL_LB) |
| 1244 | phba->link_flag |= LS_LOOPBACK_MODE; |
| 1245 | else |
| 1246 | phba->link_flag &= ~LS_LOOPBACK_MODE; |
| 1247 | } |
| 1248 | |
| 1249 | static inline int |
| 1250 | lpfc_is_link_up(struct lpfc_hba *phba) |
| 1251 | { |
| 1252 | return phba->link_state == LPFC_LINK_UP || |
James Smart | 92d7f7b | 2007-06-17 19:56:38 -0500 | [diff] [blame] | 1253 | phba->link_state == LPFC_CLEAR_LA || |
| 1254 | phba->link_state == LPFC_HBA_READY; |
James Smart | 2e0fef8 | 2007-06-17 19:56:36 -0500 | [diff] [blame] | 1255 | } |
| 1256 | |
James Smart | 5e9d9b8 | 2008-06-14 22:52:53 -0400 | [diff] [blame] | 1257 | static inline void |
| 1258 | lpfc_worker_wake_up(struct lpfc_hba *phba) |
| 1259 | { |
| 1260 | /* Set the lpfc data pending flag */ |
| 1261 | set_bit(LPFC_DATA_READY, &phba->data_flags); |
| 1262 | |
| 1263 | /* Wake up worker thread */ |
| 1264 | wake_up(&phba->work_waitq); |
| 1265 | return; |
| 1266 | } |
| 1267 | |
James Smart | 9940b97 | 2011-03-11 16:06:12 -0500 | [diff] [blame] | 1268 | static inline int |
| 1269 | lpfc_readl(void __iomem *addr, uint32_t *data) |
| 1270 | { |
| 1271 | uint32_t temp; |
| 1272 | temp = readl(addr); |
| 1273 | if (temp == 0xffffffff) |
| 1274 | return -EIO; |
| 1275 | *data = temp; |
| 1276 | return 0; |
| 1277 | } |
| 1278 | |
| 1279 | static inline int |
James Smart | 9399627 | 2008-08-24 21:50:30 -0400 | [diff] [blame] | 1280 | lpfc_sli_read_hs(struct lpfc_hba *phba) |
| 1281 | { |
| 1282 | /* |
| 1283 | * There was a link/board error. Read the status register to retrieve |
| 1284 | * the error event and process it. |
| 1285 | */ |
| 1286 | phba->sli.slistat.err_attn_event++; |
| 1287 | |
James Smart | 9940b97 | 2011-03-11 16:06:12 -0500 | [diff] [blame] | 1288 | /* Save status info and check for unplug error */ |
| 1289 | if (lpfc_readl(phba->HSregaddr, &phba->work_hs) || |
| 1290 | lpfc_readl(phba->MBslimaddr + 0xa8, &phba->work_status[0]) || |
| 1291 | lpfc_readl(phba->MBslimaddr + 0xac, &phba->work_status[1])) { |
| 1292 | return -EIO; |
| 1293 | } |
James Smart | 9399627 | 2008-08-24 21:50:30 -0400 | [diff] [blame] | 1294 | |
| 1295 | /* Clear chip Host Attention error bit */ |
| 1296 | writel(HA_ERATT, phba->HAregaddr); |
| 1297 | readl(phba->HAregaddr); /* flush */ |
| 1298 | phba->pport->stopped = 1; |
| 1299 | |
James Smart | 9940b97 | 2011-03-11 16:06:12 -0500 | [diff] [blame] | 1300 | return 0; |
James Smart | 9399627 | 2008-08-24 21:50:30 -0400 | [diff] [blame] | 1301 | } |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 1302 | |
| 1303 | static inline struct lpfc_sli_ring * |
| 1304 | lpfc_phba_elsring(struct lpfc_hba *phba) |
| 1305 | { |
James Smart | 5a9eeff | 2018-11-29 16:09:32 -0800 | [diff] [blame] | 1306 | /* Return NULL if sli_rev has become invalid due to bad fw */ |
| 1307 | if (phba->sli_rev != LPFC_SLI_REV4 && |
| 1308 | phba->sli_rev != LPFC_SLI_REV3 && |
| 1309 | phba->sli_rev != LPFC_SLI_REV2) |
| 1310 | return NULL; |
| 1311 | |
James Smart | 0c9c6a7 | 2017-05-15 15:20:39 -0700 | [diff] [blame] | 1312 | if (phba->sli_rev == LPFC_SLI_REV4) { |
| 1313 | if (phba->sli4_hba.els_wq) |
| 1314 | return phba->sli4_hba.els_wq->pring; |
| 1315 | else |
| 1316 | return NULL; |
| 1317 | } |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 1318 | return &phba->sli.sli3_ring[LPFC_ELS_RING]; |
| 1319 | } |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 1320 | |
| 1321 | /** |
James Smart | dcaa213 | 2019-11-04 16:57:06 -0800 | [diff] [blame] | 1322 | * lpfc_next_online_numa_cpu - Finds next online CPU on NUMA node |
| 1323 | * @numa_mask: Pointer to phba's numa_mask member. |
| 1324 | * @start: starting cpu index |
| 1325 | * |
| 1326 | * Note: If no valid cpu found, then nr_cpu_ids is returned. |
| 1327 | * |
| 1328 | **/ |
| 1329 | static inline unsigned int |
| 1330 | lpfc_next_online_numa_cpu(const struct cpumask *numa_mask, unsigned int start) |
| 1331 | { |
| 1332 | unsigned int cpu_it; |
| 1333 | |
| 1334 | for_each_cpu_wrap(cpu_it, numa_mask, start) { |
| 1335 | if (cpu_online(cpu_it)) |
| 1336 | break; |
| 1337 | } |
| 1338 | |
| 1339 | return cpu_it; |
| 1340 | } |
| 1341 | /** |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 1342 | * lpfc_sli4_mod_hba_eq_delay - update EQ delay |
| 1343 | * @phba: Pointer to HBA context object. |
| 1344 | * @q: The Event Queue to update. |
| 1345 | * @delay: The delay value (in us) to be written. |
| 1346 | * |
| 1347 | **/ |
| 1348 | static inline void |
| 1349 | lpfc_sli4_mod_hba_eq_delay(struct lpfc_hba *phba, struct lpfc_queue *eq, |
| 1350 | u32 delay) |
| 1351 | { |
| 1352 | struct lpfc_register reg_data; |
| 1353 | |
| 1354 | reg_data.word0 = 0; |
| 1355 | bf_set(lpfc_sliport_eqdelay_id, ®_data, eq->queue_id); |
| 1356 | bf_set(lpfc_sliport_eqdelay_delay, ®_data, delay); |
| 1357 | writel(reg_data.word0, phba->sli4_hba.u.if_type2.EQDregaddr); |
| 1358 | eq->q_mode = delay; |
| 1359 | } |
James Smart | df3fe76 | 2020-02-10 09:31:55 -0800 | [diff] [blame] | 1360 | |
| 1361 | |
| 1362 | /* |
| 1363 | * Macro that declares tables and a routine to perform enum type to |
| 1364 | * ascii string lookup. |
| 1365 | * |
| 1366 | * Defines a <key,value> table for an enum. Uses xxx_INIT defines for |
| 1367 | * the enum to populate the table. Macro defines a routine (named |
| 1368 | * by caller) that will search all elements of the table for the key |
| 1369 | * and return the name string if found or "Unrecognized" if not found. |
| 1370 | */ |
| 1371 | #define DECLARE_ENUM2STR_LOOKUP(routine, enum_name, enum_init) \ |
| 1372 | static struct { \ |
| 1373 | enum enum_name value; \ |
| 1374 | char *name; \ |
| 1375 | } fc_##enum_name##_e2str_names[] = enum_init; \ |
| 1376 | static const char *routine(enum enum_name table_key) \ |
| 1377 | { \ |
| 1378 | int i; \ |
| 1379 | char *name = "Unrecognized"; \ |
| 1380 | \ |
| 1381 | for (i = 0; i < ARRAY_SIZE(fc_##enum_name##_e2str_names); i++) {\ |
| 1382 | if (fc_##enum_name##_e2str_names[i].value == table_key) {\ |
| 1383 | name = fc_##enum_name##_e2str_names[i].name; \ |
| 1384 | break; \ |
| 1385 | } \ |
| 1386 | } \ |
| 1387 | return name; \ |
| 1388 | } |