blob: 14293c5467726417612c5e7e4b822d34fffba115 [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
James Smart0d041212019-01-28 11:14:41 -08004 * Copyright (C) 2017-2019 Broadcom. All Rights Reserved. The term *
James Smart4ae2ebd2018-06-26 08:24:31 -07005 * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. *
James Smart50611572016-03-31 14:12:34 -07006 * Copyright (C) 2004-2016 Emulex. All rights reserved. *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04007 * EMULEX and SLI are trademarks of Emulex. *
James Smartd080abe2017-02-12 13:52:39 -08008 * www.broadcom.com *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * Portions Copyright (C) 2004-2005 Christoph Hellwig *
dea31012005-04-17 16:05:31 -050010 * *
11 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -040012 * modify it under the terms of version 2 of the GNU General *
13 * Public License as published by the Free Software Foundation. *
14 * This program is distributed in the hope that it will be useful. *
15 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
16 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
17 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
18 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
19 * TO BE LEGALLY INVALID. See the GNU General Public License for *
20 * more details, a copy of which can be found in the file COPYING *
21 * included with this package. *
dea31012005-04-17 16:05:31 -050022 *******************************************************************/
23
James Smart2e0fef82007-06-17 19:56:36 -050024#include <scsi/scsi_host.h>
James Smart895427b2017-02-12 13:52:30 -080025#include <linux/ktime.h>
Dick Kennedyf485c182017-09-29 17:34:34 -070026#include <linux/workqueue.h>
James Smart88a2cfb2011-07-22 18:36:33 -040027
28#if defined(CONFIG_DEBUG_FS) && !defined(CONFIG_SCSI_LPFC_DEBUG_FS)
29#define CONFIG_SCSI_LPFC_DEBUG_FS
30#endif
31
dea31012005-04-17 16:05:31 -050032struct lpfc_sli2_slim;
33
James Smart5402a312012-09-29 11:30:06 -040034#define ELX_MODEL_NAME_SIZE 80
35
James Smart3772a992009-05-22 14:50:54 -040036#define LPFC_PCI_DEV_LP 0x1
37#define LPFC_PCI_DEV_OC 0x2
38
39#define LPFC_SLI_REV2 2
40#define LPFC_SLI_REV3 3
41#define LPFC_SLI_REV4 4
42
James Smart97eab632008-04-07 10:16:05 -040043#define LPFC_MAX_TARGET 4096 /* max number of targets supported */
James Smarte17da182006-07-06 15:49:25 -040044#define LPFC_MAX_DISC_THREADS 64 /* max outstanding discovery els
45 requests */
46#define LPFC_MAX_NS_RETRY 3 /* Number of retry attempts to contact
47 the NameServer before giving up. */
James.Smart@Emulex.Com445cf4f2005-11-28 11:42:38 -050048#define LPFC_CMD_PER_LUN 3 /* max outstanding cmds per lun */
James Smart81301a92008-12-04 22:39:46 -050049#define LPFC_DEFAULT_SG_SEG_CNT 64 /* sg element count per scsi cmnd */
James Smarte2aed292010-02-26 14:15:00 -050050#define LPFC_DEFAULT_MENLO_SG_SEG_CNT 128 /* sg element count per scsi
51 cmnd for menlo needs nearly twice as for firmware
52 downloads using bsg */
James Smart96f70772013-04-17 20:16:15 -040053
54#define LPFC_MIN_SG_SLI4_BUF_SZ 0x800 /* based on LPFC_DEFAULT_SG_SEG_CNT */
James Smart5b9e70b2018-09-10 10:30:42 -070055#define LPFC_MAX_BG_SLI4_SEG_CNT_DIF 128 /* sg element count for BlockGuard */
James Smart96f70772013-04-17 20:16:15 -040056#define LPFC_MAX_SG_SEG_CNT_DIF 512 /* sg element count per scsi cmnd */
James Smart81301a92008-12-04 22:39:46 -050057#define LPFC_MAX_SG_SEG_CNT 4096 /* sg element count per scsi cmnd */
James Smart81e6a632017-11-20 16:00:43 -080058#define LPFC_MIN_SG_SEG_CNT 32 /* sg element count per scsi cmnd */
James Smart09294d42013-04-17 20:16:05 -040059#define LPFC_MAX_SGL_SEG_CNT 512 /* SGL element count per scsi cmnd */
60#define LPFC_MAX_BPL_SEG_CNT 4096 /* BPL element count per scsi cmnd */
James Smartd73154b2017-11-20 16:00:33 -080061#define LPFC_MAX_NVME_SEG_CNT 256 /* max SGL element cnt per NVME cmnd */
James Smart09294d42013-04-17 20:16:05 -040062
James Smart05580562011-05-24 11:40:48 -040063#define LPFC_MAX_SGE_SIZE 0x80000000 /* Maximum data allowed in a SGE */
dea31012005-04-17 16:05:31 -050064#define LPFC_IOCB_LIST_CNT 2250 /* list of IOCBs for fast-path usage. */
James.Smart@Emulex.Com445cf4f2005-11-28 11:42:38 -050065#define LPFC_Q_RAMP_UP_INTERVAL 120 /* lun q_depth ramp up interval */
James Smart495a7142008-06-14 22:52:59 -040066#define LPFC_VNAME_LEN 100 /* vport symbolic name length */
James Smart977b5a02008-09-07 11:52:04 -040067#define LPFC_TGTQ_RAMPUP_PCENT 5 /* Target queue rampup in percentage */
James Smart7dc517d2010-07-14 15:32:10 -040068#define LPFC_MIN_TGT_QDEPTH 10
James Smart977b5a02008-09-07 11:52:04 -040069#define LPFC_MAX_TGT_QDEPTH 0xFFFF
dea31012005-04-17 16:05:31 -050070
James Smartea2151b2008-09-07 11:52:10 -040071#define LPFC_MAX_BUCKET_COUNT 20 /* Maximum no. of buckets for stat data
72 collection. */
James Smart92d7f7b2007-06-17 19:56:38 -050073/*
74 * Following time intervals are used of adjusting SCSI device
75 * queue depths when there are driver resource error or Firmware
76 * resource error.
77 */
James Smart256ec0d2013-04-17 20:14:58 -040078/* 1 Second */
79#define QUEUE_RAMP_DOWN_INTERVAL (msecs_to_jiffies(1000 * 1))
James Smart92d7f7b2007-06-17 19:56:38 -050080
81/* Number of exchanges reserved for discovery to complete */
82#define LPFC_DISC_IOCB_BUFF_COUNT 20
83
James Smart858c9f62007-06-17 19:56:39 -050084#define LPFC_HB_MBOX_INTERVAL 5 /* Heart beat interval in seconds. */
James Smart311464e2007-08-02 11:10:37 -040085#define LPFC_HB_MBOX_TIMEOUT 30 /* Heart beat timeout in seconds. */
James Smart858c9f62007-06-17 19:56:39 -050086
James Smart93996272008-08-24 21:50:30 -040087/* Error Attention event polling interval */
88#define LPFC_ERATT_POLL_INTERVAL 5 /* EATT poll interval in seconds */
89
dea31012005-04-17 16:05:31 -050090/* Define macros for 64 bit support */
91#define putPaddrLow(addr) ((uint32_t) (0xffffffff & (u64)(addr)))
92#define putPaddrHigh(addr) ((uint32_t) (0xffffffff & (((u64)(addr))>>32)))
93#define getPaddr(high, low) ((dma_addr_t)( \
94 (( (u64)(high)<<16 ) << 16)|( (u64)(low))))
95/* Provide maximum configuration definitions. */
96#define LPFC_DRVR_TIMEOUT 16 /* driver iocb timeout value in sec */
dea31012005-04-17 16:05:31 -050097#define FC_MAX_ADPTMSG 64
98
99#define MAX_HBAEVT 32
James Smart96418b52017-03-04 09:30:31 -0800100#define MAX_HBAS_NO_RESET 16
dea31012005-04-17 16:05:31 -0500101
James Smart93996272008-08-24 21:50:30 -0400102/* Number of MSI-X vectors the driver uses */
103#define LPFC_MSIX_VECTORS 2
104
James Smart5e9d9b82008-06-14 22:52:53 -0400105/* lpfc wait event data ready flag */
James Smart2ade92a2017-03-04 09:30:38 -0800106#define LPFC_DATA_READY 0 /* bit 0 */
James Smart5e9d9b82008-06-14 22:52:53 -0400107
James Smart809c7532012-05-09 21:19:25 -0400108/* queue dump line buffer size */
109#define LPFC_LBUF_SZ 128
110
James Smart618a5232012-06-12 13:54:36 -0400111/* mailbox system shutdown options */
112#define LPFC_MBX_NO_WAIT 0
113#define LPFC_MBX_WAIT 1
114
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -0500115enum lpfc_polling_flags {
116 ENABLE_FCP_RING_POLLING = 0x1,
117 DISABLE_FCP_RING_INT = 0x2
118};
119
James Smart895427b2017-02-12 13:52:30 -0800120struct perf_prof {
121 uint16_t cmd_cpu[40];
122 uint16_t rsp_cpu[40];
123 uint16_t qh_cpu[40];
124 uint16_t wqidx[40];
125};
126
James Smart01649562017-02-12 13:52:32 -0800127/*
128 * Provide for FC4 TYPE x28 - NVME. The
129 * bit mask for FCP and NVME is 0x8 identically
130 * because they are 32 bit positions distance.
131 */
James Smarta0f2d3e2017-02-12 13:52:31 -0800132#define LPFC_FC4_TYPE_BITMASK 0x00000100
133
dea31012005-04-17 16:05:31 -0500134/* Provide DMA memory definitions the driver uses per port instance. */
135struct lpfc_dmabuf {
136 struct list_head list;
137 void *virt; /* virtual address ptr */
138 dma_addr_t phys; /* mapped address */
James Smart76bb24e2007-10-27 13:38:00 -0400139 uint32_t buffer_tag; /* used for tagged queue ring */
dea31012005-04-17 16:05:31 -0500140};
141
James Smart6c621a22017-05-15 15:20:45 -0700142struct lpfc_nvmet_ctxbuf {
143 struct list_head list;
144 struct lpfc_nvmet_rcv_ctx *context;
145 struct lpfc_iocbq *iocbq;
146 struct lpfc_sglq *sglq;
James Smart472e1462019-01-28 11:14:39 -0800147 struct work_struct defer_work;
James Smart6c621a22017-05-15 15:20:45 -0700148};
149
dea31012005-04-17 16:05:31 -0500150struct lpfc_dma_pool {
151 struct lpfc_dmabuf *elements;
152 uint32_t max_count;
153 uint32_t current_count;
154};
155
James Smarted957682007-06-17 19:56:37 -0500156struct hbq_dmabuf {
James Smartda0436e2009-05-22 14:51:39 -0400157 struct lpfc_dmabuf hbuf;
James Smarted957682007-06-17 19:56:37 -0500158 struct lpfc_dmabuf dbuf;
James Smart895427b2017-02-12 13:52:30 -0800159 uint16_t total_size;
160 uint16_t bytes_recv;
James Smarted957682007-06-17 19:56:37 -0500161 uint32_t tag;
James Smart4d9ab992009-10-02 15:16:39 -0400162 struct lpfc_cq_event cq_event;
James Smart45ed1192009-10-02 15:17:02 -0400163 unsigned long time_stamp;
James Smart895427b2017-02-12 13:52:30 -0800164 void *context;
165};
166
167struct rqb_dmabuf {
168 struct lpfc_dmabuf hbuf;
169 struct lpfc_dmabuf dbuf;
170 uint16_t total_size;
171 uint16_t bytes_recv;
James Smarta8cf5df2017-05-15 15:20:46 -0700172 uint16_t idx;
James Smart895427b2017-02-12 13:52:30 -0800173 struct lpfc_queue *hrq; /* ptr to associated Header RQ */
174 struct lpfc_queue *drq; /* ptr to associated Data RQ */
James Smarted957682007-06-17 19:56:37 -0500175};
176
dea31012005-04-17 16:05:31 -0500177/* Priority bit. Set value to exceed low water mark in lpfc_mem. */
178#define MEM_PRI 0x100
179
180
181/****************************************************************************/
182/* Device VPD save area */
183/****************************************************************************/
184typedef struct lpfc_vpd {
185 uint32_t status; /* vpd status value */
186 uint32_t length; /* number of bytes actually returned */
187 struct {
188 uint32_t rsvd1; /* Revision numbers */
189 uint32_t biuRev;
190 uint32_t smRev;
191 uint32_t smFwRev;
192 uint32_t endecRev;
193 uint16_t rBit;
194 uint8_t fcphHigh;
195 uint8_t fcphLow;
196 uint8_t feaLevelHigh;
197 uint8_t feaLevelLow;
198 uint32_t postKernRev;
199 uint32_t opFwRev;
200 uint8_t opFwName[16];
201 uint32_t sli1FwRev;
202 uint8_t sli1FwName[16];
203 uint32_t sli2FwRev;
204 uint8_t sli2FwName[16];
205 } rev;
James Smart92d7f7b2007-06-17 19:56:38 -0500206 struct {
207#ifdef __BIG_ENDIAN_BITFIELD
James Smartda0436e2009-05-22 14:51:39 -0400208 uint32_t rsvd3 :19; /* Reserved */
209 uint32_t cdss : 1; /* Configure Data Security SLI */
210 uint32_t rsvd2 : 3; /* Reserved */
211 uint32_t cbg : 1; /* Configure BlockGuard */
James Smart92d7f7b2007-06-17 19:56:38 -0500212 uint32_t cmv : 1; /* Configure Max VPIs */
213 uint32_t ccrp : 1; /* Config Command Ring Polling */
214 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
215 uint32_t chbs : 1; /* Cofigure Host Backing store */
216 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
217 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
218 uint32_t cmx : 1; /* Configure Max XRIs */
219 uint32_t cmr : 1; /* Configure Max RPIs */
220#else /* __LITTLE_ENDIAN */
221 uint32_t cmr : 1; /* Configure Max RPIs */
222 uint32_t cmx : 1; /* Configure Max XRIs */
223 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
224 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
225 uint32_t chbs : 1; /* Cofigure Host Backing store */
226 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
227 uint32_t ccrp : 1; /* Config Command Ring Polling */
228 uint32_t cmv : 1; /* Configure Max VPIs */
James Smartda0436e2009-05-22 14:51:39 -0400229 uint32_t cbg : 1; /* Configure BlockGuard */
230 uint32_t rsvd2 : 3; /* Reserved */
231 uint32_t cdss : 1; /* Configure Data Security SLI */
232 uint32_t rsvd3 :19; /* Reserved */
James Smart92d7f7b2007-06-17 19:56:38 -0500233#endif
234 } sli3Feat;
dea31012005-04-17 16:05:31 -0500235} lpfc_vpd_t;
236
dea31012005-04-17 16:05:31 -0500237
238/*
239 * lpfc stat counters
240 */
241struct lpfc_stats {
242 /* Statistics for ELS commands */
243 uint32_t elsLogiCol;
244 uint32_t elsRetryExceeded;
245 uint32_t elsXmitRetry;
246 uint32_t elsDelayRetry;
247 uint32_t elsRcvDrop;
248 uint32_t elsRcvFrame;
249 uint32_t elsRcvRSCN;
250 uint32_t elsRcvRNID;
251 uint32_t elsRcvFARP;
252 uint32_t elsRcvFARPR;
253 uint32_t elsRcvFLOGI;
254 uint32_t elsRcvPLOGI;
255 uint32_t elsRcvADISC;
256 uint32_t elsRcvPDISC;
257 uint32_t elsRcvFAN;
258 uint32_t elsRcvLOGO;
259 uint32_t elsRcvPRLO;
260 uint32_t elsRcvPRLI;
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500261 uint32_t elsRcvLIRR;
James Smart12265f62010-10-22 11:05:53 -0400262 uint32_t elsRcvRLS;
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500263 uint32_t elsRcvRPS;
264 uint32_t elsRcvRPL;
James Smart5ffc2662009-11-18 15:39:44 -0500265 uint32_t elsRcvRRQ;
James Smart12265f62010-10-22 11:05:53 -0400266 uint32_t elsRcvRTV;
267 uint32_t elsRcvECHO;
James Smart8b017a32015-05-21 13:55:18 -0400268 uint32_t elsRcvLCB;
James Smart86478872015-05-21 13:55:21 -0400269 uint32_t elsRcvRDP;
dea31012005-04-17 16:05:31 -0500270 uint32_t elsXmitFLOGI;
James Smart92d7f7b2007-06-17 19:56:38 -0500271 uint32_t elsXmitFDISC;
dea31012005-04-17 16:05:31 -0500272 uint32_t elsXmitPLOGI;
273 uint32_t elsXmitPRLI;
274 uint32_t elsXmitADISC;
275 uint32_t elsXmitLOGO;
276 uint32_t elsXmitSCR;
James Smartf60cb932019-05-14 14:58:05 -0700277 uint32_t elsXmitRSCN;
dea31012005-04-17 16:05:31 -0500278 uint32_t elsXmitRNID;
279 uint32_t elsXmitFARP;
280 uint32_t elsXmitFARPR;
281 uint32_t elsXmitACC;
282 uint32_t elsXmitLSRJT;
283
284 uint32_t frameRcvBcast;
285 uint32_t frameRcvMulti;
286 uint32_t strayXmitCmpl;
287 uint32_t frameXmitDelay;
288 uint32_t xriCmdCmpl;
289 uint32_t xriStatErr;
290 uint32_t LinkUp;
291 uint32_t LinkDown;
292 uint32_t LinkMultiEvent;
293 uint32_t NoRcvBuf;
294 uint32_t fcpCmd;
295 uint32_t fcpCmpl;
296 uint32_t fcpRspErr;
297 uint32_t fcpRemoteStop;
298 uint32_t fcpPortRjt;
299 uint32_t fcpPortBusy;
300 uint32_t fcpError;
301 uint32_t fcpLocalErr;
302};
303
James Smart2e0fef82007-06-17 19:56:36 -0500304struct lpfc_hba;
dea31012005-04-17 16:05:31 -0500305
James Smart92d7f7b2007-06-17 19:56:38 -0500306
James Smart2e0fef82007-06-17 19:56:36 -0500307enum discovery_state {
James Smart92d7f7b2007-06-17 19:56:38 -0500308 LPFC_VPORT_UNKNOWN = 0, /* vport state is unknown */
309 LPFC_VPORT_FAILED = 1, /* vport has failed */
310 LPFC_LOCAL_CFG_LINK = 6, /* local NPORT Id configured */
311 LPFC_FLOGI = 7, /* FLOGI sent to Fabric */
312 LPFC_FDISC = 8, /* FDISC sent for vport */
313 LPFC_FABRIC_CFG_LINK = 9, /* Fabric assigned NPORT Id
314 * configured */
315 LPFC_NS_REG = 10, /* Register with NameServer */
316 LPFC_NS_QRY = 11, /* Query NameServer for NPort ID list */
317 LPFC_BUILD_DISC_LIST = 12, /* Build ADISC and PLOGI lists for
318 * device authentication / discovery */
319 LPFC_DISC_AUTH = 13, /* Processing ADISC list */
320 LPFC_VPORT_READY = 32,
James Smart2e0fef82007-06-17 19:56:36 -0500321};
dea31012005-04-17 16:05:31 -0500322
James Smart2e0fef82007-06-17 19:56:36 -0500323enum hba_state {
324 LPFC_LINK_UNKNOWN = 0, /* HBA state is unknown */
325 LPFC_WARM_START = 1, /* HBA state after selective reset */
326 LPFC_INIT_START = 2, /* Initial state after board reset */
327 LPFC_INIT_MBX_CMDS = 3, /* Initialize HBA with mbox commands */
328 LPFC_LINK_DOWN = 4, /* HBA initialized, link is down */
329 LPFC_LINK_UP = 5, /* Link is up - issue READ_LA */
James Smart92d7f7b2007-06-17 19:56:38 -0500330 LPFC_CLEAR_LA = 6, /* authentication cmplt - issue
James Smart2e0fef82007-06-17 19:56:36 -0500331 * CLEAR_LA */
James Smart92d7f7b2007-06-17 19:56:38 -0500332 LPFC_HBA_READY = 32,
James Smart2e0fef82007-06-17 19:56:36 -0500333 LPFC_HBA_ERROR = -1
334};
dea31012005-04-17 16:05:31 -0500335
James Smart1dc5ec22018-10-23 13:41:11 -0700336struct lpfc_trunk_link_state {
337 enum hba_state state;
338 uint8_t fault;
339};
340
341struct lpfc_trunk_link {
342 struct lpfc_trunk_link_state link0,
343 link1,
344 link2,
345 link3;
346};
347
James Smart2e0fef82007-06-17 19:56:36 -0500348struct lpfc_vport {
James Smart2e0fef82007-06-17 19:56:36 -0500349 struct lpfc_hba *phba;
James Smart3772a992009-05-22 14:50:54 -0400350 struct list_head listentry;
James Smart2e0fef82007-06-17 19:56:36 -0500351 uint8_t port_type;
352#define LPFC_PHYSICAL_PORT 1
353#define LPFC_NPIV_PORT 2
354#define LPFC_FABRIC_PORT 3
355 enum discovery_state port_state;
dea31012005-04-17 16:05:31 -0500356
James Smart92d7f7b2007-06-17 19:56:38 -0500357 uint16_t vpi;
James Smartda0436e2009-05-22 14:51:39 -0400358 uint16_t vfi;
James Smartc8685952009-11-18 15:39:16 -0500359 uint8_t vpi_state;
360#define LPFC_VPI_REGISTERED 0x1
dea31012005-04-17 16:05:31 -0500361
dea31012005-04-17 16:05:31 -0500362 uint32_t fc_flag; /* FC flags */
James Smart2e0fef82007-06-17 19:56:36 -0500363/* Several of these flags are HBA centric and should be moved to
364 * phba->link_flag (e.g. FC_PTP, FC_PUBLIC_LOOP)
365 */
James Smart92d7f7b2007-06-17 19:56:38 -0500366#define FC_PT2PT 0x1 /* pt2pt with no fabric */
367#define FC_PT2PT_PLOGI 0x2 /* pt2pt initiate PLOGI */
368#define FC_DISC_TMO 0x4 /* Discovery timer running */
369#define FC_PUBLIC_LOOP 0x8 /* Public loop */
370#define FC_LBIT 0x10 /* LOGIN bit in loopinit set */
371#define FC_RSCN_MODE 0x20 /* RSCN cmd rcv'ed */
372#define FC_NLP_MORE 0x40 /* More node to process in node tbl */
373#define FC_OFFLINE_MODE 0x80 /* Interface is offline for diag */
374#define FC_FABRIC 0x100 /* We are fabric attached */
James Smart4b40c592010-03-15 11:25:44 -0400375#define FC_VPORT_LOGO_RCVD 0x200 /* LOGO received on vport */
James Smart92d7f7b2007-06-17 19:56:38 -0500376#define FC_RSCN_DISCOVERY 0x400 /* Auth all devices after RSCN */
James Smart4b40c592010-03-15 11:25:44 -0400377#define FC_LOGO_RCVD_DID_CHNG 0x800 /* FDISC on phys port detect DID chng*/
James Smart92d7f7b2007-06-17 19:56:38 -0500378#define FC_SCSI_SCAN_TMO 0x4000 /* scsi scan timer running */
379#define FC_ABORT_DISCOVERY 0x8000 /* we want to abort discovery */
380#define FC_NDISC_ACTIVE 0x10000 /* NPort discovery active */
381#define FC_BYPASSED_MODE 0x20000 /* NPort is in bypassed mode */
James Smart92d7f7b2007-06-17 19:56:38 -0500382#define FC_VPORT_NEEDS_REG_VPI 0x80000 /* Needs to have its vpi registered */
383#define FC_RSCN_DEFERRED 0x100000 /* A deferred RSCN being processed */
James Smart1c6834a2009-07-19 10:01:26 -0400384#define FC_VPORT_NEEDS_INIT_VPI 0x200000 /* Need to INIT_VPI before FDISC */
James Smart695a8142010-01-26 23:08:03 -0500385#define FC_VPORT_CVL_RCVD 0x400000 /* VLink failed due to CVL */
386#define FC_VFI_REGISTERED 0x800000 /* VFI is registered */
387#define FC_FDISC_COMPLETED 0x1000000/* FDISC completed */
James Smart92494142011-02-16 12:39:44 -0500388#define FC_DISC_DELAYED 0x2000000/* Delay NPort discovery */
dea31012005-04-17 16:05:31 -0500389
James Smart7ee5d432007-10-27 13:37:17 -0400390 uint32_t ct_flags;
391#define FC_CT_RFF_ID 0x1 /* RFF_ID accepted by switch */
392#define FC_CT_RNN_ID 0x2 /* RNN_ID accepted by switch */
393#define FC_CT_RSNN_NN 0x4 /* RSNN_NN accepted by switch */
394#define FC_CT_RSPN_ID 0x8 /* RSPN_ID accepted by switch */
395#define FC_CT_RFT_ID 0x10 /* RFT_ID accepted by switch */
396
James Smart685f0bf2007-04-25 09:53:08 -0400397 struct list_head fc_nodes;
dea31012005-04-17 16:05:31 -0500398
399 /* Keep counters for the number of entries in each list. */
400 uint16_t fc_plogi_cnt;
401 uint16_t fc_adisc_cnt;
402 uint16_t fc_reglogin_cnt;
403 uint16_t fc_prli_cnt;
404 uint16_t fc_unmap_cnt;
405 uint16_t fc_map_cnt;
406 uint16_t fc_npr_cnt;
407 uint16_t fc_unused_cnt;
James Smart2e0fef82007-06-17 19:56:36 -0500408 struct serv_parm fc_sparam; /* buffer for our service parameters */
409
410 uint32_t fc_myDID; /* fibre channel S_ID */
411 uint32_t fc_prevDID; /* previous fibre channel S_ID */
James Smart92494142011-02-16 12:39:44 -0500412 struct lpfc_name fabric_portname;
413 struct lpfc_name fabric_nodename;
James Smart2e0fef82007-06-17 19:56:36 -0500414
415 int32_t stopped; /* HBA has not been restarted since last ERATT */
416 uint8_t fc_linkspeed; /* Link speed after last READ_LA */
417
James Smarta0f2d3e2017-02-12 13:52:31 -0800418 uint32_t num_disc_nodes; /* in addition to hba_state */
419 uint32_t gidft_inp; /* cnt of outstanding GID_FTs */
James Smart2e0fef82007-06-17 19:56:36 -0500420
421 uint32_t fc_nlp_cnt; /* outstanding NODELIST requests */
422 uint32_t fc_rscn_id_cnt; /* count of RSCNs payloads in list */
James Smart7f5f3d02008-02-08 18:50:14 -0500423 uint32_t fc_rscn_flush; /* flag use of fc_rscn_id_list */
James Smart2e0fef82007-06-17 19:56:36 -0500424 struct lpfc_dmabuf *fc_rscn_id_list[FC_MAX_HOLD_RSCN];
425 struct lpfc_name fc_nodename; /* fc nodename */
426 struct lpfc_name fc_portname; /* fc portname */
427
428 struct lpfc_work_evt disc_timeout_evt;
429
430 struct timer_list fc_disctmo; /* Discovery rescue timer */
431 uint8_t fc_ns_retry; /* retries for fabric nameserver */
432 uint32_t fc_prli_sent; /* cntr for outstanding PRLIs */
433
434 spinlock_t work_port_lock;
435 uint32_t work_port_events; /* Timeout to be handled */
James Smart858c9f62007-06-17 19:56:39 -0500436#define WORKER_DISC_TMO 0x1 /* vport: Discovery timeout */
437#define WORKER_ELS_TMO 0x2 /* vport: ELS timeout */
James Smart92494142011-02-16 12:39:44 -0500438#define WORKER_DELAYED_DISC_TMO 0x8 /* vport: delayed discovery */
James Smart858c9f62007-06-17 19:56:39 -0500439
440#define WORKER_MBOX_TMO 0x100 /* hba: MBOX timeout */
441#define WORKER_HB_TMO 0x200 /* hba: Heart beat timeout */
Joe Perchesb1c11812008-02-03 17:28:22 +0200442#define WORKER_FABRIC_BLOCK_TMO 0x400 /* hba: fabric block timeout */
James Smart858c9f62007-06-17 19:56:39 -0500443#define WORKER_RAMP_DOWN_QUEUE 0x800 /* hba: Decrease Q depth */
444#define WORKER_RAMP_UP_QUEUE 0x1000 /* hba: Increase Q depth */
James Smart2a9bf3d2010-06-07 15:24:45 -0400445#define WORKER_SERVICE_TXQ 0x2000 /* hba: IOCBs on the txq */
James Smart2e0fef82007-06-17 19:56:36 -0500446
James Smart2e0fef82007-06-17 19:56:36 -0500447 struct timer_list els_tmofunc;
James Smart92494142011-02-16 12:39:44 -0500448 struct timer_list delayed_disc_tmo;
James Smart2e0fef82007-06-17 19:56:36 -0500449
450 int unreg_vpi_cmpl;
451
452 uint8_t load_flag;
453#define FC_LOADING 0x1 /* HBA in process of loading drvr */
454#define FC_UNLOADING 0x2 /* HBA in process of unloading drvr */
James Smart4258e982015-12-16 18:11:58 -0500455#define FC_ALLOW_FDMI 0x4 /* port is ready for FDMI requests */
James Smart3de2a652007-08-02 11:09:59 -0400456 /* Vport Config Parameters */
457 uint32_t cfg_scan_down;
458 uint32_t cfg_lun_queue_depth;
459 uint32_t cfg_nodev_tmo;
460 uint32_t cfg_devloss_tmo;
461 uint32_t cfg_restrict_login;
462 uint32_t cfg_peer_port_login;
463 uint32_t cfg_fcp_class;
464 uint32_t cfg_use_adisc;
James Smart3de2a652007-08-02 11:09:59 -0400465 uint32_t cfg_discovery_threads;
James Smarte8b62012007-08-02 11:10:09 -0400466 uint32_t cfg_log_verbose;
James Smartf6e84792019-01-28 11:14:38 -0800467 uint32_t cfg_enable_fc4_type;
James Smart3de2a652007-08-02 11:09:59 -0400468 uint32_t cfg_max_luns;
James Smart7ee5d432007-10-27 13:37:17 -0400469 uint32_t cfg_enable_da_id;
James Smart977b5a02008-09-07 11:52:04 -0400470 uint32_t cfg_max_scsicmpl_time;
James Smart7dc517d2010-07-14 15:32:10 -0400471 uint32_t cfg_tgt_queue_depth;
James Smart3cb01c52013-07-15 18:35:04 -0400472 uint32_t cfg_first_burst_size;
James Smart3de2a652007-08-02 11:09:59 -0400473 uint32_t dev_loss_tmo_changed;
James Smart51ef4c22007-08-02 11:10:31 -0400474
475 struct fc_vport *fc_vport;
476
James Smart923e4b62008-12-04 22:40:07 -0500477#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smart51ef4c22007-08-02 11:10:31 -0400478 struct dentry *debug_disc_trc;
479 struct dentry *debug_nodelist;
James Smartbd2cdd52017-02-12 13:52:33 -0800480 struct dentry *debug_nvmestat;
James Smart4c47efc2019-01-28 11:14:25 -0800481 struct dentry *debug_scsistat;
James Smartbd2cdd52017-02-12 13:52:33 -0800482 struct dentry *debug_nvmektime;
483 struct dentry *debug_cpucheck;
James Smart51ef4c22007-08-02 11:10:31 -0400484 struct dentry *vport_debugfs_root;
485 struct lpfc_debugfs_trc *disc_trc;
486 atomic_t disc_trc_cnt;
487#endif
James Smartea2151b2008-09-07 11:52:10 -0400488 uint8_t stat_data_enabled;
489 uint8_t stat_data_blocked;
James Smartda0436e2009-05-22 14:51:39 -0400490 struct list_head rcv_buffer_list;
James Smart45ed1192009-10-02 15:17:02 -0400491 unsigned long rcv_buffer_time_stamp;
James Smartda0436e2009-05-22 14:51:39 -0400492 uint32_t vport_flag;
493#define STATIC_VPORT 1
James Smartaeb3c812017-04-21 16:05:02 -0700494#define FAWWPN_SET 2
495#define FAWWPN_PARAM_CHG 4
James Smart4258e982015-12-16 18:11:58 -0500496
497 uint16_t fdmi_num_disc;
498 uint32_t fdmi_hba_mask;
499 uint32_t fdmi_port_mask;
James Smart895427b2017-02-12 13:52:30 -0800500
501 /* There is a single nvme instance per vport. */
502 struct nvme_fc_local_port *localport;
503 uint8_t nvmei_support; /* driver supports NVME Initiator */
504 uint32_t last_fcp_wqidx;
James Smartd496b9a2018-10-23 13:41:08 -0700505 uint32_t rcv_flogi_cnt; /* How many unsol FLOGIs ACK'd. */
James Smart2e0fef82007-06-17 19:56:36 -0500506};
507
James Smarted957682007-06-17 19:56:37 -0500508struct hbq_s {
509 uint16_t entry_count; /* Current number of HBQ slots */
James Smarta8adb832007-10-27 13:37:53 -0400510 uint16_t buffer_count; /* Current number of buffers posted */
James Smarted957682007-06-17 19:56:37 -0500511 uint32_t next_hbqPutIdx; /* Index to next HBQ slot to use */
512 uint32_t hbqPutIdx; /* HBQ slot to use */
513 uint32_t local_hbqGetIdx; /* Local copy of Get index from Port */
James Smart51ef4c22007-08-02 11:10:31 -0400514 void *hbq_virt; /* Virtual ptr to this hbq */
515 struct list_head hbq_buffer_list; /* buffers assigned to this HBQ */
516 /* Callback for HBQ buffer allocation */
517 struct hbq_dmabuf *(*hbq_alloc_buffer) (struct lpfc_hba *);
518 /* Callback for HBQ buffer free */
519 void (*hbq_free_buffer) (struct lpfc_hba *,
520 struct hbq_dmabuf *);
James Smarted957682007-06-17 19:56:37 -0500521};
522
James Smart51ef4c22007-08-02 11:10:31 -0400523/* this matches the position in the lpfc_hbq_defs array */
James Smart92d7f7b2007-06-17 19:56:38 -0500524#define LPFC_ELS_HBQ 0
James Smart895427b2017-02-12 13:52:30 -0800525#define LPFC_MAX_HBQS 1
James Smarted957682007-06-17 19:56:37 -0500526
James Smart7af67052007-10-27 13:38:11 -0400527enum hba_temp_state {
528 HBA_NORMAL_TEMP,
529 HBA_OVER_TEMP
530};
531
James Smartdb2378e2008-02-08 18:49:51 -0500532enum intr_type_t {
533 NONE = 0,
534 INTx,
535 MSI,
536 MSIX,
537};
538
James Smart6dd9e312013-01-03 15:43:37 -0500539#define LPFC_CT_CTX_MAX 64
James Smartf1c3b0f2009-07-19 10:01:32 -0400540struct unsol_rcv_ct_ctx {
541 uint32_t ctxt_id;
542 uint32_t SID;
James Smart6dd9e312013-01-03 15:43:37 -0500543 uint32_t valid;
544#define UNSOL_INVALID 0
545#define UNSOL_VALID 1
James Smart7851fe22011-07-22 18:36:52 -0400546 uint16_t oxid;
547 uint16_t rxid;
James Smartf1c3b0f2009-07-19 10:01:32 -0400548};
549
James Smart76a95d72010-11-20 23:11:48 -0500550#define LPFC_USER_LINK_SPEED_AUTO 0 /* auto select (default)*/
551#define LPFC_USER_LINK_SPEED_1G 1 /* 1 Gigabaud */
552#define LPFC_USER_LINK_SPEED_2G 2 /* 2 Gigabaud */
553#define LPFC_USER_LINK_SPEED_4G 4 /* 4 Gigabaud */
554#define LPFC_USER_LINK_SPEED_8G 8 /* 8 Gigabaud */
555#define LPFC_USER_LINK_SPEED_10G 10 /* 10 Gigabaud */
556#define LPFC_USER_LINK_SPEED_16G 16 /* 16 Gigabaud */
James Smartd38dd522015-08-31 16:48:17 -0400557#define LPFC_USER_LINK_SPEED_32G 32 /* 32 Gigabaud */
James Smartfbd8a6b2018-02-22 08:18:45 -0800558#define LPFC_USER_LINK_SPEED_64G 64 /* 64 Gigabaud */
559#define LPFC_USER_LINK_SPEED_MAX LPFC_USER_LINK_SPEED_64G
560
561#define LPFC_LINK_SPEED_STRING "0, 1, 2, 4, 8, 10, 16, 32, 64"
James Smart76a95d72010-11-20 23:11:48 -0500562
James Smart7ad20aa2011-05-24 11:44:28 -0400563enum nemb_type {
564 nemb_mse = 1,
565 nemb_hbd
566};
567
568enum mbox_type {
569 mbox_rd = 1,
570 mbox_wr
571};
572
573enum dma_type {
574 dma_mbox = 1,
575 dma_ebuf
576};
577
578enum sta_type {
579 sta_pre_addr = 1,
580 sta_pos_addr
581};
582
583struct lpfc_mbox_ext_buf_ctx {
584 uint32_t state;
585#define LPFC_BSG_MBOX_IDLE 0
586#define LPFC_BSG_MBOX_HOST 1
587#define LPFC_BSG_MBOX_PORT 2
588#define LPFC_BSG_MBOX_DONE 3
589#define LPFC_BSG_MBOX_ABTS 4
590 enum nemb_type nembType;
591 enum mbox_type mboxType;
592 uint32_t numBuf;
593 uint32_t mbxTag;
594 uint32_t seqNum;
595 struct lpfc_dmabuf *mbx_dmabuf;
596 struct list_head ext_dmabuf_list;
597};
598
James Smartc4908502019-01-28 11:14:28 -0800599struct lpfc_epd_pool {
600 /* Expedite pool */
601 struct list_head list;
602 u32 count;
603 spinlock_t lock; /* lock for expedite pool */
604};
605
James Smartd2cc9bc2018-09-10 10:30:50 -0700606struct lpfc_ras_fwlog {
607 uint8_t *fwlog_buff;
608 uint32_t fw_buffcount; /* Buffer size posted to FW */
609#define LPFC_RAS_BUFF_ENTERIES 16 /* Each entry can hold max of 64k */
610#define LPFC_RAS_MAX_ENTRY_SIZE (64 * 1024)
611#define LPFC_RAS_MIN_BUFF_POST_SIZE (256 * 1024)
612#define LPFC_RAS_MAX_BUFF_POST_SIZE (1024 * 1024)
613 uint32_t fw_loglevel; /* Log level set */
614 struct lpfc_dmabuf lwpd;
615 struct list_head fwlog_buff_list;
616
617 /* RAS support status on adapter */
618 bool ras_hwsupport; /* RAS Support available on HW or not */
619 bool ras_enabled; /* Ras Enabled for the function */
620#define LPFC_RAS_DISABLE_LOGGING 0x00
621#define LPFC_RAS_ENABLE_LOGGING 0x01
622 bool ras_active; /* RAS logging running state */
623};
624
James Smart2e0fef82007-06-17 19:56:36 -0500625struct lpfc_hba {
James Smart3772a992009-05-22 14:50:54 -0400626 /* SCSI interface function jump table entries */
James Smartc4908502019-01-28 11:14:28 -0800627 struct lpfc_io_buf * (*lpfc_get_scsi_buf)
James Smartace44e42019-01-28 11:14:27 -0800628 (struct lpfc_hba *phba, struct lpfc_nodelist *ndlp,
629 struct scsi_cmnd *cmnd);
James Smart3772a992009-05-22 14:50:54 -0400630 int (*lpfc_scsi_prep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800631 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400632 void (*lpfc_scsi_unprep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800633 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400634 void (*lpfc_release_scsi_buf)
James Smartc4908502019-01-28 11:14:28 -0800635 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400636 void (*lpfc_rampdown_queue_depth)
637 (struct lpfc_hba *);
638 void (*lpfc_scsi_prep_cmnd)
James Smartc4908502019-01-28 11:14:28 -0800639 (struct lpfc_vport *, struct lpfc_io_buf *,
James Smart3772a992009-05-22 14:50:54 -0400640 struct lpfc_nodelist *);
James Smartacd68592012-01-18 16:25:09 -0500641
James Smart3772a992009-05-22 14:50:54 -0400642 /* IOCB interface function jump table entries */
643 int (*__lpfc_sli_issue_iocb)
644 (struct lpfc_hba *, uint32_t,
645 struct lpfc_iocbq *, uint32_t);
646 void (*__lpfc_sli_release_iocbq)(struct lpfc_hba *,
647 struct lpfc_iocbq *);
648 int (*lpfc_hba_down_post)(struct lpfc_hba *phba);
James Smart3772a992009-05-22 14:50:54 -0400649 IOCB_t * (*lpfc_get_iocb_from_iocbq)
650 (struct lpfc_iocbq *);
651 void (*lpfc_scsi_cmd_iocb_cmpl)
652 (struct lpfc_hba *, struct lpfc_iocbq *, struct lpfc_iocbq *);
653
654 /* MBOX interface function jump table entries */
655 int (*lpfc_sli_issue_mbox)
656 (struct lpfc_hba *, LPFC_MBOXQ_t *, uint32_t);
James Smartacd68592012-01-18 16:25:09 -0500657
James Smart3772a992009-05-22 14:50:54 -0400658 /* Slow-path IOCB process function jump table entries */
659 void (*lpfc_sli_handle_slow_ring_event)
660 (struct lpfc_hba *phba, struct lpfc_sli_ring *pring,
661 uint32_t mask);
James Smartacd68592012-01-18 16:25:09 -0500662
James Smart3772a992009-05-22 14:50:54 -0400663 /* INIT device interface function jump table entries */
664 int (*lpfc_sli_hbq_to_firmware)
665 (struct lpfc_hba *, uint32_t, struct hbq_dmabuf *);
666 int (*lpfc_sli_brdrestart)
667 (struct lpfc_hba *);
668 int (*lpfc_sli_brdready)
669 (struct lpfc_hba *, uint32_t);
670 void (*lpfc_handle_eratt)
671 (struct lpfc_hba *);
672 void (*lpfc_stop_port)
673 (struct lpfc_hba *);
James Smart84d1b002010-02-12 14:42:33 -0500674 int (*lpfc_hba_init_link)
James Smart6e7288d2010-06-07 15:23:35 -0400675 (struct lpfc_hba *, uint32_t);
James Smart84d1b002010-02-12 14:42:33 -0500676 int (*lpfc_hba_down_link)
James Smart6e7288d2010-06-07 15:23:35 -0400677 (struct lpfc_hba *, uint32_t);
James Smart7f860592011-03-11 16:05:52 -0500678 int (*lpfc_selective_reset)
679 (struct lpfc_hba *);
James Smart3772a992009-05-22 14:50:54 -0400680
James Smartacd68592012-01-18 16:25:09 -0500681 int (*lpfc_bg_scsi_prep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800682 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smartacd68592012-01-18 16:25:09 -0500683 /* Add new entries here */
684
James Smartc4908502019-01-28 11:14:28 -0800685 /* expedite pool */
686 struct lpfc_epd_pool epd_pool;
687
James Smart3772a992009-05-22 14:50:54 -0400688 /* SLI4 specific HBA data structure */
689 struct lpfc_sli4_hba sli4_hba;
690
Dick Kennedyf485c182017-09-29 17:34:34 -0700691 struct workqueue_struct *wq;
James Smart32517fc2019-01-28 11:14:33 -0800692 struct delayed_work eq_delay_work;
Dick Kennedyf485c182017-09-29 17:34:34 -0700693
James Smart2e0fef82007-06-17 19:56:36 -0500694 struct lpfc_sli sli;
James Smart3772a992009-05-22 14:50:54 -0400695 uint8_t pci_dev_grp; /* lpfc PCI dev group: 0x0, 0x1, 0x2,... */
696 uint32_t sli_rev; /* SLI2, SLI3, or SLI4 */
James Smarted957682007-06-17 19:56:37 -0500697 uint32_t sli3_options; /* Mask of enabled SLI3 options */
James Smart34b02dc2008-08-24 21:49:55 -0400698#define LPFC_SLI3_HBQ_ENABLED 0x01
699#define LPFC_SLI3_NPIV_ENABLED 0x02
700#define LPFC_SLI3_VPORT_TEARDOWN 0x04
701#define LPFC_SLI3_CRP_ENABLED 0x08
James Smart81301a92008-12-04 22:39:46 -0500702#define LPFC_SLI3_BG_ENABLED 0x20
James Smartda0436e2009-05-22 14:51:39 -0400703#define LPFC_SLI3_DSS_ENABLED 0x40
James Smartfedd3b72011-02-16 12:39:24 -0500704#define LPFC_SLI4_PERFH_ENABLED 0x80
705#define LPFC_SLI4_PHWQ_ENABLED 0x100
James Smarted957682007-06-17 19:56:37 -0500706 uint32_t iocb_cmd_size;
707 uint32_t iocb_rsp_size;
James Smart2e0fef82007-06-17 19:56:36 -0500708
James Smart1dc5ec22018-10-23 13:41:11 -0700709 struct lpfc_trunk_link trunk_link;
James Smart2e0fef82007-06-17 19:56:36 -0500710 enum hba_state link_state;
711 uint32_t link_flag; /* link state flags */
James Smart311464e2007-08-02 11:10:37 -0400712#define LS_LOOPBACK_MODE 0x1 /* NPort is in Loopback mode */
James Smart2e0fef82007-06-17 19:56:36 -0500713 /* This flag is set while issuing */
714 /* INIT_LINK mailbox command */
James Smart92d7f7b2007-06-17 19:56:38 -0500715#define LS_NPIV_FAB_SUPPORTED 0x2 /* Fabric supports NPIV */
James Smart1b32f6a2008-02-08 18:49:39 -0500716#define LS_IGNORE_ERATT 0x4 /* intr handler should ignore ERATT */
James Smartae9e28f2017-05-15 15:20:51 -0700717#define LS_MDS_LINK_DOWN 0x8 /* MDS Diagnostics Link Down */
James Smart53e13ee2018-08-16 16:04:05 -0700718#define LS_MDS_LOOPBACK 0x10 /* MDS Diagnostics Link Up (Loopback) */
James Smart2e0fef82007-06-17 19:56:36 -0500719
James Smart93996272008-08-24 21:50:30 -0400720 uint32_t hba_flag; /* hba generic flags */
721#define HBA_ERATT_HANDLED 0x1 /* This flag is set when eratt handled */
James Smartda0436e2009-05-22 14:51:39 -0400722#define DEFER_ERATT 0x2 /* Deferred error attention in progress */
James Smart76a95d72010-11-20 23:11:48 -0500723#define HBA_FCOE_MODE 0x4 /* HBA function in FCoE Mode */
James Smart45ed1192009-10-02 15:17:02 -0400724#define HBA_SP_QUEUE_EVT 0x8 /* Slow-path qevt posted to worker thread*/
James Smartda0436e2009-05-22 14:51:39 -0400725#define HBA_POST_RECEIVE_BUFFER 0x10 /* Rcv buffers need to be posted */
James Smartda0436e2009-05-22 14:51:39 -0400726#define ELS_XRI_ABORT_EVENT 0x40
727#define ASYNC_EVENT 0x80
James Smarta0c87cb2009-07-19 10:01:10 -0400728#define LINK_DISABLED 0x100 /* Link disabled by user */
James Smarta93ff372010-10-22 11:06:08 -0400729#define FCF_TS_INPROG 0x200 /* FCF table scan in progress */
730#define FCF_RR_INPROG 0x400 /* FCF roundrobin flogi in progress */
731#define HBA_FIP_SUPPORT 0x800 /* FIP support in HBA */
732#define HBA_AER_ENABLED 0x1000 /* AER enabled with HBA */
733#define HBA_DEVLOSS_TMO 0x2000 /* HBA in devloss timeout */
James Smart19ca7602010-11-20 23:11:55 -0500734#define HBA_RRQ_ACTIVE 0x4000 /* process the rrq active list */
James Smart4f2e66c2012-05-09 21:17:07 -0400735#define HBA_FCP_IOQ_FLUSH 0x8000 /* FCP I/O queues being flushed */
James Smart02936352014-04-04 13:52:12 -0400736#define HBA_FW_DUMP_OP 0x10000 /* Skips fn reset before FW dump */
James Smart65791f12016-07-06 12:35:56 -0700737#define HBA_RECOVERABLE_UE 0x20000 /* Firmware supports recoverable UE */
James Smartc6918162016-10-13 15:06:16 -0700738#define HBA_FORCED_LINK_SPEED 0x40000 /*
739 * Firmware supports Forced Link Speed
740 * capability
741 */
James Smart895427b2017-02-12 13:52:30 -0800742#define HBA_NVME_IOQ_FLUSH 0x80000 /* NVME IO queues flushed. */
James Smart0a9e9682018-11-29 16:09:36 -0800743#define HBA_FLOGI_ISSUED 0x100000 /* FLOGI was issued */
James Smart895427b2017-02-12 13:52:30 -0800744
James Smart45ed1192009-10-02 15:17:02 -0400745 uint32_t fcp_ring_in_use; /* When polling test if intr-hndlr active*/
James Smart34b02dc2008-08-24 21:49:55 -0400746 struct lpfc_dmabuf slim2p;
James Smart2e0fef82007-06-17 19:56:36 -0500747
James Smart34b02dc2008-08-24 21:49:55 -0400748 MAILBOX_t *mbox;
James Smart7a470272010-03-15 11:25:20 -0400749 uint32_t *mbox_ext;
James Smart7ad20aa2011-05-24 11:44:28 -0400750 struct lpfc_mbox_ext_buf_ctx mbox_ext_buf_ctx;
James Smart93996272008-08-24 21:50:30 -0400751 uint32_t ha_copy;
James Smart34b02dc2008-08-24 21:49:55 -0400752 struct _PCB *pcb;
753 struct _IOCB *IOCBs;
754
755 struct lpfc_dmabuf hbqslimp;
James Smart2e0fef82007-06-17 19:56:36 -0500756
James Smart2e0fef82007-06-17 19:56:36 -0500757 uint16_t pci_cfg_value;
758
James Smart2e0fef82007-06-17 19:56:36 -0500759 uint8_t fc_linkspeed; /* Link speed after last READ_LA */
760
761 uint32_t fc_eventTag; /* event tag for link attention */
James Smart4d9ab992009-10-02 15:16:39 -0400762 uint32_t link_events;
James Smart2e0fef82007-06-17 19:56:36 -0500763
James Smart2e0fef82007-06-17 19:56:36 -0500764 /* These fields used to be binfo */
765 uint32_t fc_pref_DID; /* preferred D_ID */
James Smart92d7f7b2007-06-17 19:56:38 -0500766 uint8_t fc_pref_ALPA; /* preferred AL_PA */
James Smart12265f62010-10-22 11:05:53 -0400767 uint32_t fc_edtovResol; /* E_D_TOV timer resolution */
James Smart2e0fef82007-06-17 19:56:36 -0500768 uint32_t fc_edtov; /* E_D_TOV timer value */
769 uint32_t fc_arbtov; /* ARB_TOV timer value */
770 uint32_t fc_ratov; /* R_A_TOV timer value */
771 uint32_t fc_rttov; /* R_T_TOV timer value */
772 uint32_t fc_altov; /* AL_TOV timer value */
773 uint32_t fc_crtov; /* C_R_TOV timer value */
James Smart2e0fef82007-06-17 19:56:36 -0500774
775 struct serv_parm fc_fabparam; /* fabric service parameters buffer */
776 uint8_t alpa_map[128]; /* AL_PA map from READ_LA */
777
778 uint32_t lmt;
779
780 uint32_t fc_topology; /* link topology, from LINK INIT */
James Smarte74c03c2013-04-17 20:15:19 -0400781 uint32_t fc_topology_changed; /* link topology, from LINK INIT */
James Smart2e0fef82007-06-17 19:56:36 -0500782
783 struct lpfc_stats fc_stat;
784
dea31012005-04-17 16:05:31 -0500785 struct lpfc_nodelist fc_fcpnodev; /* nodelist entry for no device */
786 uint32_t nport_event_cnt; /* timestamp for nlplist entry */
787
James Smart2e0fef82007-06-17 19:56:36 -0500788 uint8_t wwnn[8];
789 uint8_t wwpn[8];
dea31012005-04-17 16:05:31 -0500790 uint32_t RandomData[7];
James Smart7bdedb32016-07-06 12:36:00 -0700791 uint8_t fcp_embed_io;
James Smart895427b2017-02-12 13:52:30 -0800792 uint8_t nvme_support; /* Firmware supports NVME */
793 uint8_t nvmet_support; /* driver supports NVMET */
James Smartf358dd02017-02-12 13:52:34 -0800794#define LPFC_NVMET_MAX_PORTS 32
James Smart7bdedb32016-07-06 12:36:00 -0700795 uint8_t mds_diags_support;
James Smart44fd7fe2017-08-23 16:55:47 -0700796 uint8_t bbcredit_support;
James Smartc176ffa2018-01-30 15:58:46 -0800797 uint8_t enab_exp_wqcq_pages;
dea31012005-04-17 16:05:31 -0500798
James Smart3de2a652007-08-02 11:09:59 -0400799 /* HBA Config Parameters */
dea31012005-04-17 16:05:31 -0500800 uint32_t cfg_ack0;
James Smartc4908502019-01-28 11:14:28 -0800801 uint32_t cfg_xri_rebalancing;
James Smart78b2d852007-08-02 11:10:21 -0400802 uint32_t cfg_enable_npiv;
James Smart19ca7602010-11-20 23:11:55 -0500803 uint32_t cfg_enable_rrq;
dea31012005-04-17 16:05:31 -0500804 uint32_t cfg_topology;
dea31012005-04-17 16:05:31 -0500805 uint32_t cfg_link_speed;
James Smart7d791df2011-07-22 18:37:52 -0400806#define LPFC_FCF_FOV 1 /* Fast fcf failover */
807#define LPFC_FCF_PRIORITY 2 /* Priority fcf failover */
808 uint32_t cfg_fcf_failover_policy;
James Smart49aa1432012-08-03 12:36:42 -0400809 uint32_t cfg_fcp_io_sched;
James Smart7ea92eb2018-10-23 13:41:10 -0700810 uint32_t cfg_ns_query;
James Smarta6571c62012-10-31 14:44:42 -0400811 uint32_t cfg_fcp2_no_tgt_reset;
dea31012005-04-17 16:05:31 -0500812 uint32_t cfg_cr_delay;
813 uint32_t cfg_cr_count;
Jamie Wellnitzcf5bf972006-02-28 22:33:08 -0500814 uint32_t cfg_multi_ring_support;
James Smarta4bc3372006-12-02 13:34:16 -0500815 uint32_t cfg_multi_ring_rctl;
816 uint32_t cfg_multi_ring_type;
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -0500817 uint32_t cfg_poll;
818 uint32_t cfg_poll_tmo;
James Smart0c411222013-09-06 12:22:46 -0400819 uint32_t cfg_task_mgmt_tmo;
James Smart4ff43242006-12-02 13:34:56 -0500820 uint32_t cfg_use_msi;
James Smart0cf07f842017-06-01 21:07:10 -0700821 uint32_t cfg_auto_imax;
James Smartda0436e2009-05-22 14:51:39 -0400822 uint32_t cfg_fcp_imax;
James Smart32517fc2019-01-28 11:14:33 -0800823 uint32_t cfg_cq_poll_threshold;
824 uint32_t cfg_cq_max_proc_limit;
James Smart7bb03bb2013-04-17 20:19:16 -0400825 uint32_t cfg_fcp_cpu_map;
James Smartcdb42be2019-01-28 11:14:21 -0800826 uint32_t cfg_hdw_queue;
James Smart6a828b02019-01-28 11:14:31 -0800827 uint32_t cfg_irq_chann;
James Smartf358dd02017-02-12 13:52:34 -0800828 uint32_t cfg_suppress_rsp;
James Smart895427b2017-02-12 13:52:30 -0800829 uint32_t cfg_nvme_oas;
James Smart4e565cf2018-02-22 08:18:50 -0800830 uint32_t cfg_nvme_embed_cmd;
James Smart2448e482018-04-09 14:24:24 -0700831 uint32_t cfg_nvmet_mrq_post;
James Smart2d7dbc42017-02-12 13:52:35 -0800832 uint32_t cfg_nvmet_mrq;
James Smartf358dd02017-02-12 13:52:34 -0800833 uint32_t cfg_enable_nvmet;
James Smart895427b2017-02-12 13:52:30 -0800834 uint32_t cfg_nvme_enable_fb;
James Smart2d7dbc42017-02-12 13:52:35 -0800835 uint32_t cfg_nvmet_fb_size;
James Smart96f70772013-04-17 20:16:15 -0400836 uint32_t cfg_total_seg_cnt;
dea31012005-04-17 16:05:31 -0500837 uint32_t cfg_sg_seg_cnt;
James Smart4d4c4a42017-04-21 16:05:01 -0700838 uint32_t cfg_nvme_seg_cnt;
James Smart5b9e70b2018-09-10 10:30:42 -0700839 uint32_t cfg_scsi_seg_cnt;
dea31012005-04-17 16:05:31 -0500840 uint32_t cfg_sg_dma_buf_size;
James Smart352e5fd2016-12-30 06:57:47 -0800841 uint64_t cfg_soft_wwnn;
842 uint64_t cfg_soft_wwpn;
James Smart3de2a652007-08-02 11:09:59 -0400843 uint32_t cfg_hba_queue_depth;
James Smart13815c82008-01-11 01:52:48 -0500844 uint32_t cfg_enable_hba_reset;
845 uint32_t cfg_enable_hba_heartbeat;
James Smart1ba981f2014-02-20 09:56:45 -0500846 uint32_t cfg_fof;
847 uint32_t cfg_EnableXLane;
848 uint8_t cfg_oas_tgt_wwpn[8];
849 uint8_t cfg_oas_vpt_wwpn[8];
850 uint32_t cfg_oas_lun_state;
851#define OAS_LUN_ENABLE 1
852#define OAS_LUN_DISABLE 0
853 uint32_t cfg_oas_lun_status;
854#define OAS_LUN_STATUS_EXISTS 0x01
855 uint32_t cfg_oas_flags;
856#define OAS_FIND_ANY_VPORT 0x01
857#define OAS_FIND_ANY_TARGET 0x02
858#define OAS_LUN_VALID 0x04
James Smartc92c8412016-07-06 12:36:05 -0700859 uint32_t cfg_oas_priority;
James Smart1ba981f2014-02-20 09:56:45 -0500860 uint32_t cfg_XLanePriority;
James Smart81301a92008-12-04 22:39:46 -0500861 uint32_t cfg_enable_bg;
James Smartb3b98b72016-10-13 15:06:06 -0700862 uint32_t cfg_prot_mask;
863 uint32_t cfg_prot_guard;
James Smart7a470272010-03-15 11:25:20 -0400864 uint32_t cfg_hostmem_hgp;
James Smartda0436e2009-05-22 14:51:39 -0400865 uint32_t cfg_log_verbose;
James Smartf6e84792019-01-28 11:14:38 -0800866 uint32_t cfg_enable_fc4_type;
James Smart0d878412009-10-02 15:16:56 -0400867 uint32_t cfg_aer_support;
James Smart912e3ac2011-05-24 11:42:11 -0400868 uint32_t cfg_sriov_nr_virtfn;
James Smartc71ab862012-10-31 14:44:33 -0400869 uint32_t cfg_request_firmware_upgrade;
James Smart2a9bf3d2010-06-07 15:24:45 -0400870 uint32_t cfg_iocb_cnt;
James Smart84d1b002010-02-12 14:42:33 -0500871 uint32_t cfg_suppress_link_up;
James Smartcff261f2013-12-17 20:29:47 -0500872 uint32_t cfg_rrq_xri_bitmap_sz;
James Smart8eb8b962016-07-06 12:36:08 -0700873 uint32_t cfg_delay_discovery;
James Smart12247e82016-07-06 12:36:09 -0700874 uint32_t cfg_sli_mode;
James Smarte40a02c2010-02-26 14:13:54 -0500875#define LPFC_INITIALIZE_LINK 0 /* do normal init_link mbox */
876#define LPFC_DELAY_INIT_LINK 1 /* layered driver hold off */
877#define LPFC_DELAY_INIT_LINK_INDEFINITELY 2 /* wait, manual intervention */
James Smartab56dc22011-02-16 12:39:57 -0500878 uint32_t cfg_enable_dss;
James Smart4258e982015-12-16 18:11:58 -0500879 uint32_t cfg_fdmi_on;
880#define LPFC_FDMI_NO_SUPPORT 0 /* FDMI not supported */
881#define LPFC_FDMI_SUPPORT 1 /* FDMI supported? */
James Smart4258e982015-12-16 18:11:58 -0500882 uint32_t cfg_enable_SmartSAN;
James Smart7bdedb32016-07-06 12:36:00 -0700883 uint32_t cfg_enable_mds_diags;
James Smartd2cc9bc2018-09-10 10:30:50 -0700884 uint32_t cfg_ras_fwlog_level;
885 uint32_t cfg_ras_fwlog_buffsize;
886 uint32_t cfg_ras_fwlog_func;
James Smart1351e692018-02-22 08:18:43 -0800887 uint32_t cfg_enable_bbcr; /* Enable BB Credit Recovery */
888 uint32_t cfg_enable_dpp; /* Enable Direct Packet Push */
James Smart895427b2017-02-12 13:52:30 -0800889#define LPFC_ENABLE_FCP 1
890#define LPFC_ENABLE_NVME 2
891#define LPFC_ENABLE_BOTH 3
James Smart414abe02018-06-26 08:24:26 -0700892 uint32_t cfg_enable_pbde;
James Smartf358dd02017-02-12 13:52:34 -0800893 struct nvmet_fc_target_port *targetport;
dea31012005-04-17 16:05:31 -0500894 lpfc_vpd_t vpd; /* vital product data */
895
dea31012005-04-17 16:05:31 -0500896 struct pci_dev *pcidev;
897 struct list_head work_list;
898 uint32_t work_ha; /* Host Attention Bits for WT */
899 uint32_t work_ha_mask; /* HA Bits owned by WT */
900 uint32_t work_hs; /* HS stored in case of ERRAT */
901 uint32_t work_status[2]; /* Extra status from SLIM */
dea31012005-04-17 16:05:31 -0500902
James Smart5e9d9b82008-06-14 22:52:53 -0400903 wait_queue_head_t work_waitq;
dea31012005-04-17 16:05:31 -0500904 struct task_struct *worker_thread;
James Smartd7c255b2008-08-24 21:50:00 -0400905 unsigned long data_flags;
dea31012005-04-17 16:05:31 -0500906
James Smart3163f722008-02-08 18:50:25 -0500907 uint32_t hbq_in_use; /* HBQs in use flag */
James Smarted957682007-06-17 19:56:37 -0500908 uint32_t hbq_count; /* Count of configured HBQs */
James Smart92d7f7b2007-06-17 19:56:38 -0500909 struct hbq_s hbqs[LPFC_MAX_HBQS]; /* local copy of hbq indicies */
James Smarted957682007-06-17 19:56:37 -0500910
James Smart895427b2017-02-12 13:52:30 -0800911 atomic_t fcp_qidx; /* next FCP WQ (RR Policy) */
912 atomic_t nvme_qidx; /* next NVME WQ (RR Policy) */
James Smart8fa38512009-07-19 10:01:03 -0400913
James Smart115a4122016-07-06 12:36:11 -0700914 phys_addr_t pci_bar0_map; /* Physical address for PCI BAR0 */
915 phys_addr_t pci_bar1_map; /* Physical address for PCI BAR1 */
916 phys_addr_t pci_bar2_map; /* Physical address for PCI BAR2 */
dea31012005-04-17 16:05:31 -0500917 void __iomem *slim_memmap_p; /* Kernel memory mapped address for
918 PCI BAR0 */
919 void __iomem *ctrl_regs_memmap_p;/* Kernel memory mapped address for
920 PCI BAR2 */
921
James Smart962bc512013-01-03 15:44:00 -0500922 void __iomem *pci_bar0_memmap_p; /* Kernel memory mapped address for
923 PCI BAR0 with dual-ULP support */
924 void __iomem *pci_bar2_memmap_p; /* Kernel memory mapped address for
925 PCI BAR2 with dual-ULP support */
926 void __iomem *pci_bar4_memmap_p; /* Kernel memory mapped address for
927 PCI BAR4 with dual-ULP support */
928#define PCI_64BIT_BAR0 0
929#define PCI_64BIT_BAR2 2
930#define PCI_64BIT_BAR4 4
dea31012005-04-17 16:05:31 -0500931 void __iomem *MBslimaddr; /* virtual address for mbox cmds */
932 void __iomem *HAregaddr; /* virtual address for host attn reg */
933 void __iomem *CAregaddr; /* virtual address for chip attn reg */
934 void __iomem *HSregaddr; /* virtual address for host status
935 reg */
936 void __iomem *HCregaddr; /* virtual address for host ctl reg */
937
James Smarted957682007-06-17 19:56:37 -0500938 struct lpfc_hgp __iomem *host_gp; /* Host side get/put pointers */
James Smart34b02dc2008-08-24 21:49:55 -0400939 struct lpfc_pgp *port_gp;
James Smarted957682007-06-17 19:56:37 -0500940 uint32_t __iomem *hbq_put; /* Address in SLIM to HBQ put ptrs */
James Smart92d7f7b2007-06-17 19:56:38 -0500941 uint32_t *hbq_get; /* Host mem address of HBQ get ptrs */
James Smarted957682007-06-17 19:56:37 -0500942
dea31012005-04-17 16:05:31 -0500943 int brd_no; /* FC board number */
dea31012005-04-17 16:05:31 -0500944 char SerialNumber[32]; /* adapter Serial Number */
945 char OptionROMVersion[32]; /* adapter BIOS / Fcode version */
James Smartb3b4f3e2019-03-12 16:30:23 -0700946 char BIOSVersion[16]; /* Boot BIOS version */
dea31012005-04-17 16:05:31 -0500947 char ModelDesc[256]; /* Model Description */
948 char ModelName[80]; /* Model Name */
949 char ProgramType[256]; /* Program Type */
950 char Port[20]; /* Port No */
951 uint8_t vpd_flag; /* VPD data flag */
952
953#define VPD_MODEL_DESC 0x1 /* valid vpd model description */
954#define VPD_MODEL_NAME 0x2 /* valid vpd model name */
955#define VPD_PROGRAM_TYPE 0x4 /* valid vpd program type */
956#define VPD_PORT 0x8 /* valid vpd port data */
957#define VPD_MASK 0xf /* mask for any vpd data */
958
James Smart352e5fd2016-12-30 06:57:47 -0800959 uint8_t soft_wwn_enable;
960
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -0500961 struct timer_list fcp_poll_timer;
James Smart93996272008-08-24 21:50:30 -0400962 struct timer_list eratt_poll;
James Smart65791f12016-07-06 12:35:56 -0700963 uint32_t eratt_poll_interval;
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -0500964
James Smart81301a92008-12-04 22:39:46 -0500965 uint64_t bg_guard_err_cnt;
966 uint64_t bg_apptag_err_cnt;
967 uint64_t bg_reftag_err_cnt;
dea31012005-04-17 16:05:31 -0500968
dea31012005-04-17 16:05:31 -0500969 /* fastpath list. */
James Smarta40fc5f2013-04-17 20:17:40 -0400970 spinlock_t scsi_buf_list_get_lock; /* SCSI buf alloc list lock */
971 spinlock_t scsi_buf_list_put_lock; /* SCSI buf free list lock */
972 struct list_head lpfc_scsi_buf_list_get;
973 struct list_head lpfc_scsi_buf_list_put;
dea31012005-04-17 16:05:31 -0500974 uint32_t total_scsi_bufs;
975 struct list_head lpfc_iocb_list;
976 uint32_t total_iocbq_bufs;
James Smart19ca7602010-11-20 23:11:55 -0500977 struct list_head active_rrq_list;
James Smart2e0fef82007-06-17 19:56:36 -0500978 spinlock_t hbalock;
dea31012005-04-17 16:05:31 -0500979
Romain Perier771db5c2017-07-06 10:13:05 +0200980 /* dma_mem_pools */
981 struct dma_pool *lpfc_sg_dma_buf_pool;
982 struct dma_pool *lpfc_mbuf_pool;
983 struct dma_pool *lpfc_hrb_pool; /* header receive buffer pool */
984 struct dma_pool *lpfc_drb_pool; /* data receive buffer pool */
985 struct dma_pool *lpfc_nvmet_drb_pool; /* data receive buffer pool */
986 struct dma_pool *lpfc_hbq_pool; /* SLI3 hbq buffer pool */
987 struct dma_pool *txrdy_payload_pool;
dea31012005-04-17 16:05:31 -0500988 struct lpfc_dma_pool lpfc_mbuf_safety_pool;
989
990 mempool_t *mbox_mem_pool;
991 mempool_t *nlp_mem_pool;
James Smart19ca7602010-11-20 23:11:55 -0500992 mempool_t *rrq_pool;
James Smartcff261f2013-12-17 20:29:47 -0500993 mempool_t *active_rrq_pool;
James.Smart@Emulex.Comf888ba32005-08-10 15:03:01 -0400994
995 struct fc_host_statistics link_stats;
James Smartdb2378e2008-02-08 18:49:51 -0500996 enum intr_type_t intr_type;
James Smart5b75da22008-12-04 22:39:35 -0500997 uint32_t intr_mode;
998#define LPFC_INTR_ERROR 0xFFFFFFFF
James Smart2e0fef82007-06-17 19:56:36 -0500999 struct list_head port_list;
James Smart523128e2018-09-10 10:30:46 -07001000 spinlock_t port_list_lock; /* lock for port_list mutations */
James Smart549e55c2007-08-02 11:09:51 -04001001 struct lpfc_vport *pport; /* physical lpfc_vport pointer */
1002 uint16_t max_vpi; /* Maximum virtual nports */
James Smart8b47ae62018-11-29 16:09:33 -08001003#define LPFC_MAX_VPI 0xFF /* Max number VPI supported 0 - 0xff */
1004#define LPFC_MAX_VPORTS 0x100 /* Max vports per port, with pport */
James Smartda0436e2009-05-22 14:51:39 -04001005 uint16_t max_vports; /*
1006 * For IOV HBAs max_vpi can change
1007 * after a reset. max_vports is max
1008 * number of vports present. This can
1009 * be greater than max_vpi.
1010 */
1011 uint16_t vpi_base;
1012 uint16_t vfi_base;
James Smart549e55c2007-08-02 11:09:51 -04001013 unsigned long *vpi_bmask; /* vpi allocation table */
James Smart6d368e52011-05-24 11:44:12 -04001014 uint16_t *vpi_ids;
1015 uint16_t vpi_count;
1016 struct list_head lpfc_vpi_blk_list;
James Smart92d7f7b2007-06-17 19:56:38 -05001017
1018 /* Data structure used by fabric iocb scheduler */
1019 struct list_head fabric_iocb_list;
1020 atomic_t fabric_iocb_count;
1021 struct timer_list fabric_block_timer;
1022 unsigned long bit_flags;
1023#define FABRIC_COMANDS_BLOCKED 0
1024 atomic_t num_rsrc_err;
1025 atomic_t num_cmd_success;
1026 unsigned long last_rsrc_error_time;
1027 unsigned long last_ramp_down_time;
James Smart923e4b62008-12-04 22:40:07 -05001028#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smart858c9f62007-06-17 19:56:39 -05001029 struct dentry *hba_debugfs_root;
1030 atomic_t debugfs_vport_count;
James Smartc4908502019-01-28 11:14:28 -08001031 struct dentry *debug_multixri_pools;
James Smart78b2d852007-08-02 11:10:21 -04001032 struct dentry *debug_hbqinfo;
James Smartc95d6c62008-01-11 01:53:23 -05001033 struct dentry *debug_dumpHostSlim;
1034 struct dentry *debug_dumpHBASlim;
James Smartf9bb2da2011-10-10 21:34:11 -04001035 struct dentry *debug_dumpData; /* BlockGuard BPL */
1036 struct dentry *debug_dumpDif; /* BlockGuard BPL */
1037 struct dentry *debug_InjErrLBA; /* LBA to inject errors at */
James Smart4ac9b222012-03-01 22:38:29 -05001038 struct dentry *debug_InjErrNPortID; /* NPortID to inject errors at */
1039 struct dentry *debug_InjErrWWPN; /* WWPN to inject errors at */
James Smartf9bb2da2011-10-10 21:34:11 -04001040 struct dentry *debug_writeGuard; /* inject write guard_tag errors */
1041 struct dentry *debug_writeApp; /* inject write app_tag errors */
1042 struct dentry *debug_writeRef; /* inject write ref_tag errors */
James Smartacd68592012-01-18 16:25:09 -05001043 struct dentry *debug_readGuard; /* inject read guard_tag errors */
James Smartf9bb2da2011-10-10 21:34:11 -04001044 struct dentry *debug_readApp; /* inject read app_tag errors */
1045 struct dentry *debug_readRef; /* inject read ref_tag errors */
1046
James Smartbd2cdd52017-02-12 13:52:33 -08001047 struct dentry *debug_nvmeio_trc;
1048 struct lpfc_debugfs_nvmeio_trc *nvmeio_trc;
James Smart5e5b5112019-01-28 11:14:22 -08001049 struct dentry *debug_hdwqinfo;
James Smart6a828b02019-01-28 11:14:31 -08001050#ifdef LPFC_HDWQ_LOCK_STAT
1051 struct dentry *debug_lockstat;
1052#endif
James Smartbd2cdd52017-02-12 13:52:33 -08001053 atomic_t nvmeio_trc_cnt;
1054 uint32_t nvmeio_trc_size;
1055 uint32_t nvmeio_trc_output_idx;
1056
James Smartf9bb2da2011-10-10 21:34:11 -04001057 /* T10 DIF error injection */
1058 uint32_t lpfc_injerr_wgrd_cnt;
1059 uint32_t lpfc_injerr_wapp_cnt;
1060 uint32_t lpfc_injerr_wref_cnt;
James Smartacd68592012-01-18 16:25:09 -05001061 uint32_t lpfc_injerr_rgrd_cnt;
James Smartf9bb2da2011-10-10 21:34:11 -04001062 uint32_t lpfc_injerr_rapp_cnt;
1063 uint32_t lpfc_injerr_rref_cnt;
James Smart4ac9b222012-03-01 22:38:29 -05001064 uint32_t lpfc_injerr_nportid;
1065 struct lpfc_name lpfc_injerr_wwpn;
James Smartf9bb2da2011-10-10 21:34:11 -04001066 sector_t lpfc_injerr_lba;
James Smartacd68592012-01-18 16:25:09 -05001067#define LPFC_INJERR_LBA_OFF (sector_t)(-1)
James Smartf9bb2da2011-10-10 21:34:11 -04001068
James Smarta58cbd52007-08-02 11:09:43 -04001069 struct dentry *debug_slow_ring_trc;
1070 struct lpfc_debugfs_trc *slow_ring_trc;
1071 atomic_t slow_ring_trc_cnt;
James Smart2a622bf2011-02-16 12:40:06 -05001072 /* iDiag debugfs sub-directory */
1073 struct dentry *idiag_root;
1074 struct dentry *idiag_pci_cfg;
James Smartb76f2dc2011-07-22 18:37:42 -04001075 struct dentry *idiag_bar_acc;
James Smart2a622bf2011-02-16 12:40:06 -05001076 struct dentry *idiag_que_info;
James Smart86a80842011-04-16 11:03:04 -04001077 struct dentry *idiag_que_acc;
1078 struct dentry *idiag_drb_acc;
James Smartb76f2dc2011-07-22 18:37:42 -04001079 struct dentry *idiag_ctl_acc;
1080 struct dentry *idiag_mbx_acc;
1081 struct dentry *idiag_ext_acc;
James Smart07bcd982017-02-12 13:52:28 -08001082 uint8_t lpfc_idiag_last_eq;
James Smart858c9f62007-06-17 19:56:39 -05001083#endif
James Smartbd2cdd52017-02-12 13:52:33 -08001084 uint16_t nvmeio_trc_on;
James Smart858c9f62007-06-17 19:56:39 -05001085
James Smart0ff10d42008-01-11 01:52:36 -05001086 /* Used for deferred freeing of ELS data buffers */
1087 struct list_head elsbuf;
1088 int elsbuf_cnt;
1089 int elsbuf_prev_cnt;
1090
James Smart57127f12007-10-27 13:37:05 -04001091 uint8_t temp_sensor_support;
James Smart858c9f62007-06-17 19:56:39 -05001092 /* Fields used for heart beat. */
1093 unsigned long last_completion_time;
James Smartbc739052010-08-04 16:11:18 -04001094 unsigned long skipped_hb;
James Smart858c9f62007-06-17 19:56:39 -05001095 struct timer_list hb_tmofunc;
1096 uint8_t hb_outstanding;
James Smart19ca7602010-11-20 23:11:55 -05001097 struct timer_list rrq_tmr;
James Smart84774a42008-08-24 21:50:06 -04001098 enum hba_temp_state over_temp_state;
James Smarte47c9092008-02-08 18:49:26 -05001099 /* ndlp reference management */
1100 spinlock_t ndlp_lock;
James Smart76bb24e2007-10-27 13:38:00 -04001101 /*
1102 * Following bit will be set for all buffer tags which are not
1103 * associated with any HBQ.
1104 */
1105#define QUE_BUFTAG_BIT (1<<31)
1106 uint32_t buffer_tag_count;
James Smart84774a42008-08-24 21:50:06 -04001107 int wait_4_mlo_maint_flg;
1108 wait_queue_head_t wait_4_mlo_m_q;
James Smartea2151b2008-09-07 11:52:10 -04001109 /* data structure used for latency data collection */
1110#define LPFC_NO_BUCKET 0
1111#define LPFC_LINEAR_BUCKET 1
1112#define LPFC_POWER2_BUCKET 2
1113 uint8_t bucket_type;
1114 uint32_t bucket_base;
1115 uint32_t bucket_step;
1116
1117/* Maximum number of events that can be outstanding at any time*/
1118#define LPFC_MAX_EVT_COUNT 512
1119 atomic_t fast_event_count;
James Smart32b97932009-07-19 10:01:21 -04001120 uint32_t fcoe_eventtag;
1121 uint32_t fcoe_eventtag_at_fcf_scan;
James Smart80c17842012-03-01 22:35:45 -05001122 uint32_t fcoe_cvl_eventtag;
1123 uint32_t fcoe_cvl_eventtag_attn;
James Smartda0436e2009-05-22 14:51:39 -04001124 struct lpfc_fcf fcf;
1125 uint8_t fc_map[3];
1126 uint8_t valid_vlan;
1127 uint16_t vlan_id;
1128 struct list_head fcf_conn_rec_list;
James Smartf1c3b0f2009-07-19 10:01:32 -04001129
James Smart0a9e9682018-11-29 16:09:36 -08001130 bool defer_flogi_acc_flag;
1131 uint16_t defer_flogi_acc_rx_id;
1132 uint16_t defer_flogi_acc_ox_id;
1133
James Smart4fede782010-01-26 23:08:55 -05001134 spinlock_t ct_ev_lock; /* synchronize access to ct_ev_waiters */
James Smartf1c3b0f2009-07-19 10:01:32 -04001135 struct list_head ct_ev_waiters;
James Smart6dd9e312013-01-03 15:43:37 -05001136 struct unsol_rcv_ct_ctx ct_ctx[LPFC_CT_CTX_MAX];
James Smartf1c3b0f2009-07-19 10:01:32 -04001137 uint32_t ctx_idx;
James Smarte2aed292010-02-26 14:15:00 -05001138
James Smartd2cc9bc2018-09-10 10:30:50 -07001139 /* RAS Support */
1140 struct lpfc_ras_fwlog ras_fwlog;
1141
James Smarte2aed292010-02-26 14:15:00 -05001142 uint8_t menlo_flag; /* menlo generic flags */
1143#define HBA_MENLO_SUPPORT 0x1 /* HBA supports menlo commands */
James Smart2a9bf3d2010-06-07 15:24:45 -04001144 uint32_t iocb_cnt;
1145 uint32_t iocb_max;
James Smartd7c47992010-06-08 18:31:54 -04001146 atomic_t sdev_cnt;
James Smartbc739052010-08-04 16:11:18 -04001147 uint8_t fips_spec_rev;
1148 uint8_t fips_level;
James Smart1ba981f2014-02-20 09:56:45 -05001149 spinlock_t devicelock; /* lock for luns list */
1150 mempool_t *device_data_mem_pool;
1151 struct list_head luns;
James Smart310429e2016-07-06 12:35:54 -07001152#define LPFC_TRANSGRESSION_HIGH_TEMPERATURE 0x0080
1153#define LPFC_TRANSGRESSION_LOW_TEMPERATURE 0x0040
1154#define LPFC_TRANSGRESSION_HIGH_VOLTAGE 0x0020
1155#define LPFC_TRANSGRESSION_LOW_VOLTAGE 0x0010
1156#define LPFC_TRANSGRESSION_HIGH_TXBIAS 0x0008
1157#define LPFC_TRANSGRESSION_LOW_TXBIAS 0x0004
1158#define LPFC_TRANSGRESSION_HIGH_TXPOWER 0x0002
1159#define LPFC_TRANSGRESSION_LOW_TXPOWER 0x0001
1160#define LPFC_TRANSGRESSION_HIGH_RXPOWER 0x8000
1161#define LPFC_TRANSGRESSION_LOW_RXPOWER 0x4000
1162 uint16_t sfp_alarm;
1163 uint16_t sfp_warning;
James Smartbd2cdd52017-02-12 13:52:33 -08001164
1165#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smartbd2cdd52017-02-12 13:52:33 -08001166 uint16_t cpucheck_on;
1167#define LPFC_CHECK_OFF 0
1168#define LPFC_CHECK_NVME_IO 1
James Smartf358dd02017-02-12 13:52:34 -08001169#define LPFC_CHECK_NVMET_RCV 2
1170#define LPFC_CHECK_NVMET_IO 4
James Smart6a828b02019-01-28 11:14:31 -08001171#define LPFC_CHECK_SCSI_IO 8
James Smartbd2cdd52017-02-12 13:52:33 -08001172 uint16_t ktime_on;
1173 uint64_t ktime_data_samples;
1174 uint64_t ktime_status_samples;
1175 uint64_t ktime_last_cmd;
1176 uint64_t ktime_seg1_total;
1177 uint64_t ktime_seg1_min;
1178 uint64_t ktime_seg1_max;
1179 uint64_t ktime_seg2_total;
1180 uint64_t ktime_seg2_min;
1181 uint64_t ktime_seg2_max;
1182 uint64_t ktime_seg3_total;
1183 uint64_t ktime_seg3_min;
1184 uint64_t ktime_seg3_max;
1185 uint64_t ktime_seg4_total;
1186 uint64_t ktime_seg4_min;
1187 uint64_t ktime_seg4_max;
1188 uint64_t ktime_seg5_total;
1189 uint64_t ktime_seg5_min;
1190 uint64_t ktime_seg5_max;
1191 uint64_t ktime_seg6_total;
1192 uint64_t ktime_seg6_min;
1193 uint64_t ktime_seg6_max;
1194 uint64_t ktime_seg7_total;
1195 uint64_t ktime_seg7_min;
1196 uint64_t ktime_seg7_max;
1197 uint64_t ktime_seg8_total;
1198 uint64_t ktime_seg8_min;
1199 uint64_t ktime_seg8_max;
1200 uint64_t ktime_seg9_total;
1201 uint64_t ktime_seg9_min;
1202 uint64_t ktime_seg9_max;
1203 uint64_t ktime_seg10_total;
1204 uint64_t ktime_seg10_min;
1205 uint64_t ktime_seg10_max;
1206#endif
dea31012005-04-17 16:05:31 -05001207};
1208
James Smart2e0fef82007-06-17 19:56:36 -05001209static inline struct Scsi_Host *
1210lpfc_shost_from_vport(struct lpfc_vport *vport)
1211{
1212 return container_of((void *) vport, struct Scsi_Host, hostdata[0]);
James Smart5b8bd0c2007-04-25 09:52:49 -04001213}
dea31012005-04-17 16:05:31 -05001214
James Smart2e0fef82007-06-17 19:56:36 -05001215static inline void
1216lpfc_set_loopback_flag(struct lpfc_hba *phba)
1217{
1218 if (phba->cfg_topology == FLAGS_LOCAL_LB)
1219 phba->link_flag |= LS_LOOPBACK_MODE;
1220 else
1221 phba->link_flag &= ~LS_LOOPBACK_MODE;
1222}
1223
1224static inline int
1225lpfc_is_link_up(struct lpfc_hba *phba)
1226{
1227 return phba->link_state == LPFC_LINK_UP ||
James Smart92d7f7b2007-06-17 19:56:38 -05001228 phba->link_state == LPFC_CLEAR_LA ||
1229 phba->link_state == LPFC_HBA_READY;
James Smart2e0fef82007-06-17 19:56:36 -05001230}
1231
James Smart5e9d9b82008-06-14 22:52:53 -04001232static inline void
1233lpfc_worker_wake_up(struct lpfc_hba *phba)
1234{
1235 /* Set the lpfc data pending flag */
1236 set_bit(LPFC_DATA_READY, &phba->data_flags);
1237
1238 /* Wake up worker thread */
1239 wake_up(&phba->work_waitq);
1240 return;
1241}
1242
James Smart9940b972011-03-11 16:06:12 -05001243static inline int
1244lpfc_readl(void __iomem *addr, uint32_t *data)
1245{
1246 uint32_t temp;
1247 temp = readl(addr);
1248 if (temp == 0xffffffff)
1249 return -EIO;
1250 *data = temp;
1251 return 0;
1252}
1253
1254static inline int
James Smart93996272008-08-24 21:50:30 -04001255lpfc_sli_read_hs(struct lpfc_hba *phba)
1256{
1257 /*
1258 * There was a link/board error. Read the status register to retrieve
1259 * the error event and process it.
1260 */
1261 phba->sli.slistat.err_attn_event++;
1262
James Smart9940b972011-03-11 16:06:12 -05001263 /* Save status info and check for unplug error */
1264 if (lpfc_readl(phba->HSregaddr, &phba->work_hs) ||
1265 lpfc_readl(phba->MBslimaddr + 0xa8, &phba->work_status[0]) ||
1266 lpfc_readl(phba->MBslimaddr + 0xac, &phba->work_status[1])) {
1267 return -EIO;
1268 }
James Smart93996272008-08-24 21:50:30 -04001269
1270 /* Clear chip Host Attention error bit */
1271 writel(HA_ERATT, phba->HAregaddr);
1272 readl(phba->HAregaddr); /* flush */
1273 phba->pport->stopped = 1;
1274
James Smart9940b972011-03-11 16:06:12 -05001275 return 0;
James Smart93996272008-08-24 21:50:30 -04001276}
James Smart895427b2017-02-12 13:52:30 -08001277
1278static inline struct lpfc_sli_ring *
1279lpfc_phba_elsring(struct lpfc_hba *phba)
1280{
James Smart5a9eeff2018-11-29 16:09:32 -08001281 /* Return NULL if sli_rev has become invalid due to bad fw */
1282 if (phba->sli_rev != LPFC_SLI_REV4 &&
1283 phba->sli_rev != LPFC_SLI_REV3 &&
1284 phba->sli_rev != LPFC_SLI_REV2)
1285 return NULL;
1286
James Smart0c9c6a72017-05-15 15:20:39 -07001287 if (phba->sli_rev == LPFC_SLI_REV4) {
1288 if (phba->sli4_hba.els_wq)
1289 return phba->sli4_hba.els_wq->pring;
1290 else
1291 return NULL;
1292 }
James Smart895427b2017-02-12 13:52:30 -08001293 return &phba->sli.sli3_ring[LPFC_ELS_RING];
1294}
James Smart32517fc2019-01-28 11:14:33 -08001295
1296/**
1297 * lpfc_sli4_mod_hba_eq_delay - update EQ delay
1298 * @phba: Pointer to HBA context object.
1299 * @q: The Event Queue to update.
1300 * @delay: The delay value (in us) to be written.
1301 *
1302 **/
1303static inline void
1304lpfc_sli4_mod_hba_eq_delay(struct lpfc_hba *phba, struct lpfc_queue *eq,
1305 u32 delay)
1306{
1307 struct lpfc_register reg_data;
1308
1309 reg_data.word0 = 0;
1310 bf_set(lpfc_sliport_eqdelay_id, &reg_data, eq->queue_id);
1311 bf_set(lpfc_sliport_eqdelay_delay, &reg_data, delay);
1312 writel(reg_data.word0, phba->sli4_hba.u.if_type2.EQDregaddr);
1313 eq->q_mode = delay;
1314}