blob: 7875552c07d353e7c87bdcb62a0f1a7967568781 [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
James Smart145e5a82020-01-27 16:23:12 -08004 * Copyright (C) 2017-2020 Broadcom. All Rights Reserved. The term *
James Smart4ae2ebd2018-06-26 08:24:31 -07005 * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. *
James Smart50611572016-03-31 14:12:34 -07006 * Copyright (C) 2004-2016 Emulex. All rights reserved. *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04007 * EMULEX and SLI are trademarks of Emulex. *
James Smartd080abe2017-02-12 13:52:39 -08008 * www.broadcom.com *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * Portions Copyright (C) 2004-2005 Christoph Hellwig *
dea31012005-04-17 16:05:31 -050010 * *
11 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -040012 * modify it under the terms of version 2 of the GNU General *
13 * Public License as published by the Free Software Foundation. *
14 * This program is distributed in the hope that it will be useful. *
15 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
16 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
17 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
18 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
19 * TO BE LEGALLY INVALID. See the GNU General Public License for *
20 * more details, a copy of which can be found in the file COPYING *
21 * included with this package. *
dea31012005-04-17 16:05:31 -050022 *******************************************************************/
23
James Smart2e0fef82007-06-17 19:56:36 -050024#include <scsi/scsi_host.h>
James Smart895427b2017-02-12 13:52:30 -080025#include <linux/ktime.h>
Dick Kennedyf485c182017-09-29 17:34:34 -070026#include <linux/workqueue.h>
James Smart88a2cfb2011-07-22 18:36:33 -040027
28#if defined(CONFIG_DEBUG_FS) && !defined(CONFIG_SCSI_LPFC_DEBUG_FS)
29#define CONFIG_SCSI_LPFC_DEBUG_FS
30#endif
31
dea31012005-04-17 16:05:31 -050032struct lpfc_sli2_slim;
33
James Smart5402a312012-09-29 11:30:06 -040034#define ELX_MODEL_NAME_SIZE 80
35
James Smart3772a992009-05-22 14:50:54 -040036#define LPFC_PCI_DEV_LP 0x1
37#define LPFC_PCI_DEV_OC 0x2
38
39#define LPFC_SLI_REV2 2
40#define LPFC_SLI_REV3 3
41#define LPFC_SLI_REV4 4
42
James Smart97eab632008-04-07 10:16:05 -040043#define LPFC_MAX_TARGET 4096 /* max number of targets supported */
James Smarte17da182006-07-06 15:49:25 -040044#define LPFC_MAX_DISC_THREADS 64 /* max outstanding discovery els
45 requests */
46#define LPFC_MAX_NS_RETRY 3 /* Number of retry attempts to contact
47 the NameServer before giving up. */
James.Smart@Emulex.Com445cf4f2005-11-28 11:42:38 -050048#define LPFC_CMD_PER_LUN 3 /* max outstanding cmds per lun */
James Smart81301a92008-12-04 22:39:46 -050049#define LPFC_DEFAULT_SG_SEG_CNT 64 /* sg element count per scsi cmnd */
James Smarte2aed292010-02-26 14:15:00 -050050#define LPFC_DEFAULT_MENLO_SG_SEG_CNT 128 /* sg element count per scsi
51 cmnd for menlo needs nearly twice as for firmware
52 downloads using bsg */
James Smart96f70772013-04-17 20:16:15 -040053
James Smartd79c9e92019-08-14 16:57:09 -070054#define LPFC_DEFAULT_XPSGL_SIZE 256
55#define LPFC_MAX_SG_TABLESIZE 0xffff
James Smart96f70772013-04-17 20:16:15 -040056#define LPFC_MIN_SG_SLI4_BUF_SZ 0x800 /* based on LPFC_DEFAULT_SG_SEG_CNT */
James Smart5b9e70b2018-09-10 10:30:42 -070057#define LPFC_MAX_BG_SLI4_SEG_CNT_DIF 128 /* sg element count for BlockGuard */
James Smart96f70772013-04-17 20:16:15 -040058#define LPFC_MAX_SG_SEG_CNT_DIF 512 /* sg element count per scsi cmnd */
James Smart81301a92008-12-04 22:39:46 -050059#define LPFC_MAX_SG_SEG_CNT 4096 /* sg element count per scsi cmnd */
James Smart81e6a632017-11-20 16:00:43 -080060#define LPFC_MIN_SG_SEG_CNT 32 /* sg element count per scsi cmnd */
James Smart09294d42013-04-17 20:16:05 -040061#define LPFC_MAX_SGL_SEG_CNT 512 /* SGL element count per scsi cmnd */
62#define LPFC_MAX_BPL_SEG_CNT 4096 /* BPL element count per scsi cmnd */
James Smartd73154b2017-11-20 16:00:33 -080063#define LPFC_MAX_NVME_SEG_CNT 256 /* max SGL element cnt per NVME cmnd */
James Smart09294d42013-04-17 20:16:05 -040064
James Smart05580562011-05-24 11:40:48 -040065#define LPFC_MAX_SGE_SIZE 0x80000000 /* Maximum data allowed in a SGE */
dea31012005-04-17 16:05:31 -050066#define LPFC_IOCB_LIST_CNT 2250 /* list of IOCBs for fast-path usage. */
James.Smart@Emulex.Com445cf4f2005-11-28 11:42:38 -050067#define LPFC_Q_RAMP_UP_INTERVAL 120 /* lun q_depth ramp up interval */
James Smart495a7142008-06-14 22:52:59 -040068#define LPFC_VNAME_LEN 100 /* vport symbolic name length */
James Smart977b5a02008-09-07 11:52:04 -040069#define LPFC_TGTQ_RAMPUP_PCENT 5 /* Target queue rampup in percentage */
James Smart7dc517d2010-07-14 15:32:10 -040070#define LPFC_MIN_TGT_QDEPTH 10
James Smart977b5a02008-09-07 11:52:04 -040071#define LPFC_MAX_TGT_QDEPTH 0xFFFF
dea31012005-04-17 16:05:31 -050072
James Smartea2151b2008-09-07 11:52:10 -040073#define LPFC_MAX_BUCKET_COUNT 20 /* Maximum no. of buckets for stat data
74 collection. */
James Smart92d7f7b2007-06-17 19:56:38 -050075/*
76 * Following time intervals are used of adjusting SCSI device
77 * queue depths when there are driver resource error or Firmware
78 * resource error.
79 */
James Smart256ec0d2013-04-17 20:14:58 -040080/* 1 Second */
81#define QUEUE_RAMP_DOWN_INTERVAL (msecs_to_jiffies(1000 * 1))
James Smart92d7f7b2007-06-17 19:56:38 -050082
83/* Number of exchanges reserved for discovery to complete */
84#define LPFC_DISC_IOCB_BUFF_COUNT 20
85
James Smart858c9f62007-06-17 19:56:39 -050086#define LPFC_HB_MBOX_INTERVAL 5 /* Heart beat interval in seconds. */
James Smart311464e2007-08-02 11:10:37 -040087#define LPFC_HB_MBOX_TIMEOUT 30 /* Heart beat timeout in seconds. */
James Smart858c9f62007-06-17 19:56:39 -050088
James Smart93996272008-08-24 21:50:30 -040089/* Error Attention event polling interval */
90#define LPFC_ERATT_POLL_INTERVAL 5 /* EATT poll interval in seconds */
91
dea31012005-04-17 16:05:31 -050092/* Define macros for 64 bit support */
93#define putPaddrLow(addr) ((uint32_t) (0xffffffff & (u64)(addr)))
94#define putPaddrHigh(addr) ((uint32_t) (0xffffffff & (((u64)(addr))>>32)))
95#define getPaddr(high, low) ((dma_addr_t)( \
96 (( (u64)(high)<<16 ) << 16)|( (u64)(low))))
97/* Provide maximum configuration definitions. */
98#define LPFC_DRVR_TIMEOUT 16 /* driver iocb timeout value in sec */
dea31012005-04-17 16:05:31 -050099#define FC_MAX_ADPTMSG 64
100
101#define MAX_HBAEVT 32
James Smart96418b52017-03-04 09:30:31 -0800102#define MAX_HBAS_NO_RESET 16
dea31012005-04-17 16:05:31 -0500103
James Smart93996272008-08-24 21:50:30 -0400104/* Number of MSI-X vectors the driver uses */
105#define LPFC_MSIX_VECTORS 2
106
James Smart5e9d9b82008-06-14 22:52:53 -0400107/* lpfc wait event data ready flag */
James Smart2ade92a2017-03-04 09:30:38 -0800108#define LPFC_DATA_READY 0 /* bit 0 */
James Smart5e9d9b82008-06-14 22:52:53 -0400109
James Smart809c7532012-05-09 21:19:25 -0400110/* queue dump line buffer size */
111#define LPFC_LBUF_SZ 128
112
James Smart618a5232012-06-12 13:54:36 -0400113/* mailbox system shutdown options */
114#define LPFC_MBX_NO_WAIT 0
115#define LPFC_MBX_WAIT 1
116
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -0500117enum lpfc_polling_flags {
118 ENABLE_FCP_RING_POLLING = 0x1,
119 DISABLE_FCP_RING_INT = 0x2
120};
121
James Smart895427b2017-02-12 13:52:30 -0800122struct perf_prof {
123 uint16_t cmd_cpu[40];
124 uint16_t rsp_cpu[40];
125 uint16_t qh_cpu[40];
126 uint16_t wqidx[40];
127};
128
James Smart01649562017-02-12 13:52:32 -0800129/*
130 * Provide for FC4 TYPE x28 - NVME. The
131 * bit mask for FCP and NVME is 0x8 identically
132 * because they are 32 bit positions distance.
133 */
James Smarta0f2d3e2017-02-12 13:52:31 -0800134#define LPFC_FC4_TYPE_BITMASK 0x00000100
135
dea31012005-04-17 16:05:31 -0500136/* Provide DMA memory definitions the driver uses per port instance. */
137struct lpfc_dmabuf {
138 struct list_head list;
139 void *virt; /* virtual address ptr */
140 dma_addr_t phys; /* mapped address */
James Smart76bb24e2007-10-27 13:38:00 -0400141 uint32_t buffer_tag; /* used for tagged queue ring */
dea31012005-04-17 16:05:31 -0500142};
143
James Smart6c621a22017-05-15 15:20:45 -0700144struct lpfc_nvmet_ctxbuf {
145 struct list_head list;
James Smart7cacae22020-03-31 09:50:03 -0700146 struct lpfc_async_xchg_ctx *context;
James Smart6c621a22017-05-15 15:20:45 -0700147 struct lpfc_iocbq *iocbq;
148 struct lpfc_sglq *sglq;
James Smart472e1462019-01-28 11:14:39 -0800149 struct work_struct defer_work;
James Smart6c621a22017-05-15 15:20:45 -0700150};
151
dea31012005-04-17 16:05:31 -0500152struct lpfc_dma_pool {
153 struct lpfc_dmabuf *elements;
154 uint32_t max_count;
155 uint32_t current_count;
156};
157
James Smarted957682007-06-17 19:56:37 -0500158struct hbq_dmabuf {
James Smartda0436e2009-05-22 14:51:39 -0400159 struct lpfc_dmabuf hbuf;
James Smarted957682007-06-17 19:56:37 -0500160 struct lpfc_dmabuf dbuf;
James Smart895427b2017-02-12 13:52:30 -0800161 uint16_t total_size;
162 uint16_t bytes_recv;
James Smarted957682007-06-17 19:56:37 -0500163 uint32_t tag;
James Smart4d9ab992009-10-02 15:16:39 -0400164 struct lpfc_cq_event cq_event;
James Smart45ed1192009-10-02 15:17:02 -0400165 unsigned long time_stamp;
James Smart895427b2017-02-12 13:52:30 -0800166 void *context;
167};
168
169struct rqb_dmabuf {
170 struct lpfc_dmabuf hbuf;
171 struct lpfc_dmabuf dbuf;
172 uint16_t total_size;
173 uint16_t bytes_recv;
James Smarta8cf5df2017-05-15 15:20:46 -0700174 uint16_t idx;
James Smart895427b2017-02-12 13:52:30 -0800175 struct lpfc_queue *hrq; /* ptr to associated Header RQ */
176 struct lpfc_queue *drq; /* ptr to associated Data RQ */
James Smarted957682007-06-17 19:56:37 -0500177};
178
dea31012005-04-17 16:05:31 -0500179/* Priority bit. Set value to exceed low water mark in lpfc_mem. */
180#define MEM_PRI 0x100
181
182
183/****************************************************************************/
184/* Device VPD save area */
185/****************************************************************************/
186typedef struct lpfc_vpd {
187 uint32_t status; /* vpd status value */
188 uint32_t length; /* number of bytes actually returned */
189 struct {
190 uint32_t rsvd1; /* Revision numbers */
191 uint32_t biuRev;
192 uint32_t smRev;
193 uint32_t smFwRev;
194 uint32_t endecRev;
195 uint16_t rBit;
196 uint8_t fcphHigh;
197 uint8_t fcphLow;
198 uint8_t feaLevelHigh;
199 uint8_t feaLevelLow;
200 uint32_t postKernRev;
201 uint32_t opFwRev;
202 uint8_t opFwName[16];
203 uint32_t sli1FwRev;
204 uint8_t sli1FwName[16];
205 uint32_t sli2FwRev;
206 uint8_t sli2FwName[16];
207 } rev;
James Smart92d7f7b2007-06-17 19:56:38 -0500208 struct {
209#ifdef __BIG_ENDIAN_BITFIELD
James Smart0e754612020-03-22 11:13:03 -0700210 uint32_t rsvd3 :20; /* Reserved */
James Smartda0436e2009-05-22 14:51:39 -0400211 uint32_t rsvd2 : 3; /* Reserved */
212 uint32_t cbg : 1; /* Configure BlockGuard */
James Smart92d7f7b2007-06-17 19:56:38 -0500213 uint32_t cmv : 1; /* Configure Max VPIs */
214 uint32_t ccrp : 1; /* Config Command Ring Polling */
215 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
216 uint32_t chbs : 1; /* Cofigure Host Backing store */
217 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
218 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
219 uint32_t cmx : 1; /* Configure Max XRIs */
220 uint32_t cmr : 1; /* Configure Max RPIs */
221#else /* __LITTLE_ENDIAN */
222 uint32_t cmr : 1; /* Configure Max RPIs */
223 uint32_t cmx : 1; /* Configure Max XRIs */
224 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
225 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
226 uint32_t chbs : 1; /* Cofigure Host Backing store */
227 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
228 uint32_t ccrp : 1; /* Config Command Ring Polling */
229 uint32_t cmv : 1; /* Configure Max VPIs */
James Smartda0436e2009-05-22 14:51:39 -0400230 uint32_t cbg : 1; /* Configure BlockGuard */
231 uint32_t rsvd2 : 3; /* Reserved */
James Smart0e754612020-03-22 11:13:03 -0700232 uint32_t rsvd3 :20; /* Reserved */
James Smart92d7f7b2007-06-17 19:56:38 -0500233#endif
234 } sli3Feat;
dea31012005-04-17 16:05:31 -0500235} lpfc_vpd_t;
236
dea31012005-04-17 16:05:31 -0500237
238/*
239 * lpfc stat counters
240 */
241struct lpfc_stats {
242 /* Statistics for ELS commands */
243 uint32_t elsLogiCol;
244 uint32_t elsRetryExceeded;
245 uint32_t elsXmitRetry;
246 uint32_t elsDelayRetry;
247 uint32_t elsRcvDrop;
248 uint32_t elsRcvFrame;
249 uint32_t elsRcvRSCN;
250 uint32_t elsRcvRNID;
251 uint32_t elsRcvFARP;
252 uint32_t elsRcvFARPR;
253 uint32_t elsRcvFLOGI;
254 uint32_t elsRcvPLOGI;
255 uint32_t elsRcvADISC;
256 uint32_t elsRcvPDISC;
257 uint32_t elsRcvFAN;
258 uint32_t elsRcvLOGO;
259 uint32_t elsRcvPRLO;
260 uint32_t elsRcvPRLI;
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500261 uint32_t elsRcvLIRR;
James Smart12265f62010-10-22 11:05:53 -0400262 uint32_t elsRcvRLS;
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500263 uint32_t elsRcvRPL;
James Smart5ffc2662009-11-18 15:39:44 -0500264 uint32_t elsRcvRRQ;
James Smart12265f62010-10-22 11:05:53 -0400265 uint32_t elsRcvRTV;
266 uint32_t elsRcvECHO;
James Smart8b017a32015-05-21 13:55:18 -0400267 uint32_t elsRcvLCB;
James Smart86478872015-05-21 13:55:21 -0400268 uint32_t elsRcvRDP;
dea31012005-04-17 16:05:31 -0500269 uint32_t elsXmitFLOGI;
James Smart92d7f7b2007-06-17 19:56:38 -0500270 uint32_t elsXmitFDISC;
dea31012005-04-17 16:05:31 -0500271 uint32_t elsXmitPLOGI;
272 uint32_t elsXmitPRLI;
273 uint32_t elsXmitADISC;
274 uint32_t elsXmitLOGO;
275 uint32_t elsXmitSCR;
James Smartf60cb932019-05-14 14:58:05 -0700276 uint32_t elsXmitRSCN;
dea31012005-04-17 16:05:31 -0500277 uint32_t elsXmitRNID;
278 uint32_t elsXmitFARP;
279 uint32_t elsXmitFARPR;
280 uint32_t elsXmitACC;
281 uint32_t elsXmitLSRJT;
282
283 uint32_t frameRcvBcast;
284 uint32_t frameRcvMulti;
285 uint32_t strayXmitCmpl;
286 uint32_t frameXmitDelay;
287 uint32_t xriCmdCmpl;
288 uint32_t xriStatErr;
289 uint32_t LinkUp;
290 uint32_t LinkDown;
291 uint32_t LinkMultiEvent;
292 uint32_t NoRcvBuf;
293 uint32_t fcpCmd;
294 uint32_t fcpCmpl;
295 uint32_t fcpRspErr;
296 uint32_t fcpRemoteStop;
297 uint32_t fcpPortRjt;
298 uint32_t fcpPortBusy;
299 uint32_t fcpError;
300 uint32_t fcpLocalErr;
301};
302
James Smart2e0fef82007-06-17 19:56:36 -0500303struct lpfc_hba;
dea31012005-04-17 16:05:31 -0500304
James Smart92d7f7b2007-06-17 19:56:38 -0500305
James Smart2e0fef82007-06-17 19:56:36 -0500306enum discovery_state {
James Smart92d7f7b2007-06-17 19:56:38 -0500307 LPFC_VPORT_UNKNOWN = 0, /* vport state is unknown */
308 LPFC_VPORT_FAILED = 1, /* vport has failed */
309 LPFC_LOCAL_CFG_LINK = 6, /* local NPORT Id configured */
310 LPFC_FLOGI = 7, /* FLOGI sent to Fabric */
311 LPFC_FDISC = 8, /* FDISC sent for vport */
312 LPFC_FABRIC_CFG_LINK = 9, /* Fabric assigned NPORT Id
313 * configured */
314 LPFC_NS_REG = 10, /* Register with NameServer */
315 LPFC_NS_QRY = 11, /* Query NameServer for NPort ID list */
316 LPFC_BUILD_DISC_LIST = 12, /* Build ADISC and PLOGI lists for
317 * device authentication / discovery */
318 LPFC_DISC_AUTH = 13, /* Processing ADISC list */
319 LPFC_VPORT_READY = 32,
James Smart2e0fef82007-06-17 19:56:36 -0500320};
dea31012005-04-17 16:05:31 -0500321
James Smart2e0fef82007-06-17 19:56:36 -0500322enum hba_state {
323 LPFC_LINK_UNKNOWN = 0, /* HBA state is unknown */
324 LPFC_WARM_START = 1, /* HBA state after selective reset */
325 LPFC_INIT_START = 2, /* Initial state after board reset */
326 LPFC_INIT_MBX_CMDS = 3, /* Initialize HBA with mbox commands */
327 LPFC_LINK_DOWN = 4, /* HBA initialized, link is down */
328 LPFC_LINK_UP = 5, /* Link is up - issue READ_LA */
James Smart92d7f7b2007-06-17 19:56:38 -0500329 LPFC_CLEAR_LA = 6, /* authentication cmplt - issue
James Smart2e0fef82007-06-17 19:56:36 -0500330 * CLEAR_LA */
James Smart92d7f7b2007-06-17 19:56:38 -0500331 LPFC_HBA_READY = 32,
James Smart2e0fef82007-06-17 19:56:36 -0500332 LPFC_HBA_ERROR = -1
333};
dea31012005-04-17 16:05:31 -0500334
James Smart1dc5ec22018-10-23 13:41:11 -0700335struct lpfc_trunk_link_state {
336 enum hba_state state;
337 uint8_t fault;
338};
339
340struct lpfc_trunk_link {
341 struct lpfc_trunk_link_state link0,
342 link1,
343 link2,
344 link3;
345};
346
James Smart2e0fef82007-06-17 19:56:36 -0500347struct lpfc_vport {
James Smart2e0fef82007-06-17 19:56:36 -0500348 struct lpfc_hba *phba;
James Smart3772a992009-05-22 14:50:54 -0400349 struct list_head listentry;
James Smart2e0fef82007-06-17 19:56:36 -0500350 uint8_t port_type;
351#define LPFC_PHYSICAL_PORT 1
352#define LPFC_NPIV_PORT 2
353#define LPFC_FABRIC_PORT 3
354 enum discovery_state port_state;
dea31012005-04-17 16:05:31 -0500355
James Smart92d7f7b2007-06-17 19:56:38 -0500356 uint16_t vpi;
James Smartda0436e2009-05-22 14:51:39 -0400357 uint16_t vfi;
James Smartc8685952009-11-18 15:39:16 -0500358 uint8_t vpi_state;
359#define LPFC_VPI_REGISTERED 0x1
dea31012005-04-17 16:05:31 -0500360
dea31012005-04-17 16:05:31 -0500361 uint32_t fc_flag; /* FC flags */
James Smart2e0fef82007-06-17 19:56:36 -0500362/* Several of these flags are HBA centric and should be moved to
363 * phba->link_flag (e.g. FC_PTP, FC_PUBLIC_LOOP)
364 */
James Smart92d7f7b2007-06-17 19:56:38 -0500365#define FC_PT2PT 0x1 /* pt2pt with no fabric */
366#define FC_PT2PT_PLOGI 0x2 /* pt2pt initiate PLOGI */
367#define FC_DISC_TMO 0x4 /* Discovery timer running */
368#define FC_PUBLIC_LOOP 0x8 /* Public loop */
369#define FC_LBIT 0x10 /* LOGIN bit in loopinit set */
370#define FC_RSCN_MODE 0x20 /* RSCN cmd rcv'ed */
371#define FC_NLP_MORE 0x40 /* More node to process in node tbl */
372#define FC_OFFLINE_MODE 0x80 /* Interface is offline for diag */
373#define FC_FABRIC 0x100 /* We are fabric attached */
James Smart4b40c592010-03-15 11:25:44 -0400374#define FC_VPORT_LOGO_RCVD 0x200 /* LOGO received on vport */
James Smart92d7f7b2007-06-17 19:56:38 -0500375#define FC_RSCN_DISCOVERY 0x400 /* Auth all devices after RSCN */
James Smart4b40c592010-03-15 11:25:44 -0400376#define FC_LOGO_RCVD_DID_CHNG 0x800 /* FDISC on phys port detect DID chng*/
James Smart92d7f7b2007-06-17 19:56:38 -0500377#define FC_SCSI_SCAN_TMO 0x4000 /* scsi scan timer running */
378#define FC_ABORT_DISCOVERY 0x8000 /* we want to abort discovery */
379#define FC_NDISC_ACTIVE 0x10000 /* NPort discovery active */
380#define FC_BYPASSED_MODE 0x20000 /* NPort is in bypassed mode */
James Smart92d7f7b2007-06-17 19:56:38 -0500381#define FC_VPORT_NEEDS_REG_VPI 0x80000 /* Needs to have its vpi registered */
382#define FC_RSCN_DEFERRED 0x100000 /* A deferred RSCN being processed */
James Smart1c6834a2009-07-19 10:01:26 -0400383#define FC_VPORT_NEEDS_INIT_VPI 0x200000 /* Need to INIT_VPI before FDISC */
James Smart695a8142010-01-26 23:08:03 -0500384#define FC_VPORT_CVL_RCVD 0x400000 /* VLink failed due to CVL */
385#define FC_VFI_REGISTERED 0x800000 /* VFI is registered */
386#define FC_FDISC_COMPLETED 0x1000000/* FDISC completed */
James Smart92494142011-02-16 12:39:44 -0500387#define FC_DISC_DELAYED 0x2000000/* Delay NPort discovery */
dea31012005-04-17 16:05:31 -0500388
James Smart7ee5d432007-10-27 13:37:17 -0400389 uint32_t ct_flags;
390#define FC_CT_RFF_ID 0x1 /* RFF_ID accepted by switch */
391#define FC_CT_RNN_ID 0x2 /* RNN_ID accepted by switch */
392#define FC_CT_RSNN_NN 0x4 /* RSNN_NN accepted by switch */
393#define FC_CT_RSPN_ID 0x8 /* RSPN_ID accepted by switch */
394#define FC_CT_RFT_ID 0x10 /* RFT_ID accepted by switch */
395
James Smart685f0bf2007-04-25 09:53:08 -0400396 struct list_head fc_nodes;
dea31012005-04-17 16:05:31 -0500397
398 /* Keep counters for the number of entries in each list. */
399 uint16_t fc_plogi_cnt;
400 uint16_t fc_adisc_cnt;
401 uint16_t fc_reglogin_cnt;
402 uint16_t fc_prli_cnt;
403 uint16_t fc_unmap_cnt;
404 uint16_t fc_map_cnt;
405 uint16_t fc_npr_cnt;
406 uint16_t fc_unused_cnt;
James Smart2e0fef82007-06-17 19:56:36 -0500407 struct serv_parm fc_sparam; /* buffer for our service parameters */
408
409 uint32_t fc_myDID; /* fibre channel S_ID */
410 uint32_t fc_prevDID; /* previous fibre channel S_ID */
James Smart92494142011-02-16 12:39:44 -0500411 struct lpfc_name fabric_portname;
412 struct lpfc_name fabric_nodename;
James Smart2e0fef82007-06-17 19:56:36 -0500413
414 int32_t stopped; /* HBA has not been restarted since last ERATT */
415 uint8_t fc_linkspeed; /* Link speed after last READ_LA */
416
James Smarta0f2d3e2017-02-12 13:52:31 -0800417 uint32_t num_disc_nodes; /* in addition to hba_state */
418 uint32_t gidft_inp; /* cnt of outstanding GID_FTs */
James Smart2e0fef82007-06-17 19:56:36 -0500419
420 uint32_t fc_nlp_cnt; /* outstanding NODELIST requests */
421 uint32_t fc_rscn_id_cnt; /* count of RSCNs payloads in list */
James Smart7f5f3d02008-02-08 18:50:14 -0500422 uint32_t fc_rscn_flush; /* flag use of fc_rscn_id_list */
James Smart2e0fef82007-06-17 19:56:36 -0500423 struct lpfc_dmabuf *fc_rscn_id_list[FC_MAX_HOLD_RSCN];
424 struct lpfc_name fc_nodename; /* fc nodename */
425 struct lpfc_name fc_portname; /* fc portname */
426
427 struct lpfc_work_evt disc_timeout_evt;
428
429 struct timer_list fc_disctmo; /* Discovery rescue timer */
430 uint8_t fc_ns_retry; /* retries for fabric nameserver */
431 uint32_t fc_prli_sent; /* cntr for outstanding PRLIs */
432
433 spinlock_t work_port_lock;
434 uint32_t work_port_events; /* Timeout to be handled */
James Smart858c9f62007-06-17 19:56:39 -0500435#define WORKER_DISC_TMO 0x1 /* vport: Discovery timeout */
436#define WORKER_ELS_TMO 0x2 /* vport: ELS timeout */
James Smart92494142011-02-16 12:39:44 -0500437#define WORKER_DELAYED_DISC_TMO 0x8 /* vport: delayed discovery */
James Smart858c9f62007-06-17 19:56:39 -0500438
439#define WORKER_MBOX_TMO 0x100 /* hba: MBOX timeout */
440#define WORKER_HB_TMO 0x200 /* hba: Heart beat timeout */
Joe Perchesb1c11812008-02-03 17:28:22 +0200441#define WORKER_FABRIC_BLOCK_TMO 0x400 /* hba: fabric block timeout */
James Smart858c9f62007-06-17 19:56:39 -0500442#define WORKER_RAMP_DOWN_QUEUE 0x800 /* hba: Decrease Q depth */
443#define WORKER_RAMP_UP_QUEUE 0x1000 /* hba: Increase Q depth */
James Smart2a9bf3d2010-06-07 15:24:45 -0400444#define WORKER_SERVICE_TXQ 0x2000 /* hba: IOCBs on the txq */
James Smart2e0fef82007-06-17 19:56:36 -0500445
James Smart2e0fef82007-06-17 19:56:36 -0500446 struct timer_list els_tmofunc;
James Smart92494142011-02-16 12:39:44 -0500447 struct timer_list delayed_disc_tmo;
James Smart2e0fef82007-06-17 19:56:36 -0500448
449 int unreg_vpi_cmpl;
450
451 uint8_t load_flag;
452#define FC_LOADING 0x1 /* HBA in process of loading drvr */
453#define FC_UNLOADING 0x2 /* HBA in process of unloading drvr */
James Smart4258e982015-12-16 18:11:58 -0500454#define FC_ALLOW_FDMI 0x4 /* port is ready for FDMI requests */
James Smart3de2a652007-08-02 11:09:59 -0400455 /* Vport Config Parameters */
456 uint32_t cfg_scan_down;
457 uint32_t cfg_lun_queue_depth;
458 uint32_t cfg_nodev_tmo;
459 uint32_t cfg_devloss_tmo;
460 uint32_t cfg_restrict_login;
461 uint32_t cfg_peer_port_login;
462 uint32_t cfg_fcp_class;
463 uint32_t cfg_use_adisc;
James Smart3de2a652007-08-02 11:09:59 -0400464 uint32_t cfg_discovery_threads;
James Smarte8b62012007-08-02 11:10:09 -0400465 uint32_t cfg_log_verbose;
James Smartf6e84792019-01-28 11:14:38 -0800466 uint32_t cfg_enable_fc4_type;
James Smart3de2a652007-08-02 11:09:59 -0400467 uint32_t cfg_max_luns;
James Smart7ee5d432007-10-27 13:37:17 -0400468 uint32_t cfg_enable_da_id;
James Smart977b5a02008-09-07 11:52:04 -0400469 uint32_t cfg_max_scsicmpl_time;
James Smart7dc517d2010-07-14 15:32:10 -0400470 uint32_t cfg_tgt_queue_depth;
James Smart3cb01c52013-07-15 18:35:04 -0400471 uint32_t cfg_first_burst_size;
James Smart3de2a652007-08-02 11:09:59 -0400472 uint32_t dev_loss_tmo_changed;
James Smart51ef4c22007-08-02 11:10:31 -0400473
474 struct fc_vport *fc_vport;
475
James Smart923e4b62008-12-04 22:40:07 -0500476#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smart51ef4c22007-08-02 11:10:31 -0400477 struct dentry *debug_disc_trc;
478 struct dentry *debug_nodelist;
James Smartbd2cdd52017-02-12 13:52:33 -0800479 struct dentry *debug_nvmestat;
James Smart4c47efc2019-01-28 11:14:25 -0800480 struct dentry *debug_scsistat;
James Smart2fcbc562020-03-22 11:13:02 -0700481 struct dentry *debug_ioktime;
James Smart840eda92020-03-22 11:13:00 -0700482 struct dentry *debug_hdwqstat;
James Smart51ef4c22007-08-02 11:10:31 -0400483 struct dentry *vport_debugfs_root;
484 struct lpfc_debugfs_trc *disc_trc;
485 atomic_t disc_trc_cnt;
486#endif
James Smartea2151b2008-09-07 11:52:10 -0400487 uint8_t stat_data_enabled;
488 uint8_t stat_data_blocked;
James Smartda0436e2009-05-22 14:51:39 -0400489 struct list_head rcv_buffer_list;
James Smart45ed1192009-10-02 15:17:02 -0400490 unsigned long rcv_buffer_time_stamp;
James Smartda0436e2009-05-22 14:51:39 -0400491 uint32_t vport_flag;
492#define STATIC_VPORT 1
James Smartaeb3c812017-04-21 16:05:02 -0700493#define FAWWPN_SET 2
494#define FAWWPN_PARAM_CHG 4
James Smart4258e982015-12-16 18:11:58 -0500495
496 uint16_t fdmi_num_disc;
497 uint32_t fdmi_hba_mask;
498 uint32_t fdmi_port_mask;
James Smart895427b2017-02-12 13:52:30 -0800499
500 /* There is a single nvme instance per vport. */
501 struct nvme_fc_local_port *localport;
502 uint8_t nvmei_support; /* driver supports NVME Initiator */
503 uint32_t last_fcp_wqidx;
James Smartd496b9a2018-10-23 13:41:08 -0700504 uint32_t rcv_flogi_cnt; /* How many unsol FLOGIs ACK'd. */
James Smart2e0fef82007-06-17 19:56:36 -0500505};
506
James Smarted957682007-06-17 19:56:37 -0500507struct hbq_s {
508 uint16_t entry_count; /* Current number of HBQ slots */
James Smarta8adb832007-10-27 13:37:53 -0400509 uint16_t buffer_count; /* Current number of buffers posted */
James Smarted957682007-06-17 19:56:37 -0500510 uint32_t next_hbqPutIdx; /* Index to next HBQ slot to use */
511 uint32_t hbqPutIdx; /* HBQ slot to use */
512 uint32_t local_hbqGetIdx; /* Local copy of Get index from Port */
James Smart51ef4c22007-08-02 11:10:31 -0400513 void *hbq_virt; /* Virtual ptr to this hbq */
514 struct list_head hbq_buffer_list; /* buffers assigned to this HBQ */
515 /* Callback for HBQ buffer allocation */
516 struct hbq_dmabuf *(*hbq_alloc_buffer) (struct lpfc_hba *);
517 /* Callback for HBQ buffer free */
518 void (*hbq_free_buffer) (struct lpfc_hba *,
519 struct hbq_dmabuf *);
James Smarted957682007-06-17 19:56:37 -0500520};
521
James Smart51ef4c22007-08-02 11:10:31 -0400522/* this matches the position in the lpfc_hbq_defs array */
James Smart92d7f7b2007-06-17 19:56:38 -0500523#define LPFC_ELS_HBQ 0
James Smart895427b2017-02-12 13:52:30 -0800524#define LPFC_MAX_HBQS 1
James Smarted957682007-06-17 19:56:37 -0500525
James Smart7af67052007-10-27 13:38:11 -0400526enum hba_temp_state {
527 HBA_NORMAL_TEMP,
528 HBA_OVER_TEMP
529};
530
James Smartdb2378e2008-02-08 18:49:51 -0500531enum intr_type_t {
532 NONE = 0,
533 INTx,
534 MSI,
535 MSIX,
536};
537
James Smart6dd9e312013-01-03 15:43:37 -0500538#define LPFC_CT_CTX_MAX 64
James Smartf1c3b0f2009-07-19 10:01:32 -0400539struct unsol_rcv_ct_ctx {
540 uint32_t ctxt_id;
541 uint32_t SID;
James Smart6dd9e312013-01-03 15:43:37 -0500542 uint32_t valid;
543#define UNSOL_INVALID 0
544#define UNSOL_VALID 1
James Smart7851fe22011-07-22 18:36:52 -0400545 uint16_t oxid;
546 uint16_t rxid;
James Smartf1c3b0f2009-07-19 10:01:32 -0400547};
548
James Smart76a95d72010-11-20 23:11:48 -0500549#define LPFC_USER_LINK_SPEED_AUTO 0 /* auto select (default)*/
550#define LPFC_USER_LINK_SPEED_1G 1 /* 1 Gigabaud */
551#define LPFC_USER_LINK_SPEED_2G 2 /* 2 Gigabaud */
552#define LPFC_USER_LINK_SPEED_4G 4 /* 4 Gigabaud */
553#define LPFC_USER_LINK_SPEED_8G 8 /* 8 Gigabaud */
554#define LPFC_USER_LINK_SPEED_10G 10 /* 10 Gigabaud */
555#define LPFC_USER_LINK_SPEED_16G 16 /* 16 Gigabaud */
James Smartd38dd522015-08-31 16:48:17 -0400556#define LPFC_USER_LINK_SPEED_32G 32 /* 32 Gigabaud */
James Smartfbd8a6b2018-02-22 08:18:45 -0800557#define LPFC_USER_LINK_SPEED_64G 64 /* 64 Gigabaud */
558#define LPFC_USER_LINK_SPEED_MAX LPFC_USER_LINK_SPEED_64G
559
560#define LPFC_LINK_SPEED_STRING "0, 1, 2, 4, 8, 10, 16, 32, 64"
James Smart76a95d72010-11-20 23:11:48 -0500561
James Smart7ad20aa2011-05-24 11:44:28 -0400562enum nemb_type {
563 nemb_mse = 1,
564 nemb_hbd
565};
566
567enum mbox_type {
568 mbox_rd = 1,
569 mbox_wr
570};
571
572enum dma_type {
573 dma_mbox = 1,
574 dma_ebuf
575};
576
577enum sta_type {
578 sta_pre_addr = 1,
579 sta_pos_addr
580};
581
582struct lpfc_mbox_ext_buf_ctx {
583 uint32_t state;
584#define LPFC_BSG_MBOX_IDLE 0
585#define LPFC_BSG_MBOX_HOST 1
586#define LPFC_BSG_MBOX_PORT 2
587#define LPFC_BSG_MBOX_DONE 3
588#define LPFC_BSG_MBOX_ABTS 4
589 enum nemb_type nembType;
590 enum mbox_type mboxType;
591 uint32_t numBuf;
592 uint32_t mbxTag;
593 uint32_t seqNum;
594 struct lpfc_dmabuf *mbx_dmabuf;
595 struct list_head ext_dmabuf_list;
596};
597
James Smartc4908502019-01-28 11:14:28 -0800598struct lpfc_epd_pool {
599 /* Expedite pool */
600 struct list_head list;
601 u32 count;
602 spinlock_t lock; /* lock for expedite pool */
603};
604
James Smart95bfc6d2019-10-18 14:18:27 -0700605enum ras_state {
606 INACTIVE,
607 REG_INPROGRESS,
608 ACTIVE
609};
610
James Smartd2cc9bc2018-09-10 10:30:50 -0700611struct lpfc_ras_fwlog {
612 uint8_t *fwlog_buff;
613 uint32_t fw_buffcount; /* Buffer size posted to FW */
614#define LPFC_RAS_BUFF_ENTERIES 16 /* Each entry can hold max of 64k */
615#define LPFC_RAS_MAX_ENTRY_SIZE (64 * 1024)
616#define LPFC_RAS_MIN_BUFF_POST_SIZE (256 * 1024)
617#define LPFC_RAS_MAX_BUFF_POST_SIZE (1024 * 1024)
618 uint32_t fw_loglevel; /* Log level set */
619 struct lpfc_dmabuf lwpd;
620 struct list_head fwlog_buff_list;
621
622 /* RAS support status on adapter */
623 bool ras_hwsupport; /* RAS Support available on HW or not */
624 bool ras_enabled; /* Ras Enabled for the function */
625#define LPFC_RAS_DISABLE_LOGGING 0x00
626#define LPFC_RAS_ENABLE_LOGGING 0x01
James Smart95bfc6d2019-10-18 14:18:27 -0700627 enum ras_state state; /* RAS logging running state */
James Smartd2cc9bc2018-09-10 10:30:50 -0700628};
629
Dick Kennedy372c1872020-06-30 14:50:00 -0700630#define DBG_LOG_STR_SZ 256
631#define DBG_LOG_SZ 256
632
633struct dbg_log_ent {
634 char log[DBG_LOG_STR_SZ];
635 u64 t_ns;
636};
637
Dick Kennedy3048e3e2020-05-01 14:43:06 -0700638enum lpfc_irq_chann_mode {
639 /* Assign IRQs to all possible cpus that have hardware queues */
640 NORMAL_MODE,
641
642 /* Assign IRQs only to cpus on the same numa node as HBA */
643 NUMA_MODE,
644
645 /* Assign IRQs only on non-hyperthreaded CPUs. This is the
646 * same as normal_mode, but assign IRQS only on physical CPUs.
647 */
648 NHT_MODE,
649};
650
James Smart2e0fef82007-06-17 19:56:36 -0500651struct lpfc_hba {
James Smart3772a992009-05-22 14:50:54 -0400652 /* SCSI interface function jump table entries */
James Smartc4908502019-01-28 11:14:28 -0800653 struct lpfc_io_buf * (*lpfc_get_scsi_buf)
James Smartace44e42019-01-28 11:14:27 -0800654 (struct lpfc_hba *phba, struct lpfc_nodelist *ndlp,
655 struct scsi_cmnd *cmnd);
James Smart3772a992009-05-22 14:50:54 -0400656 int (*lpfc_scsi_prep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800657 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400658 void (*lpfc_scsi_unprep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800659 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400660 void (*lpfc_release_scsi_buf)
James Smartc4908502019-01-28 11:14:28 -0800661 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smart3772a992009-05-22 14:50:54 -0400662 void (*lpfc_rampdown_queue_depth)
663 (struct lpfc_hba *);
664 void (*lpfc_scsi_prep_cmnd)
James Smartc4908502019-01-28 11:14:28 -0800665 (struct lpfc_vport *, struct lpfc_io_buf *,
James Smart3772a992009-05-22 14:50:54 -0400666 struct lpfc_nodelist *);
James Smartda255e22020-11-15 11:26:42 -0800667 int (*lpfc_scsi_prep_cmnd_buf)
668 (struct lpfc_vport *vport,
669 struct lpfc_io_buf *lpfc_cmd,
670 uint8_t tmo);
James Smartacd68592012-01-18 16:25:09 -0500671
James Smart3772a992009-05-22 14:50:54 -0400672 /* IOCB interface function jump table entries */
673 int (*__lpfc_sli_issue_iocb)
674 (struct lpfc_hba *, uint32_t,
675 struct lpfc_iocbq *, uint32_t);
James Smart47ff4c52020-11-15 11:26:41 -0800676 int (*__lpfc_sli_issue_fcp_io)
677 (struct lpfc_hba *phba, uint32_t ring_number,
678 struct lpfc_iocbq *piocb, uint32_t flag);
James Smart3772a992009-05-22 14:50:54 -0400679 void (*__lpfc_sli_release_iocbq)(struct lpfc_hba *,
680 struct lpfc_iocbq *);
681 int (*lpfc_hba_down_post)(struct lpfc_hba *phba);
James Smart3772a992009-05-22 14:50:54 -0400682 IOCB_t * (*lpfc_get_iocb_from_iocbq)
683 (struct lpfc_iocbq *);
684 void (*lpfc_scsi_cmd_iocb_cmpl)
685 (struct lpfc_hba *, struct lpfc_iocbq *, struct lpfc_iocbq *);
686
687 /* MBOX interface function jump table entries */
688 int (*lpfc_sli_issue_mbox)
689 (struct lpfc_hba *, LPFC_MBOXQ_t *, uint32_t);
James Smartacd68592012-01-18 16:25:09 -0500690
James Smart3772a992009-05-22 14:50:54 -0400691 /* Slow-path IOCB process function jump table entries */
692 void (*lpfc_sli_handle_slow_ring_event)
693 (struct lpfc_hba *phba, struct lpfc_sli_ring *pring,
694 uint32_t mask);
James Smartacd68592012-01-18 16:25:09 -0500695
James Smart3772a992009-05-22 14:50:54 -0400696 /* INIT device interface function jump table entries */
697 int (*lpfc_sli_hbq_to_firmware)
698 (struct lpfc_hba *, uint32_t, struct hbq_dmabuf *);
699 int (*lpfc_sli_brdrestart)
700 (struct lpfc_hba *);
701 int (*lpfc_sli_brdready)
702 (struct lpfc_hba *, uint32_t);
703 void (*lpfc_handle_eratt)
704 (struct lpfc_hba *);
705 void (*lpfc_stop_port)
706 (struct lpfc_hba *);
James Smart84d1b002010-02-12 14:42:33 -0500707 int (*lpfc_hba_init_link)
James Smart6e7288d2010-06-07 15:23:35 -0400708 (struct lpfc_hba *, uint32_t);
James Smart84d1b002010-02-12 14:42:33 -0500709 int (*lpfc_hba_down_link)
James Smart6e7288d2010-06-07 15:23:35 -0400710 (struct lpfc_hba *, uint32_t);
James Smart7f860592011-03-11 16:05:52 -0500711 int (*lpfc_selective_reset)
712 (struct lpfc_hba *);
James Smart3772a992009-05-22 14:50:54 -0400713
James Smartacd68592012-01-18 16:25:09 -0500714 int (*lpfc_bg_scsi_prep_dma_buf)
James Smartc4908502019-01-28 11:14:28 -0800715 (struct lpfc_hba *, struct lpfc_io_buf *);
James Smartacd68592012-01-18 16:25:09 -0500716 /* Add new entries here */
717
James Smartc4908502019-01-28 11:14:28 -0800718 /* expedite pool */
719 struct lpfc_epd_pool epd_pool;
720
James Smart3772a992009-05-22 14:50:54 -0400721 /* SLI4 specific HBA data structure */
722 struct lpfc_sli4_hba sli4_hba;
723
Dick Kennedyf485c182017-09-29 17:34:34 -0700724 struct workqueue_struct *wq;
James Smart32517fc2019-01-28 11:14:33 -0800725 struct delayed_work eq_delay_work;
Dick Kennedyf485c182017-09-29 17:34:34 -0700726
Dick Kennedy317aeb82020-06-30 14:49:59 -0700727#define LPFC_IDLE_STAT_DELAY 1000
728 struct delayed_work idle_stat_delay_work;
729
James Smart2e0fef82007-06-17 19:56:36 -0500730 struct lpfc_sli sli;
James Smart3772a992009-05-22 14:50:54 -0400731 uint8_t pci_dev_grp; /* lpfc PCI dev group: 0x0, 0x1, 0x2,... */
732 uint32_t sli_rev; /* SLI2, SLI3, or SLI4 */
James Smarted957682007-06-17 19:56:37 -0500733 uint32_t sli3_options; /* Mask of enabled SLI3 options */
James Smart34b02dc2008-08-24 21:49:55 -0400734#define LPFC_SLI3_HBQ_ENABLED 0x01
735#define LPFC_SLI3_NPIV_ENABLED 0x02
736#define LPFC_SLI3_VPORT_TEARDOWN 0x04
737#define LPFC_SLI3_CRP_ENABLED 0x08
James Smart81301a92008-12-04 22:39:46 -0500738#define LPFC_SLI3_BG_ENABLED 0x20
James Smartda0436e2009-05-22 14:51:39 -0400739#define LPFC_SLI3_DSS_ENABLED 0x40
James Smartfedd3b72011-02-16 12:39:24 -0500740#define LPFC_SLI4_PERFH_ENABLED 0x80
741#define LPFC_SLI4_PHWQ_ENABLED 0x100
James Smarted957682007-06-17 19:56:37 -0500742 uint32_t iocb_cmd_size;
743 uint32_t iocb_rsp_size;
James Smart2e0fef82007-06-17 19:56:36 -0500744
James Smart1dc5ec22018-10-23 13:41:11 -0700745 struct lpfc_trunk_link trunk_link;
James Smart2e0fef82007-06-17 19:56:36 -0500746 enum hba_state link_state;
747 uint32_t link_flag; /* link state flags */
James Smart311464e2007-08-02 11:10:37 -0400748#define LS_LOOPBACK_MODE 0x1 /* NPort is in Loopback mode */
James Smart2e0fef82007-06-17 19:56:36 -0500749 /* This flag is set while issuing */
750 /* INIT_LINK mailbox command */
James Smart92d7f7b2007-06-17 19:56:38 -0500751#define LS_NPIV_FAB_SUPPORTED 0x2 /* Fabric supports NPIV */
James Smart1b32f6a2008-02-08 18:49:39 -0500752#define LS_IGNORE_ERATT 0x4 /* intr handler should ignore ERATT */
James Smartae9e28f2017-05-15 15:20:51 -0700753#define LS_MDS_LINK_DOWN 0x8 /* MDS Diagnostics Link Down */
James Smart8aaa7bc2020-10-20 13:27:17 -0700754#define LS_MDS_LOOPBACK 0x10 /* MDS Diagnostics Link Up (Loopback) */
755#define LS_CT_VEN_RPA 0x20 /* Vendor RPA sent to switch */
James Smart2e0fef82007-06-17 19:56:36 -0500756
James Smart93996272008-08-24 21:50:30 -0400757 uint32_t hba_flag; /* hba generic flags */
758#define HBA_ERATT_HANDLED 0x1 /* This flag is set when eratt handled */
James Smartda0436e2009-05-22 14:51:39 -0400759#define DEFER_ERATT 0x2 /* Deferred error attention in progress */
James Smart76a95d72010-11-20 23:11:48 -0500760#define HBA_FCOE_MODE 0x4 /* HBA function in FCoE Mode */
James Smart45ed1192009-10-02 15:17:02 -0400761#define HBA_SP_QUEUE_EVT 0x8 /* Slow-path qevt posted to worker thread*/
James Smartda0436e2009-05-22 14:51:39 -0400762#define HBA_POST_RECEIVE_BUFFER 0x10 /* Rcv buffers need to be posted */
James Smart83c6cb12019-10-18 14:18:30 -0700763#define HBA_PERSISTENT_TOPO 0x20 /* Persistent topology support in hba */
James Smarte7dab162020-10-20 13:27:12 -0700764#define ELS_XRI_ABORT_EVENT 0x40 /* ELS_XRI abort event was queued */
James Smartda0436e2009-05-22 14:51:39 -0400765#define ASYNC_EVENT 0x80
James Smarta0c87cb2009-07-19 10:01:10 -0400766#define LINK_DISABLED 0x100 /* Link disabled by user */
James Smarta93ff372010-10-22 11:06:08 -0400767#define FCF_TS_INPROG 0x200 /* FCF table scan in progress */
768#define FCF_RR_INPROG 0x400 /* FCF roundrobin flogi in progress */
769#define HBA_FIP_SUPPORT 0x800 /* FIP support in HBA */
770#define HBA_AER_ENABLED 0x1000 /* AER enabled with HBA */
771#define HBA_DEVLOSS_TMO 0x2000 /* HBA in devloss timeout */
James Smart19ca7602010-11-20 23:11:55 -0500772#define HBA_RRQ_ACTIVE 0x4000 /* process the rrq active list */
James Smartc00f62e2019-08-14 16:57:11 -0700773#define HBA_IOQ_FLUSH 0x8000 /* FCP/NVME I/O queues being flushed */
James Smart02936352014-04-04 13:52:12 -0400774#define HBA_FW_DUMP_OP 0x10000 /* Skips fn reset before FW dump */
James Smart65791f12016-07-06 12:35:56 -0700775#define HBA_RECOVERABLE_UE 0x20000 /* Firmware supports recoverable UE */
James Smartc6918162016-10-13 15:06:16 -0700776#define HBA_FORCED_LINK_SPEED 0x40000 /*
777 * Firmware supports Forced Link Speed
778 * capability
779 */
James Smart0a9e9682018-11-29 16:09:36 -0800780#define HBA_FLOGI_ISSUED 0x100000 /* FLOGI was issued */
James Smart835214f2020-01-27 16:23:03 -0800781#define HBA_DEFER_FLOGI 0x800000 /* Defer FLOGI till read_sparm cmpl */
James Smartd2f25472021-01-04 10:02:27 -0800782#define HBA_NEEDS_CFG_PORT 0x2000000 /* SLI3 - needs a CONFIG_PORT mbox */
James Smart895427b2017-02-12 13:52:30 -0800783
James Smart45ed1192009-10-02 15:17:02 -0400784 uint32_t fcp_ring_in_use; /* When polling test if intr-hndlr active*/
James Smart34b02dc2008-08-24 21:49:55 -0400785 struct lpfc_dmabuf slim2p;
James Smart2e0fef82007-06-17 19:56:36 -0500786
James Smart34b02dc2008-08-24 21:49:55 -0400787 MAILBOX_t *mbox;
James Smart7a470272010-03-15 11:25:20 -0400788 uint32_t *mbox_ext;
James Smart7ad20aa2011-05-24 11:44:28 -0400789 struct lpfc_mbox_ext_buf_ctx mbox_ext_buf_ctx;
James Smart93996272008-08-24 21:50:30 -0400790 uint32_t ha_copy;
James Smart34b02dc2008-08-24 21:49:55 -0400791 struct _PCB *pcb;
792 struct _IOCB *IOCBs;
793
794 struct lpfc_dmabuf hbqslimp;
James Smart2e0fef82007-06-17 19:56:36 -0500795
James Smart2e0fef82007-06-17 19:56:36 -0500796 uint16_t pci_cfg_value;
797
James Smart2e0fef82007-06-17 19:56:36 -0500798 uint8_t fc_linkspeed; /* Link speed after last READ_LA */
799
800 uint32_t fc_eventTag; /* event tag for link attention */
James Smart4d9ab992009-10-02 15:16:39 -0400801 uint32_t link_events;
James Smart2e0fef82007-06-17 19:56:36 -0500802
James Smart2e0fef82007-06-17 19:56:36 -0500803 /* These fields used to be binfo */
804 uint32_t fc_pref_DID; /* preferred D_ID */
James Smart92d7f7b2007-06-17 19:56:38 -0500805 uint8_t fc_pref_ALPA; /* preferred AL_PA */
James Smart12265f62010-10-22 11:05:53 -0400806 uint32_t fc_edtovResol; /* E_D_TOV timer resolution */
James Smart2e0fef82007-06-17 19:56:36 -0500807 uint32_t fc_edtov; /* E_D_TOV timer value */
808 uint32_t fc_arbtov; /* ARB_TOV timer value */
809 uint32_t fc_ratov; /* R_A_TOV timer value */
810 uint32_t fc_rttov; /* R_T_TOV timer value */
811 uint32_t fc_altov; /* AL_TOV timer value */
812 uint32_t fc_crtov; /* C_R_TOV timer value */
James Smart2e0fef82007-06-17 19:56:36 -0500813
814 struct serv_parm fc_fabparam; /* fabric service parameters buffer */
815 uint8_t alpa_map[128]; /* AL_PA map from READ_LA */
816
817 uint32_t lmt;
818
819 uint32_t fc_topology; /* link topology, from LINK INIT */
James Smarte74c03c2013-04-17 20:15:19 -0400820 uint32_t fc_topology_changed; /* link topology, from LINK INIT */
James Smart2e0fef82007-06-17 19:56:36 -0500821
822 struct lpfc_stats fc_stat;
823
dea31012005-04-17 16:05:31 -0500824 struct lpfc_nodelist fc_fcpnodev; /* nodelist entry for no device */
825 uint32_t nport_event_cnt; /* timestamp for nlplist entry */
826
James Smart2e0fef82007-06-17 19:56:36 -0500827 uint8_t wwnn[8];
828 uint8_t wwpn[8];
dea31012005-04-17 16:05:31 -0500829 uint32_t RandomData[7];
James Smart7bdedb32016-07-06 12:36:00 -0700830 uint8_t fcp_embed_io;
James Smart895427b2017-02-12 13:52:30 -0800831 uint8_t nvme_support; /* Firmware supports NVME */
832 uint8_t nvmet_support; /* driver supports NVMET */
James Smartf358dd02017-02-12 13:52:34 -0800833#define LPFC_NVMET_MAX_PORTS 32
James Smart7bdedb32016-07-06 12:36:00 -0700834 uint8_t mds_diags_support;
James Smart44fd7fe2017-08-23 16:55:47 -0700835 uint8_t bbcredit_support;
James Smartc176ffa2018-01-30 15:58:46 -0800836 uint8_t enab_exp_wqcq_pages;
James Smart0d8af092019-08-14 16:57:10 -0700837 u8 nsler; /* Firmware supports FC-NVMe-2 SLER */
dea31012005-04-17 16:05:31 -0500838
James Smart3de2a652007-08-02 11:09:59 -0400839 /* HBA Config Parameters */
dea31012005-04-17 16:05:31 -0500840 uint32_t cfg_ack0;
James Smartc4908502019-01-28 11:14:28 -0800841 uint32_t cfg_xri_rebalancing;
James Smartd79c9e92019-08-14 16:57:09 -0700842 uint32_t cfg_xpsgl;
James Smart78b2d852007-08-02 11:10:21 -0400843 uint32_t cfg_enable_npiv;
James Smart19ca7602010-11-20 23:11:55 -0500844 uint32_t cfg_enable_rrq;
dea31012005-04-17 16:05:31 -0500845 uint32_t cfg_topology;
dea31012005-04-17 16:05:31 -0500846 uint32_t cfg_link_speed;
James Smart7d791df2011-07-22 18:37:52 -0400847#define LPFC_FCF_FOV 1 /* Fast fcf failover */
848#define LPFC_FCF_PRIORITY 2 /* Priority fcf failover */
849 uint32_t cfg_fcf_failover_policy;
James Smart49aa1432012-08-03 12:36:42 -0400850 uint32_t cfg_fcp_io_sched;
James Smart7ea92eb2018-10-23 13:41:10 -0700851 uint32_t cfg_ns_query;
James Smarta6571c62012-10-31 14:44:42 -0400852 uint32_t cfg_fcp2_no_tgt_reset;
dea31012005-04-17 16:05:31 -0500853 uint32_t cfg_cr_delay;
854 uint32_t cfg_cr_count;
Jamie Wellnitzcf5bf972006-02-28 22:33:08 -0500855 uint32_t cfg_multi_ring_support;
James Smarta4bc3372006-12-02 13:34:16 -0500856 uint32_t cfg_multi_ring_rctl;
857 uint32_t cfg_multi_ring_type;
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -0500858 uint32_t cfg_poll;
859 uint32_t cfg_poll_tmo;
James Smart0c411222013-09-06 12:22:46 -0400860 uint32_t cfg_task_mgmt_tmo;
James Smart4ff43242006-12-02 13:34:56 -0500861 uint32_t cfg_use_msi;
James Smart0cf07f842017-06-01 21:07:10 -0700862 uint32_t cfg_auto_imax;
James Smartda0436e2009-05-22 14:51:39 -0400863 uint32_t cfg_fcp_imax;
James Smart41b194b2019-05-14 14:58:08 -0700864 uint32_t cfg_force_rscn;
James Smart32517fc2019-01-28 11:14:33 -0800865 uint32_t cfg_cq_poll_threshold;
866 uint32_t cfg_cq_max_proc_limit;
James Smart7bb03bb2013-04-17 20:19:16 -0400867 uint32_t cfg_fcp_cpu_map;
James Smart77ffd342019-08-15 19:36:49 -0700868 uint32_t cfg_fcp_mq_threshold;
James Smartcdb42be2019-01-28 11:14:21 -0800869 uint32_t cfg_hdw_queue;
James Smart6a828b02019-01-28 11:14:31 -0800870 uint32_t cfg_irq_chann;
James Smartf358dd02017-02-12 13:52:34 -0800871 uint32_t cfg_suppress_rsp;
James Smart895427b2017-02-12 13:52:30 -0800872 uint32_t cfg_nvme_oas;
James Smart4e565cf2018-02-22 08:18:50 -0800873 uint32_t cfg_nvme_embed_cmd;
James Smart2448e482018-04-09 14:24:24 -0700874 uint32_t cfg_nvmet_mrq_post;
James Smart2d7dbc42017-02-12 13:52:35 -0800875 uint32_t cfg_nvmet_mrq;
James Smartf358dd02017-02-12 13:52:34 -0800876 uint32_t cfg_enable_nvmet;
James Smart895427b2017-02-12 13:52:30 -0800877 uint32_t cfg_nvme_enable_fb;
James Smart2d7dbc42017-02-12 13:52:35 -0800878 uint32_t cfg_nvmet_fb_size;
James Smart96f70772013-04-17 20:16:15 -0400879 uint32_t cfg_total_seg_cnt;
dea31012005-04-17 16:05:31 -0500880 uint32_t cfg_sg_seg_cnt;
James Smart4d4c4a42017-04-21 16:05:01 -0700881 uint32_t cfg_nvme_seg_cnt;
James Smart5b9e70b2018-09-10 10:30:42 -0700882 uint32_t cfg_scsi_seg_cnt;
dea31012005-04-17 16:05:31 -0500883 uint32_t cfg_sg_dma_buf_size;
James Smart352e5fd2016-12-30 06:57:47 -0800884 uint64_t cfg_soft_wwnn;
885 uint64_t cfg_soft_wwpn;
James Smart3de2a652007-08-02 11:09:59 -0400886 uint32_t cfg_hba_queue_depth;
James Smart13815c82008-01-11 01:52:48 -0500887 uint32_t cfg_enable_hba_reset;
888 uint32_t cfg_enable_hba_heartbeat;
James Smart1ba981f2014-02-20 09:56:45 -0500889 uint32_t cfg_fof;
890 uint32_t cfg_EnableXLane;
891 uint8_t cfg_oas_tgt_wwpn[8];
892 uint8_t cfg_oas_vpt_wwpn[8];
893 uint32_t cfg_oas_lun_state;
894#define OAS_LUN_ENABLE 1
895#define OAS_LUN_DISABLE 0
896 uint32_t cfg_oas_lun_status;
897#define OAS_LUN_STATUS_EXISTS 0x01
898 uint32_t cfg_oas_flags;
899#define OAS_FIND_ANY_VPORT 0x01
900#define OAS_FIND_ANY_TARGET 0x02
901#define OAS_LUN_VALID 0x04
James Smartc92c8412016-07-06 12:36:05 -0700902 uint32_t cfg_oas_priority;
James Smart1ba981f2014-02-20 09:56:45 -0500903 uint32_t cfg_XLanePriority;
James Smart81301a92008-12-04 22:39:46 -0500904 uint32_t cfg_enable_bg;
James Smartb3b98b72016-10-13 15:06:06 -0700905 uint32_t cfg_prot_mask;
906 uint32_t cfg_prot_guard;
James Smart7a470272010-03-15 11:25:20 -0400907 uint32_t cfg_hostmem_hgp;
James Smartda0436e2009-05-22 14:51:39 -0400908 uint32_t cfg_log_verbose;
James Smartf6e84792019-01-28 11:14:38 -0800909 uint32_t cfg_enable_fc4_type;
James Smart0d878412009-10-02 15:16:56 -0400910 uint32_t cfg_aer_support;
James Smart912e3ac2011-05-24 11:42:11 -0400911 uint32_t cfg_sriov_nr_virtfn;
James Smartc71ab862012-10-31 14:44:33 -0400912 uint32_t cfg_request_firmware_upgrade;
James Smart84d1b002010-02-12 14:42:33 -0500913 uint32_t cfg_suppress_link_up;
James Smartcff261f2013-12-17 20:29:47 -0500914 uint32_t cfg_rrq_xri_bitmap_sz;
James Smart8eb8b962016-07-06 12:36:08 -0700915 uint32_t cfg_delay_discovery;
James Smart12247e82016-07-06 12:36:09 -0700916 uint32_t cfg_sli_mode;
James Smarte40a02c2010-02-26 14:13:54 -0500917#define LPFC_INITIALIZE_LINK 0 /* do normal init_link mbox */
918#define LPFC_DELAY_INIT_LINK 1 /* layered driver hold off */
919#define LPFC_DELAY_INIT_LINK_INDEFINITELY 2 /* wait, manual intervention */
James Smart4258e982015-12-16 18:11:58 -0500920 uint32_t cfg_fdmi_on;
921#define LPFC_FDMI_NO_SUPPORT 0 /* FDMI not supported */
922#define LPFC_FDMI_SUPPORT 1 /* FDMI supported? */
James Smart4258e982015-12-16 18:11:58 -0500923 uint32_t cfg_enable_SmartSAN;
James Smart7bdedb32016-07-06 12:36:00 -0700924 uint32_t cfg_enable_mds_diags;
James Smartd2cc9bc2018-09-10 10:30:50 -0700925 uint32_t cfg_ras_fwlog_level;
926 uint32_t cfg_ras_fwlog_buffsize;
927 uint32_t cfg_ras_fwlog_func;
James Smart1351e692018-02-22 08:18:43 -0800928 uint32_t cfg_enable_bbcr; /* Enable BB Credit Recovery */
929 uint32_t cfg_enable_dpp; /* Enable Direct Packet Push */
James Smart895427b2017-02-12 13:52:30 -0800930#define LPFC_ENABLE_FCP 1
931#define LPFC_ENABLE_NVME 2
932#define LPFC_ENABLE_BOTH 3
James Smart414abe02018-06-26 08:24:26 -0700933 uint32_t cfg_enable_pbde;
James Smart8aaa7bc2020-10-20 13:27:17 -0700934 uint32_t cfg_enable_mi;
James Smartf358dd02017-02-12 13:52:34 -0800935 struct nvmet_fc_target_port *targetport;
dea31012005-04-17 16:05:31 -0500936 lpfc_vpd_t vpd; /* vital product data */
937
dea31012005-04-17 16:05:31 -0500938 struct pci_dev *pcidev;
939 struct list_head work_list;
940 uint32_t work_ha; /* Host Attention Bits for WT */
941 uint32_t work_ha_mask; /* HA Bits owned by WT */
942 uint32_t work_hs; /* HS stored in case of ERRAT */
943 uint32_t work_status[2]; /* Extra status from SLIM */
dea31012005-04-17 16:05:31 -0500944
James Smart5e9d9b82008-06-14 22:52:53 -0400945 wait_queue_head_t work_waitq;
dea31012005-04-17 16:05:31 -0500946 struct task_struct *worker_thread;
James Smartd7c255b2008-08-24 21:50:00 -0400947 unsigned long data_flags;
James Smartd79c9e92019-08-14 16:57:09 -0700948 uint32_t border_sge_num;
dea31012005-04-17 16:05:31 -0500949
James Smart3163f722008-02-08 18:50:25 -0500950 uint32_t hbq_in_use; /* HBQs in use flag */
James Smarted957682007-06-17 19:56:37 -0500951 uint32_t hbq_count; /* Count of configured HBQs */
James Smart92d7f7b2007-06-17 19:56:38 -0500952 struct hbq_s hbqs[LPFC_MAX_HBQS]; /* local copy of hbq indicies */
James Smarted957682007-06-17 19:56:37 -0500953
James Smart895427b2017-02-12 13:52:30 -0800954 atomic_t fcp_qidx; /* next FCP WQ (RR Policy) */
955 atomic_t nvme_qidx; /* next NVME WQ (RR Policy) */
James Smart8fa38512009-07-19 10:01:03 -0400956
James Smart115a4122016-07-06 12:36:11 -0700957 phys_addr_t pci_bar0_map; /* Physical address for PCI BAR0 */
958 phys_addr_t pci_bar1_map; /* Physical address for PCI BAR1 */
959 phys_addr_t pci_bar2_map; /* Physical address for PCI BAR2 */
dea31012005-04-17 16:05:31 -0500960 void __iomem *slim_memmap_p; /* Kernel memory mapped address for
961 PCI BAR0 */
962 void __iomem *ctrl_regs_memmap_p;/* Kernel memory mapped address for
963 PCI BAR2 */
964
James Smart962bc512013-01-03 15:44:00 -0500965 void __iomem *pci_bar0_memmap_p; /* Kernel memory mapped address for
966 PCI BAR0 with dual-ULP support */
967 void __iomem *pci_bar2_memmap_p; /* Kernel memory mapped address for
968 PCI BAR2 with dual-ULP support */
969 void __iomem *pci_bar4_memmap_p; /* Kernel memory mapped address for
970 PCI BAR4 with dual-ULP support */
971#define PCI_64BIT_BAR0 0
972#define PCI_64BIT_BAR2 2
973#define PCI_64BIT_BAR4 4
dea31012005-04-17 16:05:31 -0500974 void __iomem *MBslimaddr; /* virtual address for mbox cmds */
975 void __iomem *HAregaddr; /* virtual address for host attn reg */
976 void __iomem *CAregaddr; /* virtual address for chip attn reg */
977 void __iomem *HSregaddr; /* virtual address for host status
978 reg */
979 void __iomem *HCregaddr; /* virtual address for host ctl reg */
980
James Smarted957682007-06-17 19:56:37 -0500981 struct lpfc_hgp __iomem *host_gp; /* Host side get/put pointers */
James Smart34b02dc2008-08-24 21:49:55 -0400982 struct lpfc_pgp *port_gp;
James Smarted957682007-06-17 19:56:37 -0500983 uint32_t __iomem *hbq_put; /* Address in SLIM to HBQ put ptrs */
James Smart92d7f7b2007-06-17 19:56:38 -0500984 uint32_t *hbq_get; /* Host mem address of HBQ get ptrs */
James Smarted957682007-06-17 19:56:37 -0500985
dea31012005-04-17 16:05:31 -0500986 int brd_no; /* FC board number */
dea31012005-04-17 16:05:31 -0500987 char SerialNumber[32]; /* adapter Serial Number */
988 char OptionROMVersion[32]; /* adapter BIOS / Fcode version */
James Smartb3b4f3e2019-03-12 16:30:23 -0700989 char BIOSVersion[16]; /* Boot BIOS version */
dea31012005-04-17 16:05:31 -0500990 char ModelDesc[256]; /* Model Description */
991 char ModelName[80]; /* Model Name */
992 char ProgramType[256]; /* Program Type */
993 char Port[20]; /* Port No */
994 uint8_t vpd_flag; /* VPD data flag */
995
996#define VPD_MODEL_DESC 0x1 /* valid vpd model description */
997#define VPD_MODEL_NAME 0x2 /* valid vpd model name */
998#define VPD_PROGRAM_TYPE 0x4 /* valid vpd program type */
999#define VPD_PORT 0x8 /* valid vpd port data */
1000#define VPD_MASK 0xf /* mask for any vpd data */
1001
James Smart352e5fd2016-12-30 06:57:47 -08001002 uint8_t soft_wwn_enable;
1003
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -05001004 struct timer_list fcp_poll_timer;
James Smart93996272008-08-24 21:50:30 -04001005 struct timer_list eratt_poll;
James Smart65791f12016-07-06 12:35:56 -07001006 uint32_t eratt_poll_interval;
James.Smart@Emulex.Com875fbdf2005-11-29 16:32:13 -05001007
James Smart81301a92008-12-04 22:39:46 -05001008 uint64_t bg_guard_err_cnt;
1009 uint64_t bg_apptag_err_cnt;
1010 uint64_t bg_reftag_err_cnt;
dea31012005-04-17 16:05:31 -05001011
dea31012005-04-17 16:05:31 -05001012 /* fastpath list. */
James Smarta40fc5f2013-04-17 20:17:40 -04001013 spinlock_t scsi_buf_list_get_lock; /* SCSI buf alloc list lock */
1014 spinlock_t scsi_buf_list_put_lock; /* SCSI buf free list lock */
1015 struct list_head lpfc_scsi_buf_list_get;
1016 struct list_head lpfc_scsi_buf_list_put;
dea31012005-04-17 16:05:31 -05001017 uint32_t total_scsi_bufs;
1018 struct list_head lpfc_iocb_list;
1019 uint32_t total_iocbq_bufs;
James Smart19ca7602010-11-20 23:11:55 -05001020 struct list_head active_rrq_list;
James Smart2e0fef82007-06-17 19:56:36 -05001021 spinlock_t hbalock;
dea31012005-04-17 16:05:31 -05001022
Romain Perier771db5c2017-07-06 10:13:05 +02001023 /* dma_mem_pools */
1024 struct dma_pool *lpfc_sg_dma_buf_pool;
1025 struct dma_pool *lpfc_mbuf_pool;
1026 struct dma_pool *lpfc_hrb_pool; /* header receive buffer pool */
1027 struct dma_pool *lpfc_drb_pool; /* data receive buffer pool */
1028 struct dma_pool *lpfc_nvmet_drb_pool; /* data receive buffer pool */
1029 struct dma_pool *lpfc_hbq_pool; /* SLI3 hbq buffer pool */
James Smartd79c9e92019-08-14 16:57:09 -07001030 struct dma_pool *lpfc_cmd_rsp_buf_pool;
dea31012005-04-17 16:05:31 -05001031 struct lpfc_dma_pool lpfc_mbuf_safety_pool;
1032
1033 mempool_t *mbox_mem_pool;
1034 mempool_t *nlp_mem_pool;
James Smart19ca7602010-11-20 23:11:55 -05001035 mempool_t *rrq_pool;
James Smartcff261f2013-12-17 20:29:47 -05001036 mempool_t *active_rrq_pool;
James.Smart@Emulex.Comf888ba32005-08-10 15:03:01 -04001037
1038 struct fc_host_statistics link_stats;
Dick Kennedy3048e3e2020-05-01 14:43:06 -07001039 enum lpfc_irq_chann_mode irq_chann_mode;
James Smartdb2378e2008-02-08 18:49:51 -05001040 enum intr_type_t intr_type;
James Smart5b75da22008-12-04 22:39:35 -05001041 uint32_t intr_mode;
1042#define LPFC_INTR_ERROR 0xFFFFFFFF
James Smart2e0fef82007-06-17 19:56:36 -05001043 struct list_head port_list;
James Smart523128e2018-09-10 10:30:46 -07001044 spinlock_t port_list_lock; /* lock for port_list mutations */
James Smart549e55c2007-08-02 11:09:51 -04001045 struct lpfc_vport *pport; /* physical lpfc_vport pointer */
1046 uint16_t max_vpi; /* Maximum virtual nports */
James Smart8b47ae62018-11-29 16:09:33 -08001047#define LPFC_MAX_VPI 0xFF /* Max number VPI supported 0 - 0xff */
1048#define LPFC_MAX_VPORTS 0x100 /* Max vports per port, with pport */
James Smartda0436e2009-05-22 14:51:39 -04001049 uint16_t max_vports; /*
1050 * For IOV HBAs max_vpi can change
1051 * after a reset. max_vports is max
1052 * number of vports present. This can
1053 * be greater than max_vpi.
1054 */
1055 uint16_t vpi_base;
1056 uint16_t vfi_base;
James Smart549e55c2007-08-02 11:09:51 -04001057 unsigned long *vpi_bmask; /* vpi allocation table */
James Smart6d368e52011-05-24 11:44:12 -04001058 uint16_t *vpi_ids;
1059 uint16_t vpi_count;
1060 struct list_head lpfc_vpi_blk_list;
James Smart92d7f7b2007-06-17 19:56:38 -05001061
1062 /* Data structure used by fabric iocb scheduler */
1063 struct list_head fabric_iocb_list;
1064 atomic_t fabric_iocb_count;
1065 struct timer_list fabric_block_timer;
1066 unsigned long bit_flags;
1067#define FABRIC_COMANDS_BLOCKED 0
1068 atomic_t num_rsrc_err;
1069 atomic_t num_cmd_success;
1070 unsigned long last_rsrc_error_time;
1071 unsigned long last_ramp_down_time;
James Smart923e4b62008-12-04 22:40:07 -05001072#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smart858c9f62007-06-17 19:56:39 -05001073 struct dentry *hba_debugfs_root;
1074 atomic_t debugfs_vport_count;
James Smartc4908502019-01-28 11:14:28 -08001075 struct dentry *debug_multixri_pools;
James Smart78b2d852007-08-02 11:10:21 -04001076 struct dentry *debug_hbqinfo;
James Smartc95d6c62008-01-11 01:53:23 -05001077 struct dentry *debug_dumpHostSlim;
1078 struct dentry *debug_dumpHBASlim;
James Smartf9bb2da2011-10-10 21:34:11 -04001079 struct dentry *debug_InjErrLBA; /* LBA to inject errors at */
James Smart4ac9b222012-03-01 22:38:29 -05001080 struct dentry *debug_InjErrNPortID; /* NPortID to inject errors at */
1081 struct dentry *debug_InjErrWWPN; /* WWPN to inject errors at */
James Smartf9bb2da2011-10-10 21:34:11 -04001082 struct dentry *debug_writeGuard; /* inject write guard_tag errors */
1083 struct dentry *debug_writeApp; /* inject write app_tag errors */
1084 struct dentry *debug_writeRef; /* inject write ref_tag errors */
James Smartacd68592012-01-18 16:25:09 -05001085 struct dentry *debug_readGuard; /* inject read guard_tag errors */
James Smartf9bb2da2011-10-10 21:34:11 -04001086 struct dentry *debug_readApp; /* inject read app_tag errors */
1087 struct dentry *debug_readRef; /* inject read ref_tag errors */
1088
James Smartbd2cdd52017-02-12 13:52:33 -08001089 struct dentry *debug_nvmeio_trc;
1090 struct lpfc_debugfs_nvmeio_trc *nvmeio_trc;
James Smart5e5b5112019-01-28 11:14:22 -08001091 struct dentry *debug_hdwqinfo;
James Smart6a828b02019-01-28 11:14:31 -08001092#ifdef LPFC_HDWQ_LOCK_STAT
1093 struct dentry *debug_lockstat;
1094#endif
James Smart95bfc6d2019-10-18 14:18:27 -07001095 struct dentry *debug_ras_log;
James Smartbd2cdd52017-02-12 13:52:33 -08001096 atomic_t nvmeio_trc_cnt;
1097 uint32_t nvmeio_trc_size;
1098 uint32_t nvmeio_trc_output_idx;
1099
James Smartf9bb2da2011-10-10 21:34:11 -04001100 /* T10 DIF error injection */
1101 uint32_t lpfc_injerr_wgrd_cnt;
1102 uint32_t lpfc_injerr_wapp_cnt;
1103 uint32_t lpfc_injerr_wref_cnt;
James Smartacd68592012-01-18 16:25:09 -05001104 uint32_t lpfc_injerr_rgrd_cnt;
James Smartf9bb2da2011-10-10 21:34:11 -04001105 uint32_t lpfc_injerr_rapp_cnt;
1106 uint32_t lpfc_injerr_rref_cnt;
James Smart4ac9b222012-03-01 22:38:29 -05001107 uint32_t lpfc_injerr_nportid;
1108 struct lpfc_name lpfc_injerr_wwpn;
James Smartf9bb2da2011-10-10 21:34:11 -04001109 sector_t lpfc_injerr_lba;
James Smartacd68592012-01-18 16:25:09 -05001110#define LPFC_INJERR_LBA_OFF (sector_t)(-1)
James Smartf9bb2da2011-10-10 21:34:11 -04001111
James Smarta58cbd52007-08-02 11:09:43 -04001112 struct dentry *debug_slow_ring_trc;
1113 struct lpfc_debugfs_trc *slow_ring_trc;
1114 atomic_t slow_ring_trc_cnt;
James Smart2a622bf2011-02-16 12:40:06 -05001115 /* iDiag debugfs sub-directory */
1116 struct dentry *idiag_root;
1117 struct dentry *idiag_pci_cfg;
James Smartb76f2dc2011-07-22 18:37:42 -04001118 struct dentry *idiag_bar_acc;
James Smart2a622bf2011-02-16 12:40:06 -05001119 struct dentry *idiag_que_info;
James Smart86a80842011-04-16 11:03:04 -04001120 struct dentry *idiag_que_acc;
1121 struct dentry *idiag_drb_acc;
James Smartb76f2dc2011-07-22 18:37:42 -04001122 struct dentry *idiag_ctl_acc;
1123 struct dentry *idiag_mbx_acc;
1124 struct dentry *idiag_ext_acc;
James Smart07bcd982017-02-12 13:52:28 -08001125 uint8_t lpfc_idiag_last_eq;
James Smart858c9f62007-06-17 19:56:39 -05001126#endif
James Smartbd2cdd52017-02-12 13:52:33 -08001127 uint16_t nvmeio_trc_on;
James Smart858c9f62007-06-17 19:56:39 -05001128
James Smart0ff10d42008-01-11 01:52:36 -05001129 /* Used for deferred freeing of ELS data buffers */
1130 struct list_head elsbuf;
1131 int elsbuf_cnt;
1132 int elsbuf_prev_cnt;
1133
James Smart57127f12007-10-27 13:37:05 -04001134 uint8_t temp_sensor_support;
James Smart858c9f62007-06-17 19:56:39 -05001135 /* Fields used for heart beat. */
1136 unsigned long last_completion_time;
James Smartbc739052010-08-04 16:11:18 -04001137 unsigned long skipped_hb;
James Smart858c9f62007-06-17 19:56:39 -05001138 struct timer_list hb_tmofunc;
1139 uint8_t hb_outstanding;
James Smart19ca7602010-11-20 23:11:55 -05001140 struct timer_list rrq_tmr;
James Smart84774a42008-08-24 21:50:06 -04001141 enum hba_temp_state over_temp_state;
James Smart76bb24e2007-10-27 13:38:00 -04001142 /*
1143 * Following bit will be set for all buffer tags which are not
1144 * associated with any HBQ.
1145 */
1146#define QUE_BUFTAG_BIT (1<<31)
1147 uint32_t buffer_tag_count;
James Smart84774a42008-08-24 21:50:06 -04001148 int wait_4_mlo_maint_flg;
1149 wait_queue_head_t wait_4_mlo_m_q;
James Smartea2151b2008-09-07 11:52:10 -04001150 /* data structure used for latency data collection */
1151#define LPFC_NO_BUCKET 0
1152#define LPFC_LINEAR_BUCKET 1
1153#define LPFC_POWER2_BUCKET 2
1154 uint8_t bucket_type;
1155 uint32_t bucket_base;
1156 uint32_t bucket_step;
1157
1158/* Maximum number of events that can be outstanding at any time*/
1159#define LPFC_MAX_EVT_COUNT 512
1160 atomic_t fast_event_count;
James Smart32b97932009-07-19 10:01:21 -04001161 uint32_t fcoe_eventtag;
1162 uint32_t fcoe_eventtag_at_fcf_scan;
James Smart80c17842012-03-01 22:35:45 -05001163 uint32_t fcoe_cvl_eventtag;
1164 uint32_t fcoe_cvl_eventtag_attn;
James Smartda0436e2009-05-22 14:51:39 -04001165 struct lpfc_fcf fcf;
1166 uint8_t fc_map[3];
1167 uint8_t valid_vlan;
1168 uint16_t vlan_id;
1169 struct list_head fcf_conn_rec_list;
James Smartf1c3b0f2009-07-19 10:01:32 -04001170
James Smart0a9e9682018-11-29 16:09:36 -08001171 bool defer_flogi_acc_flag;
1172 uint16_t defer_flogi_acc_rx_id;
1173 uint16_t defer_flogi_acc_ox_id;
1174
James Smart4fede782010-01-26 23:08:55 -05001175 spinlock_t ct_ev_lock; /* synchronize access to ct_ev_waiters */
James Smartf1c3b0f2009-07-19 10:01:32 -04001176 struct list_head ct_ev_waiters;
James Smart6dd9e312013-01-03 15:43:37 -05001177 struct unsol_rcv_ct_ctx ct_ctx[LPFC_CT_CTX_MAX];
James Smartf1c3b0f2009-07-19 10:01:32 -04001178 uint32_t ctx_idx;
James Smarte2aed292010-02-26 14:15:00 -05001179
James Smartd2cc9bc2018-09-10 10:30:50 -07001180 /* RAS Support */
1181 struct lpfc_ras_fwlog ras_fwlog;
1182
James Smarte2aed292010-02-26 14:15:00 -05001183 uint8_t menlo_flag; /* menlo generic flags */
1184#define HBA_MENLO_SUPPORT 0x1 /* HBA supports menlo commands */
James Smart2a9bf3d2010-06-07 15:24:45 -04001185 uint32_t iocb_cnt;
1186 uint32_t iocb_max;
James Smartd7c47992010-06-08 18:31:54 -04001187 atomic_t sdev_cnt;
James Smart1ba981f2014-02-20 09:56:45 -05001188 spinlock_t devicelock; /* lock for luns list */
1189 mempool_t *device_data_mem_pool;
1190 struct list_head luns;
James Smart310429e2016-07-06 12:35:54 -07001191#define LPFC_TRANSGRESSION_HIGH_TEMPERATURE 0x0080
1192#define LPFC_TRANSGRESSION_LOW_TEMPERATURE 0x0040
1193#define LPFC_TRANSGRESSION_HIGH_VOLTAGE 0x0020
1194#define LPFC_TRANSGRESSION_LOW_VOLTAGE 0x0010
1195#define LPFC_TRANSGRESSION_HIGH_TXBIAS 0x0008
1196#define LPFC_TRANSGRESSION_LOW_TXBIAS 0x0004
1197#define LPFC_TRANSGRESSION_HIGH_TXPOWER 0x0002
1198#define LPFC_TRANSGRESSION_LOW_TXPOWER 0x0001
1199#define LPFC_TRANSGRESSION_HIGH_RXPOWER 0x8000
1200#define LPFC_TRANSGRESSION_LOW_RXPOWER 0x4000
1201 uint16_t sfp_alarm;
1202 uint16_t sfp_warning;
James Smartbd2cdd52017-02-12 13:52:33 -08001203
1204#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
James Smart840eda92020-03-22 11:13:00 -07001205 uint16_t hdwqstat_on;
James Smartbd2cdd52017-02-12 13:52:33 -08001206#define LPFC_CHECK_OFF 0
1207#define LPFC_CHECK_NVME_IO 1
James Smart840eda92020-03-22 11:13:00 -07001208#define LPFC_CHECK_NVMET_IO 2
1209#define LPFC_CHECK_SCSI_IO 4
James Smartbd2cdd52017-02-12 13:52:33 -08001210 uint16_t ktime_on;
1211 uint64_t ktime_data_samples;
1212 uint64_t ktime_status_samples;
1213 uint64_t ktime_last_cmd;
1214 uint64_t ktime_seg1_total;
1215 uint64_t ktime_seg1_min;
1216 uint64_t ktime_seg1_max;
1217 uint64_t ktime_seg2_total;
1218 uint64_t ktime_seg2_min;
1219 uint64_t ktime_seg2_max;
1220 uint64_t ktime_seg3_total;
1221 uint64_t ktime_seg3_min;
1222 uint64_t ktime_seg3_max;
1223 uint64_t ktime_seg4_total;
1224 uint64_t ktime_seg4_min;
1225 uint64_t ktime_seg4_max;
1226 uint64_t ktime_seg5_total;
1227 uint64_t ktime_seg5_min;
1228 uint64_t ktime_seg5_max;
1229 uint64_t ktime_seg6_total;
1230 uint64_t ktime_seg6_min;
1231 uint64_t ktime_seg6_max;
1232 uint64_t ktime_seg7_total;
1233 uint64_t ktime_seg7_min;
1234 uint64_t ktime_seg7_max;
1235 uint64_t ktime_seg8_total;
1236 uint64_t ktime_seg8_min;
1237 uint64_t ktime_seg8_max;
1238 uint64_t ktime_seg9_total;
1239 uint64_t ktime_seg9_min;
1240 uint64_t ktime_seg9_max;
1241 uint64_t ktime_seg10_total;
1242 uint64_t ktime_seg10_min;
1243 uint64_t ktime_seg10_max;
1244#endif
James Smart93a4d6f2019-11-04 16:57:05 -08001245
1246 struct hlist_node cpuhp; /* used for cpuhp per hba callback */
1247 struct timer_list cpuhp_poll_timer;
1248 struct list_head poll_list; /* slowpath eq polling list */
1249#define LPFC_POLL_HB 1 /* slowpath heartbeat */
1250#define LPFC_POLL_FASTPATH 0 /* called from fastpath */
1251#define LPFC_POLL_SLOWPATH 1 /* called from slowpath */
James Smarte3ba04c2019-12-18 15:58:02 -08001252
1253 char os_host_name[MAXHOSTNAMELEN];
James Smartc90b4482020-03-22 11:12:56 -07001254
1255 /* SCSI host template information - for physical port */
1256 struct scsi_host_template port_template;
1257 /* SCSI host template information - for all vports */
1258 struct scsi_host_template vport_template;
Dick Kennedy372c1872020-06-30 14:50:00 -07001259 atomic_t dbg_log_idx;
1260 atomic_t dbg_log_cnt;
1261 atomic_t dbg_log_dmping;
1262 struct dbg_log_ent dbg_log[DBG_LOG_SZ];
dea31012005-04-17 16:05:31 -05001263};
1264
James Smart2e0fef82007-06-17 19:56:36 -05001265static inline struct Scsi_Host *
1266lpfc_shost_from_vport(struct lpfc_vport *vport)
1267{
1268 return container_of((void *) vport, struct Scsi_Host, hostdata[0]);
James Smart5b8bd0c2007-04-25 09:52:49 -04001269}
dea31012005-04-17 16:05:31 -05001270
James Smart2e0fef82007-06-17 19:56:36 -05001271static inline void
1272lpfc_set_loopback_flag(struct lpfc_hba *phba)
1273{
1274 if (phba->cfg_topology == FLAGS_LOCAL_LB)
1275 phba->link_flag |= LS_LOOPBACK_MODE;
1276 else
1277 phba->link_flag &= ~LS_LOOPBACK_MODE;
1278}
1279
1280static inline int
1281lpfc_is_link_up(struct lpfc_hba *phba)
1282{
1283 return phba->link_state == LPFC_LINK_UP ||
James Smart92d7f7b2007-06-17 19:56:38 -05001284 phba->link_state == LPFC_CLEAR_LA ||
1285 phba->link_state == LPFC_HBA_READY;
James Smart2e0fef82007-06-17 19:56:36 -05001286}
1287
James Smart5e9d9b82008-06-14 22:52:53 -04001288static inline void
1289lpfc_worker_wake_up(struct lpfc_hba *phba)
1290{
1291 /* Set the lpfc data pending flag */
1292 set_bit(LPFC_DATA_READY, &phba->data_flags);
1293
1294 /* Wake up worker thread */
1295 wake_up(&phba->work_waitq);
1296 return;
1297}
1298
James Smart9940b972011-03-11 16:06:12 -05001299static inline int
1300lpfc_readl(void __iomem *addr, uint32_t *data)
1301{
1302 uint32_t temp;
1303 temp = readl(addr);
1304 if (temp == 0xffffffff)
1305 return -EIO;
1306 *data = temp;
1307 return 0;
1308}
1309
1310static inline int
James Smart93996272008-08-24 21:50:30 -04001311lpfc_sli_read_hs(struct lpfc_hba *phba)
1312{
1313 /*
1314 * There was a link/board error. Read the status register to retrieve
1315 * the error event and process it.
1316 */
1317 phba->sli.slistat.err_attn_event++;
1318
James Smart9940b972011-03-11 16:06:12 -05001319 /* Save status info and check for unplug error */
1320 if (lpfc_readl(phba->HSregaddr, &phba->work_hs) ||
1321 lpfc_readl(phba->MBslimaddr + 0xa8, &phba->work_status[0]) ||
1322 lpfc_readl(phba->MBslimaddr + 0xac, &phba->work_status[1])) {
1323 return -EIO;
1324 }
James Smart93996272008-08-24 21:50:30 -04001325
1326 /* Clear chip Host Attention error bit */
1327 writel(HA_ERATT, phba->HAregaddr);
1328 readl(phba->HAregaddr); /* flush */
1329 phba->pport->stopped = 1;
1330
James Smart9940b972011-03-11 16:06:12 -05001331 return 0;
James Smart93996272008-08-24 21:50:30 -04001332}
James Smart895427b2017-02-12 13:52:30 -08001333
1334static inline struct lpfc_sli_ring *
1335lpfc_phba_elsring(struct lpfc_hba *phba)
1336{
James Smart5a9eeff2018-11-29 16:09:32 -08001337 /* Return NULL if sli_rev has become invalid due to bad fw */
1338 if (phba->sli_rev != LPFC_SLI_REV4 &&
1339 phba->sli_rev != LPFC_SLI_REV3 &&
1340 phba->sli_rev != LPFC_SLI_REV2)
1341 return NULL;
1342
James Smart0c9c6a72017-05-15 15:20:39 -07001343 if (phba->sli_rev == LPFC_SLI_REV4) {
1344 if (phba->sli4_hba.els_wq)
1345 return phba->sli4_hba.els_wq->pring;
1346 else
1347 return NULL;
1348 }
James Smart895427b2017-02-12 13:52:30 -08001349 return &phba->sli.sli3_ring[LPFC_ELS_RING];
1350}
James Smart32517fc2019-01-28 11:14:33 -08001351
1352/**
Dick Kennedy3048e3e2020-05-01 14:43:06 -07001353 * lpfc_next_online_cpu - Finds next online CPU on cpumask
1354 * @mask: Pointer to phba's cpumask member.
James Smartdcaa2132019-11-04 16:57:06 -08001355 * @start: starting cpu index
1356 *
1357 * Note: If no valid cpu found, then nr_cpu_ids is returned.
1358 *
1359 **/
1360static inline unsigned int
Dick Kennedy3048e3e2020-05-01 14:43:06 -07001361lpfc_next_online_cpu(const struct cpumask *mask, unsigned int start)
James Smartdcaa2132019-11-04 16:57:06 -08001362{
1363 unsigned int cpu_it;
1364
Dick Kennedy3048e3e2020-05-01 14:43:06 -07001365 for_each_cpu_wrap(cpu_it, mask, start) {
James Smartdcaa2132019-11-04 16:57:06 -08001366 if (cpu_online(cpu_it))
1367 break;
1368 }
1369
1370 return cpu_it;
1371}
1372/**
James Smart32517fc2019-01-28 11:14:33 -08001373 * lpfc_sli4_mod_hba_eq_delay - update EQ delay
1374 * @phba: Pointer to HBA context object.
1375 * @q: The Event Queue to update.
1376 * @delay: The delay value (in us) to be written.
1377 *
1378 **/
1379static inline void
1380lpfc_sli4_mod_hba_eq_delay(struct lpfc_hba *phba, struct lpfc_queue *eq,
1381 u32 delay)
1382{
1383 struct lpfc_register reg_data;
1384
1385 reg_data.word0 = 0;
1386 bf_set(lpfc_sliport_eqdelay_id, &reg_data, eq->queue_id);
1387 bf_set(lpfc_sliport_eqdelay_delay, &reg_data, delay);
1388 writel(reg_data.word0, phba->sli4_hba.u.if_type2.EQDregaddr);
1389 eq->q_mode = delay;
1390}
James Smartdf3fe762020-02-10 09:31:55 -08001391
1392
1393/*
1394 * Macro that declares tables and a routine to perform enum type to
1395 * ascii string lookup.
1396 *
1397 * Defines a <key,value> table for an enum. Uses xxx_INIT defines for
1398 * the enum to populate the table. Macro defines a routine (named
1399 * by caller) that will search all elements of the table for the key
1400 * and return the name string if found or "Unrecognized" if not found.
1401 */
1402#define DECLARE_ENUM2STR_LOOKUP(routine, enum_name, enum_init) \
1403static struct { \
1404 enum enum_name value; \
1405 char *name; \
1406} fc_##enum_name##_e2str_names[] = enum_init; \
1407static const char *routine(enum enum_name table_key) \
1408{ \
1409 int i; \
1410 char *name = "Unrecognized"; \
1411 \
1412 for (i = 0; i < ARRAY_SIZE(fc_##enum_name##_e2str_names); i++) {\
1413 if (fc_##enum_name##_e2str_names[i].value == table_key) {\
1414 name = fc_##enum_name##_e2str_names[i].name; \
1415 break; \
1416 } \
1417 } \
1418 return name; \
1419}