blob: 611080b32e4090427c24e003faea6d90901fe846 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070031#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
34#include "drm_crtc_helper.h"
Jesse Barnesd6f24d02012-06-14 15:28:33 -040035#include "drm_edid.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070036#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100039#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Jesse Barnesa2006cf2011-09-22 11:15:58 +053041#define DP_RECEIVER_CAP_SIZE 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_STATUS_SIZE 6
43#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
44
45#define DP_LINK_CONFIGURATION_SIZE 9
46
Chris Wilsonea5b2132010-08-04 13:50:23 +010047struct intel_dp {
48 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070049 uint32_t output_reg;
50 uint32_t DP;
51 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070052 bool has_audio;
Daniel Vetterc3e5f672012-02-23 17:14:47 +010053 enum hdmi_force_audio force_audio;
Chris Wilsone953fd72011-02-21 22:23:52 +000054 uint32_t color_range;
Keith Packardd2b996a2011-07-25 22:37:51 -070055 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070056 uint8_t link_bw;
57 uint8_t lane_count;
Jesse Barnesa2006cf2011-09-22 11:15:58 +053058 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070059 struct i2c_adapter adapter;
60 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040061 bool is_pch_edp;
Jesse Barnes33a34e42010-09-08 12:42:02 -070062 uint8_t train_set[4];
Keith Packardf01eca22011-09-28 16:48:10 -070063 int panel_power_up_delay;
64 int panel_power_down_delay;
65 int panel_power_cycle_delay;
66 int backlight_on_delay;
67 int backlight_off_delay;
Keith Packardd15456d2011-09-18 17:35:47 -070068 struct drm_display_mode *panel_fixed_mode; /* for eDP */
Keith Packardbd943152011-09-18 23:09:52 -070069 struct delayed_work panel_vdd_work;
70 bool want_panel_vdd;
Jesse Barnesd6f24d02012-06-14 15:28:33 -040071 struct edid *edid; /* cached EDID for eDP */
72 int edid_mode_count;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070073};
74
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070075/**
76 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
77 * @intel_dp: DP struct
78 *
79 * If a CPU or PCH DP output is attached to an eDP panel, this function
80 * will return true, and false otherwise.
81 */
82static bool is_edp(struct intel_dp *intel_dp)
83{
84 return intel_dp->base.type == INTEL_OUTPUT_EDP;
85}
86
87/**
88 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
89 * @intel_dp: DP struct
90 *
91 * Returns true if the given DP struct corresponds to a PCH DP port attached
92 * to an eDP panel, false otherwise. Helpful for determining whether we
93 * may need FDI resources for a given DP output or not.
94 */
95static bool is_pch_edp(struct intel_dp *intel_dp)
96{
97 return intel_dp->is_pch_edp;
98}
99
Adam Jackson1c958222011-10-14 17:22:25 -0400100/**
101 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
102 * @intel_dp: DP struct
103 *
104 * Returns true if the given DP struct corresponds to a CPU eDP port.
105 */
106static bool is_cpu_edp(struct intel_dp *intel_dp)
107{
108 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
109}
110
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
112{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100113 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700115
Chris Wilsondf0e9242010-09-09 16:20:55 +0100116static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
117{
118 return container_of(intel_attached_encoder(connector),
119 struct intel_dp, base);
120}
121
Jesse Barnes814948a2010-10-07 16:01:09 -0700122/**
123 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
124 * @encoder: DRM encoder
125 *
126 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
127 * by intel_display.c.
128 */
129bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
130{
131 struct intel_dp *intel_dp;
132
133 if (!encoder)
134 return false;
135
136 intel_dp = enc_to_intel_dp(encoder);
137
138 return is_pch_edp(intel_dp);
139}
140
Jesse Barnes33a34e42010-09-08 12:42:02 -0700141static void intel_dp_start_link_train(struct intel_dp *intel_dp);
142static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100143static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800145void
Akshay Joshi0206e352011-08-16 15:34:10 -0400146intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100147 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800148{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100149 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800150
Chris Wilsonea5b2132010-08-04 13:50:23 +0100151 *lane_num = intel_dp->lane_count;
152 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800153 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100154 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800155 *link_bw = 270000;
156}
157
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200158int
159intel_edp_target_clock(struct intel_encoder *intel_encoder,
160 struct drm_display_mode *mode)
161{
162 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
163
164 if (intel_dp->panel_fixed_mode)
165 return intel_dp->panel_fixed_mode->clock;
166 else
167 return mode->clock;
168}
169
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100171intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172{
Keith Packard9a10f402011-11-02 13:03:47 -0700173 int max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
174 switch (max_lane_count) {
175 case 1: case 2: case 4:
176 break;
177 default:
178 max_lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179 }
180 return max_lane_count;
181}
182
183static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100184intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700186 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187
188 switch (max_link_bw) {
189 case DP_LINK_BW_1_62:
190 case DP_LINK_BW_2_7:
191 break;
192 default:
193 max_link_bw = DP_LINK_BW_1_62;
194 break;
195 }
196 return max_link_bw;
197}
198
199static int
200intel_dp_link_clock(uint8_t link_bw)
201{
202 if (link_bw == DP_LINK_BW_2_7)
203 return 270000;
204 else
205 return 162000;
206}
207
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400208/*
209 * The units on the numbers in the next two are... bizarre. Examples will
210 * make it clearer; this one parallels an example in the eDP spec.
211 *
212 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
213 *
214 * 270000 * 1 * 8 / 10 == 216000
215 *
216 * The actual data capacity of that configuration is 2.16Gbit/s, so the
217 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
218 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
219 * 119000. At 18bpp that's 2142000 kilobits per second.
220 *
221 * Thus the strange-looking division by 10 in intel_dp_link_required, to
222 * get the result in decakilobits instead of kilobits.
223 */
224
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700225static int
Keith Packardc8982612012-01-25 08:16:25 -0800226intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400228 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229}
230
231static int
Dave Airliefe27d532010-06-30 11:46:17 +1000232intel_dp_max_data_rate(int max_link_clock, int max_lanes)
233{
234 return (max_link_clock * max_lanes * 8) / 10;
235}
236
Daniel Vetterc4867932012-04-10 10:42:36 +0200237static bool
238intel_dp_adjust_dithering(struct intel_dp *intel_dp,
239 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200240 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200241{
242 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
243 int max_lanes = intel_dp_max_lane_count(intel_dp);
244 int max_rate, mode_rate;
245
246 mode_rate = intel_dp_link_required(mode->clock, 24);
247 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
248
249 if (mode_rate > max_rate) {
250 mode_rate = intel_dp_link_required(mode->clock, 18);
251 if (mode_rate > max_rate)
252 return false;
253
Daniel Vettercb1793c2012-06-04 18:39:21 +0200254 if (adjust_mode)
255 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200256 |= INTEL_MODE_DP_FORCE_6BPC;
257
258 return true;
259 }
260
261 return true;
262}
263
Dave Airliefe27d532010-06-30 11:46:17 +1000264static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700265intel_dp_mode_valid(struct drm_connector *connector,
266 struct drm_display_mode *mode)
267{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100268 struct intel_dp *intel_dp = intel_attached_dp(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700269
Keith Packardd15456d2011-09-18 17:35:47 -0700270 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
271 if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100272 return MODE_PANEL;
273
Keith Packardd15456d2011-09-18 17:35:47 -0700274 if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100275 return MODE_PANEL;
276 }
277
Daniel Vettercb1793c2012-06-04 18:39:21 +0200278 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200279 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700280
281 if (mode->clock < 10000)
282 return MODE_CLOCK_LOW;
283
Daniel Vetter0af78a22012-05-23 11:30:55 +0200284 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
285 return MODE_H_ILLEGAL;
286
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700287 return MODE_OK;
288}
289
290static uint32_t
291pack_aux(uint8_t *src, int src_bytes)
292{
293 int i;
294 uint32_t v = 0;
295
296 if (src_bytes > 4)
297 src_bytes = 4;
298 for (i = 0; i < src_bytes; i++)
299 v |= ((uint32_t) src[i]) << ((3-i) * 8);
300 return v;
301}
302
303static void
304unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
305{
306 int i;
307 if (dst_bytes > 4)
308 dst_bytes = 4;
309 for (i = 0; i < dst_bytes; i++)
310 dst[i] = src >> ((3-i) * 8);
311}
312
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700313/* hrawclock is 1/4 the FSB frequency */
314static int
315intel_hrawclk(struct drm_device *dev)
316{
317 struct drm_i915_private *dev_priv = dev->dev_private;
318 uint32_t clkcfg;
319
320 clkcfg = I915_READ(CLKCFG);
321 switch (clkcfg & CLKCFG_FSB_MASK) {
322 case CLKCFG_FSB_400:
323 return 100;
324 case CLKCFG_FSB_533:
325 return 133;
326 case CLKCFG_FSB_667:
327 return 166;
328 case CLKCFG_FSB_800:
329 return 200;
330 case CLKCFG_FSB_1067:
331 return 266;
332 case CLKCFG_FSB_1333:
333 return 333;
334 /* these two are just a guess; one of them might be right */
335 case CLKCFG_FSB_1600:
336 case CLKCFG_FSB_1600_ALT:
337 return 400;
338 default:
339 return 133;
340 }
341}
342
Keith Packardebf33b12011-09-29 15:53:27 -0700343static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
344{
345 struct drm_device *dev = intel_dp->base.base.dev;
346 struct drm_i915_private *dev_priv = dev->dev_private;
347
348 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
349}
350
351static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
352{
353 struct drm_device *dev = intel_dp->base.base.dev;
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
357}
358
Keith Packard9b984da2011-09-19 13:54:47 -0700359static void
360intel_dp_check_edp(struct intel_dp *intel_dp)
361{
362 struct drm_device *dev = intel_dp->base.base.dev;
363 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700364
Keith Packard9b984da2011-09-19 13:54:47 -0700365 if (!is_edp(intel_dp))
366 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700367 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700368 WARN(1, "eDP powered off while attempting aux channel communication.\n");
369 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700370 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700371 I915_READ(PCH_PP_CONTROL));
372 }
373}
374
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100376intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700377 uint8_t *send, int send_bytes,
378 uint8_t *recv, int recv_size)
379{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100380 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100381 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700382 struct drm_i915_private *dev_priv = dev->dev_private;
383 uint32_t ch_ctl = output_reg + 0x10;
384 uint32_t ch_data = ch_ctl + 4;
385 int i;
386 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700387 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700388 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200389 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700390
Keith Packard9b984da2011-09-19 13:54:47 -0700391 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700392 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700393 * and would like to run at 2MHz. So, take the
394 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700395 *
396 * Note that PCH attached eDP panels should use a 125MHz input
397 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700398 */
Adam Jackson1c958222011-10-14 17:22:25 -0400399 if (is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800400 if (IS_GEN6(dev) || IS_GEN7(dev))
401 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800402 else
403 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
404 } else if (HAS_PCH_SPLIT(dev))
Adam Jackson69191322011-07-26 15:39:44 -0400405 aux_clock_divider = 63; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800406 else
407 aux_clock_divider = intel_hrawclk(dev) / 2;
408
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200409 if (IS_GEN6(dev))
410 precharge = 3;
411 else
412 precharge = 5;
413
Jesse Barnes11bee432011-08-01 15:02:20 -0700414 /* Try to wait for any previous AUX channel activity */
415 for (try = 0; try < 3; try++) {
416 status = I915_READ(ch_ctl);
417 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
418 break;
419 msleep(1);
420 }
421
422 if (try == 3) {
423 WARN(1, "dp_aux_ch not started status 0x%08x\n",
424 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100425 return -EBUSY;
426 }
427
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700428 /* Must try at least 3 times according to DP spec */
429 for (try = 0; try < 5; try++) {
430 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100431 for (i = 0; i < send_bytes; i += 4)
432 I915_WRITE(ch_data + i,
433 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400434
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700435 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100436 I915_WRITE(ch_ctl,
437 DP_AUX_CH_CTL_SEND_BUSY |
438 DP_AUX_CH_CTL_TIME_OUT_400us |
439 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
440 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
441 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
442 DP_AUX_CH_CTL_DONE |
443 DP_AUX_CH_CTL_TIME_OUT_ERROR |
444 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700445 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700446 status = I915_READ(ch_ctl);
447 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
448 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100449 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700450 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400451
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700452 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100453 I915_WRITE(ch_ctl,
454 status |
455 DP_AUX_CH_CTL_DONE |
456 DP_AUX_CH_CTL_TIME_OUT_ERROR |
457 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400458
459 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
460 DP_AUX_CH_CTL_RECEIVE_ERROR))
461 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100462 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463 break;
464 }
465
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700466 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700467 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700468 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469 }
470
471 /* Check for timeout or receive error.
472 * Timeouts occur when the sink is not connected
473 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700474 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700475 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700476 return -EIO;
477 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700478
479 /* Timeouts occur when the device isn't connected, so they're
480 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700481 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800482 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700483 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 }
485
486 /* Unload any bytes sent back from the other side */
487 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
488 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 if (recv_bytes > recv_size)
490 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400491
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100492 for (i = 0; i < recv_bytes; i += 4)
493 unpack_aux(I915_READ(ch_data + i),
494 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495
496 return recv_bytes;
497}
498
499/* Write data to the aux channel in native mode */
500static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100501intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700502 uint16_t address, uint8_t *send, int send_bytes)
503{
504 int ret;
505 uint8_t msg[20];
506 int msg_bytes;
507 uint8_t ack;
508
Keith Packard9b984da2011-09-19 13:54:47 -0700509 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510 if (send_bytes > 16)
511 return -1;
512 msg[0] = AUX_NATIVE_WRITE << 4;
513 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800514 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700515 msg[3] = send_bytes - 1;
516 memcpy(&msg[4], send, send_bytes);
517 msg_bytes = send_bytes + 4;
518 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100519 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700520 if (ret < 0)
521 return ret;
522 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
523 break;
524 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
525 udelay(100);
526 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700527 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 }
529 return send_bytes;
530}
531
532/* Write a single byte to the aux channel in native mode */
533static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100534intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700535 uint16_t address, uint8_t byte)
536{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100537 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538}
539
540/* read bytes from a native aux channel */
541static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100542intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700543 uint16_t address, uint8_t *recv, int recv_bytes)
544{
545 uint8_t msg[4];
546 int msg_bytes;
547 uint8_t reply[20];
548 int reply_bytes;
549 uint8_t ack;
550 int ret;
551
Keith Packard9b984da2011-09-19 13:54:47 -0700552 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700553 msg[0] = AUX_NATIVE_READ << 4;
554 msg[1] = address >> 8;
555 msg[2] = address & 0xff;
556 msg[3] = recv_bytes - 1;
557
558 msg_bytes = 4;
559 reply_bytes = recv_bytes + 1;
560
561 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100562 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700563 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700564 if (ret == 0)
565 return -EPROTO;
566 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700567 return ret;
568 ack = reply[0];
569 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
570 memcpy(recv, reply + 1, ret - 1);
571 return ret - 1;
572 }
573 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
574 udelay(100);
575 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700576 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700577 }
578}
579
580static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000581intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
582 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700583{
Dave Airlieab2c0672009-12-04 10:55:24 +1000584 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100585 struct intel_dp *intel_dp = container_of(adapter,
586 struct intel_dp,
587 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000588 uint16_t address = algo_data->address;
589 uint8_t msg[5];
590 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000591 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000592 int msg_bytes;
593 int reply_bytes;
594 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700595
Keith Packard9b984da2011-09-19 13:54:47 -0700596 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000597 /* Set up the command byte */
598 if (mode & MODE_I2C_READ)
599 msg[0] = AUX_I2C_READ << 4;
600 else
601 msg[0] = AUX_I2C_WRITE << 4;
602
603 if (!(mode & MODE_I2C_STOP))
604 msg[0] |= AUX_I2C_MOT << 4;
605
606 msg[1] = address >> 8;
607 msg[2] = address;
608
609 switch (mode) {
610 case MODE_I2C_WRITE:
611 msg[3] = 0;
612 msg[4] = write_byte;
613 msg_bytes = 5;
614 reply_bytes = 1;
615 break;
616 case MODE_I2C_READ:
617 msg[3] = 0;
618 msg_bytes = 4;
619 reply_bytes = 2;
620 break;
621 default:
622 msg_bytes = 3;
623 reply_bytes = 1;
624 break;
625 }
626
David Flynn8316f332010-12-08 16:10:21 +0000627 for (retry = 0; retry < 5; retry++) {
628 ret = intel_dp_aux_ch(intel_dp,
629 msg, msg_bytes,
630 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000631 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000632 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000633 return ret;
634 }
David Flynn8316f332010-12-08 16:10:21 +0000635
636 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
637 case AUX_NATIVE_REPLY_ACK:
638 /* I2C-over-AUX Reply field is only valid
639 * when paired with AUX ACK.
640 */
641 break;
642 case AUX_NATIVE_REPLY_NACK:
643 DRM_DEBUG_KMS("aux_ch native nack\n");
644 return -EREMOTEIO;
645 case AUX_NATIVE_REPLY_DEFER:
646 udelay(100);
647 continue;
648 default:
649 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
650 reply[0]);
651 return -EREMOTEIO;
652 }
653
Dave Airlieab2c0672009-12-04 10:55:24 +1000654 switch (reply[0] & AUX_I2C_REPLY_MASK) {
655 case AUX_I2C_REPLY_ACK:
656 if (mode == MODE_I2C_READ) {
657 *read_byte = reply[1];
658 }
659 return reply_bytes - 1;
660 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000661 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000662 return -EREMOTEIO;
663 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000664 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000665 udelay(100);
666 break;
667 default:
David Flynn8316f332010-12-08 16:10:21 +0000668 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000669 return -EREMOTEIO;
670 }
671 }
David Flynn8316f332010-12-08 16:10:21 +0000672
673 DRM_ERROR("too many retries, giving up\n");
674 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700675}
676
Keith Packard0b5c5412011-09-28 16:41:05 -0700677static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700678static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700679
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100681intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800682 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700683{
Keith Packard0b5c5412011-09-28 16:41:05 -0700684 int ret;
685
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800686 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100687 intel_dp->algo.running = false;
688 intel_dp->algo.address = 0;
689 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700690
Akshay Joshi0206e352011-08-16 15:34:10 -0400691 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100692 intel_dp->adapter.owner = THIS_MODULE;
693 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400694 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100695 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
696 intel_dp->adapter.algo_data = &intel_dp->algo;
697 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
698
Keith Packard0b5c5412011-09-28 16:41:05 -0700699 ironlake_edp_panel_vdd_on(intel_dp);
700 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700701 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700702 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700703}
704
705static bool
706intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
707 struct drm_display_mode *adjusted_mode)
708{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100709 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700711 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100712 int max_lane_count = intel_dp_max_lane_count(intel_dp);
713 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200714 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700715 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
716
Keith Packardd15456d2011-09-18 17:35:47 -0700717 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
718 intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100719 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
720 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100721 }
722
Daniel Vettercb1793c2012-06-04 18:39:21 +0200723 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200724 return false;
725
Daniel Vetter083f9562012-04-20 20:23:49 +0200726 DRM_DEBUG_KMS("DP link computation with max lane count %i "
727 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200728 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200729
Daniel Vettercb1793c2012-06-04 18:39:21 +0200730 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200731 return false;
732
733 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200734 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200735
Jesse Barnes2514bc52012-06-21 15:13:50 -0700736 for (clock = 0; clock <= max_clock; clock++) {
737 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Dave Airliefe27d532010-06-30 11:46:17 +1000738 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700739
Daniel Vetter083f9562012-04-20 20:23:49 +0200740 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741 intel_dp->link_bw = bws[clock];
742 intel_dp->lane_count = lane_count;
743 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Daniel Vetter083f9562012-04-20 20:23:49 +0200744 DRM_DEBUG_KMS("DP link bw %02x lane "
745 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100746 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200747 adjusted_mode->clock, bpp);
748 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
749 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700750 return true;
751 }
752 }
753 }
Dave Airliefe27d532010-06-30 11:46:17 +1000754
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700755 return false;
756}
757
758struct intel_dp_m_n {
759 uint32_t tu;
760 uint32_t gmch_m;
761 uint32_t gmch_n;
762 uint32_t link_m;
763 uint32_t link_n;
764};
765
766static void
767intel_reduce_ratio(uint32_t *num, uint32_t *den)
768{
769 while (*num > 0xffffff || *den > 0xffffff) {
770 *num >>= 1;
771 *den >>= 1;
772 }
773}
774
775static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800776intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777 int nlanes,
778 int pixel_clock,
779 int link_clock,
780 struct intel_dp_m_n *m_n)
781{
782 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800783 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 m_n->gmch_n = link_clock * nlanes;
785 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
786 m_n->link_m = pixel_clock;
787 m_n->link_n = link_clock;
788 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
789}
790
791void
792intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
793 struct drm_display_mode *adjusted_mode)
794{
795 struct drm_device *dev = crtc->dev;
796 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800797 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 struct drm_i915_private *dev_priv = dev->dev_private;
799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700800 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800802 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700803
804 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700805 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800807 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100808 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200810 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 continue;
812
Chris Wilsonea5b2132010-08-04 13:50:23 +0100813 intel_dp = enc_to_intel_dp(encoder);
Keith Packard9a10f402011-11-02 13:03:47 -0700814 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
815 intel_dp->base.type == INTEL_OUTPUT_EDP)
816 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100817 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700818 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819 }
820 }
821
822 /*
823 * Compute the GMCH and Link ratios. The '3' here is
824 * the number of bytes_per_pixel post-LUT, which we always
825 * set up for 8-bits of R/G/B, or 3 bytes total.
826 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700827 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828 mode->clock, adjusted_mode->clock, &m_n);
829
Eric Anholtc619eed2010-01-28 16:45:52 -0800830 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800831 I915_WRITE(TRANSDATA_M1(pipe),
832 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
833 m_n.gmch_m);
834 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
835 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
836 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700837 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800838 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
839 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
840 m_n.gmch_m);
841 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
842 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
843 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844 }
845}
846
Keith Packardf01eca22011-09-28 16:48:10 -0700847static void ironlake_edp_pll_on(struct drm_encoder *encoder);
848static void ironlake_edp_pll_off(struct drm_encoder *encoder);
849
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850static void
851intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
852 struct drm_display_mode *adjusted_mode)
853{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800854 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700855 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100856 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100857 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
859
Keith Packardf01eca22011-09-28 16:48:10 -0700860 /* Turn on the eDP PLL if needed */
861 if (is_edp(intel_dp)) {
862 if (!is_pch_edp(intel_dp))
863 ironlake_edp_pll_on(encoder);
864 else
865 ironlake_edp_pll_off(encoder);
866 }
867
Keith Packard417e8222011-11-01 19:54:11 -0700868 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800869 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700870 *
871 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800872 * SNB CPU
873 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700874 * CPT PCH
875 *
876 * IBX PCH and CPU are the same for almost everything,
877 * except that the CPU DP PLL is configured in this
878 * register
879 *
880 * CPT PCH is quite different, having many bits moved
881 * to the TRANS_DP_CTL register instead. That
882 * configuration happens (oddly) in ironlake_pch_enable
883 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400884
Keith Packard417e8222011-11-01 19:54:11 -0700885 /* Preserve the BIOS-computed detected bit. This is
886 * supposed to be read-only.
887 */
888 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
889 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890
Keith Packard417e8222011-11-01 19:54:11 -0700891 /* Handle DP bits in common between all three register formats */
892
893 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894
Chris Wilsonea5b2132010-08-04 13:50:23 +0100895 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100897 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700898 break;
899 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100900 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700901 break;
902 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100903 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904 break;
905 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800906 if (intel_dp->has_audio) {
907 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
908 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100909 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800910 intel_write_eld(encoder, adjusted_mode);
911 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100912 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
913 intel_dp->link_configuration[0] = intel_dp->link_bw;
914 intel_dp->link_configuration[1] = intel_dp->lane_count;
Adam Jacksona2cab1b2011-07-12 17:38:05 -0400915 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700916 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400917 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918 */
Jesse Barnes7183dc22011-07-07 11:10:58 -0700919 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
920 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100921 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922 }
923
Keith Packard417e8222011-11-01 19:54:11 -0700924 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800925
Keith Packard1a2eb462011-11-16 16:26:07 -0800926 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
927 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
928 intel_dp->DP |= DP_SYNC_HS_HIGH;
929 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
930 intel_dp->DP |= DP_SYNC_VS_HIGH;
931 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
932
933 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
934 intel_dp->DP |= DP_ENHANCED_FRAMING;
935
936 intel_dp->DP |= intel_crtc->pipe << 29;
937
938 /* don't miss out required setting for eDP */
939 intel_dp->DP |= DP_PLL_ENABLE;
940 if (adjusted_mode->clock < 200000)
941 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
942 else
943 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
944 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700945 intel_dp->DP |= intel_dp->color_range;
946
947 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
948 intel_dp->DP |= DP_SYNC_HS_HIGH;
949 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
950 intel_dp->DP |= DP_SYNC_VS_HIGH;
951 intel_dp->DP |= DP_LINK_TRAIN_OFF;
952
953 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
954 intel_dp->DP |= DP_ENHANCED_FRAMING;
955
956 if (intel_crtc->pipe == 1)
957 intel_dp->DP |= DP_PIPEB_SELECT;
958
959 if (is_cpu_edp(intel_dp)) {
960 /* don't miss out required setting for eDP */
961 intel_dp->DP |= DP_PLL_ENABLE;
962 if (adjusted_mode->clock < 200000)
963 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
964 else
965 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
966 }
967 } else {
968 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800969 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970}
971
Keith Packard99ea7122011-11-01 19:57:50 -0700972#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
973#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
974
975#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
976#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
977
978#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
979#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
980
981static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
982 u32 mask,
983 u32 value)
984{
985 struct drm_device *dev = intel_dp->base.base.dev;
986 struct drm_i915_private *dev_priv = dev->dev_private;
987
988 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
989 mask, value,
990 I915_READ(PCH_PP_STATUS),
991 I915_READ(PCH_PP_CONTROL));
992
993 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
994 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
995 I915_READ(PCH_PP_STATUS),
996 I915_READ(PCH_PP_CONTROL));
997 }
998}
999
1000static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1001{
1002 DRM_DEBUG_KMS("Wait for panel power on\n");
1003 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1004}
1005
Keith Packardbd943152011-09-18 23:09:52 -07001006static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1007{
Keith Packardbd943152011-09-18 23:09:52 -07001008 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001009 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001010}
Keith Packardbd943152011-09-18 23:09:52 -07001011
Keith Packard99ea7122011-11-01 19:57:50 -07001012static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1013{
1014 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1015 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1016}
Keith Packardbd943152011-09-18 23:09:52 -07001017
Keith Packard99ea7122011-11-01 19:57:50 -07001018
Keith Packard832dd3c2011-11-01 19:34:06 -07001019/* Read the current pp_control value, unlocking the register if it
1020 * is locked
1021 */
1022
1023static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1024{
1025 u32 control = I915_READ(PCH_PP_CONTROL);
1026
1027 control &= ~PANEL_UNLOCK_MASK;
1028 control |= PANEL_UNLOCK_REGS;
1029 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001030}
1031
Jesse Barnes5d613502011-01-24 17:10:54 -08001032static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
1033{
1034 struct drm_device *dev = intel_dp->base.base.dev;
1035 struct drm_i915_private *dev_priv = dev->dev_private;
1036 u32 pp;
1037
Keith Packard97af61f572011-09-28 16:23:51 -07001038 if (!is_edp(intel_dp))
1039 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001040 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001041
Keith Packardbd943152011-09-18 23:09:52 -07001042 WARN(intel_dp->want_panel_vdd,
1043 "eDP VDD already requested on\n");
1044
1045 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001046
Keith Packardbd943152011-09-18 23:09:52 -07001047 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1048 DRM_DEBUG_KMS("eDP VDD already on\n");
1049 return;
1050 }
1051
Keith Packard99ea7122011-11-01 19:57:50 -07001052 if (!ironlake_edp_have_panel_power(intel_dp))
1053 ironlake_wait_panel_power_cycle(intel_dp);
1054
Keith Packard832dd3c2011-11-01 19:34:06 -07001055 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001056 pp |= EDP_FORCE_VDD;
1057 I915_WRITE(PCH_PP_CONTROL, pp);
1058 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001059 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1060 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001061
1062 /*
1063 * If the panel wasn't on, delay before accessing aux channel
1064 */
1065 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001066 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001067 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001068 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001069}
1070
Keith Packardbd943152011-09-18 23:09:52 -07001071static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001072{
1073 struct drm_device *dev = intel_dp->base.base.dev;
1074 struct drm_i915_private *dev_priv = dev->dev_private;
1075 u32 pp;
1076
Keith Packardbd943152011-09-18 23:09:52 -07001077 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001078 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001079 pp &= ~EDP_FORCE_VDD;
1080 I915_WRITE(PCH_PP_CONTROL, pp);
1081 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001082
Keith Packardbd943152011-09-18 23:09:52 -07001083 /* Make sure sequencer is idle before allowing subsequent activity */
1084 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1085 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001086
1087 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001088 }
1089}
1090
1091static void ironlake_panel_vdd_work(struct work_struct *__work)
1092{
1093 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1094 struct intel_dp, panel_vdd_work);
1095 struct drm_device *dev = intel_dp->base.base.dev;
1096
Keith Packard627f7672011-10-31 11:30:10 -07001097 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001098 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001099 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001100}
1101
1102static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1103{
Keith Packard97af61f572011-09-28 16:23:51 -07001104 if (!is_edp(intel_dp))
1105 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001106
Keith Packardbd943152011-09-18 23:09:52 -07001107 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1108 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001109
Keith Packardbd943152011-09-18 23:09:52 -07001110 intel_dp->want_panel_vdd = false;
1111
1112 if (sync) {
1113 ironlake_panel_vdd_off_sync(intel_dp);
1114 } else {
1115 /*
1116 * Queue the timer to fire a long
1117 * time from now (relative to the power down delay)
1118 * to keep the panel power up across a sequence of operations
1119 */
1120 schedule_delayed_work(&intel_dp->panel_vdd_work,
1121 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1122 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001123}
1124
Keith Packard86a30732011-10-20 13:40:33 -07001125static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001126{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001127 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001128 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001129 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001130
Keith Packard97af61f572011-09-28 16:23:51 -07001131 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001132 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001133
1134 DRM_DEBUG_KMS("Turn eDP power on\n");
1135
1136 if (ironlake_edp_have_panel_power(intel_dp)) {
1137 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001138 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001139 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001140
Keith Packard99ea7122011-11-01 19:57:50 -07001141 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001142
Keith Packard832dd3c2011-11-01 19:34:06 -07001143 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001144 if (IS_GEN5(dev)) {
1145 /* ILK workaround: disable reset around power sequence */
1146 pp &= ~PANEL_POWER_RESET;
1147 I915_WRITE(PCH_PP_CONTROL, pp);
1148 POSTING_READ(PCH_PP_CONTROL);
1149 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001150
Keith Packard1c0ae802011-09-19 13:59:29 -07001151 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001152 if (!IS_GEN5(dev))
1153 pp |= PANEL_POWER_RESET;
1154
Jesse Barnes9934c132010-07-22 13:18:19 -07001155 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001156 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001157
Keith Packard99ea7122011-11-01 19:57:50 -07001158 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001159
Keith Packard05ce1a42011-09-29 16:33:01 -07001160 if (IS_GEN5(dev)) {
1161 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1162 I915_WRITE(PCH_PP_CONTROL, pp);
1163 POSTING_READ(PCH_PP_CONTROL);
1164 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001165}
1166
Keith Packard99ea7122011-11-01 19:57:50 -07001167static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001168{
Keith Packard99ea7122011-11-01 19:57:50 -07001169 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001170 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001171 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001172
Keith Packard97af61f572011-09-28 16:23:51 -07001173 if (!is_edp(intel_dp))
1174 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001175
Keith Packard99ea7122011-11-01 19:57:50 -07001176 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001177
Daniel Vetter6cb49832012-05-20 17:14:50 +02001178 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001179
Keith Packard832dd3c2011-11-01 19:34:06 -07001180 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001181 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001182 I915_WRITE(PCH_PP_CONTROL, pp);
1183 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001184
Keith Packard99ea7122011-11-01 19:57:50 -07001185 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001186}
1187
Keith Packard86a30732011-10-20 13:40:33 -07001188static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001189{
Keith Packardf01eca22011-09-28 16:48:10 -07001190 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 u32 pp;
1193
Keith Packardf01eca22011-09-28 16:48:10 -07001194 if (!is_edp(intel_dp))
1195 return;
1196
Zhao Yakui28c97732009-10-09 11:39:41 +08001197 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001198 /*
1199 * If we enable the backlight right away following a panel power
1200 * on, we may see slight flicker as the panel syncs with the eDP
1201 * link. So delay a bit to make sure the image is solid before
1202 * allowing it to appear.
1203 */
Keith Packardf01eca22011-09-28 16:48:10 -07001204 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001205 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001206 pp |= EDP_BLC_ENABLE;
1207 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001208 POSTING_READ(PCH_PP_CONTROL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001209}
1210
Keith Packard86a30732011-10-20 13:40:33 -07001211static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001212{
Keith Packardf01eca22011-09-28 16:48:10 -07001213 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001214 struct drm_i915_private *dev_priv = dev->dev_private;
1215 u32 pp;
1216
Keith Packardf01eca22011-09-28 16:48:10 -07001217 if (!is_edp(intel_dp))
1218 return;
1219
Zhao Yakui28c97732009-10-09 11:39:41 +08001220 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001221 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001222 pp &= ~EDP_BLC_ENABLE;
1223 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001224 POSTING_READ(PCH_PP_CONTROL);
1225 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001226}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001227
Jesse Barnesd240f202010-08-13 15:43:26 -07001228static void ironlake_edp_pll_on(struct drm_encoder *encoder)
1229{
1230 struct drm_device *dev = encoder->dev;
1231 struct drm_i915_private *dev_priv = dev->dev_private;
1232 u32 dpa_ctl;
1233
1234 DRM_DEBUG_KMS("\n");
1235 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001236 dpa_ctl |= DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001237 I915_WRITE(DP_A, dpa_ctl);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001238 POSTING_READ(DP_A);
1239 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001240}
1241
1242static void ironlake_edp_pll_off(struct drm_encoder *encoder)
1243{
1244 struct drm_device *dev = encoder->dev;
1245 struct drm_i915_private *dev_priv = dev->dev_private;
1246 u32 dpa_ctl;
1247
1248 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001249 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001250 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001251 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001252 udelay(200);
1253}
1254
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001255/* If the sink supports it, try to set the power state appropriately */
1256static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1257{
1258 int ret, i;
1259
1260 /* Should have a valid DPCD by this point */
1261 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1262 return;
1263
1264 if (mode != DRM_MODE_DPMS_ON) {
1265 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1266 DP_SET_POWER_D3);
1267 if (ret != 1)
1268 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1269 } else {
1270 /*
1271 * When turning on, we need to retry for 1ms to give the sink
1272 * time to wake up.
1273 */
1274 for (i = 0; i < 3; i++) {
1275 ret = intel_dp_aux_native_write_1(intel_dp,
1276 DP_SET_POWER,
1277 DP_SET_POWER_D0);
1278 if (ret == 1)
1279 break;
1280 msleep(1);
1281 }
1282 }
1283}
1284
Jesse Barnesd240f202010-08-13 15:43:26 -07001285static void intel_dp_prepare(struct drm_encoder *encoder)
1286{
1287 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jesse Barnesd240f202010-08-13 15:43:26 -07001288
Daniel Vetter6cb49832012-05-20 17:14:50 +02001289
1290 /* Make sure the panel is off before trying to change the mode. But also
1291 * ensure that we have vdd while we switch off the panel. */
1292 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001293 ironlake_edp_backlight_off(intel_dp);
1294 ironlake_edp_panel_off(intel_dp);
1295
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001296 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Keith Packard21264c62011-11-01 20:25:21 -07001297 intel_dp_link_down(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001298 ironlake_edp_panel_vdd_off(intel_dp, false);
Jesse Barnesd240f202010-08-13 15:43:26 -07001299}
1300
1301static void intel_dp_commit(struct drm_encoder *encoder)
1302{
1303 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jesse Barnesd4270e52011-10-11 10:43:02 -07001304 struct drm_device *dev = encoder->dev;
1305 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Jesse Barnesd240f202010-08-13 15:43:26 -07001306
Keith Packard97af61f572011-09-28 16:23:51 -07001307 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001308 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001309 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001310 ironlake_edp_panel_on(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001311 ironlake_edp_panel_vdd_off(intel_dp, true);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001312 intel_dp_complete_link_train(intel_dp);
Keith Packardf01eca22011-09-28 16:48:10 -07001313 ironlake_edp_backlight_on(intel_dp);
Keith Packardd2b996a2011-07-25 22:37:51 -07001314
1315 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Jesse Barnesd4270e52011-10-11 10:43:02 -07001316
1317 if (HAS_PCH_CPT(dev))
1318 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnesd240f202010-08-13 15:43:26 -07001319}
1320
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001321static void
1322intel_dp_dpms(struct drm_encoder *encoder, int mode)
1323{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001324 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001325 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001327 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001328
1329 if (mode != DRM_MODE_DPMS_ON) {
Daniel Vetter6cb49832012-05-20 17:14:50 +02001330 /* Switching the panel off requires vdd. */
1331 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001332 ironlake_edp_backlight_off(intel_dp);
1333 ironlake_edp_panel_off(intel_dp);
1334
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001335 intel_dp_sink_dpms(intel_dp, mode);
Jesse Barnes736085b2010-10-08 10:35:55 -07001336 intel_dp_link_down(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001337 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard21264c62011-11-01 20:25:21 -07001338
1339 if (is_cpu_edp(intel_dp))
1340 ironlake_edp_pll_off(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341 } else {
Keith Packard21264c62011-11-01 20:25:21 -07001342 if (is_cpu_edp(intel_dp))
1343 ironlake_edp_pll_on(encoder);
1344
Keith Packard97af61f572011-09-28 16:23:51 -07001345 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001346 intel_dp_sink_dpms(intel_dp, mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001347 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001348 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001349 ironlake_edp_panel_on(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001350 ironlake_edp_panel_vdd_off(intel_dp, true);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001351 intel_dp_complete_link_train(intel_dp);
Keith Packardbee7eb22011-09-28 16:28:00 -07001352 } else
Keith Packardbd943152011-09-18 23:09:52 -07001353 ironlake_edp_panel_vdd_off(intel_dp, false);
1354 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001355 }
Keith Packardd2b996a2011-07-25 22:37:51 -07001356 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001357}
1358
1359/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001360 * Native read with retry for link status and receiver capability reads for
1361 * cases where the sink may still be asleep.
1362 */
1363static bool
1364intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1365 uint8_t *recv, int recv_bytes)
1366{
1367 int ret, i;
1368
1369 /*
1370 * Sinks are *supposed* to come up within 1ms from an off state,
1371 * but we're also supposed to retry 3 times per the spec.
1372 */
1373 for (i = 0; i < 3; i++) {
1374 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1375 recv_bytes);
1376 if (ret == recv_bytes)
1377 return true;
1378 msleep(1);
1379 }
1380
1381 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001382}
1383
1384/*
1385 * Fetch AUX CH registers 0x202 - 0x207 which contain
1386 * link status information
1387 */
1388static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001389intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001390{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001391 return intel_dp_aux_native_read_retry(intel_dp,
1392 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001393 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001394 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001395}
1396
1397static uint8_t
1398intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1399 int r)
1400{
1401 return link_status[r - DP_LANE0_1_STATUS];
1402}
1403
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001404static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001405intel_get_adjust_request_voltage(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001406 int lane)
1407{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001408 int s = ((lane & 1) ?
1409 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1410 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001411 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001412
1413 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1414}
1415
1416static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001417intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001418 int lane)
1419{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001420 int s = ((lane & 1) ?
1421 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1422 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001423 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001424
1425 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1426}
1427
1428
1429#if 0
1430static char *voltage_names[] = {
1431 "0.4V", "0.6V", "0.8V", "1.2V"
1432};
1433static char *pre_emph_names[] = {
1434 "0dB", "3.5dB", "6dB", "9.5dB"
1435};
1436static char *link_train_names[] = {
1437 "pattern 1", "pattern 2", "idle", "off"
1438};
1439#endif
1440
1441/*
1442 * These are source-specific values; current Intel hardware supports
1443 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1444 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001445
1446static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001447intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448{
Keith Packard1a2eb462011-11-16 16:26:07 -08001449 struct drm_device *dev = intel_dp->base.base.dev;
1450
1451 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1452 return DP_TRAIN_VOLTAGE_SWING_800;
1453 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1454 return DP_TRAIN_VOLTAGE_SWING_1200;
1455 else
1456 return DP_TRAIN_VOLTAGE_SWING_800;
1457}
1458
1459static uint8_t
1460intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1461{
1462 struct drm_device *dev = intel_dp->base.base.dev;
1463
1464 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1465 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1466 case DP_TRAIN_VOLTAGE_SWING_400:
1467 return DP_TRAIN_PRE_EMPHASIS_6;
1468 case DP_TRAIN_VOLTAGE_SWING_600:
1469 case DP_TRAIN_VOLTAGE_SWING_800:
1470 return DP_TRAIN_PRE_EMPHASIS_3_5;
1471 default:
1472 return DP_TRAIN_PRE_EMPHASIS_0;
1473 }
1474 } else {
1475 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1476 case DP_TRAIN_VOLTAGE_SWING_400:
1477 return DP_TRAIN_PRE_EMPHASIS_6;
1478 case DP_TRAIN_VOLTAGE_SWING_600:
1479 return DP_TRAIN_PRE_EMPHASIS_6;
1480 case DP_TRAIN_VOLTAGE_SWING_800:
1481 return DP_TRAIN_PRE_EMPHASIS_3_5;
1482 case DP_TRAIN_VOLTAGE_SWING_1200:
1483 default:
1484 return DP_TRAIN_PRE_EMPHASIS_0;
1485 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001486 }
1487}
1488
1489static void
Keith Packard93f62da2011-11-01 19:45:03 -07001490intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001491{
1492 uint8_t v = 0;
1493 uint8_t p = 0;
1494 int lane;
Keith Packard93f62da2011-11-01 19:45:03 -07001495 uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
Keith Packard1a2eb462011-11-16 16:26:07 -08001496 uint8_t voltage_max;
1497 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001498
Jesse Barnes33a34e42010-09-08 12:42:02 -07001499 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001500 uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
1501 uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001502
1503 if (this_v > v)
1504 v = this_v;
1505 if (this_p > p)
1506 p = this_p;
1507 }
1508
Keith Packard1a2eb462011-11-16 16:26:07 -08001509 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001510 if (v >= voltage_max)
1511 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001512
Keith Packard1a2eb462011-11-16 16:26:07 -08001513 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1514 if (p >= preemph_max)
1515 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516
1517 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001518 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001519}
1520
1521static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001522intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001523{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001524 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001525
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001526 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001527 case DP_TRAIN_VOLTAGE_SWING_400:
1528 default:
1529 signal_levels |= DP_VOLTAGE_0_4;
1530 break;
1531 case DP_TRAIN_VOLTAGE_SWING_600:
1532 signal_levels |= DP_VOLTAGE_0_6;
1533 break;
1534 case DP_TRAIN_VOLTAGE_SWING_800:
1535 signal_levels |= DP_VOLTAGE_0_8;
1536 break;
1537 case DP_TRAIN_VOLTAGE_SWING_1200:
1538 signal_levels |= DP_VOLTAGE_1_2;
1539 break;
1540 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001541 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001542 case DP_TRAIN_PRE_EMPHASIS_0:
1543 default:
1544 signal_levels |= DP_PRE_EMPHASIS_0;
1545 break;
1546 case DP_TRAIN_PRE_EMPHASIS_3_5:
1547 signal_levels |= DP_PRE_EMPHASIS_3_5;
1548 break;
1549 case DP_TRAIN_PRE_EMPHASIS_6:
1550 signal_levels |= DP_PRE_EMPHASIS_6;
1551 break;
1552 case DP_TRAIN_PRE_EMPHASIS_9_5:
1553 signal_levels |= DP_PRE_EMPHASIS_9_5;
1554 break;
1555 }
1556 return signal_levels;
1557}
1558
Zhenyu Wange3421a12010-04-08 09:43:27 +08001559/* Gen6's DP voltage swing and pre-emphasis control */
1560static uint32_t
1561intel_gen6_edp_signal_levels(uint8_t train_set)
1562{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001563 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1564 DP_TRAIN_PRE_EMPHASIS_MASK);
1565 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001566 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001567 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1568 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1569 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1570 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001571 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001572 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1573 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001574 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001575 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1576 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001577 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001578 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1579 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001580 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001581 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1582 "0x%x\n", signal_levels);
1583 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001584 }
1585}
1586
Keith Packard1a2eb462011-11-16 16:26:07 -08001587/* Gen7's DP voltage swing and pre-emphasis control */
1588static uint32_t
1589intel_gen7_edp_signal_levels(uint8_t train_set)
1590{
1591 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1592 DP_TRAIN_PRE_EMPHASIS_MASK);
1593 switch (signal_levels) {
1594 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1595 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1596 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1597 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1598 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1599 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1600
1601 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1602 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1603 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1604 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1605
1606 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1607 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1608 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1609 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1610
1611 default:
1612 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1613 "0x%x\n", signal_levels);
1614 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1615 }
1616}
1617
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001618static uint8_t
1619intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1620 int lane)
1621{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001622 int s = (lane & 1) * 4;
Keith Packard93f62da2011-11-01 19:45:03 -07001623 uint8_t l = link_status[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001624
1625 return (l >> s) & 0xf;
1626}
1627
1628/* Check for clock recovery is done on all channels */
1629static bool
1630intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1631{
1632 int lane;
1633 uint8_t lane_status;
1634
1635 for (lane = 0; lane < lane_count; lane++) {
1636 lane_status = intel_get_lane_status(link_status, lane);
1637 if ((lane_status & DP_LANE_CR_DONE) == 0)
1638 return false;
1639 }
1640 return true;
1641}
1642
1643/* Check to see if channel eq is done on all channels */
1644#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1645 DP_LANE_CHANNEL_EQ_DONE|\
1646 DP_LANE_SYMBOL_LOCKED)
1647static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001648intel_channel_eq_ok(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001649{
1650 uint8_t lane_align;
1651 uint8_t lane_status;
1652 int lane;
1653
Keith Packard93f62da2011-11-01 19:45:03 -07001654 lane_align = intel_dp_link_status(link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001655 DP_LANE_ALIGN_STATUS_UPDATED);
1656 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1657 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001658 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001659 lane_status = intel_get_lane_status(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001660 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1661 return false;
1662 }
1663 return true;
1664}
1665
1666static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001667intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001668 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001669 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001670{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001671 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001672 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001673 int ret;
1674
Chris Wilsonea5b2132010-08-04 13:50:23 +01001675 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1676 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001677
Chris Wilsonea5b2132010-08-04 13:50:23 +01001678 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001679 DP_TRAINING_PATTERN_SET,
1680 dp_train_pat);
1681
Chris Wilsonea5b2132010-08-04 13:50:23 +01001682 ret = intel_dp_aux_native_write(intel_dp,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001683 DP_TRAINING_LANE0_SET,
Keith Packardb34f1f02011-11-02 10:17:59 -07001684 intel_dp->train_set,
1685 intel_dp->lane_count);
1686 if (ret != intel_dp->lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687 return false;
1688
1689 return true;
1690}
1691
Jesse Barnes33a34e42010-09-08 12:42:02 -07001692/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001693static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001694intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001696 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001698 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001699 int i;
1700 uint8_t voltage;
1701 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001702 int voltage_tries, loop_tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001703 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001704 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001705
Adam Jacksone8519462011-07-21 17:48:38 -04001706 /*
1707 * On CPT we have to enable the port in training pattern 1, which
1708 * will happen below in intel_dp_set_link_train. Otherwise, enable
1709 * the port and wait for it to become active.
1710 */
1711 if (!HAS_PCH_CPT(dev)) {
1712 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1713 POSTING_READ(intel_dp->output_reg);
1714 intel_wait_for_vblank(dev, intel_crtc->pipe);
1715 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001716
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001717 /* Write the link configuration data */
1718 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1719 intel_dp->link_configuration,
1720 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001721
1722 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001723
1724 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001725 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1726 else
1727 DP &= ~DP_LINK_TRAIN_MASK;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001728 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001729 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001730 voltage_tries = 0;
1731 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001732 clock_recovery = false;
1733 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001734 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001735 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001736 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001737
Keith Packard1a2eb462011-11-16 16:26:07 -08001738
1739 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1740 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1741 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1742 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001743 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001744 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1745 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001746 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1747 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001748 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1749 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001750
Keith Packard1a2eb462011-11-16 16:26:07 -08001751 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001752 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1753 else
1754 reg = DP | DP_LINK_TRAIN_PAT_1;
1755
Chris Wilsonea5b2132010-08-04 13:50:23 +01001756 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001757 DP_TRAINING_PATTERN_1 |
1758 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001759 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001760 /* Set training pattern 1 */
1761
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001762 udelay(100);
Keith Packard93f62da2011-11-01 19:45:03 -07001763 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1764 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001765 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001766 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001767
Keith Packard93f62da2011-11-01 19:45:03 -07001768 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1769 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001770 clock_recovery = true;
1771 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001772 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001773
1774 /* Check to see if we've tried the max voltage */
1775 for (i = 0; i < intel_dp->lane_count; i++)
1776 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1777 break;
Keith Packardcdb0e952011-11-01 20:00:06 -07001778 if (i == intel_dp->lane_count) {
1779 ++loop_tries;
1780 if (loop_tries == 5) {
1781 DRM_DEBUG_KMS("too many full retries, give up\n");
1782 break;
1783 }
1784 memset(intel_dp->train_set, 0, 4);
1785 voltage_tries = 0;
1786 continue;
1787 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001788
1789 /* Check to see if we've tried the same voltage 5 times */
1790 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001791 ++voltage_tries;
1792 if (voltage_tries == 5) {
1793 DRM_DEBUG_KMS("too many voltage retries, give up\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001794 break;
Keith Packardcdb0e952011-11-01 20:00:06 -07001795 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001796 } else
Keith Packardcdb0e952011-11-01 20:00:06 -07001797 voltage_tries = 0;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001798 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1799
1800 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001801 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001802 }
1803
Jesse Barnes33a34e42010-09-08 12:42:02 -07001804 intel_dp->DP = DP;
1805}
1806
1807static void
1808intel_dp_complete_link_train(struct intel_dp *intel_dp)
1809{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001810 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001811 struct drm_i915_private *dev_priv = dev->dev_private;
1812 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001813 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001814 u32 reg;
1815 uint32_t DP = intel_dp->DP;
1816
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817 /* channel equalization */
1818 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001819 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001820 channel_eq = false;
1821 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001822 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001823 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001824 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001825
Jesse Barnes37f80972011-01-05 14:45:24 -08001826 if (cr_tries > 5) {
1827 DRM_ERROR("failed to train DP, aborting\n");
1828 intel_dp_link_down(intel_dp);
1829 break;
1830 }
1831
Keith Packard1a2eb462011-11-16 16:26:07 -08001832 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1833 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1834 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1835 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001836 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001837 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1838 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001839 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001840 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1841 }
1842
Keith Packard1a2eb462011-11-16 16:26:07 -08001843 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001844 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1845 else
1846 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001847
1848 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001849 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001850 DP_TRAINING_PATTERN_2 |
1851 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001852 break;
1853
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001854 udelay(400);
Keith Packard93f62da2011-11-01 19:45:03 -07001855 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001856 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001857
Jesse Barnes37f80972011-01-05 14:45:24 -08001858 /* Make sure clock is still ok */
Keith Packard93f62da2011-11-01 19:45:03 -07001859 if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001860 intel_dp_start_link_train(intel_dp);
1861 cr_tries++;
1862 continue;
1863 }
1864
Keith Packard93f62da2011-11-01 19:45:03 -07001865 if (intel_channel_eq_ok(intel_dp, link_status)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001866 channel_eq = true;
1867 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001868 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001869
Jesse Barnes37f80972011-01-05 14:45:24 -08001870 /* Try 5 times, then try clock recovery if that fails */
1871 if (tries > 5) {
1872 intel_dp_link_down(intel_dp);
1873 intel_dp_start_link_train(intel_dp);
1874 tries = 0;
1875 cr_tries++;
1876 continue;
1877 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001878
1879 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001880 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001881 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001882 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001883
Keith Packard1a2eb462011-11-16 16:26:07 -08001884 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001885 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1886 else
1887 reg = DP | DP_LINK_TRAIN_OFF;
1888
Chris Wilsonea5b2132010-08-04 13:50:23 +01001889 I915_WRITE(intel_dp->output_reg, reg);
1890 POSTING_READ(intel_dp->output_reg);
1891 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001892 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1893}
1894
1895static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001896intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001898 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001899 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001900 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001902 if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
1903 return;
1904
Zhao Yakui28c97732009-10-09 11:39:41 +08001905 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001906
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001907 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001908 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001909 I915_WRITE(intel_dp->output_reg, DP);
1910 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001911 udelay(100);
1912 }
1913
Keith Packard1a2eb462011-11-16 16:26:07 -08001914 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001915 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001916 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001917 } else {
1918 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001919 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001920 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001921 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001922
Chris Wilsonfe255d02010-09-11 21:37:48 +01001923 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001924
Keith Packard417e8222011-11-01 19:54:11 -07001925 if (is_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001926 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Keith Packard417e8222011-11-01 19:54:11 -07001927 DP |= DP_LINK_TRAIN_OFF_CPT;
1928 else
1929 DP |= DP_LINK_TRAIN_OFF;
1930 }
Eric Anholt5bddd172010-11-18 09:32:59 +08001931
Daniel Vetter493a7082012-05-30 12:31:56 +02001932 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001933 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001934 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1935
Eric Anholt5bddd172010-11-18 09:32:59 +08001936 /* Hardware workaround: leaving our transcoder select
1937 * set to transcoder B while it's off will prevent the
1938 * corresponding HDMI output on transcoder A.
1939 *
1940 * Combine this with another hardware workaround:
1941 * transcoder select bit can only be cleared while the
1942 * port is enabled.
1943 */
1944 DP &= ~DP_PIPEB_SELECT;
1945 I915_WRITE(intel_dp->output_reg, DP);
1946
1947 /* Changes to enable or select take place the vblank
1948 * after being written.
1949 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001950 if (crtc == NULL) {
1951 /* We can arrive here never having been attached
1952 * to a CRTC, for instance, due to inheriting
1953 * random state from the BIOS.
1954 *
1955 * If the pipe is not running, play safe and
1956 * wait for the clocks to stabilise before
1957 * continuing.
1958 */
1959 POSTING_READ(intel_dp->output_reg);
1960 msleep(50);
1961 } else
1962 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08001963 }
1964
Wu Fengguang832afda2011-12-09 20:42:21 +08001965 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001966 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1967 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001968 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001969}
1970
Keith Packard26d61aa2011-07-25 20:01:09 -07001971static bool
1972intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07001973{
Keith Packard92fd8fd2011-07-25 19:50:10 -07001974 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Akshay Joshi0206e352011-08-16 15:34:10 -04001975 sizeof(intel_dp->dpcd)) &&
Keith Packard92fd8fd2011-07-25 19:50:10 -07001976 (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
Keith Packard26d61aa2011-07-25 20:01:09 -07001977 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001978 }
1979
Keith Packard26d61aa2011-07-25 20:01:09 -07001980 return false;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001981}
1982
Adam Jackson0d198322012-05-14 16:05:47 -04001983static void
1984intel_dp_probe_oui(struct intel_dp *intel_dp)
1985{
1986 u8 buf[3];
1987
1988 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
1989 return;
1990
Daniel Vetter351cfc32012-06-12 13:20:47 +02001991 ironlake_edp_panel_vdd_on(intel_dp);
1992
Adam Jackson0d198322012-05-14 16:05:47 -04001993 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
1994 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
1995 buf[0], buf[1], buf[2]);
1996
1997 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
1998 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
1999 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002000
2001 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002002}
2003
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002004static bool
2005intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2006{
2007 int ret;
2008
2009 ret = intel_dp_aux_native_read_retry(intel_dp,
2010 DP_DEVICE_SERVICE_IRQ_VECTOR,
2011 sink_irq_vector, 1);
2012 if (!ret)
2013 return false;
2014
2015 return true;
2016}
2017
2018static void
2019intel_dp_handle_test_request(struct intel_dp *intel_dp)
2020{
2021 /* NAK by default */
2022 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
2023}
2024
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002025/*
2026 * According to DP spec
2027 * 5.1.2:
2028 * 1. Read DPCD
2029 * 2. Configure link according to Receiver Capabilities
2030 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2031 * 4. Check link status on receipt of hot-plug interrupt
2032 */
2033
2034static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002035intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002036{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002037 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002038 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002039
Keith Packardd2b996a2011-07-25 22:37:51 -07002040 if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
2041 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002042
Chris Wilson4ef69c72010-09-09 15:14:28 +01002043 if (!intel_dp->base.base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002044 return;
2045
Keith Packard92fd8fd2011-07-25 19:50:10 -07002046 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002047 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002048 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002049 return;
2050 }
2051
Keith Packard92fd8fd2011-07-25 19:50:10 -07002052 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002053 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002054 intel_dp_link_down(intel_dp);
2055 return;
2056 }
2057
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002058 /* Try to read the source of the interrupt */
2059 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2060 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2061 /* Clear interrupt source */
2062 intel_dp_aux_native_write_1(intel_dp,
2063 DP_DEVICE_SERVICE_IRQ_VECTOR,
2064 sink_irq_vector);
2065
2066 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2067 intel_dp_handle_test_request(intel_dp);
2068 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2069 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2070 }
2071
Keith Packard93f62da2011-11-01 19:45:03 -07002072 if (!intel_channel_eq_ok(intel_dp, link_status)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002073 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2074 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002075 intel_dp_start_link_train(intel_dp);
2076 intel_dp_complete_link_train(intel_dp);
2077 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002078}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002079
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002080static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002081intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002082{
Keith Packard26d61aa2011-07-25 20:01:09 -07002083 if (intel_dp_get_dpcd(intel_dp))
2084 return connector_status_connected;
2085 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002086}
2087
2088static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002089ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002090{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002091 enum drm_connector_status status;
2092
Chris Wilsonfe16d942011-02-12 10:29:38 +00002093 /* Can't disconnect eDP, but you can close the lid... */
2094 if (is_edp(intel_dp)) {
2095 status = intel_panel_detect(intel_dp->base.base.dev);
2096 if (status == connector_status_unknown)
2097 status = connector_status_connected;
2098 return status;
2099 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002100
Keith Packard26d61aa2011-07-25 20:01:09 -07002101 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002102}
2103
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002104static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002105g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002106{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002107 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002108 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002109 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002110
Chris Wilsonea5b2132010-08-04 13:50:23 +01002111 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002112 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002113 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002114 break;
2115 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002116 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002117 break;
2118 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002119 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002120 break;
2121 default:
2122 return connector_status_unknown;
2123 }
2124
Chris Wilson10f76a32012-05-11 18:01:32 +01002125 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002126 return connector_status_disconnected;
2127
Keith Packard26d61aa2011-07-25 20:01:09 -07002128 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002129}
2130
Keith Packard8c241fe2011-09-28 16:38:44 -07002131static struct edid *
2132intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2133{
2134 struct intel_dp *intel_dp = intel_attached_dp(connector);
2135 struct edid *edid;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002136 int size;
Keith Packard8c241fe2011-09-28 16:38:44 -07002137
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002138 if (is_edp(intel_dp)) {
2139 if (!intel_dp->edid)
2140 return NULL;
2141
2142 size = (intel_dp->edid->extensions + 1) * EDID_LENGTH;
2143 edid = kmalloc(size, GFP_KERNEL);
2144 if (!edid)
2145 return NULL;
2146
2147 memcpy(edid, intel_dp->edid, size);
2148 return edid;
2149 }
2150
Keith Packard8c241fe2011-09-28 16:38:44 -07002151 edid = drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002152 return edid;
2153}
2154
2155static int
2156intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2157{
2158 struct intel_dp *intel_dp = intel_attached_dp(connector);
2159 int ret;
2160
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002161 if (is_edp(intel_dp)) {
2162 drm_mode_connector_update_edid_property(connector,
2163 intel_dp->edid);
2164 ret = drm_add_edid_modes(connector, intel_dp->edid);
2165 drm_edid_to_eld(connector,
2166 intel_dp->edid);
2167 connector->display_info.raw_edid = NULL;
2168 return intel_dp->edid_mode_count;
2169 }
2170
Keith Packard8c241fe2011-09-28 16:38:44 -07002171 ret = intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002172 return ret;
2173}
2174
2175
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002176/**
2177 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2178 *
2179 * \return true if DP port is connected.
2180 * \return false if DP port is disconnected.
2181 */
2182static enum drm_connector_status
2183intel_dp_detect(struct drm_connector *connector, bool force)
2184{
2185 struct intel_dp *intel_dp = intel_attached_dp(connector);
2186 struct drm_device *dev = intel_dp->base.base.dev;
2187 enum drm_connector_status status;
2188 struct edid *edid = NULL;
2189
2190 intel_dp->has_audio = false;
2191
2192 if (HAS_PCH_SPLIT(dev))
2193 status = ironlake_dp_detect(intel_dp);
2194 else
2195 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002196
Adam Jacksonac66ae82011-07-12 17:38:03 -04002197 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2198 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2199 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2200 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002201
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002202 if (status != connector_status_connected)
2203 return status;
2204
Adam Jackson0d198322012-05-14 16:05:47 -04002205 intel_dp_probe_oui(intel_dp);
2206
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002207 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2208 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002209 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002210 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002211 if (edid) {
2212 intel_dp->has_audio = drm_detect_monitor_audio(edid);
2213 connector->display_info.raw_edid = NULL;
2214 kfree(edid);
2215 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002216 }
2217
2218 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002219}
2220
2221static int intel_dp_get_modes(struct drm_connector *connector)
2222{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002223 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002224 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002225 struct drm_i915_private *dev_priv = dev->dev_private;
2226 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002227
2228 /* We should parse the EDID data and find out if it has an audio sink
2229 */
2230
Keith Packard8c241fe2011-09-28 16:38:44 -07002231 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01002232 if (ret) {
Keith Packardd15456d2011-09-18 17:35:47 -07002233 if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
Zhao Yakuib9efc482010-07-19 09:43:11 +01002234 struct drm_display_mode *newmode;
2235 list_for_each_entry(newmode, &connector->probed_modes,
2236 head) {
Keith Packardd15456d2011-09-18 17:35:47 -07002237 if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
2238 intel_dp->panel_fixed_mode =
Zhao Yakuib9efc482010-07-19 09:43:11 +01002239 drm_mode_duplicate(dev, newmode);
2240 break;
2241 }
2242 }
2243 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002244 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01002245 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002246
2247 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnes4d926462010-10-07 16:01:07 -07002248 if (is_edp(intel_dp)) {
Keith Packard47f0eb22011-09-19 14:33:26 -07002249 /* initialize panel mode from VBT if available for eDP */
Keith Packardd15456d2011-09-18 17:35:47 -07002250 if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
2251 intel_dp->panel_fixed_mode =
Keith Packard47f0eb22011-09-19 14:33:26 -07002252 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
Keith Packardd15456d2011-09-18 17:35:47 -07002253 if (intel_dp->panel_fixed_mode) {
2254 intel_dp->panel_fixed_mode->type |=
Keith Packard47f0eb22011-09-19 14:33:26 -07002255 DRM_MODE_TYPE_PREFERRED;
2256 }
2257 }
Keith Packardd15456d2011-09-18 17:35:47 -07002258 if (intel_dp->panel_fixed_mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002259 struct drm_display_mode *mode;
Keith Packardd15456d2011-09-18 17:35:47 -07002260 mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002261 drm_mode_probed_add(connector, mode);
2262 return 1;
2263 }
2264 }
2265 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002266}
2267
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002268static bool
2269intel_dp_detect_audio(struct drm_connector *connector)
2270{
2271 struct intel_dp *intel_dp = intel_attached_dp(connector);
2272 struct edid *edid;
2273 bool has_audio = false;
2274
Keith Packard8c241fe2011-09-28 16:38:44 -07002275 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002276 if (edid) {
2277 has_audio = drm_detect_monitor_audio(edid);
2278
2279 connector->display_info.raw_edid = NULL;
2280 kfree(edid);
2281 }
2282
2283 return has_audio;
2284}
2285
Chris Wilsonf6849602010-09-19 09:29:33 +01002286static int
2287intel_dp_set_property(struct drm_connector *connector,
2288 struct drm_property *property,
2289 uint64_t val)
2290{
Chris Wilsone953fd72011-02-21 22:23:52 +00002291 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002292 struct intel_dp *intel_dp = intel_attached_dp(connector);
2293 int ret;
2294
2295 ret = drm_connector_property_set_value(connector, property, val);
2296 if (ret)
2297 return ret;
2298
Chris Wilson3f43c482011-05-12 22:17:24 +01002299 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002300 int i = val;
2301 bool has_audio;
2302
2303 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002304 return 0;
2305
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002306 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002307
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002308 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002309 has_audio = intel_dp_detect_audio(connector);
2310 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002311 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002312
2313 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002314 return 0;
2315
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002316 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002317 goto done;
2318 }
2319
Chris Wilsone953fd72011-02-21 22:23:52 +00002320 if (property == dev_priv->broadcast_rgb_property) {
2321 if (val == !!intel_dp->color_range)
2322 return 0;
2323
2324 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2325 goto done;
2326 }
2327
Chris Wilsonf6849602010-09-19 09:29:33 +01002328 return -EINVAL;
2329
2330done:
2331 if (intel_dp->base.base.crtc) {
2332 struct drm_crtc *crtc = intel_dp->base.base.crtc;
2333 drm_crtc_helper_set_mode(crtc, &crtc->mode,
2334 crtc->x, crtc->y,
2335 crtc->fb);
2336 }
2337
2338 return 0;
2339}
2340
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002341static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002342intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002343{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002344 struct drm_device *dev = connector->dev;
2345
2346 if (intel_dpd_is_edp(dev))
2347 intel_panel_destroy_backlight(dev);
2348
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002349 drm_sysfs_connector_remove(connector);
2350 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002351 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002352}
2353
Daniel Vetter24d05922010-08-20 18:08:28 +02002354static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2355{
2356 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2357
2358 i2c_del_adapter(&intel_dp->adapter);
2359 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002360 if (is_edp(intel_dp)) {
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002361 kfree(intel_dp->edid);
Keith Packardbd943152011-09-18 23:09:52 -07002362 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2363 ironlake_panel_vdd_off_sync(intel_dp);
2364 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002365 kfree(intel_dp);
2366}
2367
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002368static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
2369 .dpms = intel_dp_dpms,
2370 .mode_fixup = intel_dp_mode_fixup,
Jesse Barnesd240f202010-08-13 15:43:26 -07002371 .prepare = intel_dp_prepare,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002372 .mode_set = intel_dp_mode_set,
Jesse Barnesd240f202010-08-13 15:43:26 -07002373 .commit = intel_dp_commit,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002374};
2375
2376static const struct drm_connector_funcs intel_dp_connector_funcs = {
2377 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002378 .detect = intel_dp_detect,
2379 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002380 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002381 .destroy = intel_dp_destroy,
2382};
2383
2384static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2385 .get_modes = intel_dp_get_modes,
2386 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002387 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002388};
2389
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002390static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002391 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002392};
2393
Chris Wilson995b6762010-08-20 13:23:26 +01002394static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002395intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002396{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002397 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002398
Jesse Barnes885a5012011-07-07 11:11:01 -07002399 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002400}
2401
Zhenyu Wange3421a12010-04-08 09:43:27 +08002402/* Return which DP Port should be selected for Transcoder DP control */
2403int
Akshay Joshi0206e352011-08-16 15:34:10 -04002404intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_mode_config *mode_config = &dev->mode_config;
2408 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002409
2410 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002411 struct intel_dp *intel_dp;
2412
Dan Carpenterd8201ab2010-05-07 10:39:00 +02002413 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002414 continue;
2415
Chris Wilsonea5b2132010-08-04 13:50:23 +01002416 intel_dp = enc_to_intel_dp(encoder);
Keith Packard417e8222011-11-01 19:54:11 -07002417 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2418 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002419 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002420 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002421
Zhenyu Wange3421a12010-04-08 09:43:27 +08002422 return -1;
2423}
2424
Zhao Yakui36e83a12010-06-12 14:32:21 +08002425/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002426bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002427{
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 struct child_device_config *p_child;
2430 int i;
2431
2432 if (!dev_priv->child_dev_num)
2433 return false;
2434
2435 for (i = 0; i < dev_priv->child_dev_num; i++) {
2436 p_child = dev_priv->child_dev + i;
2437
2438 if (p_child->dvo_port == PORT_IDPD &&
2439 p_child->device_type == DEVICE_TYPE_eDP)
2440 return true;
2441 }
2442 return false;
2443}
2444
Chris Wilsonf6849602010-09-19 09:29:33 +01002445static void
2446intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2447{
Chris Wilson3f43c482011-05-12 22:17:24 +01002448 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002449 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002450}
2451
Keith Packardc8110e52009-05-06 11:51:10 -07002452void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002453intel_dp_init(struct drm_device *dev, int output_reg)
2454{
2455 struct drm_i915_private *dev_priv = dev->dev_private;
2456 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002457 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002458 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002459 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002460 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002461 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002462
Chris Wilsonea5b2132010-08-04 13:50:23 +01002463 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2464 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002465 return;
2466
Chris Wilson3d3dc142011-02-12 10:33:12 +00002467 intel_dp->output_reg = output_reg;
Keith Packardd2b996a2011-07-25 22:37:51 -07002468 intel_dp->dpms_mode = -1;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002469
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002470 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2471 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002472 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002473 return;
2474 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002475 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002476
Chris Wilsonea5b2132010-08-04 13:50:23 +01002477 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002478 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002479 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002480
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07002481 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002482 type = DRM_MODE_CONNECTOR_eDP;
2483 intel_encoder->type = INTEL_OUTPUT_EDP;
2484 } else {
2485 type = DRM_MODE_CONNECTOR_DisplayPort;
2486 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2487 }
2488
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002489 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002490 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002491 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2492
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002493 connector->polled = DRM_CONNECTOR_POLL_HPD;
2494
Zhao Yakui652af9d2009-12-02 10:03:33 +08002495 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07002496 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002497 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07002498 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002499 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07002500 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08002501
Keith Packardbd943152011-09-18 23:09:52 -07002502 if (is_edp(intel_dp)) {
Eric Anholt21d40d32010-03-25 11:11:14 -07002503 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Keith Packardbd943152011-09-18 23:09:52 -07002504 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2505 ironlake_panel_vdd_work);
2506 }
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002507
Jesse Barnes27f82272011-09-02 12:54:37 -07002508 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002509
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002510 connector->interlace_allowed = true;
2511 connector->doublescan_allowed = 0;
2512
Chris Wilson4ef69c72010-09-09 15:14:28 +01002513 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002514 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002515 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002516
Chris Wilsondf0e9242010-09-09 16:20:55 +01002517 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002518 drm_sysfs_connector_add(connector);
2519
2520 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002521 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002522 case DP_A:
2523 name = "DPDDC-A";
2524 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002525 case DP_B:
2526 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002527 dev_priv->hotplug_supported_mask |=
Chris Wilson78d56d72012-05-11 18:01:35 +01002528 DPB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002529 name = "DPDDC-B";
2530 break;
2531 case DP_C:
2532 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002533 dev_priv->hotplug_supported_mask |=
Chris Wilson78d56d72012-05-11 18:01:35 +01002534 DPC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002535 name = "DPDDC-C";
2536 break;
2537 case DP_D:
2538 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002539 dev_priv->hotplug_supported_mask |=
Chris Wilson78d56d72012-05-11 18:01:35 +01002540 DPD_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002541 name = "DPDDC-D";
2542 break;
2543 }
2544
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002545 intel_dp_i2c_init(intel_dp, intel_connector, name);
2546
Jesse Barnes89667382010-10-07 16:01:21 -07002547 /* Cache some DPCD data in the eDP case */
2548 if (is_edp(intel_dp)) {
Keith Packard59f3e272011-07-25 20:01:56 -07002549 bool ret;
Keith Packardf01eca22011-09-28 16:48:10 -07002550 struct edp_power_seq cur, vbt;
2551 u32 pp_on, pp_off, pp_div;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002552 struct edid *edid;
Jesse Barnes89667382010-10-07 16:01:21 -07002553
Jesse Barnes5d613502011-01-24 17:10:54 -08002554 pp_on = I915_READ(PCH_PP_ON_DELAYS);
Keith Packardf01eca22011-09-28 16:48:10 -07002555 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
Jesse Barnes5d613502011-01-24 17:10:54 -08002556 pp_div = I915_READ(PCH_PP_DIVISOR);
2557
Jesse Barnesbfa33842012-04-10 11:58:04 -07002558 if (!pp_on || !pp_off || !pp_div) {
2559 DRM_INFO("bad panel power sequencing delays, disabling panel\n");
2560 intel_dp_encoder_destroy(&intel_dp->base.base);
2561 intel_dp_destroy(&intel_connector->base);
2562 return;
2563 }
2564
Keith Packardf01eca22011-09-28 16:48:10 -07002565 /* Pull timing values out of registers */
2566 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2567 PANEL_POWER_UP_DELAY_SHIFT;
2568
2569 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2570 PANEL_LIGHT_ON_DELAY_SHIFT;
Keith Packardf2e8b182011-11-01 20:01:35 -07002571
Keith Packardf01eca22011-09-28 16:48:10 -07002572 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2573 PANEL_LIGHT_OFF_DELAY_SHIFT;
2574
2575 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2576 PANEL_POWER_DOWN_DELAY_SHIFT;
2577
2578 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2579 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2580
2581 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2582 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2583
2584 vbt = dev_priv->edp.pps;
2585
2586 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2587 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2588
2589#define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
2590
2591 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2592 intel_dp->backlight_on_delay = get_delay(t8);
2593 intel_dp->backlight_off_delay = get_delay(t9);
2594 intel_dp->panel_power_down_delay = get_delay(t10);
2595 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2596
2597 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2598 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2599 intel_dp->panel_power_cycle_delay);
2600
2601 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2602 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jesse Barnes5d613502011-01-24 17:10:54 -08002603
2604 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002605 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002606 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002607
Keith Packard59f3e272011-07-25 20:01:56 -07002608 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002609 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2610 dev_priv->no_aux_handshake =
2611 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002612 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2613 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002614 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002615 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002616 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002617 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002618 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002619 }
Jesse Barnes89667382010-10-07 16:01:21 -07002620
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002621 ironlake_edp_panel_vdd_on(intel_dp);
2622 edid = drm_get_edid(connector, &intel_dp->adapter);
2623 if (edid) {
2624 drm_mode_connector_update_edid_property(connector,
2625 edid);
2626 intel_dp->edid_mode_count =
2627 drm_add_edid_modes(connector, edid);
2628 drm_edid_to_eld(connector, edid);
2629 intel_dp->edid = edid;
2630 }
2631 ironlake_edp_panel_vdd_off(intel_dp, false);
2632 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002633
Eric Anholt21d40d32010-03-25 11:11:14 -07002634 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002635
Jesse Barnes4d926462010-10-07 16:01:07 -07002636 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002637 dev_priv->int_edp_connector = connector;
2638 intel_panel_setup_backlight(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002639 }
2640
Chris Wilsonf6849602010-09-19 09:29:33 +01002641 intel_dp_add_properties(intel_dp, connector);
2642
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2644 * 0xd. Failure to do so will result in spurious interrupts being
2645 * generated on the port when a cable is not attached.
2646 */
2647 if (IS_G4X(dev) && !IS_GM45(dev)) {
2648 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2649 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2650 }
2651}