blob: 3b1c407699c7d32155014fdf08ff75e4650beafe [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070031#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
34#include "drm_crtc_helper.h"
Jesse Barnesd6f24d02012-06-14 15:28:33 -040035#include "drm_edid.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070036#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039
40#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070043/**
44 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
45 * @intel_dp: DP struct
46 *
47 * If a CPU or PCH DP output is attached to an eDP panel, this function
48 * will return true, and false otherwise.
49 */
50static bool is_edp(struct intel_dp *intel_dp)
51{
52 return intel_dp->base.type == INTEL_OUTPUT_EDP;
53}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Chris Wilsonea5b2132010-08-04 13:50:23 +010079static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
80{
Chris Wilson4ef69c72010-09-09 15:14:28 +010081 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +010082}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070083
Chris Wilsondf0e9242010-09-09 16:20:55 +010084static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
85{
86 return container_of(intel_attached_encoder(connector),
87 struct intel_dp, base);
88}
89
Jesse Barnes814948a2010-10-07 16:01:09 -070090/**
91 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
92 * @encoder: DRM encoder
93 *
94 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
95 * by intel_display.c.
96 */
97bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
98{
99 struct intel_dp *intel_dp;
100
101 if (!encoder)
102 return false;
103
104 intel_dp = enc_to_intel_dp(encoder);
105
106 return is_pch_edp(intel_dp);
107}
108
Jesse Barnes33a34e42010-09-08 12:42:02 -0700109static void intel_dp_start_link_train(struct intel_dp *intel_dp);
110static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700112
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800113void
Akshay Joshi0206e352011-08-16 15:34:10 -0400114intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100115 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800116{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100117 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800118
Chris Wilsonea5b2132010-08-04 13:50:23 +0100119 *lane_num = intel_dp->lane_count;
120 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800121 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100122 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800123 *link_bw = 270000;
124}
125
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200126int
127intel_edp_target_clock(struct intel_encoder *intel_encoder,
128 struct drm_display_mode *mode)
129{
130 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
131
132 if (intel_dp->panel_fixed_mode)
133 return intel_dp->panel_fixed_mode->clock;
134 else
135 return mode->clock;
136}
137
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100139intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Keith Packard9a10f402011-11-02 13:03:47 -0700141 int max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
142 switch (max_lane_count) {
143 case 1: case 2: case 4:
144 break;
145 default:
146 max_lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 }
148 return max_lane_count;
149}
150
151static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100152intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700153{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700154 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700155
156 switch (max_link_bw) {
157 case DP_LINK_BW_1_62:
158 case DP_LINK_BW_2_7:
159 break;
160 default:
161 max_link_bw = DP_LINK_BW_1_62;
162 break;
163 }
164 return max_link_bw;
165}
166
167static int
168intel_dp_link_clock(uint8_t link_bw)
169{
170 if (link_bw == DP_LINK_BW_2_7)
171 return 270000;
172 else
173 return 162000;
174}
175
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400176/*
177 * The units on the numbers in the next two are... bizarre. Examples will
178 * make it clearer; this one parallels an example in the eDP spec.
179 *
180 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
181 *
182 * 270000 * 1 * 8 / 10 == 216000
183 *
184 * The actual data capacity of that configuration is 2.16Gbit/s, so the
185 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
186 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
187 * 119000. At 18bpp that's 2142000 kilobits per second.
188 *
189 * Thus the strange-looking division by 10 in intel_dp_link_required, to
190 * get the result in decakilobits instead of kilobits.
191 */
192
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193static int
Keith Packardc8982612012-01-25 08:16:25 -0800194intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700195{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400196 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700197}
198
199static int
Dave Airliefe27d532010-06-30 11:46:17 +1000200intel_dp_max_data_rate(int max_link_clock, int max_lanes)
201{
202 return (max_link_clock * max_lanes * 8) / 10;
203}
204
Daniel Vetterc4867932012-04-10 10:42:36 +0200205static bool
206intel_dp_adjust_dithering(struct intel_dp *intel_dp,
207 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200208 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200209{
210 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
211 int max_lanes = intel_dp_max_lane_count(intel_dp);
212 int max_rate, mode_rate;
213
214 mode_rate = intel_dp_link_required(mode->clock, 24);
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216
217 if (mode_rate > max_rate) {
218 mode_rate = intel_dp_link_required(mode->clock, 18);
219 if (mode_rate > max_rate)
220 return false;
221
Daniel Vettercb1793c2012-06-04 18:39:21 +0200222 if (adjust_mode)
223 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200224 |= INTEL_MODE_DP_FORCE_6BPC;
225
226 return true;
227 }
228
229 return true;
230}
231
Dave Airliefe27d532010-06-30 11:46:17 +1000232static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233intel_dp_mode_valid(struct drm_connector *connector,
234 struct drm_display_mode *mode)
235{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100236 struct intel_dp *intel_dp = intel_attached_dp(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237
Keith Packardd15456d2011-09-18 17:35:47 -0700238 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
239 if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100240 return MODE_PANEL;
241
Keith Packardd15456d2011-09-18 17:35:47 -0700242 if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100243 return MODE_PANEL;
244 }
245
Daniel Vettercb1793c2012-06-04 18:39:21 +0200246 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200247 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700248
249 if (mode->clock < 10000)
250 return MODE_CLOCK_LOW;
251
Daniel Vetter0af78a22012-05-23 11:30:55 +0200252 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
253 return MODE_H_ILLEGAL;
254
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700255 return MODE_OK;
256}
257
258static uint32_t
259pack_aux(uint8_t *src, int src_bytes)
260{
261 int i;
262 uint32_t v = 0;
263
264 if (src_bytes > 4)
265 src_bytes = 4;
266 for (i = 0; i < src_bytes; i++)
267 v |= ((uint32_t) src[i]) << ((3-i) * 8);
268 return v;
269}
270
271static void
272unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
273{
274 int i;
275 if (dst_bytes > 4)
276 dst_bytes = 4;
277 for (i = 0; i < dst_bytes; i++)
278 dst[i] = src >> ((3-i) * 8);
279}
280
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700281/* hrawclock is 1/4 the FSB frequency */
282static int
283intel_hrawclk(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286 uint32_t clkcfg;
287
288 clkcfg = I915_READ(CLKCFG);
289 switch (clkcfg & CLKCFG_FSB_MASK) {
290 case CLKCFG_FSB_400:
291 return 100;
292 case CLKCFG_FSB_533:
293 return 133;
294 case CLKCFG_FSB_667:
295 return 166;
296 case CLKCFG_FSB_800:
297 return 200;
298 case CLKCFG_FSB_1067:
299 return 266;
300 case CLKCFG_FSB_1333:
301 return 333;
302 /* these two are just a guess; one of them might be right */
303 case CLKCFG_FSB_1600:
304 case CLKCFG_FSB_1600_ALT:
305 return 400;
306 default:
307 return 133;
308 }
309}
310
Keith Packardebf33b12011-09-29 15:53:27 -0700311static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
312{
313 struct drm_device *dev = intel_dp->base.base.dev;
314 struct drm_i915_private *dev_priv = dev->dev_private;
315
316 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
317}
318
319static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp->base.base.dev;
322 struct drm_i915_private *dev_priv = dev->dev_private;
323
324 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
325}
326
Keith Packard9b984da2011-09-19 13:54:47 -0700327static void
328intel_dp_check_edp(struct intel_dp *intel_dp)
329{
330 struct drm_device *dev = intel_dp->base.base.dev;
331 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700332
Keith Packard9b984da2011-09-19 13:54:47 -0700333 if (!is_edp(intel_dp))
334 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700335 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700336 WARN(1, "eDP powered off while attempting aux channel communication.\n");
337 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700338 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700339 I915_READ(PCH_PP_CONTROL));
340 }
341}
342
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700343static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100344intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700345 uint8_t *send, int send_bytes,
346 uint8_t *recv, int recv_size)
347{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100348 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100349 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700350 struct drm_i915_private *dev_priv = dev->dev_private;
351 uint32_t ch_ctl = output_reg + 0x10;
352 uint32_t ch_data = ch_ctl + 4;
353 int i;
354 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700355 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700356 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200357 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700358
Keith Packard9b984da2011-09-19 13:54:47 -0700359 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700360 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700361 * and would like to run at 2MHz. So, take the
362 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700363 *
364 * Note that PCH attached eDP panels should use a 125MHz input
365 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700366 */
Adam Jackson1c958222011-10-14 17:22:25 -0400367 if (is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800368 if (IS_GEN6(dev) || IS_GEN7(dev))
369 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800370 else
371 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
372 } else if (HAS_PCH_SPLIT(dev))
Adam Jackson69191322011-07-26 15:39:44 -0400373 aux_clock_divider = 63; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800374 else
375 aux_clock_divider = intel_hrawclk(dev) / 2;
376
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200377 if (IS_GEN6(dev))
378 precharge = 3;
379 else
380 precharge = 5;
381
Jesse Barnes11bee432011-08-01 15:02:20 -0700382 /* Try to wait for any previous AUX channel activity */
383 for (try = 0; try < 3; try++) {
384 status = I915_READ(ch_ctl);
385 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
386 break;
387 msleep(1);
388 }
389
390 if (try == 3) {
391 WARN(1, "dp_aux_ch not started status 0x%08x\n",
392 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 return -EBUSY;
394 }
395
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700396 /* Must try at least 3 times according to DP spec */
397 for (try = 0; try < 5; try++) {
398 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100399 for (i = 0; i < send_bytes; i += 4)
400 I915_WRITE(ch_data + i,
401 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400402
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700403 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100404 I915_WRITE(ch_ctl,
405 DP_AUX_CH_CTL_SEND_BUSY |
406 DP_AUX_CH_CTL_TIME_OUT_400us |
407 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
408 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
409 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
410 DP_AUX_CH_CTL_DONE |
411 DP_AUX_CH_CTL_TIME_OUT_ERROR |
412 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700413 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700414 status = I915_READ(ch_ctl);
415 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
416 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100417 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700418 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400419
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700420 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100421 I915_WRITE(ch_ctl,
422 status |
423 DP_AUX_CH_CTL_DONE |
424 DP_AUX_CH_CTL_TIME_OUT_ERROR |
425 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400426
427 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
428 DP_AUX_CH_CTL_RECEIVE_ERROR))
429 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100430 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700431 break;
432 }
433
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700434 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700435 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700436 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700437 }
438
439 /* Check for timeout or receive error.
440 * Timeouts occur when the sink is not connected
441 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700442 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700443 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700444 return -EIO;
445 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700446
447 /* Timeouts occur when the device isn't connected, so they're
448 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700449 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800450 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700451 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452 }
453
454 /* Unload any bytes sent back from the other side */
455 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
456 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457 if (recv_bytes > recv_size)
458 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400459
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100460 for (i = 0; i < recv_bytes; i += 4)
461 unpack_aux(I915_READ(ch_data + i),
462 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463
464 return recv_bytes;
465}
466
467/* Write data to the aux channel in native mode */
468static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100469intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700470 uint16_t address, uint8_t *send, int send_bytes)
471{
472 int ret;
473 uint8_t msg[20];
474 int msg_bytes;
475 uint8_t ack;
476
Keith Packard9b984da2011-09-19 13:54:47 -0700477 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700478 if (send_bytes > 16)
479 return -1;
480 msg[0] = AUX_NATIVE_WRITE << 4;
481 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800482 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700483 msg[3] = send_bytes - 1;
484 memcpy(&msg[4], send, send_bytes);
485 msg_bytes = send_bytes + 4;
486 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100487 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 if (ret < 0)
489 return ret;
490 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
491 break;
492 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
493 udelay(100);
494 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700495 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 }
497 return send_bytes;
498}
499
500/* Write a single byte to the aux channel in native mode */
501static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100502intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700503 uint16_t address, uint8_t byte)
504{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100505 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700506}
507
508/* read bytes from a native aux channel */
509static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100510intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 uint16_t address, uint8_t *recv, int recv_bytes)
512{
513 uint8_t msg[4];
514 int msg_bytes;
515 uint8_t reply[20];
516 int reply_bytes;
517 uint8_t ack;
518 int ret;
519
Keith Packard9b984da2011-09-19 13:54:47 -0700520 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521 msg[0] = AUX_NATIVE_READ << 4;
522 msg[1] = address >> 8;
523 msg[2] = address & 0xff;
524 msg[3] = recv_bytes - 1;
525
526 msg_bytes = 4;
527 reply_bytes = recv_bytes + 1;
528
529 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100530 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700532 if (ret == 0)
533 return -EPROTO;
534 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700535 return ret;
536 ack = reply[0];
537 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
538 memcpy(recv, reply + 1, ret - 1);
539 return ret - 1;
540 }
541 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
542 udelay(100);
543 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700544 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700545 }
546}
547
548static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000549intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
550 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700551{
Dave Airlieab2c0672009-12-04 10:55:24 +1000552 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100553 struct intel_dp *intel_dp = container_of(adapter,
554 struct intel_dp,
555 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000556 uint16_t address = algo_data->address;
557 uint8_t msg[5];
558 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000559 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000560 int msg_bytes;
561 int reply_bytes;
562 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700563
Keith Packard9b984da2011-09-19 13:54:47 -0700564 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000565 /* Set up the command byte */
566 if (mode & MODE_I2C_READ)
567 msg[0] = AUX_I2C_READ << 4;
568 else
569 msg[0] = AUX_I2C_WRITE << 4;
570
571 if (!(mode & MODE_I2C_STOP))
572 msg[0] |= AUX_I2C_MOT << 4;
573
574 msg[1] = address >> 8;
575 msg[2] = address;
576
577 switch (mode) {
578 case MODE_I2C_WRITE:
579 msg[3] = 0;
580 msg[4] = write_byte;
581 msg_bytes = 5;
582 reply_bytes = 1;
583 break;
584 case MODE_I2C_READ:
585 msg[3] = 0;
586 msg_bytes = 4;
587 reply_bytes = 2;
588 break;
589 default:
590 msg_bytes = 3;
591 reply_bytes = 1;
592 break;
593 }
594
David Flynn8316f332010-12-08 16:10:21 +0000595 for (retry = 0; retry < 5; retry++) {
596 ret = intel_dp_aux_ch(intel_dp,
597 msg, msg_bytes,
598 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000599 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000600 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000601 return ret;
602 }
David Flynn8316f332010-12-08 16:10:21 +0000603
604 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
605 case AUX_NATIVE_REPLY_ACK:
606 /* I2C-over-AUX Reply field is only valid
607 * when paired with AUX ACK.
608 */
609 break;
610 case AUX_NATIVE_REPLY_NACK:
611 DRM_DEBUG_KMS("aux_ch native nack\n");
612 return -EREMOTEIO;
613 case AUX_NATIVE_REPLY_DEFER:
614 udelay(100);
615 continue;
616 default:
617 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
618 reply[0]);
619 return -EREMOTEIO;
620 }
621
Dave Airlieab2c0672009-12-04 10:55:24 +1000622 switch (reply[0] & AUX_I2C_REPLY_MASK) {
623 case AUX_I2C_REPLY_ACK:
624 if (mode == MODE_I2C_READ) {
625 *read_byte = reply[1];
626 }
627 return reply_bytes - 1;
628 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000629 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000630 return -EREMOTEIO;
631 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000632 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000633 udelay(100);
634 break;
635 default:
David Flynn8316f332010-12-08 16:10:21 +0000636 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000637 return -EREMOTEIO;
638 }
639 }
David Flynn8316f332010-12-08 16:10:21 +0000640
641 DRM_ERROR("too many retries, giving up\n");
642 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700643}
644
Keith Packard0b5c5412011-09-28 16:41:05 -0700645static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700646static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700647
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100649intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800650 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700651{
Keith Packard0b5c5412011-09-28 16:41:05 -0700652 int ret;
653
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800654 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100655 intel_dp->algo.running = false;
656 intel_dp->algo.address = 0;
657 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658
Akshay Joshi0206e352011-08-16 15:34:10 -0400659 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100660 intel_dp->adapter.owner = THIS_MODULE;
661 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100663 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
664 intel_dp->adapter.algo_data = &intel_dp->algo;
665 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
666
Keith Packard0b5c5412011-09-28 16:41:05 -0700667 ironlake_edp_panel_vdd_on(intel_dp);
668 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700669 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700670 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700671}
672
673static bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200674intel_dp_mode_fixup(struct drm_encoder *encoder,
675 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700676 struct drm_display_mode *adjusted_mode)
677{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100678 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100679 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100681 int max_lane_count = intel_dp_max_lane_count(intel_dp);
682 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200683 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700684 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
685
Keith Packardd15456d2011-09-18 17:35:47 -0700686 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
687 intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100688 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
689 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100690 }
691
Daniel Vettercb1793c2012-06-04 18:39:21 +0200692 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200693 return false;
694
Daniel Vetter083f9562012-04-20 20:23:49 +0200695 DRM_DEBUG_KMS("DP link computation with max lane count %i "
696 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200697 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200698
Daniel Vettercb1793c2012-06-04 18:39:21 +0200699 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200700 return false;
701
702 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200703 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200704
Jesse Barnes2514bc52012-06-21 15:13:50 -0700705 for (clock = 0; clock <= max_clock; clock++) {
706 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Dave Airliefe27d532010-06-30 11:46:17 +1000707 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700708
Daniel Vetter083f9562012-04-20 20:23:49 +0200709 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710 intel_dp->link_bw = bws[clock];
711 intel_dp->lane_count = lane_count;
712 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Daniel Vetter083f9562012-04-20 20:23:49 +0200713 DRM_DEBUG_KMS("DP link bw %02x lane "
714 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200716 adjusted_mode->clock, bpp);
717 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
718 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700719 return true;
720 }
721 }
722 }
Dave Airliefe27d532010-06-30 11:46:17 +1000723
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700724 return false;
725}
726
727struct intel_dp_m_n {
728 uint32_t tu;
729 uint32_t gmch_m;
730 uint32_t gmch_n;
731 uint32_t link_m;
732 uint32_t link_n;
733};
734
735static void
736intel_reduce_ratio(uint32_t *num, uint32_t *den)
737{
738 while (*num > 0xffffff || *den > 0xffffff) {
739 *num >>= 1;
740 *den >>= 1;
741 }
742}
743
744static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800745intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700746 int nlanes,
747 int pixel_clock,
748 int link_clock,
749 struct intel_dp_m_n *m_n)
750{
751 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800752 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700753 m_n->gmch_n = link_clock * nlanes;
754 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
755 m_n->link_m = pixel_clock;
756 m_n->link_n = link_clock;
757 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
758}
759
760void
761intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
762 struct drm_display_mode *adjusted_mode)
763{
764 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200765 struct intel_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700766 struct drm_i915_private *dev_priv = dev->dev_private;
767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700768 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700769 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800770 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
772 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700773 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774 */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200775 for_each_encoder_on_crtc(dev, crtc, encoder) {
776 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777
Keith Packard9a10f402011-11-02 13:03:47 -0700778 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
779 intel_dp->base.type == INTEL_OUTPUT_EDP)
780 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100781 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700782 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 }
784 }
785
786 /*
787 * Compute the GMCH and Link ratios. The '3' here is
788 * the number of bytes_per_pixel post-LUT, which we always
789 * set up for 8-bits of R/G/B, or 3 bytes total.
790 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700791 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 mode->clock, adjusted_mode->clock, &m_n);
793
Eric Anholtc619eed2010-01-28 16:45:52 -0800794 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800795 I915_WRITE(TRANSDATA_M1(pipe),
796 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
797 m_n.gmch_m);
798 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
799 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
800 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800802 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
803 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
804 m_n.gmch_m);
805 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
806 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
807 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 }
809}
810
Keith Packardf01eca22011-09-28 16:48:10 -0700811static void ironlake_edp_pll_on(struct drm_encoder *encoder);
812static void ironlake_edp_pll_off(struct drm_encoder *encoder);
813
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814static void
815intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
816 struct drm_display_mode *adjusted_mode)
817{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800818 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700819 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100820 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100821 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
823
Keith Packardf01eca22011-09-28 16:48:10 -0700824 /* Turn on the eDP PLL if needed */
825 if (is_edp(intel_dp)) {
826 if (!is_pch_edp(intel_dp))
827 ironlake_edp_pll_on(encoder);
828 else
829 ironlake_edp_pll_off(encoder);
830 }
831
Keith Packard417e8222011-11-01 19:54:11 -0700832 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800833 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700834 *
835 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800836 * SNB CPU
837 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700838 * CPT PCH
839 *
840 * IBX PCH and CPU are the same for almost everything,
841 * except that the CPU DP PLL is configured in this
842 * register
843 *
844 * CPT PCH is quite different, having many bits moved
845 * to the TRANS_DP_CTL register instead. That
846 * configuration happens (oddly) in ironlake_pch_enable
847 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400848
Keith Packard417e8222011-11-01 19:54:11 -0700849 /* Preserve the BIOS-computed detected bit. This is
850 * supposed to be read-only.
851 */
852 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
853 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700854
Keith Packard417e8222011-11-01 19:54:11 -0700855 /* Handle DP bits in common between all three register formats */
856
857 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858
Chris Wilsonea5b2132010-08-04 13:50:23 +0100859 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100861 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862 break;
863 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100864 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700865 break;
866 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100867 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700868 break;
869 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800870 if (intel_dp->has_audio) {
871 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
872 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100873 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800874 intel_write_eld(encoder, adjusted_mode);
875 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100876 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
877 intel_dp->link_configuration[0] = intel_dp->link_bw;
878 intel_dp->link_configuration[1] = intel_dp->lane_count;
Adam Jacksona2cab1b2011-07-12 17:38:05 -0400879 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400881 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700882 */
Jesse Barnes7183dc22011-07-07 11:10:58 -0700883 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
884 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100885 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 }
887
Keith Packard417e8222011-11-01 19:54:11 -0700888 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800889
Keith Packard1a2eb462011-11-16 16:26:07 -0800890 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
891 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
892 intel_dp->DP |= DP_SYNC_HS_HIGH;
893 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
894 intel_dp->DP |= DP_SYNC_VS_HIGH;
895 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
896
897 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
898 intel_dp->DP |= DP_ENHANCED_FRAMING;
899
900 intel_dp->DP |= intel_crtc->pipe << 29;
901
902 /* don't miss out required setting for eDP */
903 intel_dp->DP |= DP_PLL_ENABLE;
904 if (adjusted_mode->clock < 200000)
905 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
906 else
907 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
908 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700909 intel_dp->DP |= intel_dp->color_range;
910
911 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
912 intel_dp->DP |= DP_SYNC_HS_HIGH;
913 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
914 intel_dp->DP |= DP_SYNC_VS_HIGH;
915 intel_dp->DP |= DP_LINK_TRAIN_OFF;
916
917 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
918 intel_dp->DP |= DP_ENHANCED_FRAMING;
919
920 if (intel_crtc->pipe == 1)
921 intel_dp->DP |= DP_PIPEB_SELECT;
922
923 if (is_cpu_edp(intel_dp)) {
924 /* don't miss out required setting for eDP */
925 intel_dp->DP |= DP_PLL_ENABLE;
926 if (adjusted_mode->clock < 200000)
927 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
928 else
929 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
930 }
931 } else {
932 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800933 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934}
935
Keith Packard99ea7122011-11-01 19:57:50 -0700936#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
937#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
938
939#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
940#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
941
942#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
943#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
944
945static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
946 u32 mask,
947 u32 value)
948{
949 struct drm_device *dev = intel_dp->base.base.dev;
950 struct drm_i915_private *dev_priv = dev->dev_private;
951
952 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
953 mask, value,
954 I915_READ(PCH_PP_STATUS),
955 I915_READ(PCH_PP_CONTROL));
956
957 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
958 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
959 I915_READ(PCH_PP_STATUS),
960 I915_READ(PCH_PP_CONTROL));
961 }
962}
963
964static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
965{
966 DRM_DEBUG_KMS("Wait for panel power on\n");
967 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
968}
969
Keith Packardbd943152011-09-18 23:09:52 -0700970static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
971{
Keith Packardbd943152011-09-18 23:09:52 -0700972 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700973 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700974}
Keith Packardbd943152011-09-18 23:09:52 -0700975
Keith Packard99ea7122011-11-01 19:57:50 -0700976static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
977{
978 DRM_DEBUG_KMS("Wait for panel power cycle\n");
979 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
980}
Keith Packardbd943152011-09-18 23:09:52 -0700981
Keith Packard99ea7122011-11-01 19:57:50 -0700982
Keith Packard832dd3c2011-11-01 19:34:06 -0700983/* Read the current pp_control value, unlocking the register if it
984 * is locked
985 */
986
987static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
988{
989 u32 control = I915_READ(PCH_PP_CONTROL);
990
991 control &= ~PANEL_UNLOCK_MASK;
992 control |= PANEL_UNLOCK_REGS;
993 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700994}
995
Jesse Barnes5d613502011-01-24 17:10:54 -0800996static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
997{
998 struct drm_device *dev = intel_dp->base.base.dev;
999 struct drm_i915_private *dev_priv = dev->dev_private;
1000 u32 pp;
1001
Keith Packard97af61f572011-09-28 16:23:51 -07001002 if (!is_edp(intel_dp))
1003 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001004 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001005
Keith Packardbd943152011-09-18 23:09:52 -07001006 WARN(intel_dp->want_panel_vdd,
1007 "eDP VDD already requested on\n");
1008
1009 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001010
Keith Packardbd943152011-09-18 23:09:52 -07001011 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1012 DRM_DEBUG_KMS("eDP VDD already on\n");
1013 return;
1014 }
1015
Keith Packard99ea7122011-11-01 19:57:50 -07001016 if (!ironlake_edp_have_panel_power(intel_dp))
1017 ironlake_wait_panel_power_cycle(intel_dp);
1018
Keith Packard832dd3c2011-11-01 19:34:06 -07001019 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001020 pp |= EDP_FORCE_VDD;
1021 I915_WRITE(PCH_PP_CONTROL, pp);
1022 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001023 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1024 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001025
1026 /*
1027 * If the panel wasn't on, delay before accessing aux channel
1028 */
1029 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001030 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001031 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001032 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001033}
1034
Keith Packardbd943152011-09-18 23:09:52 -07001035static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001036{
1037 struct drm_device *dev = intel_dp->base.base.dev;
1038 struct drm_i915_private *dev_priv = dev->dev_private;
1039 u32 pp;
1040
Keith Packardbd943152011-09-18 23:09:52 -07001041 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001042 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001043 pp &= ~EDP_FORCE_VDD;
1044 I915_WRITE(PCH_PP_CONTROL, pp);
1045 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001046
Keith Packardbd943152011-09-18 23:09:52 -07001047 /* Make sure sequencer is idle before allowing subsequent activity */
1048 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1049 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001050
1051 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001052 }
1053}
1054
1055static void ironlake_panel_vdd_work(struct work_struct *__work)
1056{
1057 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1058 struct intel_dp, panel_vdd_work);
1059 struct drm_device *dev = intel_dp->base.base.dev;
1060
Keith Packard627f7672011-10-31 11:30:10 -07001061 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001062 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001063 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001064}
1065
1066static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1067{
Keith Packard97af61f572011-09-28 16:23:51 -07001068 if (!is_edp(intel_dp))
1069 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001070
Keith Packardbd943152011-09-18 23:09:52 -07001071 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1072 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001073
Keith Packardbd943152011-09-18 23:09:52 -07001074 intel_dp->want_panel_vdd = false;
1075
1076 if (sync) {
1077 ironlake_panel_vdd_off_sync(intel_dp);
1078 } else {
1079 /*
1080 * Queue the timer to fire a long
1081 * time from now (relative to the power down delay)
1082 * to keep the panel power up across a sequence of operations
1083 */
1084 schedule_delayed_work(&intel_dp->panel_vdd_work,
1085 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1086 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001087}
1088
Keith Packard86a30732011-10-20 13:40:33 -07001089static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001090{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001091 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001092 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001093 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001094
Keith Packard97af61f572011-09-28 16:23:51 -07001095 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001096 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001097
1098 DRM_DEBUG_KMS("Turn eDP power on\n");
1099
1100 if (ironlake_edp_have_panel_power(intel_dp)) {
1101 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001102 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001103 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001104
Keith Packard99ea7122011-11-01 19:57:50 -07001105 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001106
Keith Packard832dd3c2011-11-01 19:34:06 -07001107 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001108 if (IS_GEN5(dev)) {
1109 /* ILK workaround: disable reset around power sequence */
1110 pp &= ~PANEL_POWER_RESET;
1111 I915_WRITE(PCH_PP_CONTROL, pp);
1112 POSTING_READ(PCH_PP_CONTROL);
1113 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001114
Keith Packard1c0ae802011-09-19 13:59:29 -07001115 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001116 if (!IS_GEN5(dev))
1117 pp |= PANEL_POWER_RESET;
1118
Jesse Barnes9934c132010-07-22 13:18:19 -07001119 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001120 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001121
Keith Packard99ea7122011-11-01 19:57:50 -07001122 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001123
Keith Packard05ce1a42011-09-29 16:33:01 -07001124 if (IS_GEN5(dev)) {
1125 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1126 I915_WRITE(PCH_PP_CONTROL, pp);
1127 POSTING_READ(PCH_PP_CONTROL);
1128 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001129}
1130
Keith Packard99ea7122011-11-01 19:57:50 -07001131static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001132{
Keith Packard99ea7122011-11-01 19:57:50 -07001133 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001134 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001135 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001136
Keith Packard97af61f572011-09-28 16:23:51 -07001137 if (!is_edp(intel_dp))
1138 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001139
Keith Packard99ea7122011-11-01 19:57:50 -07001140 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001141
Daniel Vetter6cb49832012-05-20 17:14:50 +02001142 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001143
Keith Packard832dd3c2011-11-01 19:34:06 -07001144 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001145 /* We need to switch off panel power _and_ force vdd, for otherwise some
1146 * panels get very unhappy and cease to work. */
1147 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001148 I915_WRITE(PCH_PP_CONTROL, pp);
1149 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001150
Daniel Vetter35a38552012-08-12 22:17:14 +02001151 intel_dp->want_panel_vdd = false;
1152
Keith Packard99ea7122011-11-01 19:57:50 -07001153 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001154}
1155
Keith Packard86a30732011-10-20 13:40:33 -07001156static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001157{
Keith Packardf01eca22011-09-28 16:48:10 -07001158 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001159 struct drm_i915_private *dev_priv = dev->dev_private;
1160 u32 pp;
1161
Keith Packardf01eca22011-09-28 16:48:10 -07001162 if (!is_edp(intel_dp))
1163 return;
1164
Zhao Yakui28c97732009-10-09 11:39:41 +08001165 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001166 /*
1167 * If we enable the backlight right away following a panel power
1168 * on, we may see slight flicker as the panel syncs with the eDP
1169 * link. So delay a bit to make sure the image is solid before
1170 * allowing it to appear.
1171 */
Keith Packardf01eca22011-09-28 16:48:10 -07001172 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001173 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001174 pp |= EDP_BLC_ENABLE;
1175 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001176 POSTING_READ(PCH_PP_CONTROL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001177}
1178
Keith Packard86a30732011-10-20 13:40:33 -07001179static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001180{
Keith Packardf01eca22011-09-28 16:48:10 -07001181 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001182 struct drm_i915_private *dev_priv = dev->dev_private;
1183 u32 pp;
1184
Keith Packardf01eca22011-09-28 16:48:10 -07001185 if (!is_edp(intel_dp))
1186 return;
1187
Zhao Yakui28c97732009-10-09 11:39:41 +08001188 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001189 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001190 pp &= ~EDP_BLC_ENABLE;
1191 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001192 POSTING_READ(PCH_PP_CONTROL);
1193 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001194}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001195
Jesse Barnesd240f202010-08-13 15:43:26 -07001196static void ironlake_edp_pll_on(struct drm_encoder *encoder)
1197{
1198 struct drm_device *dev = encoder->dev;
1199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 u32 dpa_ctl;
1201
1202 DRM_DEBUG_KMS("\n");
1203 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001204 dpa_ctl |= DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001205 I915_WRITE(DP_A, dpa_ctl);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001206 POSTING_READ(DP_A);
1207 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001208}
1209
1210static void ironlake_edp_pll_off(struct drm_encoder *encoder)
1211{
1212 struct drm_device *dev = encoder->dev;
1213 struct drm_i915_private *dev_priv = dev->dev_private;
1214 u32 dpa_ctl;
1215
1216 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001217 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001218 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001219 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001220 udelay(200);
1221}
1222
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001223/* If the sink supports it, try to set the power state appropriately */
1224static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1225{
1226 int ret, i;
1227
1228 /* Should have a valid DPCD by this point */
1229 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1230 return;
1231
1232 if (mode != DRM_MODE_DPMS_ON) {
1233 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1234 DP_SET_POWER_D3);
1235 if (ret != 1)
1236 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1237 } else {
1238 /*
1239 * When turning on, we need to retry for 1ms to give the sink
1240 * time to wake up.
1241 */
1242 for (i = 0; i < 3; i++) {
1243 ret = intel_dp_aux_native_write_1(intel_dp,
1244 DP_SET_POWER,
1245 DP_SET_POWER_D0);
1246 if (ret == 1)
1247 break;
1248 msleep(1);
1249 }
1250 }
1251}
1252
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001253static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1254 enum pipe *pipe)
1255{
1256 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1257 struct drm_device *dev = encoder->base.dev;
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259 u32 tmp = I915_READ(intel_dp->output_reg);
1260
1261 if (!(tmp & DP_PORT_EN))
1262 return false;
1263
1264 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1265 *pipe = PORT_TO_PIPE_CPT(tmp);
1266 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1267 *pipe = PORT_TO_PIPE(tmp);
1268 } else {
1269 u32 trans_sel;
1270 u32 trans_dp;
1271 int i;
1272
1273 switch (intel_dp->output_reg) {
1274 case PCH_DP_B:
1275 trans_sel = TRANS_DP_PORT_SEL_B;
1276 break;
1277 case PCH_DP_C:
1278 trans_sel = TRANS_DP_PORT_SEL_C;
1279 break;
1280 case PCH_DP_D:
1281 trans_sel = TRANS_DP_PORT_SEL_D;
1282 break;
1283 default:
1284 return true;
1285 }
1286
1287 for_each_pipe(i) {
1288 trans_dp = I915_READ(TRANS_DP_CTL(i));
1289 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1290 *pipe = i;
1291 return true;
1292 }
1293 }
1294 }
1295
1296 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
1297
1298 return true;
1299}
1300
Daniel Vettere8cb4552012-07-01 13:05:48 +02001301static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001302{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001303 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001304
1305 /* Make sure the panel is off before trying to change the mode. But also
1306 * ensure that we have vdd while we switch off the panel. */
1307 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001308 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001309 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001310 ironlake_edp_panel_off(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001311 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001312}
1313
Daniel Vettere8cb4552012-07-01 13:05:48 +02001314static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001315{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001316 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1317 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001318 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001319 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001320
Daniel Vettere8cb4552012-07-01 13:05:48 +02001321 ironlake_edp_panel_vdd_on(intel_dp);
1322 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1323 if (!(dp_reg & DP_PORT_EN)) {
1324 intel_dp_start_link_train(intel_dp);
1325 ironlake_edp_panel_on(intel_dp);
1326 ironlake_edp_panel_vdd_off(intel_dp, true);
1327 intel_dp_complete_link_train(intel_dp);
1328 } else
1329 ironlake_edp_panel_vdd_off(intel_dp, false);
1330 ironlake_edp_backlight_on(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001331}
1332
1333static void
1334intel_dp_dpms(struct drm_connector *connector, int mode)
1335{
1336 struct intel_dp *intel_dp = intel_attached_dp(connector);
1337
1338 /* DP supports only 2 dpms states. */
1339 if (mode != DRM_MODE_DPMS_ON)
1340 mode = DRM_MODE_DPMS_OFF;
1341
1342 if (mode == connector->dpms)
1343 return;
1344
1345 connector->dpms = mode;
1346
1347 /* Only need to change hw state when actually enabled */
1348 if (!intel_dp->base.base.crtc) {
1349 intel_dp->base.connectors_active = false;
1350 return;
1351 }
1352
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001353 if (mode != DRM_MODE_DPMS_ON) {
Daniel Vettere8cb4552012-07-01 13:05:48 +02001354 intel_encoder_dpms(&intel_dp->base, mode);
Keith Packard21264c62011-11-01 20:25:21 -07001355
1356 if (is_cpu_edp(intel_dp))
Daniel Vettere8cb4552012-07-01 13:05:48 +02001357 ironlake_edp_pll_off(&intel_dp->base.base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001358 } else {
Keith Packard21264c62011-11-01 20:25:21 -07001359 if (is_cpu_edp(intel_dp))
Daniel Vettere8cb4552012-07-01 13:05:48 +02001360 ironlake_edp_pll_on(&intel_dp->base.base);
Keith Packard21264c62011-11-01 20:25:21 -07001361
Daniel Vettere8cb4552012-07-01 13:05:48 +02001362 intel_encoder_dpms(&intel_dp->base, mode);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001363 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001364
1365 intel_connector_check_state(to_intel_connector(connector));
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001366}
1367
1368/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001369 * Native read with retry for link status and receiver capability reads for
1370 * cases where the sink may still be asleep.
1371 */
1372static bool
1373intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1374 uint8_t *recv, int recv_bytes)
1375{
1376 int ret, i;
1377
1378 /*
1379 * Sinks are *supposed* to come up within 1ms from an off state,
1380 * but we're also supposed to retry 3 times per the spec.
1381 */
1382 for (i = 0; i < 3; i++) {
1383 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1384 recv_bytes);
1385 if (ret == recv_bytes)
1386 return true;
1387 msleep(1);
1388 }
1389
1390 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001391}
1392
1393/*
1394 * Fetch AUX CH registers 0x202 - 0x207 which contain
1395 * link status information
1396 */
1397static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001398intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001399{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001400 return intel_dp_aux_native_read_retry(intel_dp,
1401 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001402 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001403 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001404}
1405
1406static uint8_t
1407intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1408 int r)
1409{
1410 return link_status[r - DP_LANE0_1_STATUS];
1411}
1412
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001413static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001414intel_get_adjust_request_voltage(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001415 int lane)
1416{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001417 int s = ((lane & 1) ?
1418 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1419 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001420 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001421
1422 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1423}
1424
1425static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001426intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427 int lane)
1428{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001429 int s = ((lane & 1) ?
1430 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1431 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001432 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001433
1434 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1435}
1436
1437
1438#if 0
1439static char *voltage_names[] = {
1440 "0.4V", "0.6V", "0.8V", "1.2V"
1441};
1442static char *pre_emph_names[] = {
1443 "0dB", "3.5dB", "6dB", "9.5dB"
1444};
1445static char *link_train_names[] = {
1446 "pattern 1", "pattern 2", "idle", "off"
1447};
1448#endif
1449
1450/*
1451 * These are source-specific values; current Intel hardware supports
1452 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1453 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001454
1455static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001456intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001457{
Keith Packard1a2eb462011-11-16 16:26:07 -08001458 struct drm_device *dev = intel_dp->base.base.dev;
1459
1460 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1461 return DP_TRAIN_VOLTAGE_SWING_800;
1462 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1463 return DP_TRAIN_VOLTAGE_SWING_1200;
1464 else
1465 return DP_TRAIN_VOLTAGE_SWING_800;
1466}
1467
1468static uint8_t
1469intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1470{
1471 struct drm_device *dev = intel_dp->base.base.dev;
1472
1473 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1474 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1475 case DP_TRAIN_VOLTAGE_SWING_400:
1476 return DP_TRAIN_PRE_EMPHASIS_6;
1477 case DP_TRAIN_VOLTAGE_SWING_600:
1478 case DP_TRAIN_VOLTAGE_SWING_800:
1479 return DP_TRAIN_PRE_EMPHASIS_3_5;
1480 default:
1481 return DP_TRAIN_PRE_EMPHASIS_0;
1482 }
1483 } else {
1484 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1485 case DP_TRAIN_VOLTAGE_SWING_400:
1486 return DP_TRAIN_PRE_EMPHASIS_6;
1487 case DP_TRAIN_VOLTAGE_SWING_600:
1488 return DP_TRAIN_PRE_EMPHASIS_6;
1489 case DP_TRAIN_VOLTAGE_SWING_800:
1490 return DP_TRAIN_PRE_EMPHASIS_3_5;
1491 case DP_TRAIN_VOLTAGE_SWING_1200:
1492 default:
1493 return DP_TRAIN_PRE_EMPHASIS_0;
1494 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001495 }
1496}
1497
1498static void
Keith Packard93f62da2011-11-01 19:45:03 -07001499intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500{
1501 uint8_t v = 0;
1502 uint8_t p = 0;
1503 int lane;
Keith Packard93f62da2011-11-01 19:45:03 -07001504 uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
Keith Packard1a2eb462011-11-16 16:26:07 -08001505 uint8_t voltage_max;
1506 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507
Jesse Barnes33a34e42010-09-08 12:42:02 -07001508 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001509 uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
1510 uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001511
1512 if (this_v > v)
1513 v = this_v;
1514 if (this_p > p)
1515 p = this_p;
1516 }
1517
Keith Packard1a2eb462011-11-16 16:26:07 -08001518 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001519 if (v >= voltage_max)
1520 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521
Keith Packard1a2eb462011-11-16 16:26:07 -08001522 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1523 if (p >= preemph_max)
1524 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001525
1526 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001527 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528}
1529
1530static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001531intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001533 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001535 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536 case DP_TRAIN_VOLTAGE_SWING_400:
1537 default:
1538 signal_levels |= DP_VOLTAGE_0_4;
1539 break;
1540 case DP_TRAIN_VOLTAGE_SWING_600:
1541 signal_levels |= DP_VOLTAGE_0_6;
1542 break;
1543 case DP_TRAIN_VOLTAGE_SWING_800:
1544 signal_levels |= DP_VOLTAGE_0_8;
1545 break;
1546 case DP_TRAIN_VOLTAGE_SWING_1200:
1547 signal_levels |= DP_VOLTAGE_1_2;
1548 break;
1549 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001550 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551 case DP_TRAIN_PRE_EMPHASIS_0:
1552 default:
1553 signal_levels |= DP_PRE_EMPHASIS_0;
1554 break;
1555 case DP_TRAIN_PRE_EMPHASIS_3_5:
1556 signal_levels |= DP_PRE_EMPHASIS_3_5;
1557 break;
1558 case DP_TRAIN_PRE_EMPHASIS_6:
1559 signal_levels |= DP_PRE_EMPHASIS_6;
1560 break;
1561 case DP_TRAIN_PRE_EMPHASIS_9_5:
1562 signal_levels |= DP_PRE_EMPHASIS_9_5;
1563 break;
1564 }
1565 return signal_levels;
1566}
1567
Zhenyu Wange3421a12010-04-08 09:43:27 +08001568/* Gen6's DP voltage swing and pre-emphasis control */
1569static uint32_t
1570intel_gen6_edp_signal_levels(uint8_t train_set)
1571{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001572 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1573 DP_TRAIN_PRE_EMPHASIS_MASK);
1574 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001575 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001576 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1577 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1578 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1579 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001580 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001581 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1582 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001583 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001584 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1585 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001586 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001587 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1588 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001589 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001590 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1591 "0x%x\n", signal_levels);
1592 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001593 }
1594}
1595
Keith Packard1a2eb462011-11-16 16:26:07 -08001596/* Gen7's DP voltage swing and pre-emphasis control */
1597static uint32_t
1598intel_gen7_edp_signal_levels(uint8_t train_set)
1599{
1600 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1601 DP_TRAIN_PRE_EMPHASIS_MASK);
1602 switch (signal_levels) {
1603 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1604 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1605 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1606 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1607 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1608 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1609
1610 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1611 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1612 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1613 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1614
1615 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1616 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1617 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1618 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1619
1620 default:
1621 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1622 "0x%x\n", signal_levels);
1623 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1624 }
1625}
1626
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001627static uint8_t
1628intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1629 int lane)
1630{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001631 int s = (lane & 1) * 4;
Keith Packard93f62da2011-11-01 19:45:03 -07001632 uint8_t l = link_status[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001633
1634 return (l >> s) & 0xf;
1635}
1636
1637/* Check for clock recovery is done on all channels */
1638static bool
1639intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1640{
1641 int lane;
1642 uint8_t lane_status;
1643
1644 for (lane = 0; lane < lane_count; lane++) {
1645 lane_status = intel_get_lane_status(link_status, lane);
1646 if ((lane_status & DP_LANE_CR_DONE) == 0)
1647 return false;
1648 }
1649 return true;
1650}
1651
1652/* Check to see if channel eq is done on all channels */
1653#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1654 DP_LANE_CHANNEL_EQ_DONE|\
1655 DP_LANE_SYMBOL_LOCKED)
1656static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001657intel_channel_eq_ok(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001658{
1659 uint8_t lane_align;
1660 uint8_t lane_status;
1661 int lane;
1662
Keith Packard93f62da2011-11-01 19:45:03 -07001663 lane_align = intel_dp_link_status(link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001664 DP_LANE_ALIGN_STATUS_UPDATED);
1665 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1666 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001667 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001668 lane_status = intel_get_lane_status(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001669 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1670 return false;
1671 }
1672 return true;
1673}
1674
1675static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001676intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001677 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001678 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001679{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001680 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001681 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001682 int ret;
1683
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001684 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
1685 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1686
1687 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1688 case DP_TRAINING_PATTERN_DISABLE:
1689 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1690 break;
1691 case DP_TRAINING_PATTERN_1:
1692 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1693 break;
1694 case DP_TRAINING_PATTERN_2:
1695 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1696 break;
1697 case DP_TRAINING_PATTERN_3:
1698 DRM_ERROR("DP training pattern 3 not supported\n");
1699 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1700 break;
1701 }
1702
1703 } else {
1704 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1705
1706 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1707 case DP_TRAINING_PATTERN_DISABLE:
1708 dp_reg_value |= DP_LINK_TRAIN_OFF;
1709 break;
1710 case DP_TRAINING_PATTERN_1:
1711 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1712 break;
1713 case DP_TRAINING_PATTERN_2:
1714 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1715 break;
1716 case DP_TRAINING_PATTERN_3:
1717 DRM_ERROR("DP training pattern 3 not supported\n");
1718 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1719 break;
1720 }
1721 }
1722
Chris Wilsonea5b2132010-08-04 13:50:23 +01001723 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1724 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001725
Chris Wilsonea5b2132010-08-04 13:50:23 +01001726 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001727 DP_TRAINING_PATTERN_SET,
1728 dp_train_pat);
1729
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001730 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1731 DP_TRAINING_PATTERN_DISABLE) {
1732 ret = intel_dp_aux_native_write(intel_dp,
1733 DP_TRAINING_LANE0_SET,
1734 intel_dp->train_set,
1735 intel_dp->lane_count);
1736 if (ret != intel_dp->lane_count)
1737 return false;
1738 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001739
1740 return true;
1741}
1742
Jesse Barnes33a34e42010-09-08 12:42:02 -07001743/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001744static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001745intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001746{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001747 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001748 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001749 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001750 int i;
1751 uint8_t voltage;
1752 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001753 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001754 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001755
Adam Jacksone8519462011-07-21 17:48:38 -04001756 /*
1757 * On CPT we have to enable the port in training pattern 1, which
1758 * will happen below in intel_dp_set_link_train. Otherwise, enable
1759 * the port and wait for it to become active.
1760 */
1761 if (!HAS_PCH_CPT(dev)) {
1762 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1763 POSTING_READ(intel_dp->output_reg);
1764 intel_wait_for_vblank(dev, intel_crtc->pipe);
1765 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001766
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001767 /* Write the link configuration data */
1768 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1769 intel_dp->link_configuration,
1770 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001771
1772 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001773
Jesse Barnes33a34e42010-09-08 12:42:02 -07001774 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001775 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001776 voltage_tries = 0;
1777 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001778 clock_recovery = false;
1779 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001780 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001781 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001782 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001783
Keith Packard1a2eb462011-11-16 16:26:07 -08001784
1785 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1786 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1787 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1788 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001789 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001790 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1791 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001792 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1793 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001794 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1795 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001797 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001798 DP_TRAINING_PATTERN_1 |
1799 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001800 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001801 /* Set training pattern 1 */
1802
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001803 udelay(100);
Keith Packard93f62da2011-11-01 19:45:03 -07001804 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1805 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001806 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001807 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001808
Keith Packard93f62da2011-11-01 19:45:03 -07001809 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1810 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001811 clock_recovery = true;
1812 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001813 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001814
1815 /* Check to see if we've tried the max voltage */
1816 for (i = 0; i < intel_dp->lane_count; i++)
1817 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1818 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001819 if (i == intel_dp->lane_count && voltage_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001820 ++loop_tries;
1821 if (loop_tries == 5) {
1822 DRM_DEBUG_KMS("too many full retries, give up\n");
1823 break;
1824 }
1825 memset(intel_dp->train_set, 0, 4);
1826 voltage_tries = 0;
1827 continue;
1828 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001829
1830 /* Check to see if we've tried the same voltage 5 times */
1831 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001832 ++voltage_tries;
1833 if (voltage_tries == 5) {
1834 DRM_DEBUG_KMS("too many voltage retries, give up\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001835 break;
Keith Packardcdb0e952011-11-01 20:00:06 -07001836 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001837 } else
Keith Packardcdb0e952011-11-01 20:00:06 -07001838 voltage_tries = 0;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001839 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1840
1841 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001842 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001843 }
1844
Jesse Barnes33a34e42010-09-08 12:42:02 -07001845 intel_dp->DP = DP;
1846}
1847
1848static void
1849intel_dp_complete_link_train(struct intel_dp *intel_dp)
1850{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001851 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001852 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001853 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001854 uint32_t DP = intel_dp->DP;
1855
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001856 /* channel equalization */
1857 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001858 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001859 channel_eq = false;
1860 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001861 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001862 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001863 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001864
Jesse Barnes37f80972011-01-05 14:45:24 -08001865 if (cr_tries > 5) {
1866 DRM_ERROR("failed to train DP, aborting\n");
1867 intel_dp_link_down(intel_dp);
1868 break;
1869 }
1870
Keith Packard1a2eb462011-11-16 16:26:07 -08001871 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1872 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1873 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1874 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001875 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001876 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1877 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001878 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001879 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1880 }
1881
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001882 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001883 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001884 DP_TRAINING_PATTERN_2 |
1885 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001886 break;
1887
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001888 udelay(400);
Keith Packard93f62da2011-11-01 19:45:03 -07001889 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001890 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001891
Jesse Barnes37f80972011-01-05 14:45:24 -08001892 /* Make sure clock is still ok */
Keith Packard93f62da2011-11-01 19:45:03 -07001893 if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001894 intel_dp_start_link_train(intel_dp);
1895 cr_tries++;
1896 continue;
1897 }
1898
Keith Packard93f62da2011-11-01 19:45:03 -07001899 if (intel_channel_eq_ok(intel_dp, link_status)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001900 channel_eq = true;
1901 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001902 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001903
Jesse Barnes37f80972011-01-05 14:45:24 -08001904 /* Try 5 times, then try clock recovery if that fails */
1905 if (tries > 5) {
1906 intel_dp_link_down(intel_dp);
1907 intel_dp_start_link_train(intel_dp);
1908 tries = 0;
1909 cr_tries++;
1910 continue;
1911 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001912
1913 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001914 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001915 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001916 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001917
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001918 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001919}
1920
1921static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001922intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001923{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001924 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001926 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001927
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001928 if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
1929 return;
1930
Zhao Yakui28c97732009-10-09 11:39:41 +08001931 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001932
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001933 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001934 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001935 I915_WRITE(intel_dp->output_reg, DP);
1936 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001937 udelay(100);
1938 }
1939
Keith Packard1a2eb462011-11-16 16:26:07 -08001940 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001941 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001942 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001943 } else {
1944 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001945 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001946 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001947 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001948
Chris Wilsonfe255d02010-09-11 21:37:48 +01001949 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001950
Keith Packard417e8222011-11-01 19:54:11 -07001951 if (is_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001952 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
Keith Packard417e8222011-11-01 19:54:11 -07001953 DP |= DP_LINK_TRAIN_OFF_CPT;
1954 else
1955 DP |= DP_LINK_TRAIN_OFF;
1956 }
Eric Anholt5bddd172010-11-18 09:32:59 +08001957
Daniel Vetter493a7082012-05-30 12:31:56 +02001958 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001959 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001960 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1961
Eric Anholt5bddd172010-11-18 09:32:59 +08001962 /* Hardware workaround: leaving our transcoder select
1963 * set to transcoder B while it's off will prevent the
1964 * corresponding HDMI output on transcoder A.
1965 *
1966 * Combine this with another hardware workaround:
1967 * transcoder select bit can only be cleared while the
1968 * port is enabled.
1969 */
1970 DP &= ~DP_PIPEB_SELECT;
1971 I915_WRITE(intel_dp->output_reg, DP);
1972
1973 /* Changes to enable or select take place the vblank
1974 * after being written.
1975 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001976 if (crtc == NULL) {
1977 /* We can arrive here never having been attached
1978 * to a CRTC, for instance, due to inheriting
1979 * random state from the BIOS.
1980 *
1981 * If the pipe is not running, play safe and
1982 * wait for the clocks to stabilise before
1983 * continuing.
1984 */
1985 POSTING_READ(intel_dp->output_reg);
1986 msleep(50);
1987 } else
1988 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08001989 }
1990
Wu Fengguang832afda2011-12-09 20:42:21 +08001991 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001992 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1993 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001994 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001995}
1996
Keith Packard26d61aa2011-07-25 20:01:09 -07001997static bool
1998intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07001999{
Keith Packard92fd8fd2011-07-25 19:50:10 -07002000 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Akshay Joshi0206e352011-08-16 15:34:10 -04002001 sizeof(intel_dp->dpcd)) &&
Keith Packard92fd8fd2011-07-25 19:50:10 -07002002 (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
Keith Packard26d61aa2011-07-25 20:01:09 -07002003 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002004 }
2005
Keith Packard26d61aa2011-07-25 20:01:09 -07002006 return false;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002007}
2008
Adam Jackson0d198322012-05-14 16:05:47 -04002009static void
2010intel_dp_probe_oui(struct intel_dp *intel_dp)
2011{
2012 u8 buf[3];
2013
2014 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2015 return;
2016
Daniel Vetter351cfc32012-06-12 13:20:47 +02002017 ironlake_edp_panel_vdd_on(intel_dp);
2018
Adam Jackson0d198322012-05-14 16:05:47 -04002019 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2020 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2021 buf[0], buf[1], buf[2]);
2022
2023 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2024 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2025 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002026
2027 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002028}
2029
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002030static bool
2031intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2032{
2033 int ret;
2034
2035 ret = intel_dp_aux_native_read_retry(intel_dp,
2036 DP_DEVICE_SERVICE_IRQ_VECTOR,
2037 sink_irq_vector, 1);
2038 if (!ret)
2039 return false;
2040
2041 return true;
2042}
2043
2044static void
2045intel_dp_handle_test_request(struct intel_dp *intel_dp)
2046{
2047 /* NAK by default */
2048 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
2049}
2050
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002051/*
2052 * According to DP spec
2053 * 5.1.2:
2054 * 1. Read DPCD
2055 * 2. Configure link according to Receiver Capabilities
2056 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2057 * 4. Check link status on receipt of hot-plug interrupt
2058 */
2059
2060static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002061intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002062{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002063 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002064 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002065
Daniel Vetter24e804b2012-07-26 19:25:46 +02002066 if (!intel_dp->base.connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002067 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002068
Daniel Vetter24e804b2012-07-26 19:25:46 +02002069 if (WARN_ON(!intel_dp->base.base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002070 return;
2071
Keith Packard92fd8fd2011-07-25 19:50:10 -07002072 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002073 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002074 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002075 return;
2076 }
2077
Keith Packard92fd8fd2011-07-25 19:50:10 -07002078 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002079 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002080 intel_dp_link_down(intel_dp);
2081 return;
2082 }
2083
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002084 /* Try to read the source of the interrupt */
2085 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2086 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2087 /* Clear interrupt source */
2088 intel_dp_aux_native_write_1(intel_dp,
2089 DP_DEVICE_SERVICE_IRQ_VECTOR,
2090 sink_irq_vector);
2091
2092 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2093 intel_dp_handle_test_request(intel_dp);
2094 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2095 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2096 }
2097
Keith Packard93f62da2011-11-01 19:45:03 -07002098 if (!intel_channel_eq_ok(intel_dp, link_status)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002099 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2100 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002101 intel_dp_start_link_train(intel_dp);
2102 intel_dp_complete_link_train(intel_dp);
2103 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002104}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002105
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002106static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002107intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002108{
Keith Packard26d61aa2011-07-25 20:01:09 -07002109 if (intel_dp_get_dpcd(intel_dp))
2110 return connector_status_connected;
2111 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002112}
2113
2114static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002115ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002116{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002117 enum drm_connector_status status;
2118
Chris Wilsonfe16d942011-02-12 10:29:38 +00002119 /* Can't disconnect eDP, but you can close the lid... */
2120 if (is_edp(intel_dp)) {
2121 status = intel_panel_detect(intel_dp->base.base.dev);
2122 if (status == connector_status_unknown)
2123 status = connector_status_connected;
2124 return status;
2125 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002126
Keith Packard26d61aa2011-07-25 20:01:09 -07002127 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002128}
2129
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002130static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002131g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002132{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002133 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002134 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002135 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002136
Chris Wilsonea5b2132010-08-04 13:50:23 +01002137 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002139 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002140 break;
2141 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002142 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002143 break;
2144 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002145 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002146 break;
2147 default:
2148 return connector_status_unknown;
2149 }
2150
Chris Wilson10f76a32012-05-11 18:01:32 +01002151 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002152 return connector_status_disconnected;
2153
Keith Packard26d61aa2011-07-25 20:01:09 -07002154 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002155}
2156
Keith Packard8c241fe2011-09-28 16:38:44 -07002157static struct edid *
2158intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2159{
2160 struct intel_dp *intel_dp = intel_attached_dp(connector);
2161 struct edid *edid;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002162 int size;
Keith Packard8c241fe2011-09-28 16:38:44 -07002163
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002164 if (is_edp(intel_dp)) {
2165 if (!intel_dp->edid)
2166 return NULL;
2167
2168 size = (intel_dp->edid->extensions + 1) * EDID_LENGTH;
2169 edid = kmalloc(size, GFP_KERNEL);
2170 if (!edid)
2171 return NULL;
2172
2173 memcpy(edid, intel_dp->edid, size);
2174 return edid;
2175 }
2176
Keith Packard8c241fe2011-09-28 16:38:44 -07002177 edid = drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002178 return edid;
2179}
2180
2181static int
2182intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2183{
2184 struct intel_dp *intel_dp = intel_attached_dp(connector);
2185 int ret;
2186
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002187 if (is_edp(intel_dp)) {
2188 drm_mode_connector_update_edid_property(connector,
2189 intel_dp->edid);
2190 ret = drm_add_edid_modes(connector, intel_dp->edid);
2191 drm_edid_to_eld(connector,
2192 intel_dp->edid);
2193 connector->display_info.raw_edid = NULL;
2194 return intel_dp->edid_mode_count;
2195 }
2196
Keith Packard8c241fe2011-09-28 16:38:44 -07002197 ret = intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002198 return ret;
2199}
2200
2201
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002202/**
2203 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2204 *
2205 * \return true if DP port is connected.
2206 * \return false if DP port is disconnected.
2207 */
2208static enum drm_connector_status
2209intel_dp_detect(struct drm_connector *connector, bool force)
2210{
2211 struct intel_dp *intel_dp = intel_attached_dp(connector);
2212 struct drm_device *dev = intel_dp->base.base.dev;
2213 enum drm_connector_status status;
2214 struct edid *edid = NULL;
2215
2216 intel_dp->has_audio = false;
2217
2218 if (HAS_PCH_SPLIT(dev))
2219 status = ironlake_dp_detect(intel_dp);
2220 else
2221 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002222
Adam Jacksonac66ae82011-07-12 17:38:03 -04002223 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2224 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2225 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2226 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002227
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002228 if (status != connector_status_connected)
2229 return status;
2230
Adam Jackson0d198322012-05-14 16:05:47 -04002231 intel_dp_probe_oui(intel_dp);
2232
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002233 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2234 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002235 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002236 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002237 if (edid) {
2238 intel_dp->has_audio = drm_detect_monitor_audio(edid);
2239 connector->display_info.raw_edid = NULL;
2240 kfree(edid);
2241 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002242 }
2243
2244 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002245}
2246
2247static int intel_dp_get_modes(struct drm_connector *connector)
2248{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002249 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002250 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002251 struct drm_i915_private *dev_priv = dev->dev_private;
2252 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002253
2254 /* We should parse the EDID data and find out if it has an audio sink
2255 */
2256
Keith Packard8c241fe2011-09-28 16:38:44 -07002257 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01002258 if (ret) {
Keith Packardd15456d2011-09-18 17:35:47 -07002259 if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
Zhao Yakuib9efc482010-07-19 09:43:11 +01002260 struct drm_display_mode *newmode;
2261 list_for_each_entry(newmode, &connector->probed_modes,
2262 head) {
Keith Packardd15456d2011-09-18 17:35:47 -07002263 if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
2264 intel_dp->panel_fixed_mode =
Zhao Yakuib9efc482010-07-19 09:43:11 +01002265 drm_mode_duplicate(dev, newmode);
2266 break;
2267 }
2268 }
2269 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002270 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01002271 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002272
2273 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnes4d926462010-10-07 16:01:07 -07002274 if (is_edp(intel_dp)) {
Keith Packard47f0eb22011-09-19 14:33:26 -07002275 /* initialize panel mode from VBT if available for eDP */
Keith Packardd15456d2011-09-18 17:35:47 -07002276 if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
2277 intel_dp->panel_fixed_mode =
Keith Packard47f0eb22011-09-19 14:33:26 -07002278 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
Keith Packardd15456d2011-09-18 17:35:47 -07002279 if (intel_dp->panel_fixed_mode) {
2280 intel_dp->panel_fixed_mode->type |=
Keith Packard47f0eb22011-09-19 14:33:26 -07002281 DRM_MODE_TYPE_PREFERRED;
2282 }
2283 }
Keith Packardd15456d2011-09-18 17:35:47 -07002284 if (intel_dp->panel_fixed_mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002285 struct drm_display_mode *mode;
Keith Packardd15456d2011-09-18 17:35:47 -07002286 mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002287 drm_mode_probed_add(connector, mode);
2288 return 1;
2289 }
2290 }
2291 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002292}
2293
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002294static bool
2295intel_dp_detect_audio(struct drm_connector *connector)
2296{
2297 struct intel_dp *intel_dp = intel_attached_dp(connector);
2298 struct edid *edid;
2299 bool has_audio = false;
2300
Keith Packard8c241fe2011-09-28 16:38:44 -07002301 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002302 if (edid) {
2303 has_audio = drm_detect_monitor_audio(edid);
2304
2305 connector->display_info.raw_edid = NULL;
2306 kfree(edid);
2307 }
2308
2309 return has_audio;
2310}
2311
Chris Wilsonf6849602010-09-19 09:29:33 +01002312static int
2313intel_dp_set_property(struct drm_connector *connector,
2314 struct drm_property *property,
2315 uint64_t val)
2316{
Chris Wilsone953fd72011-02-21 22:23:52 +00002317 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002318 struct intel_dp *intel_dp = intel_attached_dp(connector);
2319 int ret;
2320
2321 ret = drm_connector_property_set_value(connector, property, val);
2322 if (ret)
2323 return ret;
2324
Chris Wilson3f43c482011-05-12 22:17:24 +01002325 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002326 int i = val;
2327 bool has_audio;
2328
2329 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002330 return 0;
2331
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002332 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002333
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002334 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002335 has_audio = intel_dp_detect_audio(connector);
2336 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002337 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002338
2339 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002340 return 0;
2341
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002342 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002343 goto done;
2344 }
2345
Chris Wilsone953fd72011-02-21 22:23:52 +00002346 if (property == dev_priv->broadcast_rgb_property) {
2347 if (val == !!intel_dp->color_range)
2348 return 0;
2349
2350 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2351 goto done;
2352 }
2353
Chris Wilsonf6849602010-09-19 09:29:33 +01002354 return -EINVAL;
2355
2356done:
2357 if (intel_dp->base.base.crtc) {
2358 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002359 intel_set_mode(crtc, &crtc->mode,
2360 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002361 }
2362
2363 return 0;
2364}
2365
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002366static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002367intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002368{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002369 struct drm_device *dev = connector->dev;
2370
2371 if (intel_dpd_is_edp(dev))
2372 intel_panel_destroy_backlight(dev);
2373
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002374 drm_sysfs_connector_remove(connector);
2375 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002376 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002377}
2378
Daniel Vetter24d05922010-08-20 18:08:28 +02002379static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2380{
2381 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2382
2383 i2c_del_adapter(&intel_dp->adapter);
2384 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002385 if (is_edp(intel_dp)) {
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002386 kfree(intel_dp->edid);
Keith Packardbd943152011-09-18 23:09:52 -07002387 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2388 ironlake_panel_vdd_off_sync(intel_dp);
2389 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002390 kfree(intel_dp);
2391}
2392
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002393static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002394 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002395 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002396 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002397};
2398
2399static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vettere8cb4552012-07-01 13:05:48 +02002400 .dpms = intel_dp_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002401 .detect = intel_dp_detect,
2402 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002403 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002404 .destroy = intel_dp_destroy,
2405};
2406
2407static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2408 .get_modes = intel_dp_get_modes,
2409 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002410 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002411};
2412
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002413static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002414 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002415};
2416
Chris Wilson995b6762010-08-20 13:23:26 +01002417static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002418intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002419{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002420 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002421
Jesse Barnes885a5012011-07-07 11:11:01 -07002422 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002423}
2424
Zhenyu Wange3421a12010-04-08 09:43:27 +08002425/* Return which DP Port should be selected for Transcoder DP control */
2426int
Akshay Joshi0206e352011-08-16 15:34:10 -04002427intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002428{
2429 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002430 struct intel_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002431
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002432 for_each_encoder_on_crtc(dev, crtc, encoder) {
2433 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002434
Keith Packard417e8222011-11-01 19:54:11 -07002435 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2436 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002437 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002438 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002439
Zhenyu Wange3421a12010-04-08 09:43:27 +08002440 return -1;
2441}
2442
Zhao Yakui36e83a12010-06-12 14:32:21 +08002443/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002444bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002445{
2446 struct drm_i915_private *dev_priv = dev->dev_private;
2447 struct child_device_config *p_child;
2448 int i;
2449
2450 if (!dev_priv->child_dev_num)
2451 return false;
2452
2453 for (i = 0; i < dev_priv->child_dev_num; i++) {
2454 p_child = dev_priv->child_dev + i;
2455
2456 if (p_child->dvo_port == PORT_IDPD &&
2457 p_child->device_type == DEVICE_TYPE_eDP)
2458 return true;
2459 }
2460 return false;
2461}
2462
Chris Wilsonf6849602010-09-19 09:29:33 +01002463static void
2464intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2465{
Chris Wilson3f43c482011-05-12 22:17:24 +01002466 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002467 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002468}
2469
Keith Packardc8110e52009-05-06 11:51:10 -07002470void
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002471intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002472{
2473 struct drm_i915_private *dev_priv = dev->dev_private;
2474 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002475 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002476 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002477 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002478 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002479 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002480
Chris Wilsonea5b2132010-08-04 13:50:23 +01002481 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2482 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002483 return;
2484
Chris Wilson3d3dc142011-02-12 10:33:12 +00002485 intel_dp->output_reg = output_reg;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002486 intel_dp->port = port;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002487
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002488 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2489 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002490 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002491 return;
2492 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002493 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002494
Chris Wilsonea5b2132010-08-04 13:50:23 +01002495 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002496 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002497 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002498
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07002499 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002500 type = DRM_MODE_CONNECTOR_eDP;
2501 intel_encoder->type = INTEL_OUTPUT_EDP;
2502 } else {
2503 type = DRM_MODE_CONNECTOR_DisplayPort;
2504 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2505 }
2506
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002507 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002508 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002509 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2510
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002511 connector->polled = DRM_CONNECTOR_POLL_HPD;
2512
Daniel Vetter66a92782012-07-12 20:08:18 +02002513 intel_encoder->cloneable = false;
Ma Lingf8aed702009-08-24 13:50:24 +08002514
Daniel Vetter66a92782012-07-12 20:08:18 +02002515 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2516 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002517
Jesse Barnes27f82272011-09-02 12:54:37 -07002518 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002519
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002520 connector->interlace_allowed = true;
2521 connector->doublescan_allowed = 0;
2522
Chris Wilson4ef69c72010-09-09 15:14:28 +01002523 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002524 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002525 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002526
Chris Wilsondf0e9242010-09-09 16:20:55 +01002527 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002528 drm_sysfs_connector_add(connector);
2529
Daniel Vettere8cb4552012-07-01 13:05:48 +02002530 intel_encoder->enable = intel_enable_dp;
2531 intel_encoder->disable = intel_disable_dp;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002532 intel_encoder->get_hw_state = intel_dp_get_hw_state;
2533 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vettere8cb4552012-07-01 13:05:48 +02002534
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002535 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002536 switch (port) {
2537 case PORT_A:
2538 name = "DPDDC-A";
2539 break;
2540 case PORT_B:
2541 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2542 name = "DPDDC-B";
2543 break;
2544 case PORT_C:
2545 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2546 name = "DPDDC-C";
2547 break;
2548 case PORT_D:
2549 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2550 name = "DPDDC-D";
2551 break;
2552 default:
2553 WARN(1, "Invalid port %c\n", port_name(port));
2554 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002555 }
2556
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002557 intel_dp_i2c_init(intel_dp, intel_connector, name);
2558
Jesse Barnes89667382010-10-07 16:01:21 -07002559 /* Cache some DPCD data in the eDP case */
2560 if (is_edp(intel_dp)) {
Keith Packard59f3e272011-07-25 20:01:56 -07002561 bool ret;
Keith Packardf01eca22011-09-28 16:48:10 -07002562 struct edp_power_seq cur, vbt;
2563 u32 pp_on, pp_off, pp_div;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002564 struct edid *edid;
Jesse Barnes89667382010-10-07 16:01:21 -07002565
Jesse Barnes5d613502011-01-24 17:10:54 -08002566 pp_on = I915_READ(PCH_PP_ON_DELAYS);
Keith Packardf01eca22011-09-28 16:48:10 -07002567 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
Jesse Barnes5d613502011-01-24 17:10:54 -08002568 pp_div = I915_READ(PCH_PP_DIVISOR);
2569
Jesse Barnesbfa33842012-04-10 11:58:04 -07002570 if (!pp_on || !pp_off || !pp_div) {
2571 DRM_INFO("bad panel power sequencing delays, disabling panel\n");
2572 intel_dp_encoder_destroy(&intel_dp->base.base);
2573 intel_dp_destroy(&intel_connector->base);
2574 return;
2575 }
2576
Keith Packardf01eca22011-09-28 16:48:10 -07002577 /* Pull timing values out of registers */
2578 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2579 PANEL_POWER_UP_DELAY_SHIFT;
2580
2581 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2582 PANEL_LIGHT_ON_DELAY_SHIFT;
Keith Packardf2e8b182011-11-01 20:01:35 -07002583
Keith Packardf01eca22011-09-28 16:48:10 -07002584 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2585 PANEL_LIGHT_OFF_DELAY_SHIFT;
2586
2587 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2588 PANEL_POWER_DOWN_DELAY_SHIFT;
2589
2590 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2591 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2592
2593 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2594 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2595
2596 vbt = dev_priv->edp.pps;
2597
2598 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2599 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2600
2601#define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
2602
2603 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2604 intel_dp->backlight_on_delay = get_delay(t8);
2605 intel_dp->backlight_off_delay = get_delay(t9);
2606 intel_dp->panel_power_down_delay = get_delay(t10);
2607 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2608
2609 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2610 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2611 intel_dp->panel_power_cycle_delay);
2612
2613 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2614 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jesse Barnes5d613502011-01-24 17:10:54 -08002615
2616 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002617 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002618 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002619
Keith Packard59f3e272011-07-25 20:01:56 -07002620 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002621 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2622 dev_priv->no_aux_handshake =
2623 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002624 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2625 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002626 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002627 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002628 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002629 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002630 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002631 }
Jesse Barnes89667382010-10-07 16:01:21 -07002632
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002633 ironlake_edp_panel_vdd_on(intel_dp);
2634 edid = drm_get_edid(connector, &intel_dp->adapter);
2635 if (edid) {
2636 drm_mode_connector_update_edid_property(connector,
2637 edid);
2638 intel_dp->edid_mode_count =
2639 drm_add_edid_modes(connector, edid);
2640 drm_edid_to_eld(connector, edid);
2641 intel_dp->edid = edid;
2642 }
2643 ironlake_edp_panel_vdd_off(intel_dp, false);
2644 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002645
Eric Anholt21d40d32010-03-25 11:11:14 -07002646 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002647
Jesse Barnes4d926462010-10-07 16:01:07 -07002648 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002649 dev_priv->int_edp_connector = connector;
2650 intel_panel_setup_backlight(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002651 }
2652
Chris Wilsonf6849602010-09-19 09:29:33 +01002653 intel_dp_add_properties(intel_dp, connector);
2654
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002655 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2656 * 0xd. Failure to do so will result in spurious interrupts being
2657 * generated on the port when a cable is not attached.
2658 */
2659 if (IS_G4X(dev) && !IS_GM45(dev)) {
2660 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2661 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2662 }
2663}