blob: dd1ce12aa386a75c1747d6081881feacc356a231 [file] [log] [blame]
Fabio Estevam79650592018-05-02 16:18:27 -03001// SPDX-License-Identifier: GPL-2.0+
2// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3// Copyright (C) 2008 Juergen Beisert
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07004
5#include <linux/clk.h>
6#include <linux/completion.h>
7#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +08008#include <linux/dmaengine.h>
9#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070010#include <linux/err.h>
11#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070012#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/irq.h>
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070019#include <linux/spi/spi.h>
20#include <linux/spi/spi_bitbang.h>
21#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070025
Robin Gongf62cacc2014-09-11 09:18:44 +080026#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020027#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028
29#define DRIVER_NAME "spi_imx"
30
31#define MXC_CSPIRXDATA 0x00
32#define MXC_CSPITXDATA 0x04
33#define MXC_CSPICTRL 0x08
34#define MXC_CSPIINT 0x0c
35#define MXC_RESET 0x1c
36
37/* generic defines to abstract from the different register layouts */
38#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
39#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
jiada wang71abd292017-09-05 14:12:32 +090040#define MXC_INT_RDR BIT(4) /* Receive date threshold interrupt */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042/* The maximum bytes that a sdma BD can transfer.*/
43#define MAX_SDMA_BD_BYTES (1 << 15)
jiada wang1673c812017-08-10 13:50:08 +090044#define MX51_ECSPI_CTRL_MAX_BURST 512
jiada wang71abd292017-09-05 14:12:32 +090045/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
46#define MX53_MAX_TRANSFER_BYTES 512
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070047
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020048enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080049 IMX1_CSPI,
50 IMX21_CSPI,
51 IMX27_CSPI,
52 IMX31_CSPI,
53 IMX35_CSPI, /* CSPI on all i.mx except above */
jiada wang26e4bb82017-06-08 14:16:01 +090054 IMX51_ECSPI, /* ECSPI on i.mx51 */
55 IMX53_ECSPI, /* ECSPI on i.mx53 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020056};
57
58struct spi_imx_data;
59
60struct spi_imx_devtype_data {
61 void (*intctrl)(struct spi_imx_data *, int);
Sascha Hauerd52345b2017-06-02 07:38:01 +020062 int (*config)(struct spi_device *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020063 void (*trigger)(struct spi_imx_data *);
64 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020065 void (*reset)(struct spi_imx_data *);
Robin Gong987a2df2018-10-10 10:32:42 +000066 void (*setup_wml)(struct spi_imx_data *);
jiada wang71abd292017-09-05 14:12:32 +090067 void (*disable)(struct spi_imx_data *);
jiada wangfd8d4e22017-06-08 14:16:00 +090068 bool has_dmamode;
jiada wang71abd292017-09-05 14:12:32 +090069 bool has_slavemode;
jiada wangfd8d4e22017-06-08 14:16:00 +090070 unsigned int fifo_size;
jiada wang1673c812017-08-10 13:50:08 +090071 bool dynamic_burst;
Shawn Guo04ee5852011-07-10 01:16:39 +080072 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020073};
74
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070075struct spi_imx_data {
76 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010077 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070078
79 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020080 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010081 unsigned long base_phys;
82
Sascha Haueraa29d8402012-03-07 09:30:22 +010083 struct clk *clk_per;
84 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070085 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010086 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070087
Sascha Hauerd52345b2017-06-02 07:38:01 +020088 unsigned int speed_hz;
89 unsigned int bits_per_word;
Leif Middelschultef72efa72017-04-23 21:19:58 +020090 unsigned int spi_drctl;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010091
jiada wang1673c812017-08-10 13:50:08 +090092 unsigned int count, remainder;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070093 void (*tx)(struct spi_imx_data *);
94 void (*rx)(struct spi_imx_data *);
95 void *rx_buf;
96 const void *tx_buf;
97 unsigned int txfifo; /* number of words pushed in tx FIFO */
Maxime Chevallier2ca300a2018-07-17 16:31:54 +020098 unsigned int dynamic_burst;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070099
jiada wang71abd292017-09-05 14:12:32 +0900100 /* Slave mode */
101 bool slave_mode;
102 bool slave_aborted;
103 unsigned int slave_burst;
104
Robin Gongf62cacc2014-09-11 09:18:44 +0800105 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800106 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100107 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800108 struct completion dma_rx_completion;
109 struct completion dma_tx_completion;
110
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200111 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700112};
113
Shawn Guo04ee5852011-07-10 01:16:39 +0800114static inline int is_imx27_cspi(struct spi_imx_data *d)
115{
116 return d->devtype_data->devtype == IMX27_CSPI;
117}
118
119static inline int is_imx35_cspi(struct spi_imx_data *d)
120{
121 return d->devtype_data->devtype == IMX35_CSPI;
122}
123
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100124static inline int is_imx51_ecspi(struct spi_imx_data *d)
125{
126 return d->devtype_data->devtype == IMX51_ECSPI;
127}
128
jiada wang26e4bb82017-06-08 14:16:01 +0900129static inline int is_imx53_ecspi(struct spi_imx_data *d)
130{
131 return d->devtype_data->devtype == IMX53_ECSPI;
132}
133
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700134#define MXC_SPI_BUF_RX(type) \
135static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
136{ \
137 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
138 \
139 if (spi_imx->rx_buf) { \
140 *(type *)spi_imx->rx_buf = val; \
141 spi_imx->rx_buf += sizeof(type); \
142 } \
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200143 \
144 spi_imx->remainder -= sizeof(type); \
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700145}
146
147#define MXC_SPI_BUF_TX(type) \
148static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
149{ \
150 type val = 0; \
151 \
152 if (spi_imx->tx_buf) { \
153 val = *(type *)spi_imx->tx_buf; \
154 spi_imx->tx_buf += sizeof(type); \
155 } \
156 \
157 spi_imx->count -= sizeof(type); \
158 \
159 writel(val, spi_imx->base + MXC_CSPITXDATA); \
160}
161
162MXC_SPI_BUF_RX(u8)
163MXC_SPI_BUF_TX(u8)
164MXC_SPI_BUF_RX(u16)
165MXC_SPI_BUF_TX(u16)
166MXC_SPI_BUF_RX(u32)
167MXC_SPI_BUF_TX(u32)
168
169/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
170 * (which is currently not the case in this driver)
171 */
172static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
173 256, 384, 512, 768, 1024};
174
175/* MX21, MX27 */
176static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100177 unsigned int fspi, unsigned int max, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700178{
Shawn Guo04ee5852011-07-10 01:16:39 +0800179 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700180
181 for (i = 2; i < max; i++)
182 if (fspi * mxc_clkdivs[i] >= fin)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100183 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700184
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100185 *fres = fin / mxc_clkdivs[i];
186 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700187}
188
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200189/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700190static unsigned int spi_imx_clkdiv_2(unsigned int fin,
Martin Kaiser2636ba82016-09-01 22:38:40 +0200191 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700192{
193 int i, div = 4;
194
195 for (i = 0; i < 7; i++) {
196 if (fspi * div >= fin)
Martin Kaiser2636ba82016-09-01 22:38:40 +0200197 goto out;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700198 div <<= 1;
199 }
200
Martin Kaiser2636ba82016-09-01 22:38:40 +0200201out:
202 *fres = fin / div;
203 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700204}
205
Sascha Hauer2e312f62017-06-02 07:38:04 +0200206static int spi_imx_bytes_per_word(const int bits_per_word)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100207{
Maxime Chevallierafb272082018-07-17 16:31:52 +0200208 if (bits_per_word <= 8)
209 return 1;
210 else if (bits_per_word <= 16)
211 return 2;
212 else
213 return 4;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100214}
215
Robin Gongf62cacc2014-09-11 09:18:44 +0800216static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
217 struct spi_transfer *transfer)
218{
219 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
220
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100221 if (!master->dma_rx)
222 return false;
223
jiada wang71abd292017-09-05 14:12:32 +0900224 if (spi_imx->slave_mode)
225 return false;
226
Robin Gong133eb8e2018-10-10 10:32:48 +0000227 if (transfer->len < spi_imx->devtype_data->fifo_size)
228 return false;
229
jiada wang1673c812017-08-10 13:50:08 +0900230 spi_imx->dynamic_burst = 0;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100231
232 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800233}
234
Shawn Guo66de7572011-07-10 01:16:37 +0800235#define MX51_ECSPI_CTRL 0x08
236#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
237#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800238#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800239#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
Leif Middelschultef72efa72017-04-23 21:19:58 +0200240#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
Shawn Guo66de7572011-07-10 01:16:37 +0800241#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
242#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
243#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
244#define MX51_ECSPI_CTRL_BL_OFFSET 20
jiada wang1673c812017-08-10 13:50:08 +0900245#define MX51_ECSPI_CTRL_BL_MASK (0xfff << 20)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200246
Shawn Guo66de7572011-07-10 01:16:37 +0800247#define MX51_ECSPI_CONFIG 0x0c
248#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
249#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
250#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
251#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200252#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200253
Shawn Guo66de7572011-07-10 01:16:37 +0800254#define MX51_ECSPI_INT 0x10
255#define MX51_ECSPI_INT_TEEN (1 << 0)
256#define MX51_ECSPI_INT_RREN (1 << 3)
jiada wang71abd292017-09-05 14:12:32 +0900257#define MX51_ECSPI_INT_RDREN (1 << 4)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200258
Robin Gongf62cacc2014-09-11 09:18:44 +0800259#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100260#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
261#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
262#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800263
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100264#define MX51_ECSPI_DMA_TEDEN (1 << 7)
265#define MX51_ECSPI_DMA_RXDEN (1 << 23)
266#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800267
Shawn Guo66de7572011-07-10 01:16:37 +0800268#define MX51_ECSPI_STAT 0x18
269#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200270
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200271#define MX51_ECSPI_TESTREG 0x20
272#define MX51_ECSPI_TESTREG_LBC BIT(31)
273
jiada wang1673c812017-08-10 13:50:08 +0900274static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
275{
276 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200277#ifdef __LITTLE_ENDIAN
jiada wang1673c812017-08-10 13:50:08 +0900278 unsigned int bytes_per_word;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200279#endif
jiada wang1673c812017-08-10 13:50:08 +0900280
281 if (spi_imx->rx_buf) {
282#ifdef __LITTLE_ENDIAN
283 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
284 if (bytes_per_word == 1)
285 val = cpu_to_be32(val);
286 else if (bytes_per_word == 2)
287 val = (val << 16) | (val >> 16);
288#endif
jiada wang1673c812017-08-10 13:50:08 +0900289 *(u32 *)spi_imx->rx_buf = val;
290 spi_imx->rx_buf += sizeof(u32);
291 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200292
293 spi_imx->remainder -= sizeof(u32);
jiada wang1673c812017-08-10 13:50:08 +0900294}
295
296static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
297{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200298 int unaligned;
299 u32 val;
jiada wang1673c812017-08-10 13:50:08 +0900300
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200301 unaligned = spi_imx->remainder % 4;
302
303 if (!unaligned) {
jiada wang1673c812017-08-10 13:50:08 +0900304 spi_imx_buf_rx_swap_u32(spi_imx);
305 return;
306 }
307
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200308 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
jiada wang1673c812017-08-10 13:50:08 +0900309 spi_imx_buf_rx_u16(spi_imx);
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200310 return;
311 }
312
313 val = readl(spi_imx->base + MXC_CSPIRXDATA);
314
315 while (unaligned--) {
316 if (spi_imx->rx_buf) {
317 *(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
318 spi_imx->rx_buf++;
319 }
320 spi_imx->remainder--;
321 }
jiada wang1673c812017-08-10 13:50:08 +0900322}
323
324static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
325{
326 u32 val = 0;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200327#ifdef __LITTLE_ENDIAN
jiada wang1673c812017-08-10 13:50:08 +0900328 unsigned int bytes_per_word;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200329#endif
jiada wang1673c812017-08-10 13:50:08 +0900330
331 if (spi_imx->tx_buf) {
332 val = *(u32 *)spi_imx->tx_buf;
jiada wang1673c812017-08-10 13:50:08 +0900333 spi_imx->tx_buf += sizeof(u32);
334 }
335
336 spi_imx->count -= sizeof(u32);
337#ifdef __LITTLE_ENDIAN
338 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
339
340 if (bytes_per_word == 1)
341 val = cpu_to_be32(val);
342 else if (bytes_per_word == 2)
343 val = (val << 16) | (val >> 16);
344#endif
345 writel(val, spi_imx->base + MXC_CSPITXDATA);
346}
347
348static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
349{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200350 int unaligned;
351 u32 val = 0;
jiada wang1673c812017-08-10 13:50:08 +0900352
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200353 unaligned = spi_imx->count % 4;
jiada wang1673c812017-08-10 13:50:08 +0900354
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200355 if (!unaligned) {
jiada wang1673c812017-08-10 13:50:08 +0900356 spi_imx_buf_tx_swap_u32(spi_imx);
357 return;
358 }
359
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200360 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
jiada wang1673c812017-08-10 13:50:08 +0900361 spi_imx_buf_tx_u16(spi_imx);
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200362 return;
363 }
364
365 while (unaligned--) {
366 if (spi_imx->tx_buf) {
367 val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
368 spi_imx->tx_buf++;
369 }
370 spi_imx->count--;
371 }
372
373 writel(val, spi_imx->base + MXC_CSPITXDATA);
jiada wang1673c812017-08-10 13:50:08 +0900374}
375
jiada wang71abd292017-09-05 14:12:32 +0900376static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
377{
378 u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));
379
380 if (spi_imx->rx_buf) {
381 int n_bytes = spi_imx->slave_burst % sizeof(val);
382
383 if (!n_bytes)
384 n_bytes = sizeof(val);
385
386 memcpy(spi_imx->rx_buf,
387 ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);
388
389 spi_imx->rx_buf += n_bytes;
390 spi_imx->slave_burst -= n_bytes;
391 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200392
393 spi_imx->remainder -= sizeof(u32);
jiada wang71abd292017-09-05 14:12:32 +0900394}
395
396static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
397{
398 u32 val = 0;
399 int n_bytes = spi_imx->count % sizeof(val);
400
401 if (!n_bytes)
402 n_bytes = sizeof(val);
403
404 if (spi_imx->tx_buf) {
405 memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
406 spi_imx->tx_buf, n_bytes);
407 val = cpu_to_be32(val);
408 spi_imx->tx_buf += n_bytes;
409 }
410
411 spi_imx->count -= n_bytes;
412
413 writel(val, spi_imx->base + MXC_CSPITXDATA);
414}
415
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200416/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100417static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
418 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200419{
420 /*
421 * there are two 4-bit dividers, the pre-divider divides by
422 * $pre, the post-divider by 2^$post
423 */
424 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100425 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200426
427 if (unlikely(fspi > fin))
428 return 0;
429
430 post = fls(fin) - fls(fspi);
431 if (fin > fspi << post)
432 post++;
433
434 /* now we have: (fin <= fspi << post) with post being minimal */
435
436 post = max(4U, post) - 4;
437 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100438 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
439 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200440 return 0xff;
441 }
442
443 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
444
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100445 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200446 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100447
448 /* Resulting frequency for the SCLK line. */
449 *fres = (fin / (pre + 1)) >> post;
450
Shawn Guo66de7572011-07-10 01:16:37 +0800451 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
452 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200453}
454
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300455static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200456{
457 unsigned val = 0;
458
459 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800460 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200461
462 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800463 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200464
jiada wang71abd292017-09-05 14:12:32 +0900465 if (enable & MXC_INT_RDR)
466 val |= MX51_ECSPI_INT_RDREN;
467
Shawn Guo66de7572011-07-10 01:16:37 +0800468 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200469}
470
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300471static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200472{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100473 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200474
Sascha Hauerb03c3882016-02-24 09:20:32 +0100475 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
476 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800477 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200478}
479
jiada wang71abd292017-09-05 14:12:32 +0900480static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
481{
482 u32 ctrl;
483
484 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
485 ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
486 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
487}
488
Sascha Hauerd52345b2017-06-02 07:38:01 +0200489static int mx51_ecspi_config(struct spi_device *spi)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200490{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300491 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100492 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Sascha Hauerd52345b2017-06-02 07:38:01 +0200493 u32 clk = spi_imx->speed_hz, delay, reg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100494 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200495
jiada wang71abd292017-09-05 14:12:32 +0900496 /* set Master or Slave mode */
497 if (spi_imx->slave_mode)
498 ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
499 else
500 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200501
Leif Middelschultef72efa72017-04-23 21:19:58 +0200502 /*
503 * Enable SPI_RDY handling (falling edge/level triggered).
504 */
505 if (spi->mode & SPI_READY)
506 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
507
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200508 /* set clock speed */
Sascha Hauerd52345b2017-06-02 07:38:01 +0200509 ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100510 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200511
512 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300513 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200514
jiada wang71abd292017-09-05 14:12:32 +0900515 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
516 ctrl |= (spi_imx->slave_burst * 8 - 1)
517 << MX51_ECSPI_CTRL_BL_OFFSET;
518 else
519 ctrl |= (spi_imx->bits_per_word - 1)
520 << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200521
jiada wang71abd292017-09-05 14:12:32 +0900522 /*
523 * eCSPI burst completion by Chip Select signal in Slave mode
524 * is not functional for imx53 Soc, config SPI burst completed when
525 * BURST_LENGTH + 1 bits are received
526 */
527 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
528 cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
529 else
530 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200531
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300532 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300533 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100534 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300535 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200536
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300537 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300538 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
539 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100540 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300541 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
542 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200543 }
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300544 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300545 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100546 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300547 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200548
Sascha Hauerb03c3882016-02-24 09:20:32 +0100549 if (spi_imx->usedma)
550 ctrl |= MX51_ECSPI_CTRL_SMC;
551
Anton Bondarenkof677f172015-12-08 07:43:43 +0100552 /* CTRL register always go first to bring out controller from reset */
553 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
554
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200555 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300556 if (spi->mode & SPI_LOOP)
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200557 reg |= MX51_ECSPI_TESTREG_LBC;
558 else
559 reg &= ~MX51_ECSPI_TESTREG_LBC;
560 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
561
Shawn Guo66de7572011-07-10 01:16:37 +0800562 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200563
Marek Vasut6fd8b852013-12-18 18:31:47 +0100564 /*
565 * Wait until the changes in the configuration register CONFIGREG
566 * propagate into the hardware. It takes exactly one tick of the
567 * SCLK clock, but we will wait two SCLK clock just to be sure. The
568 * effect of the delay it takes for the hardware to apply changes
569 * is noticable if the SCLK clock run very slow. In such a case, if
570 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
571 * be asserted before the SCLK polarity changes, which would disrupt
572 * the SPI communication as the device on the other end would consider
573 * the change of SCLK polarity as a clock tick already.
574 */
575 delay = (2 * 1000000) / clk;
576 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
577 udelay(delay);
578 else /* SCLK is _very_ slow */
579 usleep_range(delay, delay + 10);
580
Robin Gong987a2df2018-10-10 10:32:42 +0000581 return 0;
582}
583
584static void mx51_setup_wml(struct spi_imx_data *spi_imx)
585{
Robin Gongf62cacc2014-09-11 09:18:44 +0800586 /*
587 * Configure the DMA register: setup the watermark
588 * and enable DMA request.
589 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800590
Robin Gong5ba5a372018-10-10 10:32:45 +0000591 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100592 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
593 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100594 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
595 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200596}
597
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300598static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200599{
Shawn Guo66de7572011-07-10 01:16:37 +0800600 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200601}
602
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300603static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200604{
605 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800606 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200607 readl(spi_imx->base + MXC_CSPIRXDATA);
608}
609
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700610#define MX31_INTREG_TEEN (1 << 0)
611#define MX31_INTREG_RREN (1 << 3)
612
613#define MX31_CSPICTRL_ENABLE (1 << 0)
614#define MX31_CSPICTRL_MASTER (1 << 1)
615#define MX31_CSPICTRL_XCH (1 << 2)
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200616#define MX31_CSPICTRL_SMC (1 << 3)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700617#define MX31_CSPICTRL_POL (1 << 4)
618#define MX31_CSPICTRL_PHA (1 << 5)
619#define MX31_CSPICTRL_SSCTL (1 << 6)
620#define MX31_CSPICTRL_SSPOL (1 << 7)
621#define MX31_CSPICTRL_BC_SHIFT 8
622#define MX35_CSPICTRL_BL_SHIFT 20
623#define MX31_CSPICTRL_CS_SHIFT 24
624#define MX35_CSPICTRL_CS_SHIFT 12
625#define MX31_CSPICTRL_DR_SHIFT 16
626
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200627#define MX31_CSPI_DMAREG 0x10
628#define MX31_DMAREG_RH_DEN (1<<4)
629#define MX31_DMAREG_TH_DEN (1<<1)
630
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700631#define MX31_CSPISTATUS 0x14
632#define MX31_STATUS_RR (1 << 3)
633
Martin Kaiser15ca9212016-09-01 22:39:58 +0200634#define MX31_CSPI_TESTREG 0x1C
635#define MX31_TEST_LBC (1 << 14)
636
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700637/* These functions also work for the i.MX35, but be aware that
638 * the i.MX35 has a slightly different register layout for bits
639 * we do not use here.
640 */
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300641static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700642{
643 unsigned int val = 0;
644
645 if (enable & MXC_INT_TE)
646 val |= MX31_INTREG_TEEN;
647 if (enable & MXC_INT_RR)
648 val |= MX31_INTREG_RREN;
649
650 writel(val, spi_imx->base + MXC_CSPIINT);
651}
652
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300653static void mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700654{
655 unsigned int reg;
656
657 reg = readl(spi_imx->base + MXC_CSPICTRL);
658 reg |= MX31_CSPICTRL_XCH;
659 writel(reg, spi_imx->base + MXC_CSPICTRL);
660}
661
Sascha Hauerd52345b2017-06-02 07:38:01 +0200662static int mx31_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700663{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300664 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700665 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200666 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700667
Sascha Hauerd52345b2017-06-02 07:38:01 +0200668 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700669 MX31_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200670 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700671
Shawn Guo04ee5852011-07-10 01:16:39 +0800672 if (is_imx35_cspi(spi_imx)) {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200673 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800674 reg |= MX31_CSPICTRL_SSCTL;
675 } else {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200676 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800677 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700678
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300679 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700680 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300681 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700682 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300683 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700684 reg |= MX31_CSPICTRL_SSPOL;
Greg Ungerer602c8f42017-07-11 14:22:11 +1000685 if (!gpio_is_valid(spi->cs_gpio))
686 reg |= (spi->chip_select) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800687 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
688 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200689
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200690 if (spi_imx->usedma)
691 reg |= MX31_CSPICTRL_SMC;
692
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200693 writel(reg, spi_imx->base + MXC_CSPICTRL);
694
Martin Kaiser15ca9212016-09-01 22:39:58 +0200695 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
696 if (spi->mode & SPI_LOOP)
697 reg |= MX31_TEST_LBC;
698 else
699 reg &= ~MX31_TEST_LBC;
700 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
701
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200702 if (spi_imx->usedma) {
703 /* configure DMA requests when RXFIFO is half full and
704 when TXFIFO is half empty */
705 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
706 spi_imx->base + MX31_CSPI_DMAREG);
707 }
708
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200709 return 0;
710}
711
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300712static int mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700713{
714 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
715}
716
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300717static void mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200718{
719 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800720 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200721 readl(spi_imx->base + MXC_CSPIRXDATA);
722}
723
Shawn Guo3451fb12011-07-10 01:16:36 +0800724#define MX21_INTREG_RR (1 << 4)
725#define MX21_INTREG_TEEN (1 << 9)
726#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700727
Shawn Guo3451fb12011-07-10 01:16:36 +0800728#define MX21_CSPICTRL_POL (1 << 5)
729#define MX21_CSPICTRL_PHA (1 << 6)
730#define MX21_CSPICTRL_SSPOL (1 << 8)
731#define MX21_CSPICTRL_XCH (1 << 9)
732#define MX21_CSPICTRL_ENABLE (1 << 10)
733#define MX21_CSPICTRL_MASTER (1 << 11)
734#define MX21_CSPICTRL_DR_SHIFT 14
735#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700736
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300737static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700738{
739 unsigned int val = 0;
740
741 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800742 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700743 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800744 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700745
746 writel(val, spi_imx->base + MXC_CSPIINT);
747}
748
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300749static void mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700750{
751 unsigned int reg;
752
753 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800754 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700755 writel(reg, spi_imx->base + MXC_CSPICTRL);
756}
757
Sascha Hauerd52345b2017-06-02 07:38:01 +0200758static int mx21_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700759{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300760 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Shawn Guo3451fb12011-07-10 01:16:36 +0800761 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800762 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100763 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700764
Sascha Hauerd52345b2017-06-02 07:38:01 +0200765 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100766 << MX21_CSPICTRL_DR_SHIFT;
767 spi_imx->spi_bus_clk = clk;
768
Sascha Hauerd52345b2017-06-02 07:38:01 +0200769 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700770
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300771 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800772 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300773 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800774 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300775 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800776 reg |= MX21_CSPICTRL_SSPOL;
Greg Ungerer602c8f42017-07-11 14:22:11 +1000777 if (!gpio_is_valid(spi->cs_gpio))
778 reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700779
780 writel(reg, spi_imx->base + MXC_CSPICTRL);
781
782 return 0;
783}
784
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300785static int mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700786{
Shawn Guo3451fb12011-07-10 01:16:36 +0800787 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700788}
789
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300790static void mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200791{
792 writel(1, spi_imx->base + MXC_RESET);
793}
794
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700795#define MX1_INTREG_RR (1 << 3)
796#define MX1_INTREG_TEEN (1 << 8)
797#define MX1_INTREG_RREN (1 << 11)
798
799#define MX1_CSPICTRL_POL (1 << 4)
800#define MX1_CSPICTRL_PHA (1 << 5)
801#define MX1_CSPICTRL_XCH (1 << 8)
802#define MX1_CSPICTRL_ENABLE (1 << 9)
803#define MX1_CSPICTRL_MASTER (1 << 10)
804#define MX1_CSPICTRL_DR_SHIFT 13
805
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300806static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700807{
808 unsigned int val = 0;
809
810 if (enable & MXC_INT_TE)
811 val |= MX1_INTREG_TEEN;
812 if (enable & MXC_INT_RR)
813 val |= MX1_INTREG_RREN;
814
815 writel(val, spi_imx->base + MXC_CSPIINT);
816}
817
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300818static void mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700819{
820 unsigned int reg;
821
822 reg = readl(spi_imx->base + MXC_CSPICTRL);
823 reg |= MX1_CSPICTRL_XCH;
824 writel(reg, spi_imx->base + MXC_CSPICTRL);
825}
826
Sascha Hauerd52345b2017-06-02 07:38:01 +0200827static int mx1_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700828{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300829 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700830 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200831 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700832
Sascha Hauerd52345b2017-06-02 07:38:01 +0200833 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700834 MX1_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200835 spi_imx->spi_bus_clk = clk;
836
Sascha Hauerd52345b2017-06-02 07:38:01 +0200837 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700838
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300839 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700840 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300841 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700842 reg |= MX1_CSPICTRL_POL;
843
844 writel(reg, spi_imx->base + MXC_CSPICTRL);
845
846 return 0;
847}
848
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300849static int mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700850{
851 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
852}
853
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300854static void mx1_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200855{
856 writel(1, spi_imx->base + MXC_RESET);
857}
858
Shawn Guo04ee5852011-07-10 01:16:39 +0800859static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
860 .intctrl = mx1_intctrl,
861 .config = mx1_config,
862 .trigger = mx1_trigger,
863 .rx_available = mx1_rx_available,
864 .reset = mx1_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900865 .fifo_size = 8,
866 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900867 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900868 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800869 .devtype = IMX1_CSPI,
870};
871
872static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
873 .intctrl = mx21_intctrl,
874 .config = mx21_config,
875 .trigger = mx21_trigger,
876 .rx_available = mx21_rx_available,
877 .reset = mx21_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900878 .fifo_size = 8,
879 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900880 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900881 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800882 .devtype = IMX21_CSPI,
883};
884
885static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
886 /* i.mx27 cspi shares the functions with i.mx21 one */
887 .intctrl = mx21_intctrl,
888 .config = mx21_config,
889 .trigger = mx21_trigger,
890 .rx_available = mx21_rx_available,
891 .reset = mx21_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900892 .fifo_size = 8,
893 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900894 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900895 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800896 .devtype = IMX27_CSPI,
897};
898
899static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
900 .intctrl = mx31_intctrl,
901 .config = mx31_config,
902 .trigger = mx31_trigger,
903 .rx_available = mx31_rx_available,
904 .reset = mx31_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900905 .fifo_size = 8,
906 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900907 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900908 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800909 .devtype = IMX31_CSPI,
910};
911
912static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
913 /* i.mx35 and later cspi shares the functions with i.mx31 one */
914 .intctrl = mx31_intctrl,
915 .config = mx31_config,
916 .trigger = mx31_trigger,
917 .rx_available = mx31_rx_available,
918 .reset = mx31_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900919 .fifo_size = 8,
920 .has_dmamode = true,
jiada wang1673c812017-08-10 13:50:08 +0900921 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900922 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800923 .devtype = IMX35_CSPI,
924};
925
926static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
927 .intctrl = mx51_ecspi_intctrl,
928 .config = mx51_ecspi_config,
929 .trigger = mx51_ecspi_trigger,
930 .rx_available = mx51_ecspi_rx_available,
931 .reset = mx51_ecspi_reset,
Robin Gong987a2df2018-10-10 10:32:42 +0000932 .setup_wml = mx51_setup_wml,
jiada wangfd8d4e22017-06-08 14:16:00 +0900933 .fifo_size = 64,
934 .has_dmamode = true,
jiada wang1673c812017-08-10 13:50:08 +0900935 .dynamic_burst = true,
jiada wang71abd292017-09-05 14:12:32 +0900936 .has_slavemode = true,
937 .disable = mx51_ecspi_disable,
Shawn Guo04ee5852011-07-10 01:16:39 +0800938 .devtype = IMX51_ECSPI,
939};
940
jiada wang26e4bb82017-06-08 14:16:01 +0900941static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
942 .intctrl = mx51_ecspi_intctrl,
943 .config = mx51_ecspi_config,
944 .trigger = mx51_ecspi_trigger,
945 .rx_available = mx51_ecspi_rx_available,
946 .reset = mx51_ecspi_reset,
947 .fifo_size = 64,
948 .has_dmamode = true,
jiada wang71abd292017-09-05 14:12:32 +0900949 .has_slavemode = true,
950 .disable = mx51_ecspi_disable,
jiada wang26e4bb82017-06-08 14:16:01 +0900951 .devtype = IMX53_ECSPI,
952};
953
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900954static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800955 {
956 .name = "imx1-cspi",
957 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
958 }, {
959 .name = "imx21-cspi",
960 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
961 }, {
962 .name = "imx27-cspi",
963 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
964 }, {
965 .name = "imx31-cspi",
966 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
967 }, {
968 .name = "imx35-cspi",
969 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
970 }, {
971 .name = "imx51-ecspi",
972 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
973 }, {
jiada wang26e4bb82017-06-08 14:16:01 +0900974 .name = "imx53-ecspi",
975 .driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
976 }, {
Shawn Guo04ee5852011-07-10 01:16:39 +0800977 /* sentinel */
978 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200979};
980
Shawn Guo22a85e42011-07-10 01:16:41 +0800981static const struct of_device_id spi_imx_dt_ids[] = {
982 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
983 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
984 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
985 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
986 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
987 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
jiada wang26e4bb82017-06-08 14:16:01 +0900988 { .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
Shawn Guo22a85e42011-07-10 01:16:41 +0800989 { /* sentinel */ }
990};
Niels de Vos27743e02013-07-29 09:38:05 +0200991MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800992
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700993static void spi_imx_chipselect(struct spi_device *spi, int is_active)
994{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700995 int active = is_active != BITBANG_CS_INACTIVE;
996 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700997
Oleksij Rempelab2f3572017-07-25 09:57:09 +0200998 if (spi->mode & SPI_NO_CS)
999 return;
1000
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001001 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001002 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001003
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001004 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001005}
1006
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001007static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
1008{
1009 u32 ctrl;
1010
1011 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
1012 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
1013 ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
1014 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
1015}
1016
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001017static void spi_imx_push(struct spi_imx_data *spi_imx)
1018{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001019 unsigned int burst_len, fifo_words;
1020
1021 if (spi_imx->dynamic_burst)
1022 fifo_words = 4;
1023 else
1024 fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
1025 /*
1026 * Reload the FIFO when the remaining bytes to be transferred in the
1027 * current burst is 0. This only applies when bits_per_word is a
1028 * multiple of 8.
1029 */
1030 if (!spi_imx->remainder) {
1031 if (spi_imx->dynamic_burst) {
1032
1033 /* We need to deal unaligned data first */
1034 burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;
1035
1036 if (!burst_len)
1037 burst_len = MX51_ECSPI_CTRL_MAX_BURST;
1038
1039 spi_imx_set_burst_len(spi_imx, burst_len * 8);
1040
1041 spi_imx->remainder = burst_len;
1042 } else {
1043 spi_imx->remainder = fifo_words;
1044 }
1045 }
1046
jiada wangfd8d4e22017-06-08 14:16:00 +09001047 while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001048 if (!spi_imx->count)
1049 break;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001050 if (spi_imx->dynamic_burst &&
1051 spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1052 fifo_words))
jiada wang1673c812017-08-10 13:50:08 +09001053 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001054 spi_imx->tx(spi_imx);
1055 spi_imx->txfifo++;
1056 }
1057
jiada wang71abd292017-09-05 14:12:32 +09001058 if (!spi_imx->slave_mode)
1059 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001060}
1061
1062static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1063{
1064 struct spi_imx_data *spi_imx = dev_id;
1065
jiada wang71abd292017-09-05 14:12:32 +09001066 while (spi_imx->txfifo &&
1067 spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001068 spi_imx->rx(spi_imx);
1069 spi_imx->txfifo--;
1070 }
1071
1072 if (spi_imx->count) {
1073 spi_imx_push(spi_imx);
1074 return IRQ_HANDLED;
1075 }
1076
1077 if (spi_imx->txfifo) {
1078 /* No data left to push, but still waiting for rx data,
1079 * enable receive data available interrupt.
1080 */
Shawn Guoedd501bb2011-07-10 01:16:35 +08001081 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001082 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001083 return IRQ_HANDLED;
1084 }
1085
Shawn Guoedd501bb2011-07-10 01:16:35 +08001086 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001087 complete(&spi_imx->xfer_done);
1088
1089 return IRQ_HANDLED;
1090}
1091
Sascha Hauer65017ee2017-06-02 07:38:03 +02001092static int spi_imx_dma_configure(struct spi_master *master)
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001093{
1094 int ret;
1095 enum dma_slave_buswidth buswidth;
1096 struct dma_slave_config rx = {}, tx = {};
1097 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1098
Sascha Hauer65017ee2017-06-02 07:38:03 +02001099 switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001100 case 4:
1101 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
1102 break;
1103 case 2:
1104 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
1105 break;
1106 case 1:
1107 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
1108 break;
1109 default:
1110 return -EINVAL;
1111 }
1112
1113 tx.direction = DMA_MEM_TO_DEV;
1114 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
1115 tx.dst_addr_width = buswidth;
1116 tx.dst_maxburst = spi_imx->wml;
1117 ret = dmaengine_slave_config(master->dma_tx, &tx);
1118 if (ret) {
1119 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
1120 return ret;
1121 }
1122
1123 rx.direction = DMA_DEV_TO_MEM;
1124 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
1125 rx.src_addr_width = buswidth;
1126 rx.src_maxburst = spi_imx->wml;
1127 ret = dmaengine_slave_config(master->dma_rx, &rx);
1128 if (ret) {
1129 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
1130 return ret;
1131 }
1132
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001133 return 0;
1134}
1135
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001136static int spi_imx_setupxfer(struct spi_device *spi,
1137 struct spi_transfer *t)
1138{
1139 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001140
Sascha Hauerabb1ff12017-06-02 07:37:59 +02001141 if (!t)
1142 return 0;
1143
Sascha Hauerd52345b2017-06-02 07:38:01 +02001144 spi_imx->bits_per_word = t->bits_per_word;
1145 spi_imx->speed_hz = t->speed_hz;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001146
Maxime Chevallier2801b2f52018-07-17 16:31:51 +02001147 /*
1148 * Initialize the functions for transfer. To transfer non byte-aligned
1149 * words, we have to use multiple word-size bursts, we can't use
1150 * dynamic_burst in that case.
1151 */
1152 if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
1153 (spi_imx->bits_per_word == 8 ||
1154 spi_imx->bits_per_word == 16 ||
1155 spi_imx->bits_per_word == 32)) {
jiada wang1673c812017-08-10 13:50:08 +09001156
jiada wang1673c812017-08-10 13:50:08 +09001157 spi_imx->rx = spi_imx_buf_rx_swap;
1158 spi_imx->tx = spi_imx_buf_tx_swap;
1159 spi_imx->dynamic_burst = 1;
jiada wang1673c812017-08-10 13:50:08 +09001160
Sachin Kamat60514262013-05-30 13:38:09 +05301161 } else {
jiada wang1673c812017-08-10 13:50:08 +09001162 if (spi_imx->bits_per_word <= 8) {
1163 spi_imx->rx = spi_imx_buf_rx_u8;
1164 spi_imx->tx = spi_imx_buf_tx_u8;
1165 } else if (spi_imx->bits_per_word <= 16) {
1166 spi_imx->rx = spi_imx_buf_rx_u16;
1167 spi_imx->tx = spi_imx_buf_tx_u16;
1168 } else {
1169 spi_imx->rx = spi_imx_buf_rx_u32;
1170 spi_imx->tx = spi_imx_buf_tx_u32;
1171 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001172 spi_imx->dynamic_burst = 0;
Stephen Warren24778be2013-05-21 20:36:35 -06001173 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -07001174
Sascha Hauerc008a802016-02-24 09:20:26 +01001175 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1176 spi_imx->usedma = 1;
1177 else
1178 spi_imx->usedma = 0;
1179
jiada wang71abd292017-09-05 14:12:32 +09001180 if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
1181 spi_imx->rx = mx53_ecspi_rx_slave;
1182 spi_imx->tx = mx53_ecspi_tx_slave;
1183 spi_imx->slave_burst = t->len;
1184 }
1185
Sascha Hauerd52345b2017-06-02 07:38:01 +02001186 spi_imx->devtype_data->config(spi);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001187
1188 return 0;
1189}
1190
Robin Gongf62cacc2014-09-11 09:18:44 +08001191static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
1192{
1193 struct spi_master *master = spi_imx->bitbang.master;
1194
1195 if (master->dma_rx) {
1196 dma_release_channel(master->dma_rx);
1197 master->dma_rx = NULL;
1198 }
1199
1200 if (master->dma_tx) {
1201 dma_release_channel(master->dma_tx);
1202 master->dma_tx = NULL;
1203 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001204}
1205
1206static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001207 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +08001208{
Robin Gongf62cacc2014-09-11 09:18:44 +08001209 int ret;
1210
Robin Gonga02bb402015-02-03 10:25:53 +08001211 /* use pio mode for i.mx6dl chip TKT238285 */
1212 if (of_machine_is_compatible("fsl,imx6dl"))
1213 return 0;
1214
jiada wangfd8d4e22017-06-08 14:16:00 +09001215 spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +01001216
Robin Gongf62cacc2014-09-11 09:18:44 +08001217 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +01001218 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
1219 if (IS_ERR(master->dma_tx)) {
1220 ret = PTR_ERR(master->dma_tx);
1221 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
1222 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001223 goto err;
1224 }
1225
Robin Gongf62cacc2014-09-11 09:18:44 +08001226 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +01001227 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
1228 if (IS_ERR(master->dma_rx)) {
1229 ret = PTR_ERR(master->dma_rx);
1230 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
1231 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001232 goto err;
1233 }
1234
Robin Gongf62cacc2014-09-11 09:18:44 +08001235 init_completion(&spi_imx->dma_rx_completion);
1236 init_completion(&spi_imx->dma_tx_completion);
1237 master->can_dma = spi_imx_can_dma;
1238 master->max_dma_len = MAX_SDMA_BD_BYTES;
1239 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
1240 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +08001241
1242 return 0;
1243err:
1244 spi_imx_sdma_exit(spi_imx);
1245 return ret;
1246}
1247
1248static void spi_imx_dma_rx_callback(void *cookie)
1249{
1250 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1251
1252 complete(&spi_imx->dma_rx_completion);
1253}
1254
1255static void spi_imx_dma_tx_callback(void *cookie)
1256{
1257 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1258
1259 complete(&spi_imx->dma_tx_completion);
1260}
1261
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001262static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
1263{
1264 unsigned long timeout = 0;
1265
1266 /* Time with actual data transfer and CS change delay related to HW */
1267 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1268
1269 /* Add extra second for scheduler related activities */
1270 timeout += 1;
1271
1272 /* Double calculated timeout */
1273 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1274}
1275
Robin Gongf62cacc2014-09-11 09:18:44 +08001276static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1277 struct spi_transfer *transfer)
1278{
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001279 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001280 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001281 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +08001282 struct spi_master *master = spi_imx->bitbang.master;
1283 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
Robin Gong5ba5a372018-10-10 10:32:45 +00001284 struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
1285 unsigned int bytes_per_word, i;
Robin Gong987a2df2018-10-10 10:32:42 +00001286 int ret;
1287
Robin Gong5ba5a372018-10-10 10:32:45 +00001288 /* Get the right burst length from the last sg to ensure no tail data */
1289 bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
1290 for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
1291 if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
1292 break;
1293 }
1294 /* Use 1 as wml in case no available burst length got */
1295 if (i == 0)
1296 i = 1;
1297
1298 spi_imx->wml = i;
1299
Robin Gong987a2df2018-10-10 10:32:42 +00001300 ret = spi_imx_dma_configure(master);
1301 if (ret)
1302 return ret;
1303
Robin Gong5ba5a372018-10-10 10:32:45 +00001304 if (!spi_imx->devtype_data->setup_wml) {
1305 dev_err(spi_imx->dev, "No setup_wml()?\n");
1306 return -EINVAL;
1307 }
Robin Gong987a2df2018-10-10 10:32:42 +00001308 spi_imx->devtype_data->setup_wml(spi_imx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001309
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001310 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001311 * The TX DMA setup starts the transfer, so make sure RX is configured
1312 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001313 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001314 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1315 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1316 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1317 if (!desc_rx)
1318 return -EINVAL;
1319
1320 desc_rx->callback = spi_imx_dma_rx_callback;
1321 desc_rx->callback_param = (void *)spi_imx;
1322 dmaengine_submit(desc_rx);
1323 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001324 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001325
1326 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1327 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1328 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1329 if (!desc_tx) {
1330 dmaengine_terminate_all(master->dma_tx);
1331 return -EINVAL;
1332 }
1333
1334 desc_tx->callback = spi_imx_dma_tx_callback;
1335 desc_tx->callback_param = (void *)spi_imx;
1336 dmaengine_submit(desc_tx);
1337 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001338 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001339
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001340 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1341
Robin Gongf62cacc2014-09-11 09:18:44 +08001342 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001343 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001344 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001345 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001346 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001347 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001348 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001349 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001350 }
1351
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001352 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1353 transfer_timeout);
1354 if (!timeout) {
1355 dev_err(&master->dev, "I/O Error in DMA RX\n");
1356 spi_imx->devtype_data->reset(spi_imx);
1357 dmaengine_terminate_all(master->dma_rx);
1358 return -ETIMEDOUT;
1359 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001360
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001361 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001362}
1363
1364static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001365 struct spi_transfer *transfer)
1366{
1367 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001368 unsigned long transfer_timeout;
1369 unsigned long timeout;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001370
1371 spi_imx->tx_buf = transfer->tx_buf;
1372 spi_imx->rx_buf = transfer->rx_buf;
1373 spi_imx->count = transfer->len;
1374 spi_imx->txfifo = 0;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001375 spi_imx->remainder = 0;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001376
Axel Linaa0fe822014-02-09 11:06:04 +08001377 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001378
1379 spi_imx_push(spi_imx);
1380
Shawn Guoedd501bb2011-07-10 01:16:35 +08001381 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001382
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001383 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1384
1385 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1386 transfer_timeout);
1387 if (!timeout) {
1388 dev_err(&spi->dev, "I/O Error in PIO\n");
1389 spi_imx->devtype_data->reset(spi_imx);
1390 return -ETIMEDOUT;
1391 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001392
1393 return transfer->len;
1394}
1395
jiada wang71abd292017-09-05 14:12:32 +09001396static int spi_imx_pio_transfer_slave(struct spi_device *spi,
1397 struct spi_transfer *transfer)
1398{
1399 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1400 int ret = transfer->len;
1401
1402 if (is_imx53_ecspi(spi_imx) &&
1403 transfer->len > MX53_MAX_TRANSFER_BYTES) {
1404 dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
1405 MX53_MAX_TRANSFER_BYTES);
1406 return -EMSGSIZE;
1407 }
1408
1409 spi_imx->tx_buf = transfer->tx_buf;
1410 spi_imx->rx_buf = transfer->rx_buf;
1411 spi_imx->count = transfer->len;
1412 spi_imx->txfifo = 0;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001413 spi_imx->remainder = 0;
jiada wang71abd292017-09-05 14:12:32 +09001414
1415 reinit_completion(&spi_imx->xfer_done);
1416 spi_imx->slave_aborted = false;
1417
1418 spi_imx_push(spi_imx);
1419
1420 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);
1421
1422 if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
1423 spi_imx->slave_aborted) {
1424 dev_dbg(&spi->dev, "interrupted\n");
1425 ret = -EINTR;
1426 }
1427
1428 /* ecspi has a HW issue when works in Slave mode,
1429 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
1430 * ECSPI_TXDATA keeps shift out the last word data,
1431 * so we have to disable ECSPI when in slave mode after the
1432 * transfer completes
1433 */
1434 if (spi_imx->devtype_data->disable)
1435 spi_imx->devtype_data->disable(spi_imx);
1436
1437 return ret;
1438}
1439
Robin Gongf62cacc2014-09-11 09:18:44 +08001440static int spi_imx_transfer(struct spi_device *spi,
1441 struct spi_transfer *transfer)
1442{
Robin Gongf62cacc2014-09-11 09:18:44 +08001443 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1444
jiada wang71abd292017-09-05 14:12:32 +09001445 /* flush rxfifo before transfer */
1446 while (spi_imx->devtype_data->rx_available(spi_imx))
1447 spi_imx->rx(spi_imx);
1448
1449 if (spi_imx->slave_mode)
1450 return spi_imx_pio_transfer_slave(spi, transfer);
1451
Sascha Hauerc008a802016-02-24 09:20:26 +01001452 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001453 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001454 else
1455 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001456}
1457
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001458static int spi_imx_setup(struct spi_device *spi)
1459{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001460 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001461 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1462
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001463 if (spi->mode & SPI_NO_CS)
1464 return 0;
1465
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001466 if (gpio_is_valid(spi->cs_gpio))
1467 gpio_direction_output(spi->cs_gpio,
1468 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001469
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001470 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1471
1472 return 0;
1473}
1474
1475static void spi_imx_cleanup(struct spi_device *spi)
1476{
1477}
1478
Huang Shijie9e556dc2013-10-23 16:31:50 +08001479static int
1480spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1481{
1482 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1483 int ret;
1484
1485 ret = clk_enable(spi_imx->clk_per);
1486 if (ret)
1487 return ret;
1488
1489 ret = clk_enable(spi_imx->clk_ipg);
1490 if (ret) {
1491 clk_disable(spi_imx->clk_per);
1492 return ret;
1493 }
1494
1495 return 0;
1496}
1497
1498static int
1499spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1500{
1501 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1502
1503 clk_disable(spi_imx->clk_ipg);
1504 clk_disable(spi_imx->clk_per);
1505 return 0;
1506}
1507
jiada wang71abd292017-09-05 14:12:32 +09001508static int spi_imx_slave_abort(struct spi_master *master)
1509{
1510 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1511
1512 spi_imx->slave_aborted = true;
1513 complete(&spi_imx->xfer_done);
1514
1515 return 0;
1516}
1517
Grant Likelyfd4a3192012-12-07 16:57:14 +00001518static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001519{
Shawn Guo22a85e42011-07-10 01:16:41 +08001520 struct device_node *np = pdev->dev.of_node;
1521 const struct of_device_id *of_id =
1522 of_match_device(spi_imx_dt_ids, &pdev->dev);
1523 struct spi_imx_master *mxc_platform_info =
1524 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001525 struct spi_master *master;
1526 struct spi_imx_data *spi_imx;
1527 struct resource *res;
Leif Middelschultef72efa72017-04-23 21:19:58 +02001528 int i, ret, irq, spi_drctl;
jiada wang71abd292017-09-05 14:12:32 +09001529 const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
1530 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1531 bool slave_mode;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001532
Shawn Guo22a85e42011-07-10 01:16:41 +08001533 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001534 dev_err(&pdev->dev, "can't get the platform data\n");
1535 return -EINVAL;
1536 }
1537
jiada wang71abd292017-09-05 14:12:32 +09001538 slave_mode = devtype_data->has_slavemode &&
1539 of_property_read_bool(np, "spi-slave");
1540 if (slave_mode)
1541 master = spi_alloc_slave(&pdev->dev,
1542 sizeof(struct spi_imx_data));
1543 else
1544 master = spi_alloc_master(&pdev->dev,
1545 sizeof(struct spi_imx_data));
Fabio Estevam2c147772017-06-20 13:50:55 -03001546 if (!master)
1547 return -ENOMEM;
1548
Leif Middelschultef72efa72017-04-23 21:19:58 +02001549 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1550 if ((ret < 0) || (spi_drctl >= 0x3)) {
1551 /* '11' is reserved */
1552 spi_drctl = 0;
1553 }
1554
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001555 platform_set_drvdata(pdev, master);
1556
Stephen Warren24778be2013-05-21 20:36:35 -06001557 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001558 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001559
1560 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001561 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001562 spi_imx->dev = &pdev->dev;
jiada wang71abd292017-09-05 14:12:32 +09001563 spi_imx->slave_mode = slave_mode;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001564
jiada wang71abd292017-09-05 14:12:32 +09001565 spi_imx->devtype_data = devtype_data;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001566
Trent Piepho881a0b92017-10-31 12:49:04 -07001567 /* Get number of chip selects, either platform data or OF */
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001568 if (mxc_platform_info) {
1569 master->num_chipselect = mxc_platform_info->num_chipselect;
Trent Piephoffd4db92017-10-31 12:49:06 -07001570 if (mxc_platform_info->chipselect) {
Kees Cooka86854d2018-06-12 14:07:58 -07001571 master->cs_gpios = devm_kcalloc(&master->dev,
1572 master->num_chipselect, sizeof(int),
1573 GFP_KERNEL);
Trent Piephoffd4db92017-10-31 12:49:06 -07001574 if (!master->cs_gpios)
1575 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001576
Trent Piephoffd4db92017-10-31 12:49:06 -07001577 for (i = 0; i < master->num_chipselect; i++)
1578 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1579 }
Trent Piepho881a0b92017-10-31 12:49:04 -07001580 } else {
1581 u32 num_cs;
1582
1583 if (!of_property_read_u32(np, "num-cs", &num_cs))
1584 master->num_chipselect = num_cs;
1585 /* If not preset, default value of 1 is used */
1586 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001587
1588 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1589 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1590 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1591 spi_imx->bitbang.master->setup = spi_imx_setup;
1592 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001593 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1594 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
jiada wang71abd292017-09-05 14:12:32 +09001595 spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001596 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
1597 | SPI_NO_CS;
jiada wang26e4bb82017-06-08 14:16:01 +09001598 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
1599 is_imx53_ecspi(spi_imx))
Leif Middelschultef72efa72017-04-23 21:19:58 +02001600 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1601
1602 spi_imx->spi_drctl = spi_drctl;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001603
1604 init_completion(&spi_imx->xfer_done);
1605
1606 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001607 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1608 if (IS_ERR(spi_imx->base)) {
1609 ret = PTR_ERR(spi_imx->base);
1610 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001611 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001612 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001613
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001614 irq = platform_get_irq(pdev, 0);
1615 if (irq < 0) {
1616 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001617 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001618 }
1619
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001620 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001621 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001622 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001623 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001624 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001625 }
1626
Sascha Haueraa29d8402012-03-07 09:30:22 +01001627 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1628 if (IS_ERR(spi_imx->clk_ipg)) {
1629 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001630 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001631 }
1632
Sascha Haueraa29d8402012-03-07 09:30:22 +01001633 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1634 if (IS_ERR(spi_imx->clk_per)) {
1635 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001636 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001637 }
1638
Fabio Estevam83174622013-07-11 01:26:49 -03001639 ret = clk_prepare_enable(spi_imx->clk_per);
1640 if (ret)
1641 goto out_master_put;
1642
1643 ret = clk_prepare_enable(spi_imx->clk_ipg);
1644 if (ret)
1645 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001646
1647 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001648 /*
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001649 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1650 * if validated on other chips.
Robin Gongf62cacc2014-09-11 09:18:44 +08001651 */
jiada wangfd8d4e22017-06-08 14:16:00 +09001652 if (spi_imx->devtype_data->has_dmamode) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001653 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001654 if (ret == -EPROBE_DEFER)
1655 goto out_clk_put;
1656
Anton Bondarenko37600472015-12-08 07:43:45 +01001657 if (ret < 0)
1658 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1659 ret);
1660 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001661
Shawn Guoedd501bb2011-07-10 01:16:35 +08001662 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001663
Shawn Guoedd501bb2011-07-10 01:16:35 +08001664 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001665
Shawn Guo22a85e42011-07-10 01:16:41 +08001666 master->dev.of_node = pdev->dev.of_node;
Trent Piepho8197f482017-11-06 10:38:23 -08001667 ret = spi_bitbang_start(&spi_imx->bitbang);
1668 if (ret) {
1669 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1670 goto out_clk_put;
1671 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001672
Trent Piepho881a0b92017-10-31 12:49:04 -07001673 /* Request GPIO CS lines, if any */
1674 if (!spi_imx->slave_mode && master->cs_gpios) {
jiada wang71abd292017-09-05 14:12:32 +09001675 for (i = 0; i < master->num_chipselect; i++) {
1676 if (!gpio_is_valid(master->cs_gpios[i]))
1677 continue;
1678
1679 ret = devm_gpio_request(&pdev->dev,
1680 master->cs_gpios[i],
1681 DRIVER_NAME);
1682 if (ret) {
1683 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1684 master->cs_gpios[i]);
Trent Piepho4e21791e2017-10-31 12:49:05 -07001685 goto out_spi_bitbang;
jiada wang71abd292017-09-05 14:12:32 +09001686 }
1687 }
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001688 }
1689
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001690 dev_info(&pdev->dev, "probed\n");
1691
Huang Shijie9e556dc2013-10-23 16:31:50 +08001692 clk_disable(spi_imx->clk_ipg);
1693 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001694 return ret;
1695
Trent Piepho4e21791e2017-10-31 12:49:05 -07001696out_spi_bitbang:
1697 spi_bitbang_stop(&spi_imx->bitbang);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001698out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001699 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001700out_put_per:
1701 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001702out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001703 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001704
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001705 return ret;
1706}
1707
Grant Likelyfd4a3192012-12-07 16:57:14 +00001708static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001709{
1710 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001711 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Stefan Agnerd5935742018-01-07 15:05:49 +01001712 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001713
1714 spi_bitbang_stop(&spi_imx->bitbang);
1715
Stefan Agnerd5935742018-01-07 15:05:49 +01001716 ret = clk_enable(spi_imx->clk_per);
1717 if (ret)
1718 return ret;
1719
1720 ret = clk_enable(spi_imx->clk_ipg);
1721 if (ret) {
1722 clk_disable(spi_imx->clk_per);
1723 return ret;
1724 }
1725
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001726 writel(0, spi_imx->base + MXC_CSPICTRL);
Stefan Agnerd5935742018-01-07 15:05:49 +01001727 clk_disable_unprepare(spi_imx->clk_ipg);
1728 clk_disable_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001729 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001730 spi_master_put(master);
1731
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001732 return 0;
1733}
1734
1735static struct platform_driver spi_imx_driver = {
1736 .driver = {
1737 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001738 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001739 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001740 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001741 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001742 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001743};
Grant Likely940ab882011-10-05 11:29:49 -06001744module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001745
wangboaf828002018-04-12 16:58:08 +08001746MODULE_DESCRIPTION("SPI Controller driver");
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001747MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1748MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001749MODULE_ALIAS("platform:" DRIVER_NAME);