blob: 32ced64a5bb9a012e2edd0d415d8c477ebc0522a [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070059struct spi_imx_config {
60 unsigned int speed_hz;
61 unsigned int bpw;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070062};
63
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020064enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080065 IMX1_CSPI,
66 IMX21_CSPI,
67 IMX27_CSPI,
68 IMX31_CSPI,
69 IMX35_CSPI, /* CSPI on all i.mx except above */
70 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020071};
72
73struct spi_imx_data;
74
75struct spi_imx_devtype_data {
76 void (*intctrl)(struct spi_imx_data *, int);
Alexander Shiyanb36581d2016-06-08 20:02:06 +030077 int (*config)(struct spi_device *, struct spi_imx_config *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020078 void (*trigger)(struct spi_imx_data *);
79 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020080 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080081 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020082};
83
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070084struct spi_imx_data {
85 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010086 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070087
88 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020089 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010090 unsigned long base_phys;
91
Sascha Haueraa29d8402012-03-07 09:30:22 +010092 struct clk *clk_per;
93 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070094 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010095 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070096
Anton Bondarenkof12ae172016-02-24 09:20:29 +010097 unsigned int bytes_per_word;
98
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070099 unsigned int count;
100 void (*tx)(struct spi_imx_data *);
101 void (*rx)(struct spi_imx_data *);
102 void *rx_buf;
103 const void *tx_buf;
104 unsigned int txfifo; /* number of words pushed in tx FIFO */
105
Robin Gongf62cacc2014-09-11 09:18:44 +0800106 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800107 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100108 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800109 struct completion dma_rx_completion;
110 struct completion dma_tx_completion;
111
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200112 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700113};
114
Shawn Guo04ee5852011-07-10 01:16:39 +0800115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100125static inline int is_imx51_ecspi(struct spi_imx_data *d)
126{
127 return d->devtype_data->devtype == IMX51_ECSPI;
128}
129
Shawn Guo04ee5852011-07-10 01:16:39 +0800130static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
131{
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100132 return is_imx51_ecspi(d) ? 64 : 8;
Shawn Guo04ee5852011-07-10 01:16:39 +0800133}
134
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700135#define MXC_SPI_BUF_RX(type) \
136static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
137{ \
138 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
139 \
140 if (spi_imx->rx_buf) { \
141 *(type *)spi_imx->rx_buf = val; \
142 spi_imx->rx_buf += sizeof(type); \
143 } \
144}
145
146#define MXC_SPI_BUF_TX(type) \
147static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
148{ \
149 type val = 0; \
150 \
151 if (spi_imx->tx_buf) { \
152 val = *(type *)spi_imx->tx_buf; \
153 spi_imx->tx_buf += sizeof(type); \
154 } \
155 \
156 spi_imx->count -= sizeof(type); \
157 \
158 writel(val, spi_imx->base + MXC_CSPITXDATA); \
159}
160
161MXC_SPI_BUF_RX(u8)
162MXC_SPI_BUF_TX(u8)
163MXC_SPI_BUF_RX(u16)
164MXC_SPI_BUF_TX(u16)
165MXC_SPI_BUF_RX(u32)
166MXC_SPI_BUF_TX(u32)
167
168/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
169 * (which is currently not the case in this driver)
170 */
171static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
172 256, 384, 512, 768, 1024};
173
174/* MX21, MX27 */
175static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100176 unsigned int fspi, unsigned int max, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700177{
Shawn Guo04ee5852011-07-10 01:16:39 +0800178 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700179
180 for (i = 2; i < max; i++)
181 if (fspi * mxc_clkdivs[i] >= fin)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100182 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700183
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100184 *fres = fin / mxc_clkdivs[i];
185 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700186}
187
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200188/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700189static unsigned int spi_imx_clkdiv_2(unsigned int fin,
Martin Kaiser2636ba82016-09-01 22:38:40 +0200190 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700191{
192 int i, div = 4;
193
194 for (i = 0; i < 7; i++) {
195 if (fspi * div >= fin)
Martin Kaiser2636ba82016-09-01 22:38:40 +0200196 goto out;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700197 div <<= 1;
198 }
199
Martin Kaiser2636ba82016-09-01 22:38:40 +0200200out:
201 *fres = fin / div;
202 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700203}
204
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100205static int spi_imx_bytes_per_word(const int bpw)
206{
207 return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
208}
209
Robin Gongf62cacc2014-09-11 09:18:44 +0800210static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
211 struct spi_transfer *transfer)
212{
213 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Sascha Hauercd8dd412016-03-17 09:21:50 +0100214 unsigned int bpw;
Robin Gongf62cacc2014-09-11 09:18:44 +0800215
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100216 if (!master->dma_rx)
217 return false;
218
Sascha Hauercd8dd412016-03-17 09:21:50 +0100219 if (!transfer)
220 return false;
221
222 bpw = transfer->bits_per_word;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100223 if (!bpw)
224 bpw = spi->bits_per_word;
225
226 bpw = spi_imx_bytes_per_word(bpw);
227
228 if (bpw != 1 && bpw != 2 && bpw != 4)
229 return false;
230
231 if (transfer->len < spi_imx->wml * bpw)
232 return false;
233
234 if (transfer->len % (spi_imx->wml * bpw))
235 return false;
236
237 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800238}
239
Shawn Guo66de7572011-07-10 01:16:37 +0800240#define MX51_ECSPI_CTRL 0x08
241#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
242#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800243#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800244#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
245#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
246#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
247#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
248#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200249
Shawn Guo66de7572011-07-10 01:16:37 +0800250#define MX51_ECSPI_CONFIG 0x0c
251#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
252#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
253#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
254#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200255#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200256
Shawn Guo66de7572011-07-10 01:16:37 +0800257#define MX51_ECSPI_INT 0x10
258#define MX51_ECSPI_INT_TEEN (1 << 0)
259#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200260
Robin Gongf62cacc2014-09-11 09:18:44 +0800261#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100262#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
263#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
264#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800265
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100266#define MX51_ECSPI_DMA_TEDEN (1 << 7)
267#define MX51_ECSPI_DMA_RXDEN (1 << 23)
268#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800269
Shawn Guo66de7572011-07-10 01:16:37 +0800270#define MX51_ECSPI_STAT 0x18
271#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200272
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200273#define MX51_ECSPI_TESTREG 0x20
274#define MX51_ECSPI_TESTREG_LBC BIT(31)
275
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200276/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100277static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
278 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200279{
280 /*
281 * there are two 4-bit dividers, the pre-divider divides by
282 * $pre, the post-divider by 2^$post
283 */
284 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100285 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200286
287 if (unlikely(fspi > fin))
288 return 0;
289
290 post = fls(fin) - fls(fspi);
291 if (fin > fspi << post)
292 post++;
293
294 /* now we have: (fin <= fspi << post) with post being minimal */
295
296 post = max(4U, post) - 4;
297 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100298 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
299 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200300 return 0xff;
301 }
302
303 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
304
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100305 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200306 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100307
308 /* Resulting frequency for the SCLK line. */
309 *fres = (fin / (pre + 1)) >> post;
310
Shawn Guo66de7572011-07-10 01:16:37 +0800311 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
312 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200313}
314
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300315static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200316{
317 unsigned val = 0;
318
319 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800320 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200321
322 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800323 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200324
Shawn Guo66de7572011-07-10 01:16:37 +0800325 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200326}
327
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300328static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200329{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100330 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200331
Sascha Hauerb03c3882016-02-24 09:20:32 +0100332 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
333 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800334 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200335}
336
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300337static int mx51_ecspi_config(struct spi_device *spi,
338 struct spi_imx_config *config)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200339{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300340 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100341 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200342 u32 clk = config->speed_hz, delay, reg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100343 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200344
Sascha Hauerf020c392011-02-08 21:08:59 +0100345 /*
346 * The hardware seems to have a race condition when changing modes. The
347 * current assumption is that the selection of the channel arrives
348 * earlier in the hardware than the mode bits when they are written at
349 * the same time.
350 * So set master mode for all channels as we do not support slave mode.
351 */
Shawn Guo66de7572011-07-10 01:16:37 +0800352 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200353
354 /* set clock speed */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100355 ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100356 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200357
358 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300359 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200360
Shawn Guo66de7572011-07-10 01:16:37 +0800361 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200362
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300363 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200364
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300365 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300366 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100367 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300368 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200369
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300370 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300371 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
372 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100373 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300374 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
375 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200376 }
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300377 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300378 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100379 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300380 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200381
Sascha Hauerb03c3882016-02-24 09:20:32 +0100382 if (spi_imx->usedma)
383 ctrl |= MX51_ECSPI_CTRL_SMC;
384
Anton Bondarenkof677f172015-12-08 07:43:43 +0100385 /* CTRL register always go first to bring out controller from reset */
386 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
387
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200388 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300389 if (spi->mode & SPI_LOOP)
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200390 reg |= MX51_ECSPI_TESTREG_LBC;
391 else
392 reg &= ~MX51_ECSPI_TESTREG_LBC;
393 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
394
Shawn Guo66de7572011-07-10 01:16:37 +0800395 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200396
Marek Vasut6fd8b852013-12-18 18:31:47 +0100397 /*
398 * Wait until the changes in the configuration register CONFIGREG
399 * propagate into the hardware. It takes exactly one tick of the
400 * SCLK clock, but we will wait two SCLK clock just to be sure. The
401 * effect of the delay it takes for the hardware to apply changes
402 * is noticable if the SCLK clock run very slow. In such a case, if
403 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
404 * be asserted before the SCLK polarity changes, which would disrupt
405 * the SPI communication as the device on the other end would consider
406 * the change of SCLK polarity as a clock tick already.
407 */
408 delay = (2 * 1000000) / clk;
409 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
410 udelay(delay);
411 else /* SCLK is _very_ slow */
412 usleep_range(delay, delay + 10);
413
Robin Gongf62cacc2014-09-11 09:18:44 +0800414 /*
415 * Configure the DMA register: setup the watermark
416 * and enable DMA request.
417 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800418
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100419 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
420 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
421 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100422 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
423 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Robin Gongf62cacc2014-09-11 09:18:44 +0800424
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200425 return 0;
426}
427
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300428static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200429{
Shawn Guo66de7572011-07-10 01:16:37 +0800430 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200431}
432
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300433static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200434{
435 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800436 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200437 readl(spi_imx->base + MXC_CSPIRXDATA);
438}
439
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700440#define MX31_INTREG_TEEN (1 << 0)
441#define MX31_INTREG_RREN (1 << 3)
442
443#define MX31_CSPICTRL_ENABLE (1 << 0)
444#define MX31_CSPICTRL_MASTER (1 << 1)
445#define MX31_CSPICTRL_XCH (1 << 2)
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200446#define MX31_CSPICTRL_SMC (1 << 3)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700447#define MX31_CSPICTRL_POL (1 << 4)
448#define MX31_CSPICTRL_PHA (1 << 5)
449#define MX31_CSPICTRL_SSCTL (1 << 6)
450#define MX31_CSPICTRL_SSPOL (1 << 7)
451#define MX31_CSPICTRL_BC_SHIFT 8
452#define MX35_CSPICTRL_BL_SHIFT 20
453#define MX31_CSPICTRL_CS_SHIFT 24
454#define MX35_CSPICTRL_CS_SHIFT 12
455#define MX31_CSPICTRL_DR_SHIFT 16
456
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200457#define MX31_CSPI_DMAREG 0x10
458#define MX31_DMAREG_RH_DEN (1<<4)
459#define MX31_DMAREG_TH_DEN (1<<1)
460
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700461#define MX31_CSPISTATUS 0x14
462#define MX31_STATUS_RR (1 << 3)
463
Martin Kaiser15ca9212016-09-01 22:39:58 +0200464#define MX31_CSPI_TESTREG 0x1C
465#define MX31_TEST_LBC (1 << 14)
466
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700467/* These functions also work for the i.MX35, but be aware that
468 * the i.MX35 has a slightly different register layout for bits
469 * we do not use here.
470 */
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300471static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700472{
473 unsigned int val = 0;
474
475 if (enable & MXC_INT_TE)
476 val |= MX31_INTREG_TEEN;
477 if (enable & MXC_INT_RR)
478 val |= MX31_INTREG_RREN;
479
480 writel(val, spi_imx->base + MXC_CSPIINT);
481}
482
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300483static void mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700484{
485 unsigned int reg;
486
487 reg = readl(spi_imx->base + MXC_CSPICTRL);
488 reg |= MX31_CSPICTRL_XCH;
489 writel(reg, spi_imx->base + MXC_CSPICTRL);
490}
491
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300492static int mx31_config(struct spi_device *spi, struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700493{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300494 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700495 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200496 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700497
Martin Kaiser2636ba82016-09-01 22:38:40 +0200498 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700499 MX31_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200500 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700501
Shawn Guo04ee5852011-07-10 01:16:39 +0800502 if (is_imx35_cspi(spi_imx)) {
Shawn Guo2a64a902011-07-10 01:16:38 +0800503 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
504 reg |= MX31_CSPICTRL_SSCTL;
505 } else {
506 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
507 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700508
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300509 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700510 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300511 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700512 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300513 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700514 reg |= MX31_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300515 if (spi->cs_gpio < 0)
516 reg |= (spi->cs_gpio + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800517 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
518 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200519
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200520 if (spi_imx->usedma)
521 reg |= MX31_CSPICTRL_SMC;
522
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200523 writel(reg, spi_imx->base + MXC_CSPICTRL);
524
Martin Kaiser15ca9212016-09-01 22:39:58 +0200525 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
526 if (spi->mode & SPI_LOOP)
527 reg |= MX31_TEST_LBC;
528 else
529 reg &= ~MX31_TEST_LBC;
530 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
531
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200532 if (spi_imx->usedma) {
533 /* configure DMA requests when RXFIFO is half full and
534 when TXFIFO is half empty */
535 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
536 spi_imx->base + MX31_CSPI_DMAREG);
537 }
538
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200539 return 0;
540}
541
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300542static int mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700543{
544 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
545}
546
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300547static void mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200548{
549 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800550 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200551 readl(spi_imx->base + MXC_CSPIRXDATA);
552}
553
Shawn Guo3451fb12011-07-10 01:16:36 +0800554#define MX21_INTREG_RR (1 << 4)
555#define MX21_INTREG_TEEN (1 << 9)
556#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700557
Shawn Guo3451fb12011-07-10 01:16:36 +0800558#define MX21_CSPICTRL_POL (1 << 5)
559#define MX21_CSPICTRL_PHA (1 << 6)
560#define MX21_CSPICTRL_SSPOL (1 << 8)
561#define MX21_CSPICTRL_XCH (1 << 9)
562#define MX21_CSPICTRL_ENABLE (1 << 10)
563#define MX21_CSPICTRL_MASTER (1 << 11)
564#define MX21_CSPICTRL_DR_SHIFT 14
565#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700566
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300567static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700568{
569 unsigned int val = 0;
570
571 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800572 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700573 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800574 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700575
576 writel(val, spi_imx->base + MXC_CSPIINT);
577}
578
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300579static void mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700580{
581 unsigned int reg;
582
583 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800584 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700585 writel(reg, spi_imx->base + MXC_CSPICTRL);
586}
587
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300588static int mx21_config(struct spi_device *spi, struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700589{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300590 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Shawn Guo3451fb12011-07-10 01:16:36 +0800591 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800592 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100593 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700594
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100595 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max, &clk)
596 << MX21_CSPICTRL_DR_SHIFT;
597 spi_imx->spi_bus_clk = clk;
598
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700599 reg |= config->bpw - 1;
600
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300601 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800602 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300603 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800604 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300605 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800606 reg |= MX21_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300607 if (spi->cs_gpio < 0)
608 reg |= (spi->cs_gpio + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700609
610 writel(reg, spi_imx->base + MXC_CSPICTRL);
611
612 return 0;
613}
614
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300615static int mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700616{
Shawn Guo3451fb12011-07-10 01:16:36 +0800617 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700618}
619
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300620static void mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200621{
622 writel(1, spi_imx->base + MXC_RESET);
623}
624
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700625#define MX1_INTREG_RR (1 << 3)
626#define MX1_INTREG_TEEN (1 << 8)
627#define MX1_INTREG_RREN (1 << 11)
628
629#define MX1_CSPICTRL_POL (1 << 4)
630#define MX1_CSPICTRL_PHA (1 << 5)
631#define MX1_CSPICTRL_XCH (1 << 8)
632#define MX1_CSPICTRL_ENABLE (1 << 9)
633#define MX1_CSPICTRL_MASTER (1 << 10)
634#define MX1_CSPICTRL_DR_SHIFT 13
635
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300636static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700637{
638 unsigned int val = 0;
639
640 if (enable & MXC_INT_TE)
641 val |= MX1_INTREG_TEEN;
642 if (enable & MXC_INT_RR)
643 val |= MX1_INTREG_RREN;
644
645 writel(val, spi_imx->base + MXC_CSPIINT);
646}
647
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300648static void mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700649{
650 unsigned int reg;
651
652 reg = readl(spi_imx->base + MXC_CSPICTRL);
653 reg |= MX1_CSPICTRL_XCH;
654 writel(reg, spi_imx->base + MXC_CSPICTRL);
655}
656
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300657static int mx1_config(struct spi_device *spi, struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700658{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300659 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700660 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200661 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700662
Martin Kaiser2636ba82016-09-01 22:38:40 +0200663 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700664 MX1_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200665 spi_imx->spi_bus_clk = clk;
666
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700667 reg |= config->bpw - 1;
668
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300669 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700670 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300671 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700672 reg |= MX1_CSPICTRL_POL;
673
674 writel(reg, spi_imx->base + MXC_CSPICTRL);
675
676 return 0;
677}
678
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300679static int mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700680{
681 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
682}
683
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300684static void mx1_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200685{
686 writel(1, spi_imx->base + MXC_RESET);
687}
688
Shawn Guo04ee5852011-07-10 01:16:39 +0800689static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
690 .intctrl = mx1_intctrl,
691 .config = mx1_config,
692 .trigger = mx1_trigger,
693 .rx_available = mx1_rx_available,
694 .reset = mx1_reset,
695 .devtype = IMX1_CSPI,
696};
697
698static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
699 .intctrl = mx21_intctrl,
700 .config = mx21_config,
701 .trigger = mx21_trigger,
702 .rx_available = mx21_rx_available,
703 .reset = mx21_reset,
704 .devtype = IMX21_CSPI,
705};
706
707static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
708 /* i.mx27 cspi shares the functions with i.mx21 one */
709 .intctrl = mx21_intctrl,
710 .config = mx21_config,
711 .trigger = mx21_trigger,
712 .rx_available = mx21_rx_available,
713 .reset = mx21_reset,
714 .devtype = IMX27_CSPI,
715};
716
717static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
718 .intctrl = mx31_intctrl,
719 .config = mx31_config,
720 .trigger = mx31_trigger,
721 .rx_available = mx31_rx_available,
722 .reset = mx31_reset,
723 .devtype = IMX31_CSPI,
724};
725
726static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
727 /* i.mx35 and later cspi shares the functions with i.mx31 one */
728 .intctrl = mx31_intctrl,
729 .config = mx31_config,
730 .trigger = mx31_trigger,
731 .rx_available = mx31_rx_available,
732 .reset = mx31_reset,
733 .devtype = IMX35_CSPI,
734};
735
736static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
737 .intctrl = mx51_ecspi_intctrl,
738 .config = mx51_ecspi_config,
739 .trigger = mx51_ecspi_trigger,
740 .rx_available = mx51_ecspi_rx_available,
741 .reset = mx51_ecspi_reset,
742 .devtype = IMX51_ECSPI,
743};
744
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900745static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800746 {
747 .name = "imx1-cspi",
748 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
749 }, {
750 .name = "imx21-cspi",
751 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
752 }, {
753 .name = "imx27-cspi",
754 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
755 }, {
756 .name = "imx31-cspi",
757 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
758 }, {
759 .name = "imx35-cspi",
760 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
761 }, {
762 .name = "imx51-ecspi",
763 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
764 }, {
765 /* sentinel */
766 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200767};
768
Shawn Guo22a85e42011-07-10 01:16:41 +0800769static const struct of_device_id spi_imx_dt_ids[] = {
770 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
771 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
772 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
773 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
774 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
775 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
776 { /* sentinel */ }
777};
Niels de Vos27743e02013-07-29 09:38:05 +0200778MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800779
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700780static void spi_imx_chipselect(struct spi_device *spi, int is_active)
781{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700782 int active = is_active != BITBANG_CS_INACTIVE;
783 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700784
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300785 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700786 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700787
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300788 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700789}
790
791static void spi_imx_push(struct spi_imx_data *spi_imx)
792{
Shawn Guo04ee5852011-07-10 01:16:39 +0800793 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700794 if (!spi_imx->count)
795 break;
796 spi_imx->tx(spi_imx);
797 spi_imx->txfifo++;
798 }
799
Shawn Guoedd501bb2011-07-10 01:16:35 +0800800 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700801}
802
803static irqreturn_t spi_imx_isr(int irq, void *dev_id)
804{
805 struct spi_imx_data *spi_imx = dev_id;
806
Shawn Guoedd501bb2011-07-10 01:16:35 +0800807 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700808 spi_imx->rx(spi_imx);
809 spi_imx->txfifo--;
810 }
811
812 if (spi_imx->count) {
813 spi_imx_push(spi_imx);
814 return IRQ_HANDLED;
815 }
816
817 if (spi_imx->txfifo) {
818 /* No data left to push, but still waiting for rx data,
819 * enable receive data available interrupt.
820 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800821 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200822 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700823 return IRQ_HANDLED;
824 }
825
Shawn Guoedd501bb2011-07-10 01:16:35 +0800826 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700827 complete(&spi_imx->xfer_done);
828
829 return IRQ_HANDLED;
830}
831
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100832static int spi_imx_dma_configure(struct spi_master *master,
833 int bytes_per_word)
834{
835 int ret;
836 enum dma_slave_buswidth buswidth;
837 struct dma_slave_config rx = {}, tx = {};
838 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
839
840 if (bytes_per_word == spi_imx->bytes_per_word)
841 /* Same as last time */
842 return 0;
843
844 switch (bytes_per_word) {
845 case 4:
846 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
847 break;
848 case 2:
849 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
850 break;
851 case 1:
852 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
853 break;
854 default:
855 return -EINVAL;
856 }
857
858 tx.direction = DMA_MEM_TO_DEV;
859 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
860 tx.dst_addr_width = buswidth;
861 tx.dst_maxburst = spi_imx->wml;
862 ret = dmaengine_slave_config(master->dma_tx, &tx);
863 if (ret) {
864 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
865 return ret;
866 }
867
868 rx.direction = DMA_DEV_TO_MEM;
869 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
870 rx.src_addr_width = buswidth;
871 rx.src_maxburst = spi_imx->wml;
872 ret = dmaengine_slave_config(master->dma_rx, &rx);
873 if (ret) {
874 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
875 return ret;
876 }
877
878 spi_imx->bytes_per_word = bytes_per_word;
879
880 return 0;
881}
882
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700883static int spi_imx_setupxfer(struct spi_device *spi,
884 struct spi_transfer *t)
885{
886 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
887 struct spi_imx_config config;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100888 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700889
890 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
891 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700892
Sascha Hauer462d26b2009-10-01 15:44:29 -0700893 if (!config.speed_hz)
894 config.speed_hz = spi->max_speed_hz;
895 if (!config.bpw)
896 config.bpw = spi->bits_per_word;
Sascha Hauer462d26b2009-10-01 15:44:29 -0700897
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700898 /* Initialize the functions for transfer */
899 if (config.bpw <= 8) {
900 spi_imx->rx = spi_imx_buf_rx_u8;
901 spi_imx->tx = spi_imx_buf_tx_u8;
902 } else if (config.bpw <= 16) {
903 spi_imx->rx = spi_imx_buf_rx_u16;
904 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530905 } else {
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700906 spi_imx->rx = spi_imx_buf_rx_u32;
907 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600908 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700909
Sascha Hauerc008a802016-02-24 09:20:26 +0100910 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
911 spi_imx->usedma = 1;
912 else
913 spi_imx->usedma = 0;
914
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100915 if (spi_imx->usedma) {
916 ret = spi_imx_dma_configure(spi->master,
917 spi_imx_bytes_per_word(config.bpw));
918 if (ret)
919 return ret;
920 }
921
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300922 spi_imx->devtype_data->config(spi, &config);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700923
924 return 0;
925}
926
Robin Gongf62cacc2014-09-11 09:18:44 +0800927static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
928{
929 struct spi_master *master = spi_imx->bitbang.master;
930
931 if (master->dma_rx) {
932 dma_release_channel(master->dma_rx);
933 master->dma_rx = NULL;
934 }
935
936 if (master->dma_tx) {
937 dma_release_channel(master->dma_tx);
938 master->dma_tx = NULL;
939 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800940}
941
942static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100943 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +0800944{
Robin Gongf62cacc2014-09-11 09:18:44 +0800945 int ret;
946
Robin Gonga02bb402015-02-03 10:25:53 +0800947 /* use pio mode for i.mx6dl chip TKT238285 */
948 if (of_machine_is_compatible("fsl,imx6dl"))
949 return 0;
950
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100951 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
952
Robin Gongf62cacc2014-09-11 09:18:44 +0800953 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +0100954 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
955 if (IS_ERR(master->dma_tx)) {
956 ret = PTR_ERR(master->dma_tx);
957 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
958 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800959 goto err;
960 }
961
Robin Gongf62cacc2014-09-11 09:18:44 +0800962 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +0100963 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
964 if (IS_ERR(master->dma_rx)) {
965 ret = PTR_ERR(master->dma_rx);
966 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
967 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800968 goto err;
969 }
970
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100971 spi_imx_dma_configure(master, 1);
Robin Gongf62cacc2014-09-11 09:18:44 +0800972
973 init_completion(&spi_imx->dma_rx_completion);
974 init_completion(&spi_imx->dma_tx_completion);
975 master->can_dma = spi_imx_can_dma;
976 master->max_dma_len = MAX_SDMA_BD_BYTES;
977 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
978 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +0800979
980 return 0;
981err:
982 spi_imx_sdma_exit(spi_imx);
983 return ret;
984}
985
986static void spi_imx_dma_rx_callback(void *cookie)
987{
988 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
989
990 complete(&spi_imx->dma_rx_completion);
991}
992
993static void spi_imx_dma_tx_callback(void *cookie)
994{
995 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
996
997 complete(&spi_imx->dma_tx_completion);
998}
999
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001000static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
1001{
1002 unsigned long timeout = 0;
1003
1004 /* Time with actual data transfer and CS change delay related to HW */
1005 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1006
1007 /* Add extra second for scheduler related activities */
1008 timeout += 1;
1009
1010 /* Double calculated timeout */
1011 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1012}
1013
Robin Gongf62cacc2014-09-11 09:18:44 +08001014static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1015 struct spi_transfer *transfer)
1016{
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001017 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001018 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001019 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +08001020 struct spi_master *master = spi_imx->bitbang.master;
1021 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1022
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001023 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001024 * The TX DMA setup starts the transfer, so make sure RX is configured
1025 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001026 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001027 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1028 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1029 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1030 if (!desc_rx)
1031 return -EINVAL;
1032
1033 desc_rx->callback = spi_imx_dma_rx_callback;
1034 desc_rx->callback_param = (void *)spi_imx;
1035 dmaengine_submit(desc_rx);
1036 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001037 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001038
1039 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1040 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1041 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1042 if (!desc_tx) {
1043 dmaengine_terminate_all(master->dma_tx);
1044 return -EINVAL;
1045 }
1046
1047 desc_tx->callback = spi_imx_dma_tx_callback;
1048 desc_tx->callback_param = (void *)spi_imx;
1049 dmaengine_submit(desc_tx);
1050 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001051 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001052
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001053 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1054
Robin Gongf62cacc2014-09-11 09:18:44 +08001055 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001056 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001057 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001058 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001059 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001060 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001061 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001062 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001063 }
1064
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001065 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1066 transfer_timeout);
1067 if (!timeout) {
1068 dev_err(&master->dev, "I/O Error in DMA RX\n");
1069 spi_imx->devtype_data->reset(spi_imx);
1070 dmaengine_terminate_all(master->dma_rx);
1071 return -ETIMEDOUT;
1072 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001073
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001074 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001075}
1076
1077static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001078 struct spi_transfer *transfer)
1079{
1080 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001081 unsigned long transfer_timeout;
1082 unsigned long timeout;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001083
1084 spi_imx->tx_buf = transfer->tx_buf;
1085 spi_imx->rx_buf = transfer->rx_buf;
1086 spi_imx->count = transfer->len;
1087 spi_imx->txfifo = 0;
1088
Axel Linaa0fe822014-02-09 11:06:04 +08001089 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001090
1091 spi_imx_push(spi_imx);
1092
Shawn Guoedd501bb2011-07-10 01:16:35 +08001093 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001094
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001095 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1096
1097 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1098 transfer_timeout);
1099 if (!timeout) {
1100 dev_err(&spi->dev, "I/O Error in PIO\n");
1101 spi_imx->devtype_data->reset(spi_imx);
1102 return -ETIMEDOUT;
1103 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001104
1105 return transfer->len;
1106}
1107
Robin Gongf62cacc2014-09-11 09:18:44 +08001108static int spi_imx_transfer(struct spi_device *spi,
1109 struct spi_transfer *transfer)
1110{
Robin Gongf62cacc2014-09-11 09:18:44 +08001111 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1112
Sascha Hauerc008a802016-02-24 09:20:26 +01001113 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001114 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001115 else
1116 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001117}
1118
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001119static int spi_imx_setup(struct spi_device *spi)
1120{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001121 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001122 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1123
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001124 if (gpio_is_valid(spi->cs_gpio))
1125 gpio_direction_output(spi->cs_gpio,
1126 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001127
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001128 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1129
1130 return 0;
1131}
1132
1133static void spi_imx_cleanup(struct spi_device *spi)
1134{
1135}
1136
Huang Shijie9e556dc2013-10-23 16:31:50 +08001137static int
1138spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1139{
1140 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1141 int ret;
1142
1143 ret = clk_enable(spi_imx->clk_per);
1144 if (ret)
1145 return ret;
1146
1147 ret = clk_enable(spi_imx->clk_ipg);
1148 if (ret) {
1149 clk_disable(spi_imx->clk_per);
1150 return ret;
1151 }
1152
1153 return 0;
1154}
1155
1156static int
1157spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1158{
1159 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1160
1161 clk_disable(spi_imx->clk_ipg);
1162 clk_disable(spi_imx->clk_per);
1163 return 0;
1164}
1165
Grant Likelyfd4a3192012-12-07 16:57:14 +00001166static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001167{
Shawn Guo22a85e42011-07-10 01:16:41 +08001168 struct device_node *np = pdev->dev.of_node;
1169 const struct of_device_id *of_id =
1170 of_match_device(spi_imx_dt_ids, &pdev->dev);
1171 struct spi_imx_master *mxc_platform_info =
1172 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001173 struct spi_master *master;
1174 struct spi_imx_data *spi_imx;
1175 struct resource *res;
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001176 int i, ret, irq;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001177
Shawn Guo22a85e42011-07-10 01:16:41 +08001178 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001179 dev_err(&pdev->dev, "can't get the platform data\n");
1180 return -EINVAL;
1181 }
1182
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001183 master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001184 if (!master)
1185 return -ENOMEM;
1186
1187 platform_set_drvdata(pdev, master);
1188
Stephen Warren24778be2013-05-21 20:36:35 -06001189 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001190 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001191
1192 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001193 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001194 spi_imx->dev = &pdev->dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001195
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001196 spi_imx->devtype_data = of_id ? of_id->data :
1197 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1198
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001199 if (mxc_platform_info) {
1200 master->num_chipselect = mxc_platform_info->num_chipselect;
1201 master->cs_gpios = devm_kzalloc(&master->dev,
1202 sizeof(int) * master->num_chipselect, GFP_KERNEL);
1203 if (!master->cs_gpios)
1204 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001205
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001206 for (i = 0; i < master->num_chipselect; i++)
1207 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1208 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001209
1210 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1211 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1212 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1213 spi_imx->bitbang.master->setup = spi_imx_setup;
1214 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001215 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1216 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001217 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Martin Kaiser15ca9212016-09-01 22:39:58 +02001218 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx))
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001219 spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001220
1221 init_completion(&spi_imx->xfer_done);
1222
1223 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001224 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1225 if (IS_ERR(spi_imx->base)) {
1226 ret = PTR_ERR(spi_imx->base);
1227 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001228 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001229 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001230
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001231 irq = platform_get_irq(pdev, 0);
1232 if (irq < 0) {
1233 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001234 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001235 }
1236
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001237 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001238 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001239 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001240 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001241 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001242 }
1243
Sascha Haueraa29d8402012-03-07 09:30:22 +01001244 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1245 if (IS_ERR(spi_imx->clk_ipg)) {
1246 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001247 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001248 }
1249
Sascha Haueraa29d8402012-03-07 09:30:22 +01001250 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1251 if (IS_ERR(spi_imx->clk_per)) {
1252 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001253 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001254 }
1255
Fabio Estevam83174622013-07-11 01:26:49 -03001256 ret = clk_prepare_enable(spi_imx->clk_per);
1257 if (ret)
1258 goto out_master_put;
1259
1260 ret = clk_prepare_enable(spi_imx->clk_ipg);
1261 if (ret)
1262 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001263
1264 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001265 /*
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001266 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1267 * if validated on other chips.
Robin Gongf62cacc2014-09-11 09:18:44 +08001268 */
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001269 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001270 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001271 if (ret == -EPROBE_DEFER)
1272 goto out_clk_put;
1273
Anton Bondarenko37600472015-12-08 07:43:45 +01001274 if (ret < 0)
1275 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1276 ret);
1277 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001278
Shawn Guoedd501bb2011-07-10 01:16:35 +08001279 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001280
Shawn Guoedd501bb2011-07-10 01:16:35 +08001281 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001282
Shawn Guo22a85e42011-07-10 01:16:41 +08001283 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001284 ret = spi_bitbang_start(&spi_imx->bitbang);
1285 if (ret) {
1286 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1287 goto out_clk_put;
1288 }
1289
Marek Vasutf13d4e12016-09-26 14:14:53 +02001290 if (!master->cs_gpios) {
1291 dev_err(&pdev->dev, "No CS GPIOs available\n");
Wei Yongjun446576f2016-09-28 14:50:18 +00001292 ret = -EINVAL;
Marek Vasutf13d4e12016-09-26 14:14:53 +02001293 goto out_clk_put;
1294 }
1295
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001296 for (i = 0; i < master->num_chipselect; i++) {
1297 if (!gpio_is_valid(master->cs_gpios[i]))
1298 continue;
1299
1300 ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
1301 DRIVER_NAME);
1302 if (ret) {
1303 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1304 master->cs_gpios[i]);
1305 goto out_clk_put;
1306 }
1307 }
1308
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001309 dev_info(&pdev->dev, "probed\n");
1310
Huang Shijie9e556dc2013-10-23 16:31:50 +08001311 clk_disable(spi_imx->clk_ipg);
1312 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001313 return ret;
1314
1315out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001316 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001317out_put_per:
1318 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001319out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001320 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001321
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001322 return ret;
1323}
1324
Grant Likelyfd4a3192012-12-07 16:57:14 +00001325static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001326{
1327 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001328 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001329
1330 spi_bitbang_stop(&spi_imx->bitbang);
1331
1332 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001333 clk_unprepare(spi_imx->clk_ipg);
1334 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001335 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001336 spi_master_put(master);
1337
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001338 return 0;
1339}
1340
1341static struct platform_driver spi_imx_driver = {
1342 .driver = {
1343 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001344 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001345 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001346 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001347 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001348 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001349};
Grant Likely940ab882011-10-05 11:29:49 -06001350module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001351
1352MODULE_DESCRIPTION("SPI Master Controller driver");
1353MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1354MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001355MODULE_ALIAS("platform:" DRIVER_NAME);