blob: 08124b29665ec70062ec3a9a7eb127c5580f2a17 [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070059struct spi_imx_config {
60 unsigned int speed_hz;
61 unsigned int bpw;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070062};
63
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020064enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080065 IMX1_CSPI,
66 IMX21_CSPI,
67 IMX27_CSPI,
68 IMX31_CSPI,
69 IMX35_CSPI, /* CSPI on all i.mx except above */
70 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020071};
72
73struct spi_imx_data;
74
75struct spi_imx_devtype_data {
76 void (*intctrl)(struct spi_imx_data *, int);
Alexander Shiyanb36581d2016-06-08 20:02:06 +030077 int (*config)(struct spi_device *, struct spi_imx_config *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020078 void (*trigger)(struct spi_imx_data *);
79 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020080 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080081 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020082};
83
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070084struct spi_imx_data {
85 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010086 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070087
88 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020089 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010090 unsigned long base_phys;
91
Sascha Haueraa29d8402012-03-07 09:30:22 +010092 struct clk *clk_per;
93 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070094 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010095 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070096
Anton Bondarenkof12ae172016-02-24 09:20:29 +010097 unsigned int bytes_per_word;
98
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070099 unsigned int count;
100 void (*tx)(struct spi_imx_data *);
101 void (*rx)(struct spi_imx_data *);
102 void *rx_buf;
103 const void *tx_buf;
104 unsigned int txfifo; /* number of words pushed in tx FIFO */
105
Robin Gongf62cacc2014-09-11 09:18:44 +0800106 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800107 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100108 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800109 struct completion dma_rx_completion;
110 struct completion dma_tx_completion;
111
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200112 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700113};
114
Shawn Guo04ee5852011-07-10 01:16:39 +0800115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100125static inline int is_imx51_ecspi(struct spi_imx_data *d)
126{
127 return d->devtype_data->devtype == IMX51_ECSPI;
128}
129
Shawn Guo04ee5852011-07-10 01:16:39 +0800130static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
131{
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100132 return is_imx51_ecspi(d) ? 64 : 8;
Shawn Guo04ee5852011-07-10 01:16:39 +0800133}
134
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700135#define MXC_SPI_BUF_RX(type) \
136static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
137{ \
138 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
139 \
140 if (spi_imx->rx_buf) { \
141 *(type *)spi_imx->rx_buf = val; \
142 spi_imx->rx_buf += sizeof(type); \
143 } \
144}
145
146#define MXC_SPI_BUF_TX(type) \
147static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
148{ \
149 type val = 0; \
150 \
151 if (spi_imx->tx_buf) { \
152 val = *(type *)spi_imx->tx_buf; \
153 spi_imx->tx_buf += sizeof(type); \
154 } \
155 \
156 spi_imx->count -= sizeof(type); \
157 \
158 writel(val, spi_imx->base + MXC_CSPITXDATA); \
159}
160
161MXC_SPI_BUF_RX(u8)
162MXC_SPI_BUF_TX(u8)
163MXC_SPI_BUF_RX(u16)
164MXC_SPI_BUF_TX(u16)
165MXC_SPI_BUF_RX(u32)
166MXC_SPI_BUF_TX(u32)
167
168/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
169 * (which is currently not the case in this driver)
170 */
171static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
172 256, 384, 512, 768, 1024};
173
174/* MX21, MX27 */
175static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Shawn Guo04ee5852011-07-10 01:16:39 +0800176 unsigned int fspi, unsigned int max)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700177{
Shawn Guo04ee5852011-07-10 01:16:39 +0800178 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700179
180 for (i = 2; i < max; i++)
181 if (fspi * mxc_clkdivs[i] >= fin)
182 return i;
183
184 return max;
185}
186
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200187/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700188static unsigned int spi_imx_clkdiv_2(unsigned int fin,
Martin Kaiser2636ba82016-09-01 22:38:40 +0200189 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700190{
191 int i, div = 4;
192
193 for (i = 0; i < 7; i++) {
194 if (fspi * div >= fin)
Martin Kaiser2636ba82016-09-01 22:38:40 +0200195 goto out;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700196 div <<= 1;
197 }
198
Martin Kaiser2636ba82016-09-01 22:38:40 +0200199out:
200 *fres = fin / div;
201 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700202}
203
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100204static int spi_imx_bytes_per_word(const int bpw)
205{
206 return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
207}
208
Robin Gongf62cacc2014-09-11 09:18:44 +0800209static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
210 struct spi_transfer *transfer)
211{
212 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Sascha Hauercd8dd412016-03-17 09:21:50 +0100213 unsigned int bpw;
Robin Gongf62cacc2014-09-11 09:18:44 +0800214
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100215 if (!master->dma_rx)
216 return false;
217
Sascha Hauercd8dd412016-03-17 09:21:50 +0100218 if (!transfer)
219 return false;
220
221 bpw = transfer->bits_per_word;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100222 if (!bpw)
223 bpw = spi->bits_per_word;
224
225 bpw = spi_imx_bytes_per_word(bpw);
226
227 if (bpw != 1 && bpw != 2 && bpw != 4)
228 return false;
229
230 if (transfer->len < spi_imx->wml * bpw)
231 return false;
232
233 if (transfer->len % (spi_imx->wml * bpw))
234 return false;
235
236 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800237}
238
Shawn Guo66de7572011-07-10 01:16:37 +0800239#define MX51_ECSPI_CTRL 0x08
240#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
241#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800242#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800243#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
244#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
245#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
246#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
247#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200248
Shawn Guo66de7572011-07-10 01:16:37 +0800249#define MX51_ECSPI_CONFIG 0x0c
250#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
251#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
252#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
253#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200254#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200255
Shawn Guo66de7572011-07-10 01:16:37 +0800256#define MX51_ECSPI_INT 0x10
257#define MX51_ECSPI_INT_TEEN (1 << 0)
258#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200259
Robin Gongf62cacc2014-09-11 09:18:44 +0800260#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100261#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
262#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
263#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800264
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100265#define MX51_ECSPI_DMA_TEDEN (1 << 7)
266#define MX51_ECSPI_DMA_RXDEN (1 << 23)
267#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800268
Shawn Guo66de7572011-07-10 01:16:37 +0800269#define MX51_ECSPI_STAT 0x18
270#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200271
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200272#define MX51_ECSPI_TESTREG 0x20
273#define MX51_ECSPI_TESTREG_LBC BIT(31)
274
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200275/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100276static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
277 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200278{
279 /*
280 * there are two 4-bit dividers, the pre-divider divides by
281 * $pre, the post-divider by 2^$post
282 */
283 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100284 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200285
286 if (unlikely(fspi > fin))
287 return 0;
288
289 post = fls(fin) - fls(fspi);
290 if (fin > fspi << post)
291 post++;
292
293 /* now we have: (fin <= fspi << post) with post being minimal */
294
295 post = max(4U, post) - 4;
296 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100297 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
298 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200299 return 0xff;
300 }
301
302 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
303
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100304 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200305 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100306
307 /* Resulting frequency for the SCLK line. */
308 *fres = (fin / (pre + 1)) >> post;
309
Shawn Guo66de7572011-07-10 01:16:37 +0800310 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
311 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200312}
313
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300314static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200315{
316 unsigned val = 0;
317
318 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800319 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200320
321 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800322 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200323
Shawn Guo66de7572011-07-10 01:16:37 +0800324 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200325}
326
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300327static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200328{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100329 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200330
Sascha Hauerb03c3882016-02-24 09:20:32 +0100331 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
332 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800333 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200334}
335
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300336static int mx51_ecspi_config(struct spi_device *spi,
337 struct spi_imx_config *config)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200338{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300339 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100340 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200341 u32 clk = config->speed_hz, delay, reg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100342 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200343
Sascha Hauerf020c392011-02-08 21:08:59 +0100344 /*
345 * The hardware seems to have a race condition when changing modes. The
346 * current assumption is that the selection of the channel arrives
347 * earlier in the hardware than the mode bits when they are written at
348 * the same time.
349 * So set master mode for all channels as we do not support slave mode.
350 */
Shawn Guo66de7572011-07-10 01:16:37 +0800351 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200352
353 /* set clock speed */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100354 ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100355 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200356
357 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300358 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200359
Shawn Guo66de7572011-07-10 01:16:37 +0800360 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200361
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300362 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200363
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300364 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300365 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100366 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300367 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200368
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300369 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300370 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
371 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100372 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300373 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
374 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200375 }
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300376 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300377 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100378 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300379 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200380
Sascha Hauerb03c3882016-02-24 09:20:32 +0100381 if (spi_imx->usedma)
382 ctrl |= MX51_ECSPI_CTRL_SMC;
383
Anton Bondarenkof677f172015-12-08 07:43:43 +0100384 /* CTRL register always go first to bring out controller from reset */
385 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
386
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200387 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300388 if (spi->mode & SPI_LOOP)
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200389 reg |= MX51_ECSPI_TESTREG_LBC;
390 else
391 reg &= ~MX51_ECSPI_TESTREG_LBC;
392 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
393
Shawn Guo66de7572011-07-10 01:16:37 +0800394 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200395
Marek Vasut6fd8b852013-12-18 18:31:47 +0100396 /*
397 * Wait until the changes in the configuration register CONFIGREG
398 * propagate into the hardware. It takes exactly one tick of the
399 * SCLK clock, but we will wait two SCLK clock just to be sure. The
400 * effect of the delay it takes for the hardware to apply changes
401 * is noticable if the SCLK clock run very slow. In such a case, if
402 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
403 * be asserted before the SCLK polarity changes, which would disrupt
404 * the SPI communication as the device on the other end would consider
405 * the change of SCLK polarity as a clock tick already.
406 */
407 delay = (2 * 1000000) / clk;
408 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
409 udelay(delay);
410 else /* SCLK is _very_ slow */
411 usleep_range(delay, delay + 10);
412
Robin Gongf62cacc2014-09-11 09:18:44 +0800413 /*
414 * Configure the DMA register: setup the watermark
415 * and enable DMA request.
416 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800417
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100418 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
419 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
420 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100421 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
422 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Robin Gongf62cacc2014-09-11 09:18:44 +0800423
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200424 return 0;
425}
426
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300427static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200428{
Shawn Guo66de7572011-07-10 01:16:37 +0800429 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200430}
431
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300432static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200433{
434 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800435 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200436 readl(spi_imx->base + MXC_CSPIRXDATA);
437}
438
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700439#define MX31_INTREG_TEEN (1 << 0)
440#define MX31_INTREG_RREN (1 << 3)
441
442#define MX31_CSPICTRL_ENABLE (1 << 0)
443#define MX31_CSPICTRL_MASTER (1 << 1)
444#define MX31_CSPICTRL_XCH (1 << 2)
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200445#define MX31_CSPICTRL_SMC (1 << 3)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700446#define MX31_CSPICTRL_POL (1 << 4)
447#define MX31_CSPICTRL_PHA (1 << 5)
448#define MX31_CSPICTRL_SSCTL (1 << 6)
449#define MX31_CSPICTRL_SSPOL (1 << 7)
450#define MX31_CSPICTRL_BC_SHIFT 8
451#define MX35_CSPICTRL_BL_SHIFT 20
452#define MX31_CSPICTRL_CS_SHIFT 24
453#define MX35_CSPICTRL_CS_SHIFT 12
454#define MX31_CSPICTRL_DR_SHIFT 16
455
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200456#define MX31_CSPI_DMAREG 0x10
457#define MX31_DMAREG_RH_DEN (1<<4)
458#define MX31_DMAREG_TH_DEN (1<<1)
459
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700460#define MX31_CSPISTATUS 0x14
461#define MX31_STATUS_RR (1 << 3)
462
Martin Kaiser15ca9212016-09-01 22:39:58 +0200463#define MX31_CSPI_TESTREG 0x1C
464#define MX31_TEST_LBC (1 << 14)
465
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700466/* These functions also work for the i.MX35, but be aware that
467 * the i.MX35 has a slightly different register layout for bits
468 * we do not use here.
469 */
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300470static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700471{
472 unsigned int val = 0;
473
474 if (enable & MXC_INT_TE)
475 val |= MX31_INTREG_TEEN;
476 if (enable & MXC_INT_RR)
477 val |= MX31_INTREG_RREN;
478
479 writel(val, spi_imx->base + MXC_CSPIINT);
480}
481
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300482static void mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700483{
484 unsigned int reg;
485
486 reg = readl(spi_imx->base + MXC_CSPICTRL);
487 reg |= MX31_CSPICTRL_XCH;
488 writel(reg, spi_imx->base + MXC_CSPICTRL);
489}
490
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300491static int mx31_config(struct spi_device *spi, struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700492{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300493 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700494 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200495 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700496
Martin Kaiser2636ba82016-09-01 22:38:40 +0200497 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700498 MX31_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200499 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700500
Shawn Guo04ee5852011-07-10 01:16:39 +0800501 if (is_imx35_cspi(spi_imx)) {
Shawn Guo2a64a902011-07-10 01:16:38 +0800502 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
503 reg |= MX31_CSPICTRL_SSCTL;
504 } else {
505 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
506 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700507
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300508 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700509 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300510 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700511 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300512 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700513 reg |= MX31_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300514 if (spi->cs_gpio < 0)
515 reg |= (spi->cs_gpio + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800516 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
517 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200518
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200519 if (spi_imx->usedma)
520 reg |= MX31_CSPICTRL_SMC;
521
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200522 writel(reg, spi_imx->base + MXC_CSPICTRL);
523
Martin Kaiser15ca9212016-09-01 22:39:58 +0200524 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
525 if (spi->mode & SPI_LOOP)
526 reg |= MX31_TEST_LBC;
527 else
528 reg &= ~MX31_TEST_LBC;
529 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
530
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200531 if (spi_imx->usedma) {
532 /* configure DMA requests when RXFIFO is half full and
533 when TXFIFO is half empty */
534 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
535 spi_imx->base + MX31_CSPI_DMAREG);
536 }
537
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200538 return 0;
539}
540
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300541static int mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700542{
543 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
544}
545
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300546static void mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200547{
548 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800549 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200550 readl(spi_imx->base + MXC_CSPIRXDATA);
551}
552
Shawn Guo3451fb12011-07-10 01:16:36 +0800553#define MX21_INTREG_RR (1 << 4)
554#define MX21_INTREG_TEEN (1 << 9)
555#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700556
Shawn Guo3451fb12011-07-10 01:16:36 +0800557#define MX21_CSPICTRL_POL (1 << 5)
558#define MX21_CSPICTRL_PHA (1 << 6)
559#define MX21_CSPICTRL_SSPOL (1 << 8)
560#define MX21_CSPICTRL_XCH (1 << 9)
561#define MX21_CSPICTRL_ENABLE (1 << 10)
562#define MX21_CSPICTRL_MASTER (1 << 11)
563#define MX21_CSPICTRL_DR_SHIFT 14
564#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700565
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300566static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700567{
568 unsigned int val = 0;
569
570 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800571 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700572 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800573 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700574
575 writel(val, spi_imx->base + MXC_CSPIINT);
576}
577
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300578static void mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700579{
580 unsigned int reg;
581
582 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800583 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700584 writel(reg, spi_imx->base + MXC_CSPICTRL);
585}
586
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300587static int mx21_config(struct spi_device *spi, struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700588{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300589 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Shawn Guo3451fb12011-07-10 01:16:36 +0800590 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800591 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700592
Shawn Guo04ee5852011-07-10 01:16:39 +0800593 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
Shawn Guo3451fb12011-07-10 01:16:36 +0800594 MX21_CSPICTRL_DR_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700595 reg |= config->bpw - 1;
596
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300597 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800598 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300599 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800600 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300601 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800602 reg |= MX21_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300603 if (spi->cs_gpio < 0)
604 reg |= (spi->cs_gpio + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700605
606 writel(reg, spi_imx->base + MXC_CSPICTRL);
607
608 return 0;
609}
610
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300611static int mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700612{
Shawn Guo3451fb12011-07-10 01:16:36 +0800613 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700614}
615
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300616static void mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200617{
618 writel(1, spi_imx->base + MXC_RESET);
619}
620
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700621#define MX1_INTREG_RR (1 << 3)
622#define MX1_INTREG_TEEN (1 << 8)
623#define MX1_INTREG_RREN (1 << 11)
624
625#define MX1_CSPICTRL_POL (1 << 4)
626#define MX1_CSPICTRL_PHA (1 << 5)
627#define MX1_CSPICTRL_XCH (1 << 8)
628#define MX1_CSPICTRL_ENABLE (1 << 9)
629#define MX1_CSPICTRL_MASTER (1 << 10)
630#define MX1_CSPICTRL_DR_SHIFT 13
631
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300632static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700633{
634 unsigned int val = 0;
635
636 if (enable & MXC_INT_TE)
637 val |= MX1_INTREG_TEEN;
638 if (enable & MXC_INT_RR)
639 val |= MX1_INTREG_RREN;
640
641 writel(val, spi_imx->base + MXC_CSPIINT);
642}
643
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300644static void mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700645{
646 unsigned int reg;
647
648 reg = readl(spi_imx->base + MXC_CSPICTRL);
649 reg |= MX1_CSPICTRL_XCH;
650 writel(reg, spi_imx->base + MXC_CSPICTRL);
651}
652
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300653static int mx1_config(struct spi_device *spi, struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700654{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300655 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700656 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200657 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700658
Martin Kaiser2636ba82016-09-01 22:38:40 +0200659 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700660 MX1_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200661 spi_imx->spi_bus_clk = clk;
662
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700663 reg |= config->bpw - 1;
664
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300665 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700666 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300667 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700668 reg |= MX1_CSPICTRL_POL;
669
670 writel(reg, spi_imx->base + MXC_CSPICTRL);
671
672 return 0;
673}
674
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300675static int mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700676{
677 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
678}
679
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300680static void mx1_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200681{
682 writel(1, spi_imx->base + MXC_RESET);
683}
684
Shawn Guo04ee5852011-07-10 01:16:39 +0800685static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
686 .intctrl = mx1_intctrl,
687 .config = mx1_config,
688 .trigger = mx1_trigger,
689 .rx_available = mx1_rx_available,
690 .reset = mx1_reset,
691 .devtype = IMX1_CSPI,
692};
693
694static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
695 .intctrl = mx21_intctrl,
696 .config = mx21_config,
697 .trigger = mx21_trigger,
698 .rx_available = mx21_rx_available,
699 .reset = mx21_reset,
700 .devtype = IMX21_CSPI,
701};
702
703static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
704 /* i.mx27 cspi shares the functions with i.mx21 one */
705 .intctrl = mx21_intctrl,
706 .config = mx21_config,
707 .trigger = mx21_trigger,
708 .rx_available = mx21_rx_available,
709 .reset = mx21_reset,
710 .devtype = IMX27_CSPI,
711};
712
713static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
714 .intctrl = mx31_intctrl,
715 .config = mx31_config,
716 .trigger = mx31_trigger,
717 .rx_available = mx31_rx_available,
718 .reset = mx31_reset,
719 .devtype = IMX31_CSPI,
720};
721
722static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
723 /* i.mx35 and later cspi shares the functions with i.mx31 one */
724 .intctrl = mx31_intctrl,
725 .config = mx31_config,
726 .trigger = mx31_trigger,
727 .rx_available = mx31_rx_available,
728 .reset = mx31_reset,
729 .devtype = IMX35_CSPI,
730};
731
732static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
733 .intctrl = mx51_ecspi_intctrl,
734 .config = mx51_ecspi_config,
735 .trigger = mx51_ecspi_trigger,
736 .rx_available = mx51_ecspi_rx_available,
737 .reset = mx51_ecspi_reset,
738 .devtype = IMX51_ECSPI,
739};
740
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900741static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800742 {
743 .name = "imx1-cspi",
744 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
745 }, {
746 .name = "imx21-cspi",
747 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
748 }, {
749 .name = "imx27-cspi",
750 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
751 }, {
752 .name = "imx31-cspi",
753 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
754 }, {
755 .name = "imx35-cspi",
756 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
757 }, {
758 .name = "imx51-ecspi",
759 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
760 }, {
761 /* sentinel */
762 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200763};
764
Shawn Guo22a85e42011-07-10 01:16:41 +0800765static const struct of_device_id spi_imx_dt_ids[] = {
766 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
767 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
768 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
769 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
770 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
771 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
772 { /* sentinel */ }
773};
Niels de Vos27743e02013-07-29 09:38:05 +0200774MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800775
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700776static void spi_imx_chipselect(struct spi_device *spi, int is_active)
777{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700778 int active = is_active != BITBANG_CS_INACTIVE;
779 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700780
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300781 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700782 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700783
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300784 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700785}
786
787static void spi_imx_push(struct spi_imx_data *spi_imx)
788{
Shawn Guo04ee5852011-07-10 01:16:39 +0800789 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700790 if (!spi_imx->count)
791 break;
792 spi_imx->tx(spi_imx);
793 spi_imx->txfifo++;
794 }
795
Shawn Guoedd501bb2011-07-10 01:16:35 +0800796 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700797}
798
799static irqreturn_t spi_imx_isr(int irq, void *dev_id)
800{
801 struct spi_imx_data *spi_imx = dev_id;
802
Shawn Guoedd501bb2011-07-10 01:16:35 +0800803 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700804 spi_imx->rx(spi_imx);
805 spi_imx->txfifo--;
806 }
807
808 if (spi_imx->count) {
809 spi_imx_push(spi_imx);
810 return IRQ_HANDLED;
811 }
812
813 if (spi_imx->txfifo) {
814 /* No data left to push, but still waiting for rx data,
815 * enable receive data available interrupt.
816 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800817 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200818 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700819 return IRQ_HANDLED;
820 }
821
Shawn Guoedd501bb2011-07-10 01:16:35 +0800822 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700823 complete(&spi_imx->xfer_done);
824
825 return IRQ_HANDLED;
826}
827
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100828static int spi_imx_dma_configure(struct spi_master *master,
829 int bytes_per_word)
830{
831 int ret;
832 enum dma_slave_buswidth buswidth;
833 struct dma_slave_config rx = {}, tx = {};
834 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
835
836 if (bytes_per_word == spi_imx->bytes_per_word)
837 /* Same as last time */
838 return 0;
839
840 switch (bytes_per_word) {
841 case 4:
842 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
843 break;
844 case 2:
845 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
846 break;
847 case 1:
848 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
849 break;
850 default:
851 return -EINVAL;
852 }
853
854 tx.direction = DMA_MEM_TO_DEV;
855 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
856 tx.dst_addr_width = buswidth;
857 tx.dst_maxburst = spi_imx->wml;
858 ret = dmaengine_slave_config(master->dma_tx, &tx);
859 if (ret) {
860 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
861 return ret;
862 }
863
864 rx.direction = DMA_DEV_TO_MEM;
865 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
866 rx.src_addr_width = buswidth;
867 rx.src_maxburst = spi_imx->wml;
868 ret = dmaengine_slave_config(master->dma_rx, &rx);
869 if (ret) {
870 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
871 return ret;
872 }
873
874 spi_imx->bytes_per_word = bytes_per_word;
875
876 return 0;
877}
878
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700879static int spi_imx_setupxfer(struct spi_device *spi,
880 struct spi_transfer *t)
881{
882 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
883 struct spi_imx_config config;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100884 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700885
886 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
887 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700888
Sascha Hauer462d26b2009-10-01 15:44:29 -0700889 if (!config.speed_hz)
890 config.speed_hz = spi->max_speed_hz;
891 if (!config.bpw)
892 config.bpw = spi->bits_per_word;
Sascha Hauer462d26b2009-10-01 15:44:29 -0700893
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700894 /* Initialize the functions for transfer */
895 if (config.bpw <= 8) {
896 spi_imx->rx = spi_imx_buf_rx_u8;
897 spi_imx->tx = spi_imx_buf_tx_u8;
898 } else if (config.bpw <= 16) {
899 spi_imx->rx = spi_imx_buf_rx_u16;
900 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530901 } else {
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700902 spi_imx->rx = spi_imx_buf_rx_u32;
903 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600904 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700905
Sascha Hauerc008a802016-02-24 09:20:26 +0100906 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
907 spi_imx->usedma = 1;
908 else
909 spi_imx->usedma = 0;
910
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100911 if (spi_imx->usedma) {
912 ret = spi_imx_dma_configure(spi->master,
913 spi_imx_bytes_per_word(config.bpw));
914 if (ret)
915 return ret;
916 }
917
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300918 spi_imx->devtype_data->config(spi, &config);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700919
920 return 0;
921}
922
Robin Gongf62cacc2014-09-11 09:18:44 +0800923static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
924{
925 struct spi_master *master = spi_imx->bitbang.master;
926
927 if (master->dma_rx) {
928 dma_release_channel(master->dma_rx);
929 master->dma_rx = NULL;
930 }
931
932 if (master->dma_tx) {
933 dma_release_channel(master->dma_tx);
934 master->dma_tx = NULL;
935 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800936}
937
938static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100939 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +0800940{
Robin Gongf62cacc2014-09-11 09:18:44 +0800941 int ret;
942
Robin Gonga02bb402015-02-03 10:25:53 +0800943 /* use pio mode for i.mx6dl chip TKT238285 */
944 if (of_machine_is_compatible("fsl,imx6dl"))
945 return 0;
946
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100947 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
948
Robin Gongf62cacc2014-09-11 09:18:44 +0800949 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +0100950 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
951 if (IS_ERR(master->dma_tx)) {
952 ret = PTR_ERR(master->dma_tx);
953 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
954 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800955 goto err;
956 }
957
Robin Gongf62cacc2014-09-11 09:18:44 +0800958 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +0100959 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
960 if (IS_ERR(master->dma_rx)) {
961 ret = PTR_ERR(master->dma_rx);
962 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
963 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800964 goto err;
965 }
966
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100967 spi_imx_dma_configure(master, 1);
Robin Gongf62cacc2014-09-11 09:18:44 +0800968
969 init_completion(&spi_imx->dma_rx_completion);
970 init_completion(&spi_imx->dma_tx_completion);
971 master->can_dma = spi_imx_can_dma;
972 master->max_dma_len = MAX_SDMA_BD_BYTES;
973 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
974 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +0800975
976 return 0;
977err:
978 spi_imx_sdma_exit(spi_imx);
979 return ret;
980}
981
982static void spi_imx_dma_rx_callback(void *cookie)
983{
984 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
985
986 complete(&spi_imx->dma_rx_completion);
987}
988
989static void spi_imx_dma_tx_callback(void *cookie)
990{
991 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
992
993 complete(&spi_imx->dma_tx_completion);
994}
995
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100996static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
997{
998 unsigned long timeout = 0;
999
1000 /* Time with actual data transfer and CS change delay related to HW */
1001 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1002
1003 /* Add extra second for scheduler related activities */
1004 timeout += 1;
1005
1006 /* Double calculated timeout */
1007 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1008}
1009
Robin Gongf62cacc2014-09-11 09:18:44 +08001010static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1011 struct spi_transfer *transfer)
1012{
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001013 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001014 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001015 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +08001016 struct spi_master *master = spi_imx->bitbang.master;
1017 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1018
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001019 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001020 * The TX DMA setup starts the transfer, so make sure RX is configured
1021 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001022 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001023 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1024 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1025 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1026 if (!desc_rx)
1027 return -EINVAL;
1028
1029 desc_rx->callback = spi_imx_dma_rx_callback;
1030 desc_rx->callback_param = (void *)spi_imx;
1031 dmaengine_submit(desc_rx);
1032 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001033 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001034
1035 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1036 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1037 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1038 if (!desc_tx) {
1039 dmaengine_terminate_all(master->dma_tx);
1040 return -EINVAL;
1041 }
1042
1043 desc_tx->callback = spi_imx_dma_tx_callback;
1044 desc_tx->callback_param = (void *)spi_imx;
1045 dmaengine_submit(desc_tx);
1046 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001047 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001048
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001049 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1050
Robin Gongf62cacc2014-09-11 09:18:44 +08001051 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001052 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001053 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001054 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001055 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001056 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001057 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001058 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001059 }
1060
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001061 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1062 transfer_timeout);
1063 if (!timeout) {
1064 dev_err(&master->dev, "I/O Error in DMA RX\n");
1065 spi_imx->devtype_data->reset(spi_imx);
1066 dmaengine_terminate_all(master->dma_rx);
1067 return -ETIMEDOUT;
1068 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001069
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001070 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001071}
1072
1073static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001074 struct spi_transfer *transfer)
1075{
1076 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001077 unsigned long transfer_timeout;
1078 unsigned long timeout;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001079
1080 spi_imx->tx_buf = transfer->tx_buf;
1081 spi_imx->rx_buf = transfer->rx_buf;
1082 spi_imx->count = transfer->len;
1083 spi_imx->txfifo = 0;
1084
Axel Linaa0fe822014-02-09 11:06:04 +08001085 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001086
1087 spi_imx_push(spi_imx);
1088
Shawn Guoedd501bb2011-07-10 01:16:35 +08001089 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001090
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001091 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1092
1093 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1094 transfer_timeout);
1095 if (!timeout) {
1096 dev_err(&spi->dev, "I/O Error in PIO\n");
1097 spi_imx->devtype_data->reset(spi_imx);
1098 return -ETIMEDOUT;
1099 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001100
1101 return transfer->len;
1102}
1103
Robin Gongf62cacc2014-09-11 09:18:44 +08001104static int spi_imx_transfer(struct spi_device *spi,
1105 struct spi_transfer *transfer)
1106{
Robin Gongf62cacc2014-09-11 09:18:44 +08001107 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1108
Sascha Hauerc008a802016-02-24 09:20:26 +01001109 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001110 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001111 else
1112 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001113}
1114
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001115static int spi_imx_setup(struct spi_device *spi)
1116{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001117 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001118 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1119
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001120 if (gpio_is_valid(spi->cs_gpio))
1121 gpio_direction_output(spi->cs_gpio,
1122 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001123
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001124 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1125
1126 return 0;
1127}
1128
1129static void spi_imx_cleanup(struct spi_device *spi)
1130{
1131}
1132
Huang Shijie9e556dc2013-10-23 16:31:50 +08001133static int
1134spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1135{
1136 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1137 int ret;
1138
1139 ret = clk_enable(spi_imx->clk_per);
1140 if (ret)
1141 return ret;
1142
1143 ret = clk_enable(spi_imx->clk_ipg);
1144 if (ret) {
1145 clk_disable(spi_imx->clk_per);
1146 return ret;
1147 }
1148
1149 return 0;
1150}
1151
1152static int
1153spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1154{
1155 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1156
1157 clk_disable(spi_imx->clk_ipg);
1158 clk_disable(spi_imx->clk_per);
1159 return 0;
1160}
1161
Grant Likelyfd4a3192012-12-07 16:57:14 +00001162static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001163{
Shawn Guo22a85e42011-07-10 01:16:41 +08001164 struct device_node *np = pdev->dev.of_node;
1165 const struct of_device_id *of_id =
1166 of_match_device(spi_imx_dt_ids, &pdev->dev);
1167 struct spi_imx_master *mxc_platform_info =
1168 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001169 struct spi_master *master;
1170 struct spi_imx_data *spi_imx;
1171 struct resource *res;
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001172 int i, ret, irq;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001173
Shawn Guo22a85e42011-07-10 01:16:41 +08001174 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001175 dev_err(&pdev->dev, "can't get the platform data\n");
1176 return -EINVAL;
1177 }
1178
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001179 master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001180 if (!master)
1181 return -ENOMEM;
1182
1183 platform_set_drvdata(pdev, master);
1184
Stephen Warren24778be2013-05-21 20:36:35 -06001185 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001186 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001187
1188 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001189 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001190 spi_imx->dev = &pdev->dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001191
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001192 spi_imx->devtype_data = of_id ? of_id->data :
1193 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1194
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001195 if (mxc_platform_info) {
1196 master->num_chipselect = mxc_platform_info->num_chipselect;
1197 master->cs_gpios = devm_kzalloc(&master->dev,
1198 sizeof(int) * master->num_chipselect, GFP_KERNEL);
1199 if (!master->cs_gpios)
1200 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001201
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001202 for (i = 0; i < master->num_chipselect; i++)
1203 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1204 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001205
1206 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1207 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1208 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1209 spi_imx->bitbang.master->setup = spi_imx_setup;
1210 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001211 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1212 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001213 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Martin Kaiser15ca9212016-09-01 22:39:58 +02001214 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx))
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001215 spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001216
1217 init_completion(&spi_imx->xfer_done);
1218
1219 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001220 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1221 if (IS_ERR(spi_imx->base)) {
1222 ret = PTR_ERR(spi_imx->base);
1223 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001224 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001225 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001226
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001227 irq = platform_get_irq(pdev, 0);
1228 if (irq < 0) {
1229 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001230 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001231 }
1232
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001233 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001234 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001235 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001236 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001237 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001238 }
1239
Sascha Haueraa29d8402012-03-07 09:30:22 +01001240 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1241 if (IS_ERR(spi_imx->clk_ipg)) {
1242 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001243 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001244 }
1245
Sascha Haueraa29d8402012-03-07 09:30:22 +01001246 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1247 if (IS_ERR(spi_imx->clk_per)) {
1248 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001249 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001250 }
1251
Fabio Estevam83174622013-07-11 01:26:49 -03001252 ret = clk_prepare_enable(spi_imx->clk_per);
1253 if (ret)
1254 goto out_master_put;
1255
1256 ret = clk_prepare_enable(spi_imx->clk_ipg);
1257 if (ret)
1258 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001259
1260 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001261 /*
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001262 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1263 * if validated on other chips.
Robin Gongf62cacc2014-09-11 09:18:44 +08001264 */
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001265 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001266 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001267 if (ret == -EPROBE_DEFER)
1268 goto out_clk_put;
1269
Anton Bondarenko37600472015-12-08 07:43:45 +01001270 if (ret < 0)
1271 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1272 ret);
1273 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001274
Shawn Guoedd501bb2011-07-10 01:16:35 +08001275 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001276
Shawn Guoedd501bb2011-07-10 01:16:35 +08001277 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001278
Shawn Guo22a85e42011-07-10 01:16:41 +08001279 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001280 ret = spi_bitbang_start(&spi_imx->bitbang);
1281 if (ret) {
1282 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1283 goto out_clk_put;
1284 }
1285
Marek Vasutf13d4e12016-09-26 14:14:53 +02001286 if (!master->cs_gpios) {
1287 dev_err(&pdev->dev, "No CS GPIOs available\n");
Wei Yongjun446576f2016-09-28 14:50:18 +00001288 ret = -EINVAL;
Marek Vasutf13d4e12016-09-26 14:14:53 +02001289 goto out_clk_put;
1290 }
1291
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001292 for (i = 0; i < master->num_chipselect; i++) {
1293 if (!gpio_is_valid(master->cs_gpios[i]))
1294 continue;
1295
1296 ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
1297 DRIVER_NAME);
1298 if (ret) {
1299 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1300 master->cs_gpios[i]);
1301 goto out_clk_put;
1302 }
1303 }
1304
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001305 dev_info(&pdev->dev, "probed\n");
1306
Huang Shijie9e556dc2013-10-23 16:31:50 +08001307 clk_disable(spi_imx->clk_ipg);
1308 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001309 return ret;
1310
1311out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001312 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001313out_put_per:
1314 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001315out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001316 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001317
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001318 return ret;
1319}
1320
Grant Likelyfd4a3192012-12-07 16:57:14 +00001321static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001322{
1323 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001324 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001325
1326 spi_bitbang_stop(&spi_imx->bitbang);
1327
1328 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001329 clk_unprepare(spi_imx->clk_ipg);
1330 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001331 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001332 spi_master_put(master);
1333
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001334 return 0;
1335}
1336
1337static struct platform_driver spi_imx_driver = {
1338 .driver = {
1339 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001340 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001341 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001342 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001343 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001344 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001345};
Grant Likely940ab882011-10-05 11:29:49 -06001346module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001347
1348MODULE_DESCRIPTION("SPI Master Controller driver");
1349MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1350MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001351MODULE_ALIAS("platform:" DRIVER_NAME);