blob: 3fa5ccfb45a113c617bdbc3e1c62fa120eefe70a [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070059
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020060enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080061 IMX1_CSPI,
62 IMX21_CSPI,
63 IMX27_CSPI,
64 IMX31_CSPI,
65 IMX35_CSPI, /* CSPI on all i.mx except above */
66 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020067};
68
69struct spi_imx_data;
70
71struct spi_imx_devtype_data {
72 void (*intctrl)(struct spi_imx_data *, int);
Sascha Hauerd52345b2017-06-02 07:38:01 +020073 int (*config)(struct spi_device *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020074 void (*trigger)(struct spi_imx_data *);
75 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020076 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080077 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020078};
79
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070080struct spi_imx_data {
81 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010082 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070083
84 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020085 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010086 unsigned long base_phys;
87
Sascha Haueraa29d8402012-03-07 09:30:22 +010088 struct clk *clk_per;
89 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070090 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010091 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070092
Sascha Hauerd52345b2017-06-02 07:38:01 +020093 unsigned int speed_hz;
94 unsigned int bits_per_word;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010095 unsigned int bytes_per_word;
Leif Middelschultef72efa72017-04-23 21:19:58 +020096 unsigned int spi_drctl;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010097
Sascha Hauer09b3ed22017-05-23 14:38:27 +020098 unsigned int count;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070099 void (*tx)(struct spi_imx_data *);
100 void (*rx)(struct spi_imx_data *);
101 void *rx_buf;
102 const void *tx_buf;
103 unsigned int txfifo; /* number of words pushed in tx FIFO */
104
Robin Gongf62cacc2014-09-11 09:18:44 +0800105 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800106 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100107 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800108 struct completion dma_rx_completion;
109 struct completion dma_tx_completion;
110
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200111 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700112};
113
Shawn Guo04ee5852011-07-10 01:16:39 +0800114static inline int is_imx27_cspi(struct spi_imx_data *d)
115{
116 return d->devtype_data->devtype == IMX27_CSPI;
117}
118
119static inline int is_imx35_cspi(struct spi_imx_data *d)
120{
121 return d->devtype_data->devtype == IMX35_CSPI;
122}
123
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100124static inline int is_imx51_ecspi(struct spi_imx_data *d)
125{
126 return d->devtype_data->devtype == IMX51_ECSPI;
127}
128
Shawn Guo04ee5852011-07-10 01:16:39 +0800129static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
130{
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100131 return is_imx51_ecspi(d) ? 64 : 8;
Shawn Guo04ee5852011-07-10 01:16:39 +0800132}
133
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700134#define MXC_SPI_BUF_RX(type) \
135static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
136{ \
137 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
138 \
139 if (spi_imx->rx_buf) { \
140 *(type *)spi_imx->rx_buf = val; \
141 spi_imx->rx_buf += sizeof(type); \
142 } \
143}
144
145#define MXC_SPI_BUF_TX(type) \
146static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
147{ \
148 type val = 0; \
149 \
150 if (spi_imx->tx_buf) { \
151 val = *(type *)spi_imx->tx_buf; \
152 spi_imx->tx_buf += sizeof(type); \
153 } \
154 \
155 spi_imx->count -= sizeof(type); \
156 \
157 writel(val, spi_imx->base + MXC_CSPITXDATA); \
158}
159
160MXC_SPI_BUF_RX(u8)
161MXC_SPI_BUF_TX(u8)
162MXC_SPI_BUF_RX(u16)
163MXC_SPI_BUF_TX(u16)
164MXC_SPI_BUF_RX(u32)
165MXC_SPI_BUF_TX(u32)
166
167/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
168 * (which is currently not the case in this driver)
169 */
170static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
171 256, 384, 512, 768, 1024};
172
173/* MX21, MX27 */
174static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100175 unsigned int fspi, unsigned int max, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700176{
Shawn Guo04ee5852011-07-10 01:16:39 +0800177 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700178
179 for (i = 2; i < max; i++)
180 if (fspi * mxc_clkdivs[i] >= fin)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100181 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700182
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100183 *fres = fin / mxc_clkdivs[i];
184 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700185}
186
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200187/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700188static unsigned int spi_imx_clkdiv_2(unsigned int fin,
Martin Kaiser2636ba82016-09-01 22:38:40 +0200189 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700190{
191 int i, div = 4;
192
193 for (i = 0; i < 7; i++) {
194 if (fspi * div >= fin)
Martin Kaiser2636ba82016-09-01 22:38:40 +0200195 goto out;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700196 div <<= 1;
197 }
198
Martin Kaiser2636ba82016-09-01 22:38:40 +0200199out:
200 *fres = fin / div;
201 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700202}
203
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100204static int spi_imx_bytes_per_word(const int bpw)
205{
206 return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
207}
208
Robin Gongf62cacc2014-09-11 09:18:44 +0800209static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
210 struct spi_transfer *transfer)
211{
212 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Jiada Wang66459c52017-01-06 04:22:18 -0800213 unsigned int bpw, i;
Robin Gongf62cacc2014-09-11 09:18:44 +0800214
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100215 if (!master->dma_rx)
216 return false;
217
Sascha Hauercd8dd412016-03-17 09:21:50 +0100218 bpw = transfer->bits_per_word;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100219
220 bpw = spi_imx_bytes_per_word(bpw);
221
222 if (bpw != 1 && bpw != 2 && bpw != 4)
223 return false;
224
Jiada Wang66459c52017-01-06 04:22:18 -0800225 for (i = spi_imx_get_fifosize(spi_imx) / 2; i > 0; i--) {
226 if (!(transfer->len % (i * bpw)))
227 break;
228 }
229
230 if (i == 0)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100231 return false;
232
Jiada Wang66459c52017-01-06 04:22:18 -0800233 spi_imx->wml = i;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100234
235 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800236}
237
Shawn Guo66de7572011-07-10 01:16:37 +0800238#define MX51_ECSPI_CTRL 0x08
239#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
240#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800241#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800242#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
Leif Middelschultef72efa72017-04-23 21:19:58 +0200243#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
Shawn Guo66de7572011-07-10 01:16:37 +0800244#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
245#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
246#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
247#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200248
Shawn Guo66de7572011-07-10 01:16:37 +0800249#define MX51_ECSPI_CONFIG 0x0c
250#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
251#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
252#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
253#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200254#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200255
Shawn Guo66de7572011-07-10 01:16:37 +0800256#define MX51_ECSPI_INT 0x10
257#define MX51_ECSPI_INT_TEEN (1 << 0)
258#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200259
Robin Gongf62cacc2014-09-11 09:18:44 +0800260#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100261#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
262#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
263#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800264
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100265#define MX51_ECSPI_DMA_TEDEN (1 << 7)
266#define MX51_ECSPI_DMA_RXDEN (1 << 23)
267#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800268
Shawn Guo66de7572011-07-10 01:16:37 +0800269#define MX51_ECSPI_STAT 0x18
270#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200271
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200272#define MX51_ECSPI_TESTREG 0x20
273#define MX51_ECSPI_TESTREG_LBC BIT(31)
274
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200275/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100276static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
277 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200278{
279 /*
280 * there are two 4-bit dividers, the pre-divider divides by
281 * $pre, the post-divider by 2^$post
282 */
283 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100284 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200285
286 if (unlikely(fspi > fin))
287 return 0;
288
289 post = fls(fin) - fls(fspi);
290 if (fin > fspi << post)
291 post++;
292
293 /* now we have: (fin <= fspi << post) with post being minimal */
294
295 post = max(4U, post) - 4;
296 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100297 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
298 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200299 return 0xff;
300 }
301
302 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
303
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100304 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200305 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100306
307 /* Resulting frequency for the SCLK line. */
308 *fres = (fin / (pre + 1)) >> post;
309
Shawn Guo66de7572011-07-10 01:16:37 +0800310 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
311 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200312}
313
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300314static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200315{
316 unsigned val = 0;
317
318 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800319 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200320
321 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800322 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200323
Shawn Guo66de7572011-07-10 01:16:37 +0800324 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200325}
326
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300327static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200328{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100329 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200330
Sascha Hauerb03c3882016-02-24 09:20:32 +0100331 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
332 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800333 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200334}
335
Sascha Hauerd52345b2017-06-02 07:38:01 +0200336static int mx51_ecspi_config(struct spi_device *spi)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200337{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300338 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100339 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Sascha Hauerd52345b2017-06-02 07:38:01 +0200340 u32 clk = spi_imx->speed_hz, delay, reg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100341 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200342
Sascha Hauerf020c392011-02-08 21:08:59 +0100343 /*
344 * The hardware seems to have a race condition when changing modes. The
345 * current assumption is that the selection of the channel arrives
346 * earlier in the hardware than the mode bits when they are written at
347 * the same time.
348 * So set master mode for all channels as we do not support slave mode.
349 */
Shawn Guo66de7572011-07-10 01:16:37 +0800350 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200351
Leif Middelschultef72efa72017-04-23 21:19:58 +0200352 /*
353 * Enable SPI_RDY handling (falling edge/level triggered).
354 */
355 if (spi->mode & SPI_READY)
356 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
357
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200358 /* set clock speed */
Sascha Hauerd52345b2017-06-02 07:38:01 +0200359 ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100360 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200361
362 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300363 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200364
Sascha Hauerd52345b2017-06-02 07:38:01 +0200365 ctrl |= (spi_imx->bits_per_word - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200366
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300367 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200368
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300369 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300370 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100371 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300372 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200373
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300374 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300375 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
376 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100377 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300378 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
379 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200380 }
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300381 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300382 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100383 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300384 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200385
Sascha Hauerb03c3882016-02-24 09:20:32 +0100386 if (spi_imx->usedma)
387 ctrl |= MX51_ECSPI_CTRL_SMC;
388
Anton Bondarenkof677f172015-12-08 07:43:43 +0100389 /* CTRL register always go first to bring out controller from reset */
390 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
391
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200392 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300393 if (spi->mode & SPI_LOOP)
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200394 reg |= MX51_ECSPI_TESTREG_LBC;
395 else
396 reg &= ~MX51_ECSPI_TESTREG_LBC;
397 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
398
Shawn Guo66de7572011-07-10 01:16:37 +0800399 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200400
Marek Vasut6fd8b852013-12-18 18:31:47 +0100401 /*
402 * Wait until the changes in the configuration register CONFIGREG
403 * propagate into the hardware. It takes exactly one tick of the
404 * SCLK clock, but we will wait two SCLK clock just to be sure. The
405 * effect of the delay it takes for the hardware to apply changes
406 * is noticable if the SCLK clock run very slow. In such a case, if
407 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
408 * be asserted before the SCLK polarity changes, which would disrupt
409 * the SPI communication as the device on the other end would consider
410 * the change of SCLK polarity as a clock tick already.
411 */
412 delay = (2 * 1000000) / clk;
413 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
414 udelay(delay);
415 else /* SCLK is _very_ slow */
416 usleep_range(delay, delay + 10);
417
Robin Gongf62cacc2014-09-11 09:18:44 +0800418 /*
419 * Configure the DMA register: setup the watermark
420 * and enable DMA request.
421 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800422
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100423 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
424 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
425 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100426 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
427 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Robin Gongf62cacc2014-09-11 09:18:44 +0800428
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200429 return 0;
430}
431
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300432static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200433{
Shawn Guo66de7572011-07-10 01:16:37 +0800434 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200435}
436
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300437static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200438{
439 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800440 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200441 readl(spi_imx->base + MXC_CSPIRXDATA);
442}
443
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700444#define MX31_INTREG_TEEN (1 << 0)
445#define MX31_INTREG_RREN (1 << 3)
446
447#define MX31_CSPICTRL_ENABLE (1 << 0)
448#define MX31_CSPICTRL_MASTER (1 << 1)
449#define MX31_CSPICTRL_XCH (1 << 2)
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200450#define MX31_CSPICTRL_SMC (1 << 3)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700451#define MX31_CSPICTRL_POL (1 << 4)
452#define MX31_CSPICTRL_PHA (1 << 5)
453#define MX31_CSPICTRL_SSCTL (1 << 6)
454#define MX31_CSPICTRL_SSPOL (1 << 7)
455#define MX31_CSPICTRL_BC_SHIFT 8
456#define MX35_CSPICTRL_BL_SHIFT 20
457#define MX31_CSPICTRL_CS_SHIFT 24
458#define MX35_CSPICTRL_CS_SHIFT 12
459#define MX31_CSPICTRL_DR_SHIFT 16
460
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200461#define MX31_CSPI_DMAREG 0x10
462#define MX31_DMAREG_RH_DEN (1<<4)
463#define MX31_DMAREG_TH_DEN (1<<1)
464
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700465#define MX31_CSPISTATUS 0x14
466#define MX31_STATUS_RR (1 << 3)
467
Martin Kaiser15ca9212016-09-01 22:39:58 +0200468#define MX31_CSPI_TESTREG 0x1C
469#define MX31_TEST_LBC (1 << 14)
470
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700471/* These functions also work for the i.MX35, but be aware that
472 * the i.MX35 has a slightly different register layout for bits
473 * we do not use here.
474 */
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300475static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700476{
477 unsigned int val = 0;
478
479 if (enable & MXC_INT_TE)
480 val |= MX31_INTREG_TEEN;
481 if (enable & MXC_INT_RR)
482 val |= MX31_INTREG_RREN;
483
484 writel(val, spi_imx->base + MXC_CSPIINT);
485}
486
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300487static void mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700488{
489 unsigned int reg;
490
491 reg = readl(spi_imx->base + MXC_CSPICTRL);
492 reg |= MX31_CSPICTRL_XCH;
493 writel(reg, spi_imx->base + MXC_CSPICTRL);
494}
495
Sascha Hauerd52345b2017-06-02 07:38:01 +0200496static int mx31_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700497{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300498 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700499 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200500 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700501
Sascha Hauerd52345b2017-06-02 07:38:01 +0200502 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700503 MX31_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200504 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700505
Shawn Guo04ee5852011-07-10 01:16:39 +0800506 if (is_imx35_cspi(spi_imx)) {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200507 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800508 reg |= MX31_CSPICTRL_SSCTL;
509 } else {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200510 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800511 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700512
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300513 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700514 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300515 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700516 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300517 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700518 reg |= MX31_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300519 if (spi->cs_gpio < 0)
520 reg |= (spi->cs_gpio + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800521 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
522 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200523
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200524 if (spi_imx->usedma)
525 reg |= MX31_CSPICTRL_SMC;
526
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200527 writel(reg, spi_imx->base + MXC_CSPICTRL);
528
Martin Kaiser15ca9212016-09-01 22:39:58 +0200529 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
530 if (spi->mode & SPI_LOOP)
531 reg |= MX31_TEST_LBC;
532 else
533 reg &= ~MX31_TEST_LBC;
534 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
535
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200536 if (spi_imx->usedma) {
537 /* configure DMA requests when RXFIFO is half full and
538 when TXFIFO is half empty */
539 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
540 spi_imx->base + MX31_CSPI_DMAREG);
541 }
542
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200543 return 0;
544}
545
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300546static int mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700547{
548 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
549}
550
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300551static void mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200552{
553 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800554 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200555 readl(spi_imx->base + MXC_CSPIRXDATA);
556}
557
Shawn Guo3451fb12011-07-10 01:16:36 +0800558#define MX21_INTREG_RR (1 << 4)
559#define MX21_INTREG_TEEN (1 << 9)
560#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700561
Shawn Guo3451fb12011-07-10 01:16:36 +0800562#define MX21_CSPICTRL_POL (1 << 5)
563#define MX21_CSPICTRL_PHA (1 << 6)
564#define MX21_CSPICTRL_SSPOL (1 << 8)
565#define MX21_CSPICTRL_XCH (1 << 9)
566#define MX21_CSPICTRL_ENABLE (1 << 10)
567#define MX21_CSPICTRL_MASTER (1 << 11)
568#define MX21_CSPICTRL_DR_SHIFT 14
569#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700570
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300571static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700572{
573 unsigned int val = 0;
574
575 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800576 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700577 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800578 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700579
580 writel(val, spi_imx->base + MXC_CSPIINT);
581}
582
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300583static void mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700584{
585 unsigned int reg;
586
587 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800588 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700589 writel(reg, spi_imx->base + MXC_CSPICTRL);
590}
591
Sascha Hauerd52345b2017-06-02 07:38:01 +0200592static int mx21_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700593{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300594 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Shawn Guo3451fb12011-07-10 01:16:36 +0800595 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800596 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100597 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700598
Sascha Hauerd52345b2017-06-02 07:38:01 +0200599 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100600 << MX21_CSPICTRL_DR_SHIFT;
601 spi_imx->spi_bus_clk = clk;
602
Sascha Hauerd52345b2017-06-02 07:38:01 +0200603 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700604
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300605 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800606 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300607 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800608 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300609 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800610 reg |= MX21_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300611 if (spi->cs_gpio < 0)
612 reg |= (spi->cs_gpio + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700613
614 writel(reg, spi_imx->base + MXC_CSPICTRL);
615
616 return 0;
617}
618
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300619static int mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700620{
Shawn Guo3451fb12011-07-10 01:16:36 +0800621 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700622}
623
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300624static void mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200625{
626 writel(1, spi_imx->base + MXC_RESET);
627}
628
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700629#define MX1_INTREG_RR (1 << 3)
630#define MX1_INTREG_TEEN (1 << 8)
631#define MX1_INTREG_RREN (1 << 11)
632
633#define MX1_CSPICTRL_POL (1 << 4)
634#define MX1_CSPICTRL_PHA (1 << 5)
635#define MX1_CSPICTRL_XCH (1 << 8)
636#define MX1_CSPICTRL_ENABLE (1 << 9)
637#define MX1_CSPICTRL_MASTER (1 << 10)
638#define MX1_CSPICTRL_DR_SHIFT 13
639
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300640static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700641{
642 unsigned int val = 0;
643
644 if (enable & MXC_INT_TE)
645 val |= MX1_INTREG_TEEN;
646 if (enable & MXC_INT_RR)
647 val |= MX1_INTREG_RREN;
648
649 writel(val, spi_imx->base + MXC_CSPIINT);
650}
651
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300652static void mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700653{
654 unsigned int reg;
655
656 reg = readl(spi_imx->base + MXC_CSPICTRL);
657 reg |= MX1_CSPICTRL_XCH;
658 writel(reg, spi_imx->base + MXC_CSPICTRL);
659}
660
Sascha Hauerd52345b2017-06-02 07:38:01 +0200661static int mx1_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700662{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300663 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700664 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200665 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700666
Sascha Hauerd52345b2017-06-02 07:38:01 +0200667 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700668 MX1_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200669 spi_imx->spi_bus_clk = clk;
670
Sascha Hauerd52345b2017-06-02 07:38:01 +0200671 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700672
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300673 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700674 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300675 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700676 reg |= MX1_CSPICTRL_POL;
677
678 writel(reg, spi_imx->base + MXC_CSPICTRL);
679
680 return 0;
681}
682
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300683static int mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700684{
685 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
686}
687
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300688static void mx1_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200689{
690 writel(1, spi_imx->base + MXC_RESET);
691}
692
Shawn Guo04ee5852011-07-10 01:16:39 +0800693static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
694 .intctrl = mx1_intctrl,
695 .config = mx1_config,
696 .trigger = mx1_trigger,
697 .rx_available = mx1_rx_available,
698 .reset = mx1_reset,
699 .devtype = IMX1_CSPI,
700};
701
702static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
703 .intctrl = mx21_intctrl,
704 .config = mx21_config,
705 .trigger = mx21_trigger,
706 .rx_available = mx21_rx_available,
707 .reset = mx21_reset,
708 .devtype = IMX21_CSPI,
709};
710
711static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
712 /* i.mx27 cspi shares the functions with i.mx21 one */
713 .intctrl = mx21_intctrl,
714 .config = mx21_config,
715 .trigger = mx21_trigger,
716 .rx_available = mx21_rx_available,
717 .reset = mx21_reset,
718 .devtype = IMX27_CSPI,
719};
720
721static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
722 .intctrl = mx31_intctrl,
723 .config = mx31_config,
724 .trigger = mx31_trigger,
725 .rx_available = mx31_rx_available,
726 .reset = mx31_reset,
727 .devtype = IMX31_CSPI,
728};
729
730static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
731 /* i.mx35 and later cspi shares the functions with i.mx31 one */
732 .intctrl = mx31_intctrl,
733 .config = mx31_config,
734 .trigger = mx31_trigger,
735 .rx_available = mx31_rx_available,
736 .reset = mx31_reset,
737 .devtype = IMX35_CSPI,
738};
739
740static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
741 .intctrl = mx51_ecspi_intctrl,
742 .config = mx51_ecspi_config,
743 .trigger = mx51_ecspi_trigger,
744 .rx_available = mx51_ecspi_rx_available,
745 .reset = mx51_ecspi_reset,
746 .devtype = IMX51_ECSPI,
747};
748
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900749static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800750 {
751 .name = "imx1-cspi",
752 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
753 }, {
754 .name = "imx21-cspi",
755 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
756 }, {
757 .name = "imx27-cspi",
758 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
759 }, {
760 .name = "imx31-cspi",
761 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
762 }, {
763 .name = "imx35-cspi",
764 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
765 }, {
766 .name = "imx51-ecspi",
767 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
768 }, {
769 /* sentinel */
770 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200771};
772
Shawn Guo22a85e42011-07-10 01:16:41 +0800773static const struct of_device_id spi_imx_dt_ids[] = {
774 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
775 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
776 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
777 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
778 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
779 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
780 { /* sentinel */ }
781};
Niels de Vos27743e02013-07-29 09:38:05 +0200782MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800783
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700784static void spi_imx_chipselect(struct spi_device *spi, int is_active)
785{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700786 int active = is_active != BITBANG_CS_INACTIVE;
787 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700788
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300789 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700790 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700791
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300792 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700793}
794
795static void spi_imx_push(struct spi_imx_data *spi_imx)
796{
Shawn Guo04ee5852011-07-10 01:16:39 +0800797 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700798 if (!spi_imx->count)
799 break;
800 spi_imx->tx(spi_imx);
801 spi_imx->txfifo++;
802 }
803
Shawn Guoedd501bb2011-07-10 01:16:35 +0800804 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700805}
806
807static irqreturn_t spi_imx_isr(int irq, void *dev_id)
808{
809 struct spi_imx_data *spi_imx = dev_id;
810
Shawn Guoedd501bb2011-07-10 01:16:35 +0800811 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700812 spi_imx->rx(spi_imx);
813 spi_imx->txfifo--;
814 }
815
816 if (spi_imx->count) {
817 spi_imx_push(spi_imx);
818 return IRQ_HANDLED;
819 }
820
821 if (spi_imx->txfifo) {
822 /* No data left to push, but still waiting for rx data,
823 * enable receive data available interrupt.
824 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800825 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200826 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700827 return IRQ_HANDLED;
828 }
829
Shawn Guoedd501bb2011-07-10 01:16:35 +0800830 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700831 complete(&spi_imx->xfer_done);
832
833 return IRQ_HANDLED;
834}
835
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100836static int spi_imx_dma_configure(struct spi_master *master,
837 int bytes_per_word)
838{
839 int ret;
840 enum dma_slave_buswidth buswidth;
841 struct dma_slave_config rx = {}, tx = {};
842 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
843
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100844 switch (bytes_per_word) {
845 case 4:
846 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
847 break;
848 case 2:
849 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
850 break;
851 case 1:
852 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
853 break;
854 default:
855 return -EINVAL;
856 }
857
858 tx.direction = DMA_MEM_TO_DEV;
859 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
860 tx.dst_addr_width = buswidth;
861 tx.dst_maxburst = spi_imx->wml;
862 ret = dmaengine_slave_config(master->dma_tx, &tx);
863 if (ret) {
864 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
865 return ret;
866 }
867
868 rx.direction = DMA_DEV_TO_MEM;
869 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
870 rx.src_addr_width = buswidth;
871 rx.src_maxburst = spi_imx->wml;
872 ret = dmaengine_slave_config(master->dma_rx, &rx);
873 if (ret) {
874 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
875 return ret;
876 }
877
878 spi_imx->bytes_per_word = bytes_per_word;
879
880 return 0;
881}
882
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700883static int spi_imx_setupxfer(struct spi_device *spi,
884 struct spi_transfer *t)
885{
886 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100887 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700888
Sascha Hauerabb1ff12017-06-02 07:37:59 +0200889 if (!t)
890 return 0;
891
Sascha Hauerd52345b2017-06-02 07:38:01 +0200892 spi_imx->bits_per_word = t->bits_per_word;
893 spi_imx->speed_hz = t->speed_hz;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700894
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700895 /* Initialize the functions for transfer */
Sascha Hauerd52345b2017-06-02 07:38:01 +0200896 if (spi_imx->bits_per_word <= 8) {
Sascha Hauer09b3ed22017-05-23 14:38:27 +0200897 spi_imx->rx = spi_imx_buf_rx_u8;
898 spi_imx->tx = spi_imx_buf_tx_u8;
Sascha Hauerd52345b2017-06-02 07:38:01 +0200899 } else if (spi_imx->bits_per_word <= 16) {
Sascha Hauer09b3ed22017-05-23 14:38:27 +0200900 spi_imx->rx = spi_imx_buf_rx_u16;
901 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530902 } else {
Sascha Hauer09b3ed22017-05-23 14:38:27 +0200903 spi_imx->rx = spi_imx_buf_rx_u32;
904 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600905 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700906
Sascha Hauerc008a802016-02-24 09:20:26 +0100907 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
908 spi_imx->usedma = 1;
909 else
910 spi_imx->usedma = 0;
911
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100912 if (spi_imx->usedma) {
913 ret = spi_imx_dma_configure(spi->master,
Sascha Hauerd52345b2017-06-02 07:38:01 +0200914 spi_imx_bytes_per_word(spi_imx->bits_per_word));
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100915 if (ret)
916 return ret;
917 }
918
Sascha Hauerd52345b2017-06-02 07:38:01 +0200919 spi_imx->devtype_data->config(spi);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700920
921 return 0;
922}
923
Robin Gongf62cacc2014-09-11 09:18:44 +0800924static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
925{
926 struct spi_master *master = spi_imx->bitbang.master;
927
928 if (master->dma_rx) {
929 dma_release_channel(master->dma_rx);
930 master->dma_rx = NULL;
931 }
932
933 if (master->dma_tx) {
934 dma_release_channel(master->dma_tx);
935 master->dma_tx = NULL;
936 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800937}
938
939static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100940 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +0800941{
Robin Gongf62cacc2014-09-11 09:18:44 +0800942 int ret;
943
Robin Gonga02bb402015-02-03 10:25:53 +0800944 /* use pio mode for i.mx6dl chip TKT238285 */
945 if (of_machine_is_compatible("fsl,imx6dl"))
946 return 0;
947
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100948 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
949
Robin Gongf62cacc2014-09-11 09:18:44 +0800950 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +0100951 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
952 if (IS_ERR(master->dma_tx)) {
953 ret = PTR_ERR(master->dma_tx);
954 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
955 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800956 goto err;
957 }
958
Robin Gongf62cacc2014-09-11 09:18:44 +0800959 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +0100960 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
961 if (IS_ERR(master->dma_rx)) {
962 ret = PTR_ERR(master->dma_rx);
963 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
964 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800965 goto err;
966 }
967
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100968 spi_imx_dma_configure(master, 1);
Robin Gongf62cacc2014-09-11 09:18:44 +0800969
970 init_completion(&spi_imx->dma_rx_completion);
971 init_completion(&spi_imx->dma_tx_completion);
972 master->can_dma = spi_imx_can_dma;
973 master->max_dma_len = MAX_SDMA_BD_BYTES;
974 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
975 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +0800976
977 return 0;
978err:
979 spi_imx_sdma_exit(spi_imx);
980 return ret;
981}
982
983static void spi_imx_dma_rx_callback(void *cookie)
984{
985 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
986
987 complete(&spi_imx->dma_rx_completion);
988}
989
990static void spi_imx_dma_tx_callback(void *cookie)
991{
992 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
993
994 complete(&spi_imx->dma_tx_completion);
995}
996
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100997static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
998{
999 unsigned long timeout = 0;
1000
1001 /* Time with actual data transfer and CS change delay related to HW */
1002 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1003
1004 /* Add extra second for scheduler related activities */
1005 timeout += 1;
1006
1007 /* Double calculated timeout */
1008 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1009}
1010
Robin Gongf62cacc2014-09-11 09:18:44 +08001011static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1012 struct spi_transfer *transfer)
1013{
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001014 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001015 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001016 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +08001017 struct spi_master *master = spi_imx->bitbang.master;
1018 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1019
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001020 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001021 * The TX DMA setup starts the transfer, so make sure RX is configured
1022 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001023 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001024 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1025 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1026 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1027 if (!desc_rx)
1028 return -EINVAL;
1029
1030 desc_rx->callback = spi_imx_dma_rx_callback;
1031 desc_rx->callback_param = (void *)spi_imx;
1032 dmaengine_submit(desc_rx);
1033 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001034 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001035
1036 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1037 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1038 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1039 if (!desc_tx) {
1040 dmaengine_terminate_all(master->dma_tx);
1041 return -EINVAL;
1042 }
1043
1044 desc_tx->callback = spi_imx_dma_tx_callback;
1045 desc_tx->callback_param = (void *)spi_imx;
1046 dmaengine_submit(desc_tx);
1047 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001048 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001049
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001050 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1051
Robin Gongf62cacc2014-09-11 09:18:44 +08001052 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001053 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001054 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001055 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001056 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001057 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001058 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001059 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001060 }
1061
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001062 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1063 transfer_timeout);
1064 if (!timeout) {
1065 dev_err(&master->dev, "I/O Error in DMA RX\n");
1066 spi_imx->devtype_data->reset(spi_imx);
1067 dmaengine_terminate_all(master->dma_rx);
1068 return -ETIMEDOUT;
1069 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001070
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001071 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001072}
1073
1074static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001075 struct spi_transfer *transfer)
1076{
1077 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001078 unsigned long transfer_timeout;
1079 unsigned long timeout;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001080
1081 spi_imx->tx_buf = transfer->tx_buf;
1082 spi_imx->rx_buf = transfer->rx_buf;
1083 spi_imx->count = transfer->len;
1084 spi_imx->txfifo = 0;
1085
Axel Linaa0fe822014-02-09 11:06:04 +08001086 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001087
1088 spi_imx_push(spi_imx);
1089
Shawn Guoedd501bb2011-07-10 01:16:35 +08001090 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001091
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001092 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1093
1094 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1095 transfer_timeout);
1096 if (!timeout) {
1097 dev_err(&spi->dev, "I/O Error in PIO\n");
1098 spi_imx->devtype_data->reset(spi_imx);
1099 return -ETIMEDOUT;
1100 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001101
1102 return transfer->len;
1103}
1104
Robin Gongf62cacc2014-09-11 09:18:44 +08001105static int spi_imx_transfer(struct spi_device *spi,
1106 struct spi_transfer *transfer)
1107{
Robin Gongf62cacc2014-09-11 09:18:44 +08001108 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1109
Sascha Hauerc008a802016-02-24 09:20:26 +01001110 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001111 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001112 else
1113 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001114}
1115
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001116static int spi_imx_setup(struct spi_device *spi)
1117{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001118 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001119 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1120
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001121 if (gpio_is_valid(spi->cs_gpio))
1122 gpio_direction_output(spi->cs_gpio,
1123 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001124
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001125 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1126
1127 return 0;
1128}
1129
1130static void spi_imx_cleanup(struct spi_device *spi)
1131{
1132}
1133
Huang Shijie9e556dc2013-10-23 16:31:50 +08001134static int
1135spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1136{
1137 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1138 int ret;
1139
1140 ret = clk_enable(spi_imx->clk_per);
1141 if (ret)
1142 return ret;
1143
1144 ret = clk_enable(spi_imx->clk_ipg);
1145 if (ret) {
1146 clk_disable(spi_imx->clk_per);
1147 return ret;
1148 }
1149
1150 return 0;
1151}
1152
1153static int
1154spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1155{
1156 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1157
1158 clk_disable(spi_imx->clk_ipg);
1159 clk_disable(spi_imx->clk_per);
1160 return 0;
1161}
1162
Grant Likelyfd4a3192012-12-07 16:57:14 +00001163static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001164{
Shawn Guo22a85e42011-07-10 01:16:41 +08001165 struct device_node *np = pdev->dev.of_node;
1166 const struct of_device_id *of_id =
1167 of_match_device(spi_imx_dt_ids, &pdev->dev);
1168 struct spi_imx_master *mxc_platform_info =
1169 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001170 struct spi_master *master;
1171 struct spi_imx_data *spi_imx;
1172 struct resource *res;
Leif Middelschultef72efa72017-04-23 21:19:58 +02001173 int i, ret, irq, spi_drctl;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001174
Shawn Guo22a85e42011-07-10 01:16:41 +08001175 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001176 dev_err(&pdev->dev, "can't get the platform data\n");
1177 return -EINVAL;
1178 }
1179
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001180 master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
Leif Middelschultef72efa72017-04-23 21:19:58 +02001181 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1182 if ((ret < 0) || (spi_drctl >= 0x3)) {
1183 /* '11' is reserved */
1184 spi_drctl = 0;
1185 }
1186
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001187 if (!master)
1188 return -ENOMEM;
1189
1190 platform_set_drvdata(pdev, master);
1191
Stephen Warren24778be2013-05-21 20:36:35 -06001192 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001193 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001194
1195 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001196 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001197 spi_imx->dev = &pdev->dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001198
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001199 spi_imx->devtype_data = of_id ? of_id->data :
1200 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1201
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001202 if (mxc_platform_info) {
1203 master->num_chipselect = mxc_platform_info->num_chipselect;
1204 master->cs_gpios = devm_kzalloc(&master->dev,
1205 sizeof(int) * master->num_chipselect, GFP_KERNEL);
1206 if (!master->cs_gpios)
1207 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001208
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001209 for (i = 0; i < master->num_chipselect; i++)
1210 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1211 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001212
1213 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1214 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1215 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1216 spi_imx->bitbang.master->setup = spi_imx_setup;
1217 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001218 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1219 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001220 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Martin Kaiser15ca9212016-09-01 22:39:58 +02001221 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx))
Leif Middelschultef72efa72017-04-23 21:19:58 +02001222 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1223
1224 spi_imx->spi_drctl = spi_drctl;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001225
1226 init_completion(&spi_imx->xfer_done);
1227
1228 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001229 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1230 if (IS_ERR(spi_imx->base)) {
1231 ret = PTR_ERR(spi_imx->base);
1232 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001233 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001234 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001235
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001236 irq = platform_get_irq(pdev, 0);
1237 if (irq < 0) {
1238 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001239 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001240 }
1241
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001242 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001243 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001244 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001245 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001246 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001247 }
1248
Sascha Haueraa29d8402012-03-07 09:30:22 +01001249 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1250 if (IS_ERR(spi_imx->clk_ipg)) {
1251 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001252 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001253 }
1254
Sascha Haueraa29d8402012-03-07 09:30:22 +01001255 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1256 if (IS_ERR(spi_imx->clk_per)) {
1257 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001258 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001259 }
1260
Fabio Estevam83174622013-07-11 01:26:49 -03001261 ret = clk_prepare_enable(spi_imx->clk_per);
1262 if (ret)
1263 goto out_master_put;
1264
1265 ret = clk_prepare_enable(spi_imx->clk_ipg);
1266 if (ret)
1267 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001268
1269 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001270 /*
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001271 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1272 * if validated on other chips.
Robin Gongf62cacc2014-09-11 09:18:44 +08001273 */
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001274 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001275 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001276 if (ret == -EPROBE_DEFER)
1277 goto out_clk_put;
1278
Anton Bondarenko37600472015-12-08 07:43:45 +01001279 if (ret < 0)
1280 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1281 ret);
1282 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001283
Shawn Guoedd501bb2011-07-10 01:16:35 +08001284 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001285
Shawn Guoedd501bb2011-07-10 01:16:35 +08001286 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001287
Shawn Guo22a85e42011-07-10 01:16:41 +08001288 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001289 ret = spi_bitbang_start(&spi_imx->bitbang);
1290 if (ret) {
1291 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1292 goto out_clk_put;
1293 }
1294
Marek Vasutf13d4e12016-09-26 14:14:53 +02001295 if (!master->cs_gpios) {
1296 dev_err(&pdev->dev, "No CS GPIOs available\n");
Wei Yongjun446576f2016-09-28 14:50:18 +00001297 ret = -EINVAL;
Marek Vasutf13d4e12016-09-26 14:14:53 +02001298 goto out_clk_put;
1299 }
1300
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001301 for (i = 0; i < master->num_chipselect; i++) {
1302 if (!gpio_is_valid(master->cs_gpios[i]))
1303 continue;
1304
1305 ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
1306 DRIVER_NAME);
1307 if (ret) {
1308 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1309 master->cs_gpios[i]);
1310 goto out_clk_put;
1311 }
1312 }
1313
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001314 dev_info(&pdev->dev, "probed\n");
1315
Huang Shijie9e556dc2013-10-23 16:31:50 +08001316 clk_disable(spi_imx->clk_ipg);
1317 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001318 return ret;
1319
1320out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001321 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001322out_put_per:
1323 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001324out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001325 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001326
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001327 return ret;
1328}
1329
Grant Likelyfd4a3192012-12-07 16:57:14 +00001330static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001331{
1332 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001333 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001334
1335 spi_bitbang_stop(&spi_imx->bitbang);
1336
1337 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001338 clk_unprepare(spi_imx->clk_ipg);
1339 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001340 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001341 spi_master_put(master);
1342
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001343 return 0;
1344}
1345
1346static struct platform_driver spi_imx_driver = {
1347 .driver = {
1348 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001349 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001350 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001351 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001352 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001353 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001354};
Grant Likely940ab882011-10-05 11:29:49 -06001355module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001356
1357MODULE_DESCRIPTION("SPI Master Controller driver");
1358MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1359MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001360MODULE_ALIAS("platform:" DRIVER_NAME);