blob: 75c1a07abc728095e7609b043c874b90ffb62cc7 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Sinan Kaya521461732018-12-19 22:46:57 +00008 select ACPI_MCFG if (ACPI && PCI)
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020014 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070017 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070021 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070024 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050025 select ARCH_HAS_SETUP_DMA_OPS
Daniel Borkmannd2852a22017-02-21 16:09:33 +010026 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080027 select ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020029 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010031 select ARCH_HAS_SYSCALL_WRAPPER
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010032 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010033 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070034 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010035 select ARCH_INLINE_READ_LOCK if !PREEMPT
36 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
37 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
38 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
39 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
40 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
42 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
43 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
44 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
46 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
47 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
48 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
50 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000051 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
52 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
53 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
54 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
56 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
57 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
58 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
60 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010061 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010062 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000063 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010064 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020065 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090066 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070067 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000068 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000069 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080070 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000071 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000072 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000073 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010074 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050075 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010076 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050077 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010078 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010079 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000080 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070081 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000082 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020083 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000084 select DCACHE_WORD_ACCESS
Christoph Hellwig0c3b3172018-11-04 20:29:28 +010085 select DMA_DIRECT_REMAP
Catalin Marinasef375662015-07-07 17:15:39 +010086 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080087 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070088 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010089 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010091 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000092 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070093 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010094 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070095 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select GENERIC_IRQ_PROBE
97 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010098 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010099 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -0700100 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000102 select GENERIC_STRNCPY_FROM_USER
103 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100105 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100106 select HARDIRQS_SW_RESEND
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100107 select HAVE_PCI
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800108 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100109 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100110 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100111 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100112 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800113 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700114 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800115 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Andrey Konovalov2d4acb92018-12-28 00:31:07 -0800116 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
Vijaya Kumar K95292472014-01-28 11:20:22 +0000117 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800118 select HAVE_ARCH_MMAP_RND_BITS
119 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700120 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000121 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700122 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700123 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100124 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700125 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100126 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700127 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200128 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100129 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100130 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100131 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700132 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700133 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700134 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000135 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100136 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000137 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100138 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900139 select HAVE_FUNCTION_TRACER
140 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200141 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100142 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000143 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700144 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700145 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000146 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100147 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100148 select HAVE_PERF_REGS
149 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400150 select HAVE_REGS_AND_STACK_ACCESS_API
Masami Hiramatsua823c352019-04-12 23:22:01 +0900151 select HAVE_FUNCTION_ARG_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700152 select HAVE_RCU_TABLE_FREE
Will Deaconace8cb72018-08-23 21:16:50 +0100153 select HAVE_RCU_TABLE_INVALIDATE
Will Deacon409d5db2018-06-20 14:46:50 +0100154 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900155 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100156 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400157 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900158 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100159 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100160 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200161 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100162 select MODULES_USE_ELF_RELA
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200163 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200164 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100165 select OF
166 select OF_EARLY_FLATTREE
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100167 select PCI_DOMAINS_GENERIC if PCI
Sinan Kaya521461732018-12-19 22:46:57 +0000168 select PCI_ECAM if (ACPI && PCI)
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100169 select PCI_SYSCALL if PCI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000170 select POWER_RESET
171 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700172 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200174 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700175 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000176 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100177 help
178 ARM 64-bit (AArch64) Linux support.
179
180config 64BIT
181 def_bool y
182
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100183config MMU
184 def_bool y
185
Mark Rutland030c4d22016-05-31 15:57:59 +0100186config ARM64_PAGE_SHIFT
187 int
188 default 16 if ARM64_64K_PAGES
189 default 14 if ARM64_16K_PAGES
190 default 12
191
192config ARM64_CONT_SHIFT
193 int
194 default 5 if ARM64_64K_PAGES
195 default 7 if ARM64_16K_PAGES
196 default 4
197
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800198config ARCH_MMAP_RND_BITS_MIN
199 default 14 if ARM64_64K_PAGES
200 default 16 if ARM64_16K_PAGES
201 default 18
202
203# max bits determined by the following formula:
204# VA_BITS - PAGE_SHIFT - 3
205config ARCH_MMAP_RND_BITS_MAX
206 default 19 if ARM64_VA_BITS=36
207 default 24 if ARM64_VA_BITS=39
208 default 27 if ARM64_VA_BITS=42
209 default 30 if ARM64_VA_BITS=47
210 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
211 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
212 default 33 if ARM64_VA_BITS=48
213 default 14 if ARM64_64K_PAGES
214 default 16 if ARM64_16K_PAGES
215 default 18
216
217config ARCH_MMAP_RND_COMPAT_BITS_MIN
218 default 7 if ARM64_64K_PAGES
219 default 9 if ARM64_16K_PAGES
220 default 11
221
222config ARCH_MMAP_RND_COMPAT_BITS_MAX
223 default 16
224
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700225config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100226 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100227
228config STACKTRACE_SUPPORT
229 def_bool y
230
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100231config ILLEGAL_POINTER_VALUE
232 hex
233 default 0xdead000000000000
234
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100235config LOCKDEP_SUPPORT
236 def_bool y
237
238config TRACE_IRQFLAGS_SUPPORT
239 def_bool y
240
Will Deaconc209f792014-03-14 17:47:05 +0000241config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100242 def_bool y
243
Dave P Martin9fb74102015-07-24 16:37:48 +0100244config GENERIC_BUG
245 def_bool y
246 depends on BUG
247
248config GENERIC_BUG_RELATIVE_POINTERS
249 def_bool y
250 depends on GENERIC_BUG
251
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100252config GENERIC_HWEIGHT
253 def_bool y
254
255config GENERIC_CSUM
256 def_bool y
257
258config GENERIC_CALIBRATE_DELAY
259 def_bool y
260
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100261config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100262 def_bool y
263
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300264config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700265 def_bool y
266
Robin Murphy4ab21502018-12-11 18:48:48 +0000267config ARCH_ENABLE_MEMORY_HOTPLUG
268 def_bool y
269
Will Deacon4b3dc962015-05-29 18:28:44 +0100270config SMP
271 def_bool y
272
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100273config KERNEL_MODE_NEON
274 def_bool y
275
Rob Herring92cc15f2014-04-18 17:19:59 -0500276config FIX_EARLYCON_MEM
277 def_bool y
278
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700279config PGTABLE_LEVELS
280 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100281 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700282 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
Arnd Bergmann4d08d202018-12-11 15:08:10 +0100283 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52)
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700284 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100285 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
286 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700287
Pratyush Anand9842cea2016-11-02 14:40:46 +0530288config ARCH_SUPPORTS_UPROBES
289 def_bool y
290
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200291config ARCH_PROC_KCORE_TEXT
292 def_bool y
293
Olof Johansson6a377492015-07-20 12:09:16 -0700294source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100295
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100296menu "Kernel Features"
297
Andre Przywarac0a01b82014-11-14 15:54:12 +0000298menu "ARM errata workarounds via the alternatives framework"
299
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000300config ARM64_WORKAROUND_CLEAN_CACHE
301 def_bool n
302
Andre Przywarac0a01b82014-11-14 15:54:12 +0000303config ARM64_ERRATUM_826319
304 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
305 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000306 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000307 help
308 This option adds an alternative code sequence to work around ARM
309 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
310 AXI master interface and an L2 cache.
311
312 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
313 and is unable to accept a certain write via this interface, it will
314 not progress on read data presented on the read data channel and the
315 system can deadlock.
316
317 The workaround promotes data cache clean instructions to
318 data cache clean-and-invalidate.
319 Please note that this does not necessarily enable the workaround,
320 as it depends on the alternative framework, which will only patch
321 the kernel if an affected CPU is detected.
322
323 If unsure, say Y.
324
325config ARM64_ERRATUM_827319
326 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
327 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000328 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000329 help
330 This option adds an alternative code sequence to work around ARM
331 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
332 master interface and an L2 cache.
333
334 Under certain conditions this erratum can cause a clean line eviction
335 to occur at the same time as another transaction to the same address
336 on the AMBA 5 CHI interface, which can cause data corruption if the
337 interconnect reorders the two transactions.
338
339 The workaround promotes data cache clean instructions to
340 data cache clean-and-invalidate.
341 Please note that this does not necessarily enable the workaround,
342 as it depends on the alternative framework, which will only patch
343 the kernel if an affected CPU is detected.
344
345 If unsure, say Y.
346
347config ARM64_ERRATUM_824069
348 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
349 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000350 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000351 help
352 This option adds an alternative code sequence to work around ARM
353 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
354 to a coherent interconnect.
355
356 If a Cortex-A53 processor is executing a store or prefetch for
357 write instruction at the same time as a processor in another
358 cluster is executing a cache maintenance operation to the same
359 address, then this erratum might cause a clean cache line to be
360 incorrectly marked as dirty.
361
362 The workaround promotes data cache clean instructions to
363 data cache clean-and-invalidate.
364 Please note that this option does not necessarily enable the
365 workaround, as it depends on the alternative framework, which will
366 only patch the kernel if an affected CPU is detected.
367
368 If unsure, say Y.
369
370config ARM64_ERRATUM_819472
371 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
372 default y
Suzuki K Poulosec9460dc2018-11-30 17:18:00 +0000373 select ARM64_WORKAROUND_CLEAN_CACHE
Andre Przywarac0a01b82014-11-14 15:54:12 +0000374 help
375 This option adds an alternative code sequence to work around ARM
376 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
377 present when it is connected to a coherent interconnect.
378
379 If the processor is executing a load and store exclusive sequence at
380 the same time as a processor in another cluster is executing a cache
381 maintenance operation to the same address, then this erratum might
382 cause data corruption.
383
384 The workaround promotes data cache clean instructions to
385 data cache clean-and-invalidate.
386 Please note that this does not necessarily enable the workaround,
387 as it depends on the alternative framework, which will only patch
388 the kernel if an affected CPU is detected.
389
390 If unsure, say Y.
391
392config ARM64_ERRATUM_832075
393 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
394 default y
395 help
396 This option adds an alternative code sequence to work around ARM
397 erratum 832075 on Cortex-A57 parts up to r1p2.
398
399 Affected Cortex-A57 parts might deadlock when exclusive load/store
400 instructions to Write-Back memory are mixed with Device loads.
401
402 The workaround is to promote device loads to use Load-Acquire
403 semantics.
404 Please note that this does not necessarily enable the workaround,
405 as it depends on the alternative framework, which will only patch
406 the kernel if an affected CPU is detected.
407
408 If unsure, say Y.
409
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000410config ARM64_ERRATUM_834220
411 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
412 depends on KVM
413 default y
414 help
415 This option adds an alternative code sequence to work around ARM
416 erratum 834220 on Cortex-A57 parts up to r1p2.
417
418 Affected Cortex-A57 parts might report a Stage 2 translation
419 fault as the result of a Stage 1 fault for load crossing a
420 page boundary when there is a permission or device memory
421 alignment fault at Stage 1 and a translation fault at Stage 2.
422
423 The workaround is to verify that the Stage 1 translation
424 doesn't generate a fault before handling the Stage 2 fault.
425 Please note that this does not necessarily enable the workaround,
426 as it depends on the alternative framework, which will only patch
427 the kernel if an affected CPU is detected.
428
429 If unsure, say Y.
430
Will Deacon905e8c52015-03-23 19:07:02 +0000431config ARM64_ERRATUM_845719
432 bool "Cortex-A53: 845719: a load might read incorrect data"
433 depends on COMPAT
434 default y
435 help
436 This option adds an alternative code sequence to work around ARM
437 erratum 845719 on Cortex-A53 parts up to r0p4.
438
439 When running a compat (AArch32) userspace on an affected Cortex-A53
440 part, a load at EL0 from a virtual address that matches the bottom 32
441 bits of the virtual address used by a recent load at (AArch64) EL1
442 might return incorrect data.
443
444 The workaround is to write the contextidr_el1 register on exception
445 return to a 32-bit task.
446 Please note that this does not necessarily enable the workaround,
447 as it depends on the alternative framework, which will only patch
448 the kernel if an affected CPU is detected.
449
450 If unsure, say Y.
451
Will Deacondf057cc2015-03-17 12:15:02 +0000452config ARM64_ERRATUM_843419
453 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000454 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000455 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000456 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100457 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000458 enables PLT support to replace certain ADRP instructions, which can
459 cause subsequent memory accesses to use an incorrect address on
460 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000461
462 If unsure, say Y.
463
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100464config ARM64_ERRATUM_1024718
465 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
466 default y
467 help
468 This option adds work around for Arm Cortex-A55 Erratum 1024718.
469
470 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
471 update of the hardware dirty bit when the DBM/AP bits are updated
472 without a break-before-make. The work around is to disable the usage
473 of hardware DBM locally on the affected cores. CPUs not affected by
474 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100475
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100476 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100477
Marc Zyngier95b861a42018-09-27 17:15:34 +0100478config ARM64_ERRATUM_1188873
479 bool "Cortex-A76: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
480 default y
Arnd Bergmann040f3402018-10-02 23:11:44 +0200481 select ARM_ARCH_TIMER_OOL_WORKAROUND
Marc Zyngier95b861a42018-09-27 17:15:34 +0100482 help
483 This option adds work arounds for ARM Cortex-A76 erratum 1188873
484
485 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could cause
486 register corruption when accessing the timer registers from
487 AArch32 userspace.
488
489 If unsure, say Y.
490
Marc Zyngiera457b0f2018-12-06 17:31:26 +0000491config ARM64_ERRATUM_1165522
492 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
493 default y
494 help
495 This option adds work arounds for ARM Cortex-A76 erratum 1165522
496
497 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
498 corrupted TLBs by speculating an AT instruction during a guest
499 context switch.
500
501 If unsure, say Y.
502
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000503config ARM64_ERRATUM_1286807
504 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
505 default y
506 select ARM64_WORKAROUND_REPEAT_TLBI
507 help
508 This option adds workaround for ARM Cortex-A76 erratum 1286807
509
510 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
511 address for a cacheable mapping of a location is being
512 accessed by a core while another core is remapping the virtual
513 address to a new physical page using the recommended
514 break-before-make sequence, then under very rare circumstances
515 TLBI+DSB completes before a read using the translation being
516 invalidated has been observed by other observers. The
517 workaround repeats the TLBI+DSB operation.
518
519 If unsure, say Y.
520
Robert Richter94100972015-09-21 22:58:38 +0200521config CAVIUM_ERRATUM_22375
522 bool "Cavium erratum 22375, 24313"
523 default y
524 help
525 Enable workaround for erratum 22375, 24313.
526
527 This implements two gicv3-its errata workarounds for ThunderX. Both
528 with small impact affecting only ITS table allocation.
529
530 erratum 22375: only alloc 8MB table size
531 erratum 24313: ignore memory access type
532
533 The fixes are in ITS initialization and basically ignore memory access
534 type and table size provided by the TYPER and BASER registers.
535
536 If unsure, say Y.
537
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200538config CAVIUM_ERRATUM_23144
539 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
540 depends on NUMA
541 default y
542 help
543 ITS SYNC command hang for cross node io and collections/cpu mapping.
544
545 If unsure, say Y.
546
Robert Richter6d4e11c2015-09-21 22:58:35 +0200547config CAVIUM_ERRATUM_23154
548 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
549 default y
550 help
551 The gicv3 of ThunderX requires a modified version for
552 reading the IAR status to ensure data synchronization
553 (access to icc_iar1_el1 is not sync'ed before and after).
554
555 If unsure, say Y.
556
Andrew Pinski104a0c02016-02-24 17:44:57 -0800557config CAVIUM_ERRATUM_27456
558 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
559 default y
560 help
561 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
562 instructions may cause the icache to become corrupted if it
563 contains data for a non-current ASID. The fix is to
564 invalidate the icache when changing the mm context.
565
566 If unsure, say Y.
567
David Daney690a3412017-06-09 12:49:48 +0100568config CAVIUM_ERRATUM_30115
569 bool "Cavium erratum 30115: Guest may disable interrupts in host"
570 default y
571 help
572 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
573 1.2, and T83 Pass 1.0, KVM guest execution may disable
574 interrupts in host. Trapping both GICv3 group-0 and group-1
575 accesses sidesteps the issue.
576
577 If unsure, say Y.
578
Christopher Covington38fd94b2017-02-08 15:08:37 -0500579config QCOM_FALKOR_ERRATUM_1003
580 bool "Falkor E1003: Incorrect translation due to ASID change"
581 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500582 help
583 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000584 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
585 in TTBR1_EL1, this situation only occurs in the entry trampoline and
586 then only for entries in the walk cache, since the leaf translation
587 is unchanged. Work around the erratum by invalidating the walk cache
588 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500589
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000590config ARM64_WORKAROUND_REPEAT_TLBI
591 bool
592 help
593 Enable the repeat TLBI workaround for Falkor erratum 1009 and
594 Cortex-A76 erratum 1286807.
595
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500596config QCOM_FALKOR_ERRATUM_1009
597 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
598 default y
Catalin Marinasce8c80c2018-11-19 11:27:28 +0000599 select ARM64_WORKAROUND_REPEAT_TLBI
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500600 help
601 On Falkor v1, the CPU may prematurely complete a DSB following a
602 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
603 one more time to fix the issue.
604
605 If unsure, say Y.
606
Shanker Donthineni90922a22017-03-07 08:20:38 -0600607config QCOM_QDF2400_ERRATUM_0065
608 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
609 default y
610 help
611 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
612 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
613 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
614
615 If unsure, say Y.
616
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100617config SOCIONEXT_SYNQUACER_PREITS
618 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
619 default y
620 help
621 Socionext Synquacer SoCs implement a separate h/w block to generate
622 MSI doorbell writes with non-zero values for the device ID.
623
624 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100625
626config HISILICON_ERRATUM_161600802
627 bool "Hip07 161600802: Erroneous redistributor VLPI base"
628 default y
629 help
630 The HiSilicon Hip07 SoC usees the wrong redistributor base
631 when issued ITS commands such as VMOVP and VMAPP, and requires
632 a 128kB offset to be applied to the target address in this commands.
633
634 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600635
636config QCOM_FALKOR_ERRATUM_E1041
637 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
638 default y
639 help
640 Falkor CPU may speculatively fetch instructions from an improper
641 memory location when MMU translation is changed from SCTLR_ELn[M]=1
642 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
643
644 If unsure, say Y.
645
Zhang Lei3e321312019-02-26 18:43:41 +0000646config FUJITSU_ERRATUM_010001
647 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
648 default y
649 help
650 This option adds workaround for Fujitsu-A64FX erratum E#010001.
651 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
652 accesses may cause undefined fault (Data abort, DFSC=0b111111).
653 This fault occurs under a specific hardware condition when a
654 load/store instruction performs an address translation using:
655 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
656 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
657 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
658 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
659
660 The workaround is to ensure these bits are clear in TCR_ELx.
661 The workaround only affect the Fujitsu-A64FX.
662
663 If unsure, say Y.
664
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100665endmenu
666
667
668choice
669 prompt "Page size"
670 default ARM64_4K_PAGES
671 help
672 Page size (translation granule) configuration.
673
674config ARM64_4K_PAGES
675 bool "4KB"
676 help
677 This feature enables 4KB pages support.
678
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100679config ARM64_16K_PAGES
680 bool "16KB"
681 help
682 The system will use 16KB pages support. AArch32 emulation
683 requires applications compiled with 16K (or a multiple of 16K)
684 aligned segments.
685
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100686config ARM64_64K_PAGES
687 bool "64KB"
688 help
689 This feature enables 64KB pages support (4KB by default)
690 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100691 look-up. AArch32 emulation requires applications compiled
692 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100693
694endchoice
695
696choice
697 prompt "Virtual address space size"
698 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100699 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100700 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
701 help
702 Allows choosing one of multiple possible virtual address
703 space sizes. The level of translation table is determined by
704 a combination of page size and virtual address space size.
705
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100706config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100707 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100708 depends on ARM64_16K_PAGES
709
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100710config ARM64_VA_BITS_39
711 bool "39-bit"
712 depends on ARM64_4K_PAGES
713
714config ARM64_VA_BITS_42
715 bool "42-bit"
716 depends on ARM64_64K_PAGES
717
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100718config ARM64_VA_BITS_47
719 bool "47-bit"
720 depends on ARM64_16K_PAGES
721
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100722config ARM64_VA_BITS_48
723 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100724
Will Deacon68d23da2018-12-10 14:15:15 +0000725config ARM64_USER_VA_BITS_52
726 bool "52-bit (user)"
727 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
728 help
729 Enable 52-bit virtual addressing for userspace when explicitly
730 requested via a hint to mmap(). The kernel will continue to
731 use 48-bit virtual addresses for its own mappings.
732
733 NOTE: Enabling 52-bit virtual addressing in conjunction with
734 ARMv8.3 Pointer Authentication will result in the PAC being
735 reduced from 7 bits to 3 bits, which may have a significant
736 impact on its susceptibility to brute-force attacks.
737
738 If unsure, select 48-bit virtual addressing instead.
739
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100740endchoice
741
Will Deacon68d23da2018-12-10 14:15:15 +0000742config ARM64_FORCE_52BIT
743 bool "Force 52-bit virtual addresses for userspace"
744 depends on ARM64_USER_VA_BITS_52 && EXPERT
745 help
746 For systems with 52-bit userspace VAs enabled, the kernel will attempt
747 to maintain compatibility with older software by providing 48-bit VAs
748 unless a hint is supplied to mmap.
749
750 This configuration option disables the 48-bit compatibility logic, and
751 forces all userspace addresses to be 52-bit on HW that supports it. One
752 should only enable this configuration option for stress testing userspace
753 memory management code. If unsure say N here.
754
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100755config ARM64_VA_BITS
756 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100757 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100758 default 39 if ARM64_VA_BITS_39
759 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100760 default 47 if ARM64_VA_BITS_47
Will Deacon68d23da2018-12-10 14:15:15 +0000761 default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100762
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000763choice
764 prompt "Physical address space size"
765 default ARM64_PA_BITS_48
766 help
767 Choose the maximum physical address range that the kernel will
768 support.
769
770config ARM64_PA_BITS_48
771 bool "48-bit"
772
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000773config ARM64_PA_BITS_52
774 bool "52-bit (ARMv8.2)"
775 depends on ARM64_64K_PAGES
776 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
777 help
778 Enable support for a 52-bit physical address space, introduced as
779 part of the ARMv8.2-LPA extension.
780
781 With this enabled, the kernel will also continue to work on CPUs that
782 do not support ARMv8.2-LPA, but with some added memory overhead (and
783 minor performance overhead).
784
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000785endchoice
786
787config ARM64_PA_BITS
788 int
789 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000790 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000791
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100792config CPU_BIG_ENDIAN
793 bool "Build big-endian kernel"
794 help
795 Say Y if you plan on running a kernel in big-endian mode.
796
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100797config SCHED_MC
798 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100799 help
800 Multi-core scheduler support improves the CPU scheduler's decision
801 making when dealing with multi-core CPU chips at a cost of slightly
802 increased overhead in some places. If unsure say N here.
803
804config SCHED_SMT
805 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100806 help
807 Improves the CPU scheduler's decision making when dealing with
808 MultiThreading at a cost of slightly increased overhead in some
809 places. If unsure say N here.
810
811config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000812 int "Maximum number of CPUs (2-4096)"
813 range 2 4096
Mark Rutland846a4152019-01-14 11:41:25 +0000814 default "256"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100815
816config HOTPLUG_CPU
817 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800818 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100819 help
820 Say Y here to experiment with turning CPUs off and on. CPUs
821 can be controlled through /sys/devices/system/cpu.
822
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700823# Common NUMA Features
824config NUMA
825 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800826 select ACPI_NUMA if ACPI
827 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700828 help
829 Enable NUMA (Non Uniform Memory Access) support.
830
831 The kernel will try to allocate memory used by a CPU on the
832 local memory of the CPU and add some more
833 NUMA awareness to the kernel.
834
835config NODES_SHIFT
836 int "Maximum NUMA Nodes (as a power of 2)"
837 range 1 10
838 default "2"
839 depends on NEED_MULTIPLE_NODES
840 help
841 Specify the maximum number of NUMA Nodes available on the target
842 system. Increases memory reserved to accommodate various tables.
843
844config USE_PERCPU_NUMA_NODE_ID
845 def_bool y
846 depends on NUMA
847
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800848config HAVE_SETUP_PER_CPU_AREA
849 def_bool y
850 depends on NUMA
851
852config NEED_PER_CPU_EMBED_FIRST_CHUNK
853 def_bool y
854 depends on NUMA
855
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000856config HOLES_IN_ZONE
857 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000858
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900859source "kernel/Kconfig.hz"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100860
Laura Abbott83863f22016-02-05 16:24:47 -0800861config ARCH_SUPPORTS_DEBUG_PAGEALLOC
862 def_bool y
863
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100864config ARCH_SPARSEMEM_ENABLE
865 def_bool y
866 select SPARSEMEM_VMEMMAP_ENABLE
867
868config ARCH_SPARSEMEM_DEFAULT
869 def_bool ARCH_SPARSEMEM_ENABLE
870
871config ARCH_SELECT_MEMORY_MODEL
872 def_bool ARCH_SPARSEMEM_ENABLE
873
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700874config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200875 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700876
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100877config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100878 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100879
880config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100881 def_bool y
882 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100883
Steve Capper084bd292013-04-10 13:48:00 +0100884config SYS_SUPPORTS_HUGETLBFS
885 def_bool y
886
Steve Capper084bd292013-04-10 13:48:00 +0100887config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100888 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100889
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100890config ARCH_HAS_CACHE_LINE_SIZE
891 def_bool y
892
Yu Zhao54c8d912019-03-11 18:57:49 -0600893config ARCH_ENABLE_SPLIT_PMD_PTLOCK
894 def_bool y if PGTABLE_LEVELS > 2
895
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000896config SECCOMP
897 bool "Enable seccomp to safely compute untrusted bytecode"
898 ---help---
899 This kernel feature is useful for number crunching applications
900 that may need to compute untrusted bytecode during their
901 execution. By using pipes or other transports made available to
902 the process as file descriptors supporting the read/write
903 syscalls, it's possible to isolate those applications in
904 their own address space using seccomp. Once seccomp is
905 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
906 and the task is only allowed to execute a few safe syscalls
907 defined by each seccomp mode.
908
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000909config PARAVIRT
910 bool "Enable paravirtualization code"
911 help
912 This changes the kernel so it can modify itself when it is run
913 under a hypervisor, potentially improving performance significantly
914 over full virtualization.
915
916config PARAVIRT_TIME_ACCOUNTING
917 bool "Paravirtual steal time accounting"
918 select PARAVIRT
919 default n
920 help
921 Select this option to enable fine granularity task steal time
922 accounting. Time spent executing other tasks in parallel with
923 the current vCPU is discounted from the vCPU power. To account for
924 that, there can be a small performance impact.
925
926 If in doubt, say N here.
927
Geoff Levandd28f6df2016-06-23 17:54:48 +0000928config KEXEC
929 depends on PM_SLEEP_SMP
930 select KEXEC_CORE
931 bool "kexec system call"
932 ---help---
933 kexec is a system call that implements the ability to shutdown your
934 current kernel, and to start another kernel. It is like a reboot
935 but it is independent of the system firmware. And like a reboot
936 you can start any kernel with it, not just Linux.
937
AKASHI Takahiro3ddd9992018-11-15 14:52:48 +0900938config KEXEC_FILE
939 bool "kexec file based system call"
940 select KEXEC_CORE
941 help
942 This is new version of kexec system call. This system call is
943 file based and takes file descriptors as system call argument
944 for kernel and initramfs as opposed to list of segments as
945 accepted by previous system call.
946
AKASHI Takahiro732b7b92018-11-15 14:52:54 +0900947config KEXEC_VERIFY_SIG
948 bool "Verify kernel signature during kexec_file_load() syscall"
949 depends on KEXEC_FILE
950 help
951 Select this option to verify a signature with loaded kernel
952 image. If configured, any attempt of loading a image without
953 valid signature will fail.
954
955 In addition to that option, you need to enable signature
956 verification for the corresponding kernel image type being
957 loaded in order for this to work.
958
959config KEXEC_IMAGE_VERIFY_SIG
960 bool "Enable Image signature verification support"
961 default y
962 depends on KEXEC_VERIFY_SIG
963 depends on EFI && SIGNED_PE_FILE_VERIFICATION
964 help
965 Enable Image signature verification support.
966
967comment "Support for PE file signature verification disabled"
968 depends on KEXEC_VERIFY_SIG
969 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
970
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900971config CRASH_DUMP
972 bool "Build kdump crash kernel"
973 help
974 Generate crash dump after being started by kexec. This should
975 be normally only set in special crash dump kernels which are
976 loaded in the main kernel with kexec-tools into a specially
977 reserved region and then later executed after a crash by
978 kdump/kexec.
979
980 For more details see Documentation/kdump/kdump.txt
981
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000982config XEN_DOM0
983 def_bool y
984 depends on XEN
985
986config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700987 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000988 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000989 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000990 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000991 help
992 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
993
Steve Capperd03bb142013-04-25 15:19:21 +0100994config FORCE_MAX_ZONEORDER
995 int
996 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100997 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100998 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100999 help
1000 The kernel memory allocator divides physically contiguous memory
1001 blocks into "zones", where each zone is a power of two number of
1002 pages. This option selects the largest power of two that the kernel
1003 keeps in the memory allocator. If you need to allocate very large
1004 blocks of physically contiguous memory, then you may need to
1005 increase this value.
1006
1007 This config option is actually maximum order plus one. For example,
1008 a value of 11 means that the largest free memory block is 2^10 pages.
1009
1010 We make sure that we can allocate upto a HugePage size for each configuration.
1011 Hence we have :
1012 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1013
1014 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1015 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +01001016
Will Deacon084eb772017-11-14 14:41:01 +00001017config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +00001018 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +00001019 default y
1020 help
Will Deacon06170522017-11-14 16:19:39 +00001021 Speculation attacks against some high-performance processors can
1022 be used to bypass MMU permission checks and leak kernel data to
1023 userspace. This can be defended against by unmapping the kernel
1024 when running in userspace, mapping it back in on exception entry
1025 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +00001026
1027 If unsure, say Y.
1028
Will Deacon0f15adb2018-01-03 11:17:58 +00001029config HARDEN_BRANCH_PREDICTOR
1030 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1031 default y
1032 help
1033 Speculation attacks against some high-performance processors rely on
1034 being able to manipulate the branch predictor for a victim context by
1035 executing aliasing branches in the attacker context. Such attacks
1036 can be partially mitigated against by clearing internal branch
1037 predictor state and limiting the prediction logic in some situations.
1038
1039 This config option will take CPU-specific actions to harden the
1040 branch predictor against aliasing attacks and may rely on specific
1041 instruction sequences or control bits being set by the system
1042 firmware.
1043
1044 If unsure, say Y.
1045
Marc Zyngierdee39242018-02-15 11:47:14 +00001046config HARDEN_EL2_VECTORS
1047 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1048 default y
1049 help
1050 Speculation attacks against some high-performance processors can
1051 be used to leak privileged information such as the vector base
1052 register, resulting in a potential defeat of the EL2 layout
1053 randomization.
1054
1055 This config option will map the vectors to a fixed location,
1056 independent of the EL2 code mapping, so that revealing VBAR_EL2
1057 to an attacker does not give away any extra information. This
1058 only gets enabled on affected CPUs.
1059
1060 If unsure, say Y.
1061
Marc Zyngiera725e3d2018-05-29 13:11:08 +01001062config ARM64_SSBD
1063 bool "Speculative Store Bypass Disable" if EXPERT
1064 default y
1065 help
1066 This enables mitigation of the bypassing of previous stores
1067 by speculative loads.
1068
1069 If unsure, say Y.
1070
Ard Biesheuvelc55191e2018-11-07 11:36:20 +01001071config RODATA_FULL_DEFAULT_ENABLED
1072 bool "Apply r/o permissions of VM areas also to their linear aliases"
1073 default y
1074 help
1075 Apply read-only attributes of VM areas to the linear alias of
1076 the backing pages as well. This prevents code or read-only data
1077 from being modified (inadvertently or intentionally) via another
1078 mapping of the same memory page. This additional enhancement can
1079 be turned off at runtime by passing rodata=[off|on] (and turned on
1080 with rodata=full if this option is set to 'n')
1081
1082 This requires the linear region to be mapped down to pages,
1083 which may adversely affect performance in some cases.
1084
Will Deacondd523792019-04-23 14:37:24 +01001085config ARM64_SW_TTBR0_PAN
1086 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1087 help
1088 Enabling this option prevents the kernel from accessing
1089 user-space memory directly by pointing TTBR0_EL1 to a reserved
1090 zeroed area and reserved ASID. The user access routines
1091 restore the valid TTBR0_EL1 temporarily.
1092
1093menuconfig COMPAT
1094 bool "Kernel support for 32-bit EL0"
1095 depends on ARM64_4K_PAGES || EXPERT
1096 select COMPAT_BINFMT_ELF if BINFMT_ELF
1097 select HAVE_UID16
1098 select OLD_SIGSUSPEND3
1099 select COMPAT_OLD_SIGACTION
1100 help
1101 This option enables support for a 32-bit EL0 running under a 64-bit
1102 kernel at EL1. AArch32-specific components such as system calls,
1103 the user helper functions, VFP support and the ptrace interface are
1104 handled appropriately by the kernel.
1105
1106 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1107 that you will only be able to execute AArch32 binaries that were compiled
1108 with page size aligned segments.
1109
1110 If you want to execute 32-bit userspace applications, say Y.
1111
1112if COMPAT
1113
1114config KUSER_HELPERS
1115 bool "Enable kuser helpers page for 32 bit applications"
1116 default y
1117 help
1118 Warning: disabling this option may break 32-bit user programs.
1119
1120 Provide kuser helpers to compat tasks. The kernel provides
1121 helper code to userspace in read only form at a fixed location
1122 to allow userspace to be independent of the CPU type fitted to
1123 the system. This permits binaries to be run on ARMv4 through
1124 to ARMv8 without modification.
1125
1126 See Documentation/arm/kernel_user_helpers.txt for details.
1127
1128 However, the fixed address nature of these helpers can be used
1129 by ROP (return orientated programming) authors when creating
1130 exploits.
1131
1132 If all of the binaries and libraries which run on your platform
1133 are built specifically for your platform, and make no use of
1134 these helpers, then you can turn this option off to hinder
1135 such exploits. However, in that case, if a binary or library
1136 relying on those helpers is run, it will not function correctly.
1137
1138 Say N here only if you are absolutely certain that you do not
1139 need these helpers; otherwise, the safe option is to say Y.
1140
1141
Will Deacon1b907f42014-11-20 16:51:10 +00001142menuconfig ARMV8_DEPRECATED
1143 bool "Emulate deprecated/obsolete ARMv8 instructions"
Dave Martin6cfa7cc2017-11-06 18:07:11 +00001144 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +00001145 help
1146 Legacy software support may require certain instructions
1147 that have been deprecated or obsoleted in the architecture.
1148
1149 Enable this config to enable selective emulation of these
1150 features.
1151
1152 If unsure, say Y
1153
1154if ARMV8_DEPRECATED
1155
1156config SWP_EMULATION
1157 bool "Emulate SWP/SWPB instructions"
1158 help
1159 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1160 they are always undefined. Say Y here to enable software
1161 emulation of these instructions for userspace using LDXR/STXR.
1162
1163 In some older versions of glibc [<=2.8] SWP is used during futex
1164 trylock() operations with the assumption that the code will not
1165 be preempted. This invalid assumption may be more likely to fail
1166 with SWP emulation enabled, leading to deadlock of the user
1167 application.
1168
1169 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1170 on an external transaction monitoring block called a global
1171 monitor to maintain update atomicity. If your system does not
1172 implement a global monitor, this option can cause programs that
1173 perform SWP operations to uncached memory to deadlock.
1174
1175 If unsure, say Y
1176
1177config CP15_BARRIER_EMULATION
1178 bool "Emulate CP15 Barrier instructions"
1179 help
1180 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1181 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1182 strongly recommended to use the ISB, DSB, and DMB
1183 instructions instead.
1184
1185 Say Y here to enable software emulation of these
1186 instructions for AArch32 userspace code. When this option is
1187 enabled, CP15 barrier usage is traced which can help
1188 identify software that needs updating.
1189
1190 If unsure, say Y
1191
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001192config SETEND_EMULATION
1193 bool "Emulate SETEND instruction"
1194 help
1195 The SETEND instruction alters the data-endianness of the
1196 AArch32 EL0, and is deprecated in ARMv8.
1197
1198 Say Y here to enable software emulation of the instruction
1199 for AArch32 userspace code.
1200
1201 Note: All the cpus on the system must have mixed endian support at EL0
1202 for this feature to be enabled. If a new CPU - which doesn't support mixed
1203 endian - is hotplugged in after this feature has been enabled, there could
1204 be unexpected results in the applications.
1205
1206 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001207endif
1208
Will Deacondd523792019-04-23 14:37:24 +01001209endif
Catalin Marinasba428222016-07-01 18:25:31 +01001210
Will Deacon0e4a0702015-07-27 15:54:13 +01001211menu "ARMv8.1 architectural features"
1212
1213config ARM64_HW_AFDBM
1214 bool "Support for hardware updates of the Access and Dirty page flags"
1215 default y
1216 help
1217 The ARMv8.1 architecture extensions introduce support for
1218 hardware updates of the access and dirty information in page
1219 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1220 capable processors, accesses to pages with PTE_AF cleared will
1221 set this bit instead of raising an access flag fault.
1222 Similarly, writes to read-only pages with the DBM bit set will
1223 clear the read-only bit (AP[2]) instead of raising a
1224 permission fault.
1225
1226 Kernels built with this configuration option enabled continue
1227 to work on pre-ARMv8.1 hardware and the performance impact is
1228 minimal. If unsure, say Y.
1229
1230config ARM64_PAN
1231 bool "Enable support for Privileged Access Never (PAN)"
1232 default y
1233 help
1234 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1235 prevents the kernel or hypervisor from accessing user-space (EL0)
1236 memory directly.
1237
1238 Choosing this option will cause any unprotected (not using
1239 copy_to_user et al) memory access to fail with a permission fault.
1240
1241 The feature is detected at runtime, and will remain as a 'nop'
1242 instruction if the cpu does not implement the feature.
1243
1244config ARM64_LSE_ATOMICS
1245 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001246 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001247 help
1248 As part of the Large System Extensions, ARMv8.1 introduces new
1249 atomic instructions that are designed specifically to scale in
1250 very large systems.
1251
1252 Say Y here to make use of these instructions for the in-kernel
1253 atomic routines. This incurs a small overhead on CPUs that do
1254 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001255 built with binutils >= 2.25 in order for the new instructions
1256 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001257
Marc Zyngier1f364c82014-02-19 09:33:14 +00001258config ARM64_VHE
1259 bool "Enable support for Virtualization Host Extensions (VHE)"
1260 default y
1261 help
1262 Virtualization Host Extensions (VHE) allow the kernel to run
1263 directly at EL2 (instead of EL1) on processors that support
1264 it. This leads to better performance for KVM, as they reduce
1265 the cost of the world switch.
1266
1267 Selecting this option allows the VHE feature to be detected
1268 at runtime, and does not affect processors that do not
1269 implement this feature.
1270
Will Deacon0e4a0702015-07-27 15:54:13 +01001271endmenu
1272
Will Deaconf9933182016-02-26 16:30:14 +00001273menu "ARMv8.2 architectural features"
1274
James Morse57f49592016-02-05 14:58:48 +00001275config ARM64_UAO
1276 bool "Enable support for User Access Override (UAO)"
1277 default y
1278 help
1279 User Access Override (UAO; part of the ARMv8.2 Extensions)
1280 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001281 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001282
1283 This option changes get_user() and friends to use the 'unprivileged'
1284 variant of the load/store instructions. This ensures that user-space
1285 really did have access to the supplied memory. When addr_limit is
1286 set to kernel memory the UAO bit will be set, allowing privileged
1287 access to kernel memory.
1288
1289 Choosing this option will cause copy_to_user() et al to use user-space
1290 memory permissions.
1291
1292 The feature is detected at runtime, the kernel will use the
1293 regular load/store instructions if the cpu does not implement the
1294 feature.
1295
Robin Murphyd50e0712017-07-25 11:55:42 +01001296config ARM64_PMEM
1297 bool "Enable support for persistent memory"
1298 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001299 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001300 help
1301 Say Y to enable support for the persistent memory API based on the
1302 ARMv8.2 DCPoP feature.
1303
1304 The feature is detected at runtime, and the kernel will use DC CVAC
1305 operations if DC CVAP is not supported (following the behaviour of
1306 DC CVAP itself if the system does not define a point of persistence).
1307
Xie XiuQi64c02722018-01-15 19:38:56 +00001308config ARM64_RAS_EXTN
1309 bool "Enable support for RAS CPU Extensions"
1310 default y
1311 help
1312 CPUs that support the Reliability, Availability and Serviceability
1313 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1314 errors, classify them and report them to software.
1315
1316 On CPUs with these extensions system software can use additional
1317 barriers to determine if faults are pending and read the
1318 classification from a new set of registers.
1319
1320 Selecting this feature will allow the kernel to use these barriers
1321 and access the new registers if the system supports the extension.
1322 Platform RAS features may additionally depend on firmware support.
1323
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001324config ARM64_CNP
1325 bool "Enable support for Common Not Private (CNP) translations"
1326 default y
1327 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1328 help
1329 Common Not Private (CNP) allows translation table entries to
1330 be shared between different PEs in the same inner shareable
1331 domain, so the hardware can use this fact to optimise the
1332 caching of such entries in the TLB.
1333
1334 Selecting this option allows the CNP feature to be detected
1335 at runtime, and does not affect PEs that do not implement
1336 this feature.
1337
Will Deaconf9933182016-02-26 16:30:14 +00001338endmenu
1339
Mark Rutland04ca3202018-12-07 18:39:30 +00001340menu "ARMv8.3 architectural features"
1341
1342config ARM64_PTR_AUTH
1343 bool "Enable support for pointer authentication"
1344 default y
1345 help
1346 Pointer authentication (part of the ARMv8.3 Extensions) provides
1347 instructions for signing and authenticating pointers against secret
1348 keys, which can be used to mitigate Return Oriented Programming (ROP)
1349 and other attacks.
1350
1351 This option enables these instructions at EL0 (i.e. for userspace).
1352
1353 Choosing this option will cause the kernel to initialise secret keys
1354 for each process at exec() time, with these keys being
1355 context-switched along with the process.
1356
1357 The feature is detected at runtime. If the feature is not present in
1358 hardware it will not be advertised to userspace nor will it be
1359 enabled.
1360
1361endmenu
1362
Dave Martinddd25ad2017-10-31 15:51:02 +00001363config ARM64_SVE
1364 bool "ARM Scalable Vector Extension support"
1365 default y
Dave Martin85acda32018-04-20 16:20:43 +01001366 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001367 help
1368 The Scalable Vector Extension (SVE) is an extension to the AArch64
1369 execution state which complements and extends the SIMD functionality
1370 of the base architecture to support much larger vectors and to enable
1371 additional vectorisation opportunities.
1372
1373 To enable use of this extension on CPUs that implement it, say Y.
1374
Dave Martin50436942018-03-23 18:08:31 +00001375 Note that for architectural reasons, firmware _must_ implement SVE
1376 support when running on SVE capable hardware. The required support
1377 is present in:
1378
1379 * version 1.5 and later of the ARM Trusted Firmware
1380 * the AArch64 boot wrapper since commit 5e1261e08abf
1381 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1382
1383 For other firmware implementations, consult the firmware documentation
1384 or vendor.
1385
1386 If you need the kernel to boot on SVE-capable hardware with broken
1387 firmware, you may need to say N here until you get your firmware
1388 fixed. Otherwise, you may experience firmware panics or lockups when
1389 booting the kernel. If unsure and you are not observing these
1390 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001391
Dave Martin85acda32018-04-20 16:20:43 +01001392 CPUs that support SVE are architecturally required to support the
1393 Virtualization Host Extensions (VHE), so the kernel makes no
1394 provision for supporting SVE alongside KVM without VHE enabled.
1395 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1396 KVM in the same kernel image.
1397
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001398config ARM64_MODULE_PLTS
1399 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001400 select HAVE_MOD_ARCH_SPECIFIC
1401
Julien Thierrybc3c03c2019-01-31 14:59:03 +00001402config ARM64_PSEUDO_NMI
1403 bool "Support for NMI-like interrupts"
1404 select CONFIG_ARM_GIC_V3
1405 help
1406 Adds support for mimicking Non-Maskable Interrupts through the use of
1407 GIC interrupt priority. This support requires version 3 or later of
1408 Arm GIC.
1409
1410 This high priority configuration for interrupts needs to be
1411 explicitly enabled by setting the kernel parameter
1412 "irqchip.gicv3_pseudo_nmi" to 1.
1413
1414 If unsure, say N
1415
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001416config RELOCATABLE
1417 bool
1418 help
1419 This builds the kernel as a Position Independent Executable (PIE),
1420 which retains all relocation metadata required to relocate the
1421 kernel binary at runtime to a different virtual address than the
1422 address it was linked at.
1423 Since AArch64 uses the RELA relocation format, this requires a
1424 relocation pass at runtime even if the kernel is loaded at the
1425 same address it was linked at.
1426
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001427config RANDOMIZE_BASE
1428 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001429 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001430 select RELOCATABLE
1431 help
1432 Randomizes the virtual address at which the kernel image is
1433 loaded, as a security feature that deters exploit attempts
1434 relying on knowledge of the location of kernel internals.
1435
1436 It is the bootloader's job to provide entropy, by passing a
1437 random u64 value in /chosen/kaslr-seed at kernel entry.
1438
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001439 When booting via the UEFI stub, it will invoke the firmware's
1440 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1441 to the kernel proper. In addition, it will randomise the physical
1442 location of the kernel Image as well.
1443
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001444 If unsure, say N.
1445
1446config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001447 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001448 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001449 default y
1450 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001451 Randomizes the location of the module region inside a 4 GB window
1452 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001453 to leak information about the location of core kernel data structures
1454 but it does imply that function calls between modules and the core
1455 kernel will need to be resolved via veneers in the module PLT.
1456
1457 When this option is not set, the module region will be randomized over
1458 a limited range that contains the [_stext, _etext] interval of the
1459 core kernel, so branch relocations are always in range.
1460
Ard Biesheuvel0a1213f2018-12-12 13:08:44 +01001461config CC_HAVE_STACKPROTECTOR_SYSREG
1462 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1463
1464config STACKPROTECTOR_PER_TASK
1465 def_bool y
1466 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1467
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001468endmenu
1469
1470menu "Boot options"
1471
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001472config ARM64_ACPI_PARKING_PROTOCOL
1473 bool "Enable support for the ARM64 ACPI parking protocol"
1474 depends on ACPI
1475 help
1476 Enable support for the ARM64 ACPI parking protocol. If disabled
1477 the kernel will not allow booting through the ARM64 ACPI parking
1478 protocol even if the corresponding data is present in the ACPI
1479 MADT table.
1480
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001481config CMDLINE
1482 string "Default kernel command string"
1483 default ""
1484 help
1485 Provide a set of default command-line options at build time by
1486 entering them here. As a minimum, you should specify the the
1487 root device (e.g. root=/dev/nfs).
1488
1489config CMDLINE_FORCE
1490 bool "Always use the default kernel command string"
1491 help
1492 Always use the default kernel command string, even if the boot
1493 loader passes other arguments to the kernel.
1494 This is useful if you cannot or don't want to change the
1495 command-line options your boot loader passes to the kernel.
1496
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001497config EFI_STUB
1498 bool
1499
Mark Salterf84d0272014-04-15 21:59:30 -04001500config EFI
1501 bool "UEFI runtime support"
1502 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001503 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001504 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001505 select LIBFDT
1506 select UCS2_STRING
1507 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001508 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001509 select EFI_STUB
1510 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001511 default y
1512 help
1513 This option provides support for runtime services provided
1514 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001515 clock, and platform reset). A UEFI stub is also provided to
1516 allow the kernel to be booted as an EFI application. This
1517 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001518
Yi Lid1ae8c02014-10-04 23:46:43 +08001519config DMI
1520 bool "Enable support for SMBIOS (DMI) tables"
1521 depends on EFI
1522 default y
1523 help
1524 This enables SMBIOS/DMI feature for systems.
1525
1526 This option is only useful on systems that have UEFI firmware.
1527 However, even with this option, the resultant kernel should
1528 continue to boot on existing non-UEFI platforms.
1529
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001530endmenu
1531
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001532config SYSVIPC_COMPAT
1533 def_bool y
1534 depends on COMPAT && SYSVIPC
1535
Anshuman Khandual4a03a052019-03-05 15:43:55 -08001536config ARCH_ENABLE_HUGEPAGE_MIGRATION
1537 def_bool y
1538 depends on HUGETLB_PAGE && MIGRATION
1539
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001540menu "Power management options"
1541
1542source "kernel/power/Kconfig"
1543
James Morse82869ac2016-04-27 17:47:12 +01001544config ARCH_HIBERNATION_POSSIBLE
1545 def_bool y
1546 depends on CPU_PM
1547
1548config ARCH_HIBERNATION_HEADER
1549 def_bool y
1550 depends on HIBERNATION
1551
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001552config ARCH_SUSPEND_POSSIBLE
1553 def_bool y
1554
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001555endmenu
1556
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001557menu "CPU Power Management"
1558
1559source "drivers/cpuidle/Kconfig"
1560
Rob Herring52e7e812014-02-24 11:27:57 +09001561source "drivers/cpufreq/Kconfig"
1562
1563endmenu
1564
Mark Salterf84d0272014-04-15 21:59:30 -04001565source "drivers/firmware/Kconfig"
1566
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001567source "drivers/acpi/Kconfig"
1568
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001569source "arch/arm64/kvm/Kconfig"
1570
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001571if CRYPTO
1572source "arch/arm64/crypto/Kconfig"
1573endif