blob: 05aa5924420e60922b36dad6ca0fa52964e7cbf3 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Daniel Borkmannd2852a22017-02-21 16:09:33 +010019 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070020 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080021 select ARCH_HAS_STRICT_KERNEL_RWX
22 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010023 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070024 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Sudeep Hollac63c8702014-05-09 10:33:01 +010025 select ARCH_USE_CMPXCHG_LOCKREF
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010026 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020027 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070028 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000029 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000030 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080031 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000032 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000033 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000034 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010035 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050036 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010037 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050038 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010039 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010040 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000041 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070042 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000043 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000044 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010045 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080046 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070047 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010048 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010050 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000051 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070052 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010053 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select GENERIC_IRQ_PROBE
55 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010056 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010057 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070058 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010059 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000060 select GENERIC_STRNCPY_FROM_USER
61 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010062 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010063 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010064 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080065 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010066 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010067 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010068 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010069 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080070 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030071 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000072 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080073 select HAVE_ARCH_MMAP_RND_BITS
74 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000075 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010076 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070077 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010078 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -070079 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020080 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010081 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010082 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010083 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010084 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070085 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070086 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070087 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000089 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010090 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000091 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010092 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090093 select HAVE_FUNCTION_TRACER
94 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020095 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000098 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700100 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700101 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000102 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100104 select HAVE_PERF_REGS
105 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400106 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700107 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100108 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400109 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900110 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100111 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200113 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100114 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select NO_BOOTMEM
116 select OF
117 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100118 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200119 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000120 select POWER_RESET
121 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700122 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100123 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700124 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000125 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100126 help
127 ARM 64-bit (AArch64) Linux support.
128
129config 64BIT
130 def_bool y
131
132config ARCH_PHYS_ADDR_T_64BIT
133 def_bool y
134
135config MMU
136 def_bool y
137
Mark Rutland030c4d22016-05-31 15:57:59 +0100138config ARM64_PAGE_SHIFT
139 int
140 default 16 if ARM64_64K_PAGES
141 default 14 if ARM64_16K_PAGES
142 default 12
143
144config ARM64_CONT_SHIFT
145 int
146 default 5 if ARM64_64K_PAGES
147 default 7 if ARM64_16K_PAGES
148 default 4
149
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800150config ARCH_MMAP_RND_BITS_MIN
151 default 14 if ARM64_64K_PAGES
152 default 16 if ARM64_16K_PAGES
153 default 18
154
155# max bits determined by the following formula:
156# VA_BITS - PAGE_SHIFT - 3
157config ARCH_MMAP_RND_BITS_MAX
158 default 19 if ARM64_VA_BITS=36
159 default 24 if ARM64_VA_BITS=39
160 default 27 if ARM64_VA_BITS=42
161 default 30 if ARM64_VA_BITS=47
162 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
163 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
164 default 33 if ARM64_VA_BITS=48
165 default 14 if ARM64_64K_PAGES
166 default 16 if ARM64_16K_PAGES
167 default 18
168
169config ARCH_MMAP_RND_COMPAT_BITS_MIN
170 default 7 if ARM64_64K_PAGES
171 default 9 if ARM64_16K_PAGES
172 default 11
173
174config ARCH_MMAP_RND_COMPAT_BITS_MAX
175 default 16
176
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700177config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100178 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100179
180config STACKTRACE_SUPPORT
181 def_bool y
182
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100183config ILLEGAL_POINTER_VALUE
184 hex
185 default 0xdead000000000000
186
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100187config LOCKDEP_SUPPORT
188 def_bool y
189
190config TRACE_IRQFLAGS_SUPPORT
191 def_bool y
192
Will Deaconc209f792014-03-14 17:47:05 +0000193config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100194 def_bool y
195
Dave P Martin9fb74102015-07-24 16:37:48 +0100196config GENERIC_BUG
197 def_bool y
198 depends on BUG
199
200config GENERIC_BUG_RELATIVE_POINTERS
201 def_bool y
202 depends on GENERIC_BUG
203
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100204config GENERIC_HWEIGHT
205 def_bool y
206
207config GENERIC_CSUM
208 def_bool y
209
210config GENERIC_CALIBRATE_DELAY
211 def_bool y
212
Catalin Marinas19e76402014-02-27 12:09:22 +0000213config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100214 def_bool y
215
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300216config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700217 def_bool y
218
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100219config ARCH_DMA_ADDR_T_64BIT
220 def_bool y
221
222config NEED_DMA_MAP_STATE
223 def_bool y
224
225config NEED_SG_DMA_LENGTH
226 def_bool y
227
Will Deacon4b3dc962015-05-29 18:28:44 +0100228config SMP
229 def_bool y
230
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100231config SWIOTLB
232 def_bool y
233
234config IOMMU_HELPER
235 def_bool SWIOTLB
236
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100237config KERNEL_MODE_NEON
238 def_bool y
239
Rob Herring92cc15f2014-04-18 17:19:59 -0500240config FIX_EARLYCON_MEM
241 def_bool y
242
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700243config PGTABLE_LEVELS
244 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100245 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700246 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
247 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
248 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100249 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
250 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700251
Pratyush Anand9842cea2016-11-02 14:40:46 +0530252config ARCH_SUPPORTS_UPROBES
253 def_bool y
254
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200255config ARCH_PROC_KCORE_TEXT
256 def_bool y
257
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100258source "init/Kconfig"
259
260source "kernel/Kconfig.freezer"
261
Olof Johansson6a377492015-07-20 12:09:16 -0700262source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100263
264menu "Bus support"
265
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100266config PCI
267 bool "PCI support"
268 help
269 This feature enables support for PCI bus system. If you say Y
270 here, the kernel will include drivers and infrastructure code
271 to support PCI bus devices.
272
273config PCI_DOMAINS
274 def_bool PCI
275
276config PCI_DOMAINS_GENERIC
277 def_bool PCI
278
279config PCI_SYSCALL
280 def_bool PCI
281
282source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100283
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100284endmenu
285
286menu "Kernel Features"
287
Andre Przywarac0a01b82014-11-14 15:54:12 +0000288menu "ARM errata workarounds via the alternatives framework"
289
290config ARM64_ERRATUM_826319
291 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
292 default y
293 help
294 This option adds an alternative code sequence to work around ARM
295 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
296 AXI master interface and an L2 cache.
297
298 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
299 and is unable to accept a certain write via this interface, it will
300 not progress on read data presented on the read data channel and the
301 system can deadlock.
302
303 The workaround promotes data cache clean instructions to
304 data cache clean-and-invalidate.
305 Please note that this does not necessarily enable the workaround,
306 as it depends on the alternative framework, which will only patch
307 the kernel if an affected CPU is detected.
308
309 If unsure, say Y.
310
311config ARM64_ERRATUM_827319
312 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
313 default y
314 help
315 This option adds an alternative code sequence to work around ARM
316 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
317 master interface and an L2 cache.
318
319 Under certain conditions this erratum can cause a clean line eviction
320 to occur at the same time as another transaction to the same address
321 on the AMBA 5 CHI interface, which can cause data corruption if the
322 interconnect reorders the two transactions.
323
324 The workaround promotes data cache clean instructions to
325 data cache clean-and-invalidate.
326 Please note that this does not necessarily enable the workaround,
327 as it depends on the alternative framework, which will only patch
328 the kernel if an affected CPU is detected.
329
330 If unsure, say Y.
331
332config ARM64_ERRATUM_824069
333 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
334 default y
335 help
336 This option adds an alternative code sequence to work around ARM
337 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
338 to a coherent interconnect.
339
340 If a Cortex-A53 processor is executing a store or prefetch for
341 write instruction at the same time as a processor in another
342 cluster is executing a cache maintenance operation to the same
343 address, then this erratum might cause a clean cache line to be
344 incorrectly marked as dirty.
345
346 The workaround promotes data cache clean instructions to
347 data cache clean-and-invalidate.
348 Please note that this option does not necessarily enable the
349 workaround, as it depends on the alternative framework, which will
350 only patch the kernel if an affected CPU is detected.
351
352 If unsure, say Y.
353
354config ARM64_ERRATUM_819472
355 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
356 default y
357 help
358 This option adds an alternative code sequence to work around ARM
359 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
360 present when it is connected to a coherent interconnect.
361
362 If the processor is executing a load and store exclusive sequence at
363 the same time as a processor in another cluster is executing a cache
364 maintenance operation to the same address, then this erratum might
365 cause data corruption.
366
367 The workaround promotes data cache clean instructions to
368 data cache clean-and-invalidate.
369 Please note that this does not necessarily enable the workaround,
370 as it depends on the alternative framework, which will only patch
371 the kernel if an affected CPU is detected.
372
373 If unsure, say Y.
374
375config ARM64_ERRATUM_832075
376 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
377 default y
378 help
379 This option adds an alternative code sequence to work around ARM
380 erratum 832075 on Cortex-A57 parts up to r1p2.
381
382 Affected Cortex-A57 parts might deadlock when exclusive load/store
383 instructions to Write-Back memory are mixed with Device loads.
384
385 The workaround is to promote device loads to use Load-Acquire
386 semantics.
387 Please note that this does not necessarily enable the workaround,
388 as it depends on the alternative framework, which will only patch
389 the kernel if an affected CPU is detected.
390
391 If unsure, say Y.
392
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000393config ARM64_ERRATUM_834220
394 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
395 depends on KVM
396 default y
397 help
398 This option adds an alternative code sequence to work around ARM
399 erratum 834220 on Cortex-A57 parts up to r1p2.
400
401 Affected Cortex-A57 parts might report a Stage 2 translation
402 fault as the result of a Stage 1 fault for load crossing a
403 page boundary when there is a permission or device memory
404 alignment fault at Stage 1 and a translation fault at Stage 2.
405
406 The workaround is to verify that the Stage 1 translation
407 doesn't generate a fault before handling the Stage 2 fault.
408 Please note that this does not necessarily enable the workaround,
409 as it depends on the alternative framework, which will only patch
410 the kernel if an affected CPU is detected.
411
412 If unsure, say Y.
413
Will Deacon905e8c52015-03-23 19:07:02 +0000414config ARM64_ERRATUM_845719
415 bool "Cortex-A53: 845719: a load might read incorrect data"
416 depends on COMPAT
417 default y
418 help
419 This option adds an alternative code sequence to work around ARM
420 erratum 845719 on Cortex-A53 parts up to r0p4.
421
422 When running a compat (AArch32) userspace on an affected Cortex-A53
423 part, a load at EL0 from a virtual address that matches the bottom 32
424 bits of the virtual address used by a recent load at (AArch64) EL1
425 might return incorrect data.
426
427 The workaround is to write the contextidr_el1 register on exception
428 return to a 32-bit task.
429 Please note that this does not necessarily enable the workaround,
430 as it depends on the alternative framework, which will only patch
431 the kernel if an affected CPU is detected.
432
433 If unsure, say Y.
434
Will Deacondf057cc2015-03-17 12:15:02 +0000435config ARM64_ERRATUM_843419
436 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000437 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100438 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000439 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100440 This option links the kernel with '--fix-cortex-a53-843419' and
441 builds modules using the large memory model in order to avoid the use
442 of the ADRP instruction, which can cause a subsequent memory access
443 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000444
445 If unsure, say Y.
446
Robert Richter94100972015-09-21 22:58:38 +0200447config CAVIUM_ERRATUM_22375
448 bool "Cavium erratum 22375, 24313"
449 default y
450 help
451 Enable workaround for erratum 22375, 24313.
452
453 This implements two gicv3-its errata workarounds for ThunderX. Both
454 with small impact affecting only ITS table allocation.
455
456 erratum 22375: only alloc 8MB table size
457 erratum 24313: ignore memory access type
458
459 The fixes are in ITS initialization and basically ignore memory access
460 type and table size provided by the TYPER and BASER registers.
461
462 If unsure, say Y.
463
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200464config CAVIUM_ERRATUM_23144
465 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
466 depends on NUMA
467 default y
468 help
469 ITS SYNC command hang for cross node io and collections/cpu mapping.
470
471 If unsure, say Y.
472
Robert Richter6d4e11c2015-09-21 22:58:35 +0200473config CAVIUM_ERRATUM_23154
474 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
475 default y
476 help
477 The gicv3 of ThunderX requires a modified version for
478 reading the IAR status to ensure data synchronization
479 (access to icc_iar1_el1 is not sync'ed before and after).
480
481 If unsure, say Y.
482
Andrew Pinski104a0c02016-02-24 17:44:57 -0800483config CAVIUM_ERRATUM_27456
484 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
485 default y
486 help
487 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
488 instructions may cause the icache to become corrupted if it
489 contains data for a non-current ASID. The fix is to
490 invalidate the icache when changing the mm context.
491
492 If unsure, say Y.
493
David Daney690a3412017-06-09 12:49:48 +0100494config CAVIUM_ERRATUM_30115
495 bool "Cavium erratum 30115: Guest may disable interrupts in host"
496 default y
497 help
498 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
499 1.2, and T83 Pass 1.0, KVM guest execution may disable
500 interrupts in host. Trapping both GICv3 group-0 and group-1
501 accesses sidesteps the issue.
502
503 If unsure, say Y.
504
Christopher Covington38fd94b2017-02-08 15:08:37 -0500505config QCOM_FALKOR_ERRATUM_1003
506 bool "Falkor E1003: Incorrect translation due to ASID change"
507 default y
508 select ARM64_PAN if ARM64_SW_TTBR0_PAN
509 help
510 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
511 and BADDR are changed together in TTBRx_EL1. The workaround for this
512 issue is to use a reserved ASID in cpu_do_switch_mm() before
513 switching to the new ASID. Saying Y here selects ARM64_PAN if
514 ARM64_SW_TTBR0_PAN is selected. This is done because implementing and
515 maintaining the E1003 workaround in the software PAN emulation code
516 would be an unnecessary complication. The affected Falkor v1 CPU
517 implements ARMv8.1 hardware PAN support and using hardware PAN
518 support versus software PAN emulation is mutually exclusive at
519 runtime.
520
521 If unsure, say Y.
522
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500523config QCOM_FALKOR_ERRATUM_1009
524 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
525 default y
526 help
527 On Falkor v1, the CPU may prematurely complete a DSB following a
528 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
529 one more time to fix the issue.
530
531 If unsure, say Y.
532
Shanker Donthineni90922a22017-03-07 08:20:38 -0600533config QCOM_QDF2400_ERRATUM_0065
534 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
535 default y
536 help
537 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
538 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
539 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
540
541 If unsure, say Y.
542
Andre Przywarac0a01b82014-11-14 15:54:12 +0000543endmenu
544
545
Jungseok Leee41ceed2014-05-12 10:40:38 +0100546choice
547 prompt "Page size"
548 default ARM64_4K_PAGES
549 help
550 Page size (translation granule) configuration.
551
552config ARM64_4K_PAGES
553 bool "4KB"
554 help
555 This feature enables 4KB pages support.
556
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100557config ARM64_16K_PAGES
558 bool "16KB"
559 help
560 The system will use 16KB pages support. AArch32 emulation
561 requires applications compiled with 16K (or a multiple of 16K)
562 aligned segments.
563
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100564config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100565 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100566 help
567 This feature enables 64KB pages support (4KB by default)
568 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100569 look-up. AArch32 emulation requires applications compiled
570 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100571
Jungseok Leee41ceed2014-05-12 10:40:38 +0100572endchoice
573
574choice
575 prompt "Virtual address space size"
576 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100577 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100578 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
579 help
580 Allows choosing one of multiple possible virtual address
581 space sizes. The level of translation table is determined by
582 a combination of page size and virtual address space size.
583
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100584config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100585 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100586 depends on ARM64_16K_PAGES
587
Jungseok Leee41ceed2014-05-12 10:40:38 +0100588config ARM64_VA_BITS_39
589 bool "39-bit"
590 depends on ARM64_4K_PAGES
591
592config ARM64_VA_BITS_42
593 bool "42-bit"
594 depends on ARM64_64K_PAGES
595
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100596config ARM64_VA_BITS_47
597 bool "47-bit"
598 depends on ARM64_16K_PAGES
599
Jungseok Leec79b954b2014-05-12 18:40:51 +0900600config ARM64_VA_BITS_48
601 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900602
Jungseok Leee41ceed2014-05-12 10:40:38 +0100603endchoice
604
605config ARM64_VA_BITS
606 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100607 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100608 default 39 if ARM64_VA_BITS_39
609 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100610 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b954b2014-05-12 18:40:51 +0900611 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100612
Will Deacona8720132013-10-11 14:52:19 +0100613config CPU_BIG_ENDIAN
614 bool "Build big-endian kernel"
615 help
616 Say Y if you plan on running a kernel in big-endian mode.
617
Mark Brownf6e763b2014-03-04 07:51:17 +0000618config SCHED_MC
619 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000620 help
621 Multi-core scheduler support improves the CPU scheduler's decision
622 making when dealing with multi-core CPU chips at a cost of slightly
623 increased overhead in some places. If unsure say N here.
624
625config SCHED_SMT
626 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000627 help
628 Improves the CPU scheduler's decision making when dealing with
629 MultiThreading at a cost of slightly increased overhead in some
630 places. If unsure say N here.
631
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100632config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000633 int "Maximum number of CPUs (2-4096)"
634 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100635 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100636 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100637
Mark Rutland9327e2c2013-10-24 20:30:18 +0100638config HOTPLUG_CPU
639 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800640 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100641 help
642 Say Y here to experiment with turning CPUs off and on. CPUs
643 can be controlled through /sys/devices/system/cpu.
644
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700645# Common NUMA Features
646config NUMA
647 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800648 select ACPI_NUMA if ACPI
649 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700650 help
651 Enable NUMA (Non Uniform Memory Access) support.
652
653 The kernel will try to allocate memory used by a CPU on the
654 local memory of the CPU and add some more
655 NUMA awareness to the kernel.
656
657config NODES_SHIFT
658 int "Maximum NUMA Nodes (as a power of 2)"
659 range 1 10
660 default "2"
661 depends on NEED_MULTIPLE_NODES
662 help
663 Specify the maximum number of NUMA Nodes available on the target
664 system. Increases memory reserved to accommodate various tables.
665
666config USE_PERCPU_NUMA_NODE_ID
667 def_bool y
668 depends on NUMA
669
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800670config HAVE_SETUP_PER_CPU_AREA
671 def_bool y
672 depends on NUMA
673
674config NEED_PER_CPU_EMBED_FIRST_CHUNK
675 def_bool y
676 depends on NUMA
677
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000678config HOLES_IN_ZONE
679 def_bool y
680 depends on NUMA
681
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100682source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800683source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100684
Laura Abbott83863f22016-02-05 16:24:47 -0800685config ARCH_SUPPORTS_DEBUG_PAGEALLOC
686 def_bool y
687
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100688config ARCH_HAS_HOLES_MEMORYMODEL
689 def_bool y if SPARSEMEM
690
691config ARCH_SPARSEMEM_ENABLE
692 def_bool y
693 select SPARSEMEM_VMEMMAP_ENABLE
694
695config ARCH_SPARSEMEM_DEFAULT
696 def_bool ARCH_SPARSEMEM_ENABLE
697
698config ARCH_SELECT_MEMORY_MODEL
699 def_bool ARCH_SPARSEMEM_ENABLE
700
701config HAVE_ARCH_PFN_VALID
702 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
703
704config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100705 def_bool y
706 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100707
Steve Capper084bd292013-04-10 13:48:00 +0100708config SYS_SUPPORTS_HUGETLBFS
709 def_bool y
710
Steve Capper084bd292013-04-10 13:48:00 +0100711config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100712 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100713
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100714config ARCH_HAS_CACHE_LINE_SIZE
715 def_bool y
716
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100717source "mm/Kconfig"
718
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000719config SECCOMP
720 bool "Enable seccomp to safely compute untrusted bytecode"
721 ---help---
722 This kernel feature is useful for number crunching applications
723 that may need to compute untrusted bytecode during their
724 execution. By using pipes or other transports made available to
725 the process as file descriptors supporting the read/write
726 syscalls, it's possible to isolate those applications in
727 their own address space using seccomp. Once seccomp is
728 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
729 and the task is only allowed to execute a few safe syscalls
730 defined by each seccomp mode.
731
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000732config PARAVIRT
733 bool "Enable paravirtualization code"
734 help
735 This changes the kernel so it can modify itself when it is run
736 under a hypervisor, potentially improving performance significantly
737 over full virtualization.
738
739config PARAVIRT_TIME_ACCOUNTING
740 bool "Paravirtual steal time accounting"
741 select PARAVIRT
742 default n
743 help
744 Select this option to enable fine granularity task steal time
745 accounting. Time spent executing other tasks in parallel with
746 the current vCPU is discounted from the vCPU power. To account for
747 that, there can be a small performance impact.
748
749 If in doubt, say N here.
750
Geoff Levandd28f6df2016-06-23 17:54:48 +0000751config KEXEC
752 depends on PM_SLEEP_SMP
753 select KEXEC_CORE
754 bool "kexec system call"
755 ---help---
756 kexec is a system call that implements the ability to shutdown your
757 current kernel, and to start another kernel. It is like a reboot
758 but it is independent of the system firmware. And like a reboot
759 you can start any kernel with it, not just Linux.
760
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900761config CRASH_DUMP
762 bool "Build kdump crash kernel"
763 help
764 Generate crash dump after being started by kexec. This should
765 be normally only set in special crash dump kernels which are
766 loaded in the main kernel with kexec-tools into a specially
767 reserved region and then later executed after a crash by
768 kdump/kexec.
769
770 For more details see Documentation/kdump/kdump.txt
771
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000772config XEN_DOM0
773 def_bool y
774 depends on XEN
775
776config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700777 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000778 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000779 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000780 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000781 help
782 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
783
Steve Capperd03bb142013-04-25 15:19:21 +0100784config FORCE_MAX_ZONEORDER
785 int
786 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100787 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100788 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100789 help
790 The kernel memory allocator divides physically contiguous memory
791 blocks into "zones", where each zone is a power of two number of
792 pages. This option selects the largest power of two that the kernel
793 keeps in the memory allocator. If you need to allocate very large
794 blocks of physically contiguous memory, then you may need to
795 increase this value.
796
797 This config option is actually maximum order plus one. For example,
798 a value of 11 means that the largest free memory block is 2^10 pages.
799
800 We make sure that we can allocate upto a HugePage size for each configuration.
801 Hence we have :
802 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
803
804 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
805 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100806
Will Deacon1b907f42014-11-20 16:51:10 +0000807menuconfig ARMV8_DEPRECATED
808 bool "Emulate deprecated/obsolete ARMv8 instructions"
809 depends on COMPAT
810 help
811 Legacy software support may require certain instructions
812 that have been deprecated or obsoleted in the architecture.
813
814 Enable this config to enable selective emulation of these
815 features.
816
817 If unsure, say Y
818
819if ARMV8_DEPRECATED
820
821config SWP_EMULATION
822 bool "Emulate SWP/SWPB instructions"
823 help
824 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
825 they are always undefined. Say Y here to enable software
826 emulation of these instructions for userspace using LDXR/STXR.
827
828 In some older versions of glibc [<=2.8] SWP is used during futex
829 trylock() operations with the assumption that the code will not
830 be preempted. This invalid assumption may be more likely to fail
831 with SWP emulation enabled, leading to deadlock of the user
832 application.
833
834 NOTE: when accessing uncached shared regions, LDXR/STXR rely
835 on an external transaction monitoring block called a global
836 monitor to maintain update atomicity. If your system does not
837 implement a global monitor, this option can cause programs that
838 perform SWP operations to uncached memory to deadlock.
839
840 If unsure, say Y
841
842config CP15_BARRIER_EMULATION
843 bool "Emulate CP15 Barrier instructions"
844 help
845 The CP15 barrier instructions - CP15ISB, CP15DSB, and
846 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
847 strongly recommended to use the ISB, DSB, and DMB
848 instructions instead.
849
850 Say Y here to enable software emulation of these
851 instructions for AArch32 userspace code. When this option is
852 enabled, CP15 barrier usage is traced which can help
853 identify software that needs updating.
854
855 If unsure, say Y
856
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000857config SETEND_EMULATION
858 bool "Emulate SETEND instruction"
859 help
860 The SETEND instruction alters the data-endianness of the
861 AArch32 EL0, and is deprecated in ARMv8.
862
863 Say Y here to enable software emulation of the instruction
864 for AArch32 userspace code.
865
866 Note: All the cpus on the system must have mixed endian support at EL0
867 for this feature to be enabled. If a new CPU - which doesn't support mixed
868 endian - is hotplugged in after this feature has been enabled, there could
869 be unexpected results in the applications.
870
871 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000872endif
873
Catalin Marinasba428222016-07-01 18:25:31 +0100874config ARM64_SW_TTBR0_PAN
875 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
876 help
877 Enabling this option prevents the kernel from accessing
878 user-space memory directly by pointing TTBR0_EL1 to a reserved
879 zeroed area and reserved ASID. The user access routines
880 restore the valid TTBR0_EL1 temporarily.
881
Will Deacon0e4a0702015-07-27 15:54:13 +0100882menu "ARMv8.1 architectural features"
883
884config ARM64_HW_AFDBM
885 bool "Support for hardware updates of the Access and Dirty page flags"
886 default y
887 help
888 The ARMv8.1 architecture extensions introduce support for
889 hardware updates of the access and dirty information in page
890 table entries. When enabled in TCR_EL1 (HA and HD bits) on
891 capable processors, accesses to pages with PTE_AF cleared will
892 set this bit instead of raising an access flag fault.
893 Similarly, writes to read-only pages with the DBM bit set will
894 clear the read-only bit (AP[2]) instead of raising a
895 permission fault.
896
897 Kernels built with this configuration option enabled continue
898 to work on pre-ARMv8.1 hardware and the performance impact is
899 minimal. If unsure, say Y.
900
901config ARM64_PAN
902 bool "Enable support for Privileged Access Never (PAN)"
903 default y
904 help
905 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
906 prevents the kernel or hypervisor from accessing user-space (EL0)
907 memory directly.
908
909 Choosing this option will cause any unprotected (not using
910 copy_to_user et al) memory access to fail with a permission fault.
911
912 The feature is detected at runtime, and will remain as a 'nop'
913 instruction if the cpu does not implement the feature.
914
915config ARM64_LSE_ATOMICS
916 bool "Atomic instructions"
917 help
918 As part of the Large System Extensions, ARMv8.1 introduces new
919 atomic instructions that are designed specifically to scale in
920 very large systems.
921
922 Say Y here to make use of these instructions for the in-kernel
923 atomic routines. This incurs a small overhead on CPUs that do
924 not support these instructions and requires the kernel to be
925 built with binutils >= 2.25.
926
Marc Zyngier1f364c82014-02-19 09:33:14 +0000927config ARM64_VHE
928 bool "Enable support for Virtualization Host Extensions (VHE)"
929 default y
930 help
931 Virtualization Host Extensions (VHE) allow the kernel to run
932 directly at EL2 (instead of EL1) on processors that support
933 it. This leads to better performance for KVM, as they reduce
934 the cost of the world switch.
935
936 Selecting this option allows the VHE feature to be detected
937 at runtime, and does not affect processors that do not
938 implement this feature.
939
Will Deacon0e4a0702015-07-27 15:54:13 +0100940endmenu
941
Will Deaconf9933182016-02-26 16:30:14 +0000942menu "ARMv8.2 architectural features"
943
James Morse57f49592016-02-05 14:58:48 +0000944config ARM64_UAO
945 bool "Enable support for User Access Override (UAO)"
946 default y
947 help
948 User Access Override (UAO; part of the ARMv8.2 Extensions)
949 causes the 'unprivileged' variant of the load/store instructions to
950 be overriden to be privileged.
951
952 This option changes get_user() and friends to use the 'unprivileged'
953 variant of the load/store instructions. This ensures that user-space
954 really did have access to the supplied memory. When addr_limit is
955 set to kernel memory the UAO bit will be set, allowing privileged
956 access to kernel memory.
957
958 Choosing this option will cause copy_to_user() et al to use user-space
959 memory permissions.
960
961 The feature is detected at runtime, the kernel will use the
962 regular load/store instructions if the cpu does not implement the
963 feature.
964
Robin Murphyd50e0712017-07-25 11:55:42 +0100965config ARM64_PMEM
966 bool "Enable support for persistent memory"
967 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +0100968 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +0100969 help
970 Say Y to enable support for the persistent memory API based on the
971 ARMv8.2 DCPoP feature.
972
973 The feature is detected at runtime, and the kernel will use DC CVAC
974 operations if DC CVAP is not supported (following the behaviour of
975 DC CVAP itself if the system does not define a point of persistence).
976
Will Deaconf9933182016-02-26 16:30:14 +0000977endmenu
978
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100979config ARM64_MODULE_CMODEL_LARGE
980 bool
981
982config ARM64_MODULE_PLTS
983 bool
984 select ARM64_MODULE_CMODEL_LARGE
985 select HAVE_MOD_ARCH_SPECIFIC
986
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100987config RELOCATABLE
988 bool
989 help
990 This builds the kernel as a Position Independent Executable (PIE),
991 which retains all relocation metadata required to relocate the
992 kernel binary at runtime to a different virtual address than the
993 address it was linked at.
994 Since AArch64 uses the RELA relocation format, this requires a
995 relocation pass at runtime even if the kernel is loaded at the
996 same address it was linked at.
997
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100998config RANDOMIZE_BASE
999 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001000 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001001 select RELOCATABLE
1002 help
1003 Randomizes the virtual address at which the kernel image is
1004 loaded, as a security feature that deters exploit attempts
1005 relying on knowledge of the location of kernel internals.
1006
1007 It is the bootloader's job to provide entropy, by passing a
1008 random u64 value in /chosen/kaslr-seed at kernel entry.
1009
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001010 When booting via the UEFI stub, it will invoke the firmware's
1011 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1012 to the kernel proper. In addition, it will randomise the physical
1013 location of the kernel Image as well.
1014
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001015 If unsure, say N.
1016
1017config RANDOMIZE_MODULE_REGION_FULL
1018 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001019 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001020 default y
1021 help
1022 Randomizes the location of the module region without considering the
1023 location of the core kernel. This way, it is impossible for modules
1024 to leak information about the location of core kernel data structures
1025 but it does imply that function calls between modules and the core
1026 kernel will need to be resolved via veneers in the module PLT.
1027
1028 When this option is not set, the module region will be randomized over
1029 a limited range that contains the [_stext, _etext] interval of the
1030 core kernel, so branch relocations are always in range.
1031
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001032endmenu
1033
1034menu "Boot options"
1035
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001036config ARM64_ACPI_PARKING_PROTOCOL
1037 bool "Enable support for the ARM64 ACPI parking protocol"
1038 depends on ACPI
1039 help
1040 Enable support for the ARM64 ACPI parking protocol. If disabled
1041 the kernel will not allow booting through the ARM64 ACPI parking
1042 protocol even if the corresponding data is present in the ACPI
1043 MADT table.
1044
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001045config CMDLINE
1046 string "Default kernel command string"
1047 default ""
1048 help
1049 Provide a set of default command-line options at build time by
1050 entering them here. As a minimum, you should specify the the
1051 root device (e.g. root=/dev/nfs).
1052
1053config CMDLINE_FORCE
1054 bool "Always use the default kernel command string"
1055 help
1056 Always use the default kernel command string, even if the boot
1057 loader passes other arguments to the kernel.
1058 This is useful if you cannot or don't want to change the
1059 command-line options your boot loader passes to the kernel.
1060
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001061config EFI_STUB
1062 bool
1063
Mark Salterf84d0272014-04-15 21:59:30 -04001064config EFI
1065 bool "UEFI runtime support"
1066 depends on OF && !CPU_BIG_ENDIAN
1067 select LIBFDT
1068 select UCS2_STRING
1069 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001070 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001071 select EFI_STUB
1072 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001073 default y
1074 help
1075 This option provides support for runtime services provided
1076 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001077 clock, and platform reset). A UEFI stub is also provided to
1078 allow the kernel to be booted as an EFI application. This
1079 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001080
Yi Lid1ae8c02014-10-04 23:46:43 +08001081config DMI
1082 bool "Enable support for SMBIOS (DMI) tables"
1083 depends on EFI
1084 default y
1085 help
1086 This enables SMBIOS/DMI feature for systems.
1087
1088 This option is only useful on systems that have UEFI firmware.
1089 However, even with this option, the resultant kernel should
1090 continue to boot on existing non-UEFI platforms.
1091
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001092endmenu
1093
1094menu "Userspace binary formats"
1095
1096source "fs/Kconfig.binfmt"
1097
1098config COMPAT
1099 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001100 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001101 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001102 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001103 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001104 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001105 help
1106 This option enables support for a 32-bit EL0 running under a 64-bit
1107 kernel at EL1. AArch32-specific components such as system calls,
1108 the user helper functions, VFP support and the ptrace interface are
1109 handled appropriately by the kernel.
1110
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001111 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1112 that you will only be able to execute AArch32 binaries that were compiled
1113 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001114
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001115 If you want to execute 32-bit userspace applications, say Y.
1116
1117config SYSVIPC_COMPAT
1118 def_bool y
1119 depends on COMPAT && SYSVIPC
1120
1121endmenu
1122
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001123menu "Power management options"
1124
1125source "kernel/power/Kconfig"
1126
James Morse82869ac2016-04-27 17:47:12 +01001127config ARCH_HIBERNATION_POSSIBLE
1128 def_bool y
1129 depends on CPU_PM
1130
1131config ARCH_HIBERNATION_HEADER
1132 def_bool y
1133 depends on HIBERNATION
1134
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001135config ARCH_SUSPEND_POSSIBLE
1136 def_bool y
1137
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001138endmenu
1139
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001140menu "CPU Power Management"
1141
1142source "drivers/cpuidle/Kconfig"
1143
Rob Herring52e7e812014-02-24 11:27:57 +09001144source "drivers/cpufreq/Kconfig"
1145
1146endmenu
1147
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001148source "net/Kconfig"
1149
1150source "drivers/Kconfig"
1151
Mark Salterf84d0272014-04-15 21:59:30 -04001152source "drivers/firmware/Kconfig"
1153
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001154source "drivers/acpi/Kconfig"
1155
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001156source "fs/Kconfig"
1157
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001158source "arch/arm64/kvm/Kconfig"
1159
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001160source "arch/arm64/Kconfig.debug"
1161
1162source "security/Kconfig"
1163
1164source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001165if CRYPTO
1166source "arch/arm64/crypto/Kconfig"
1167endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001168
1169source "lib/Kconfig"