blob: 5a0cd6b6babb40871b205c02c3c65496d1a03a26 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050019 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmannd2852a22017-02-21 16:09:33 +010020 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070021 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080022 select ARCH_HAS_STRICT_KERNEL_RWX
23 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010024 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070025 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010026 select ARCH_INLINE_READ_LOCK if !PREEMPT
27 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
29 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
30 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
34 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010042 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010043 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010044 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020045 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090046 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070047 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000048 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000049 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080050 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000051 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000052 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000053 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010054 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050055 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010056 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050057 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010058 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010059 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000060 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070061 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000062 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000063 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010064 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010065 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080066 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070067 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010068 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010069 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010070 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000071 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070072 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010073 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010074 select GENERIC_IRQ_PROBE
75 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010076 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010077 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070078 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000080 select GENERIC_STRNCPY_FROM_USER
81 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010083 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080085 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010086 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010087 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010088 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010089 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080090 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080091 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000092 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080093 select HAVE_ARCH_MMAP_RND_BITS
94 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000095 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -070096 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010097 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070098 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010099 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700100 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200101 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100102 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +0100103 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100104 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100105 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700106 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700107 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700108 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000109 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100110 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000111 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100112 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900113 select HAVE_FUNCTION_TRACER
114 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200115 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100117 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000118 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100119 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700120 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700121 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000122 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100123 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100124 select HAVE_PERF_REGS
125 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400126 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700127 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100128 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400129 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900130 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100131 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100132 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200133 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100134 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700135 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200136 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200137 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100138 select NO_BOOTMEM
139 select OF
140 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100141 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200142 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000143 select POWER_RESET
144 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700145 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100146 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200147 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700148 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000149 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100150 help
151 ARM 64-bit (AArch64) Linux support.
152
153config 64BIT
154 def_bool y
155
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100156config MMU
157 def_bool y
158
Mark Rutland030c4d22016-05-31 15:57:59 +0100159config ARM64_PAGE_SHIFT
160 int
161 default 16 if ARM64_64K_PAGES
162 default 14 if ARM64_16K_PAGES
163 default 12
164
165config ARM64_CONT_SHIFT
166 int
167 default 5 if ARM64_64K_PAGES
168 default 7 if ARM64_16K_PAGES
169 default 4
170
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800171config ARCH_MMAP_RND_BITS_MIN
172 default 14 if ARM64_64K_PAGES
173 default 16 if ARM64_16K_PAGES
174 default 18
175
176# max bits determined by the following formula:
177# VA_BITS - PAGE_SHIFT - 3
178config ARCH_MMAP_RND_BITS_MAX
179 default 19 if ARM64_VA_BITS=36
180 default 24 if ARM64_VA_BITS=39
181 default 27 if ARM64_VA_BITS=42
182 default 30 if ARM64_VA_BITS=47
183 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
184 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
185 default 33 if ARM64_VA_BITS=48
186 default 14 if ARM64_64K_PAGES
187 default 16 if ARM64_16K_PAGES
188 default 18
189
190config ARCH_MMAP_RND_COMPAT_BITS_MIN
191 default 7 if ARM64_64K_PAGES
192 default 9 if ARM64_16K_PAGES
193 default 11
194
195config ARCH_MMAP_RND_COMPAT_BITS_MAX
196 default 16
197
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700198config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100199 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100200
201config STACKTRACE_SUPPORT
202 def_bool y
203
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100204config ILLEGAL_POINTER_VALUE
205 hex
206 default 0xdead000000000000
207
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100208config LOCKDEP_SUPPORT
209 def_bool y
210
211config TRACE_IRQFLAGS_SUPPORT
212 def_bool y
213
Will Deaconc209f792014-03-14 17:47:05 +0000214config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100215 def_bool y
216
Dave P Martin9fb74102015-07-24 16:37:48 +0100217config GENERIC_BUG
218 def_bool y
219 depends on BUG
220
221config GENERIC_BUG_RELATIVE_POINTERS
222 def_bool y
223 depends on GENERIC_BUG
224
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100225config GENERIC_HWEIGHT
226 def_bool y
227
228config GENERIC_CSUM
229 def_bool y
230
231config GENERIC_CALIBRATE_DELAY
232 def_bool y
233
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100234config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100235 def_bool y
236
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300237config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700238 def_bool y
239
Will Deacon4b3dc962015-05-29 18:28:44 +0100240config SMP
241 def_bool y
242
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100243config KERNEL_MODE_NEON
244 def_bool y
245
Rob Herring92cc15f2014-04-18 17:19:59 -0500246config FIX_EARLYCON_MEM
247 def_bool y
248
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700249config PGTABLE_LEVELS
250 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100251 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700252 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
253 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
254 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100255 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
256 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700257
Pratyush Anand9842cea2016-11-02 14:40:46 +0530258config ARCH_SUPPORTS_UPROBES
259 def_bool y
260
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200261config ARCH_PROC_KCORE_TEXT
262 def_bool y
263
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700264config MULTI_IRQ_HANDLER
265 def_bool y
266
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100267source "init/Kconfig"
268
269source "kernel/Kconfig.freezer"
270
Olof Johansson6a377492015-07-20 12:09:16 -0700271source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100272
273menu "Bus support"
274
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100275config PCI
276 bool "PCI support"
277 help
278 This feature enables support for PCI bus system. If you say Y
279 here, the kernel will include drivers and infrastructure code
280 to support PCI bus devices.
281
282config PCI_DOMAINS
283 def_bool PCI
284
285config PCI_DOMAINS_GENERIC
286 def_bool PCI
287
288config PCI_SYSCALL
289 def_bool PCI
290
291source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100292
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100293endmenu
294
295menu "Kernel Features"
296
Andre Przywarac0a01b82014-11-14 15:54:12 +0000297menu "ARM errata workarounds via the alternatives framework"
298
299config ARM64_ERRATUM_826319
300 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
301 default y
302 help
303 This option adds an alternative code sequence to work around ARM
304 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
305 AXI master interface and an L2 cache.
306
307 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
308 and is unable to accept a certain write via this interface, it will
309 not progress on read data presented on the read data channel and the
310 system can deadlock.
311
312 The workaround promotes data cache clean instructions to
313 data cache clean-and-invalidate.
314 Please note that this does not necessarily enable the workaround,
315 as it depends on the alternative framework, which will only patch
316 the kernel if an affected CPU is detected.
317
318 If unsure, say Y.
319
320config ARM64_ERRATUM_827319
321 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
322 default y
323 help
324 This option adds an alternative code sequence to work around ARM
325 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
326 master interface and an L2 cache.
327
328 Under certain conditions this erratum can cause a clean line eviction
329 to occur at the same time as another transaction to the same address
330 on the AMBA 5 CHI interface, which can cause data corruption if the
331 interconnect reorders the two transactions.
332
333 The workaround promotes data cache clean instructions to
334 data cache clean-and-invalidate.
335 Please note that this does not necessarily enable the workaround,
336 as it depends on the alternative framework, which will only patch
337 the kernel if an affected CPU is detected.
338
339 If unsure, say Y.
340
341config ARM64_ERRATUM_824069
342 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
343 default y
344 help
345 This option adds an alternative code sequence to work around ARM
346 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
347 to a coherent interconnect.
348
349 If a Cortex-A53 processor is executing a store or prefetch for
350 write instruction at the same time as a processor in another
351 cluster is executing a cache maintenance operation to the same
352 address, then this erratum might cause a clean cache line to be
353 incorrectly marked as dirty.
354
355 The workaround promotes data cache clean instructions to
356 data cache clean-and-invalidate.
357 Please note that this option does not necessarily enable the
358 workaround, as it depends on the alternative framework, which will
359 only patch the kernel if an affected CPU is detected.
360
361 If unsure, say Y.
362
363config ARM64_ERRATUM_819472
364 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
365 default y
366 help
367 This option adds an alternative code sequence to work around ARM
368 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
369 present when it is connected to a coherent interconnect.
370
371 If the processor is executing a load and store exclusive sequence at
372 the same time as a processor in another cluster is executing a cache
373 maintenance operation to the same address, then this erratum might
374 cause data corruption.
375
376 The workaround promotes data cache clean instructions to
377 data cache clean-and-invalidate.
378 Please note that this does not necessarily enable the workaround,
379 as it depends on the alternative framework, which will only patch
380 the kernel if an affected CPU is detected.
381
382 If unsure, say Y.
383
384config ARM64_ERRATUM_832075
385 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
386 default y
387 help
388 This option adds an alternative code sequence to work around ARM
389 erratum 832075 on Cortex-A57 parts up to r1p2.
390
391 Affected Cortex-A57 parts might deadlock when exclusive load/store
392 instructions to Write-Back memory are mixed with Device loads.
393
394 The workaround is to promote device loads to use Load-Acquire
395 semantics.
396 Please note that this does not necessarily enable the workaround,
397 as it depends on the alternative framework, which will only patch
398 the kernel if an affected CPU is detected.
399
400 If unsure, say Y.
401
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000402config ARM64_ERRATUM_834220
403 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
404 depends on KVM
405 default y
406 help
407 This option adds an alternative code sequence to work around ARM
408 erratum 834220 on Cortex-A57 parts up to r1p2.
409
410 Affected Cortex-A57 parts might report a Stage 2 translation
411 fault as the result of a Stage 1 fault for load crossing a
412 page boundary when there is a permission or device memory
413 alignment fault at Stage 1 and a translation fault at Stage 2.
414
415 The workaround is to verify that the Stage 1 translation
416 doesn't generate a fault before handling the Stage 2 fault.
417 Please note that this does not necessarily enable the workaround,
418 as it depends on the alternative framework, which will only patch
419 the kernel if an affected CPU is detected.
420
421 If unsure, say Y.
422
Will Deacon905e8c52015-03-23 19:07:02 +0000423config ARM64_ERRATUM_845719
424 bool "Cortex-A53: 845719: a load might read incorrect data"
425 depends on COMPAT
426 default y
427 help
428 This option adds an alternative code sequence to work around ARM
429 erratum 845719 on Cortex-A53 parts up to r0p4.
430
431 When running a compat (AArch32) userspace on an affected Cortex-A53
432 part, a load at EL0 from a virtual address that matches the bottom 32
433 bits of the virtual address used by a recent load at (AArch64) EL1
434 might return incorrect data.
435
436 The workaround is to write the contextidr_el1 register on exception
437 return to a 32-bit task.
438 Please note that this does not necessarily enable the workaround,
439 as it depends on the alternative framework, which will only patch
440 the kernel if an affected CPU is detected.
441
442 If unsure, say Y.
443
Will Deacondf057cc2015-03-17 12:15:02 +0000444config ARM64_ERRATUM_843419
445 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000446 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000447 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000448 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100449 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000450 enables PLT support to replace certain ADRP instructions, which can
451 cause subsequent memory accesses to use an incorrect address on
452 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000453
454 If unsure, say Y.
455
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100456config ARM64_ERRATUM_1024718
457 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
458 default y
459 help
460 This option adds work around for Arm Cortex-A55 Erratum 1024718.
461
462 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
463 update of the hardware dirty bit when the DBM/AP bits are updated
464 without a break-before-make. The work around is to disable the usage
465 of hardware DBM locally on the affected cores. CPUs not affected by
466 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100467
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100468 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100469
Robert Richter94100972015-09-21 22:58:38 +0200470config CAVIUM_ERRATUM_22375
471 bool "Cavium erratum 22375, 24313"
472 default y
473 help
474 Enable workaround for erratum 22375, 24313.
475
476 This implements two gicv3-its errata workarounds for ThunderX. Both
477 with small impact affecting only ITS table allocation.
478
479 erratum 22375: only alloc 8MB table size
480 erratum 24313: ignore memory access type
481
482 The fixes are in ITS initialization and basically ignore memory access
483 type and table size provided by the TYPER and BASER registers.
484
485 If unsure, say Y.
486
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200487config CAVIUM_ERRATUM_23144
488 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
489 depends on NUMA
490 default y
491 help
492 ITS SYNC command hang for cross node io and collections/cpu mapping.
493
494 If unsure, say Y.
495
Robert Richter6d4e11c2015-09-21 22:58:35 +0200496config CAVIUM_ERRATUM_23154
497 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
498 default y
499 help
500 The gicv3 of ThunderX requires a modified version for
501 reading the IAR status to ensure data synchronization
502 (access to icc_iar1_el1 is not sync'ed before and after).
503
504 If unsure, say Y.
505
Andrew Pinski104a0c02016-02-24 17:44:57 -0800506config CAVIUM_ERRATUM_27456
507 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
508 default y
509 help
510 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
511 instructions may cause the icache to become corrupted if it
512 contains data for a non-current ASID. The fix is to
513 invalidate the icache when changing the mm context.
514
515 If unsure, say Y.
516
David Daney690a3412017-06-09 12:49:48 +0100517config CAVIUM_ERRATUM_30115
518 bool "Cavium erratum 30115: Guest may disable interrupts in host"
519 default y
520 help
521 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
522 1.2, and T83 Pass 1.0, KVM guest execution may disable
523 interrupts in host. Trapping both GICv3 group-0 and group-1
524 accesses sidesteps the issue.
525
526 If unsure, say Y.
527
Christopher Covington38fd94b2017-02-08 15:08:37 -0500528config QCOM_FALKOR_ERRATUM_1003
529 bool "Falkor E1003: Incorrect translation due to ASID change"
530 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500531 help
532 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000533 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
534 in TTBR1_EL1, this situation only occurs in the entry trampoline and
535 then only for entries in the walk cache, since the leaf translation
536 is unchanged. Work around the erratum by invalidating the walk cache
537 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500538
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500539config QCOM_FALKOR_ERRATUM_1009
540 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
541 default y
542 help
543 On Falkor v1, the CPU may prematurely complete a DSB following a
544 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
545 one more time to fix the issue.
546
547 If unsure, say Y.
548
Shanker Donthineni90922a22017-03-07 08:20:38 -0600549config QCOM_QDF2400_ERRATUM_0065
550 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
551 default y
552 help
553 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
554 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
555 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
556
557 If unsure, say Y.
558
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100559config SOCIONEXT_SYNQUACER_PREITS
560 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
561 default y
562 help
563 Socionext Synquacer SoCs implement a separate h/w block to generate
564 MSI doorbell writes with non-zero values for the device ID.
565
566 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100567
568config HISILICON_ERRATUM_161600802
569 bool "Hip07 161600802: Erroneous redistributor VLPI base"
570 default y
571 help
572 The HiSilicon Hip07 SoC usees the wrong redistributor base
573 when issued ITS commands such as VMOVP and VMAPP, and requires
574 a 128kB offset to be applied to the target address in this commands.
575
576 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600577
578config QCOM_FALKOR_ERRATUM_E1041
579 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
580 default y
581 help
582 Falkor CPU may speculatively fetch instructions from an improper
583 memory location when MMU translation is changed from SCTLR_ELn[M]=1
584 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
585
586 If unsure, say Y.
587
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100588endmenu
589
590
591choice
592 prompt "Page size"
593 default ARM64_4K_PAGES
594 help
595 Page size (translation granule) configuration.
596
597config ARM64_4K_PAGES
598 bool "4KB"
599 help
600 This feature enables 4KB pages support.
601
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100602config ARM64_16K_PAGES
603 bool "16KB"
604 help
605 The system will use 16KB pages support. AArch32 emulation
606 requires applications compiled with 16K (or a multiple of 16K)
607 aligned segments.
608
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100609config ARM64_64K_PAGES
610 bool "64KB"
611 help
612 This feature enables 64KB pages support (4KB by default)
613 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100614 look-up. AArch32 emulation requires applications compiled
615 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100616
617endchoice
618
619choice
620 prompt "Virtual address space size"
621 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100622 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100623 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
624 help
625 Allows choosing one of multiple possible virtual address
626 space sizes. The level of translation table is determined by
627 a combination of page size and virtual address space size.
628
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100629config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100630 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100631 depends on ARM64_16K_PAGES
632
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100633config ARM64_VA_BITS_39
634 bool "39-bit"
635 depends on ARM64_4K_PAGES
636
637config ARM64_VA_BITS_42
638 bool "42-bit"
639 depends on ARM64_64K_PAGES
640
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100641config ARM64_VA_BITS_47
642 bool "47-bit"
643 depends on ARM64_16K_PAGES
644
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100645config ARM64_VA_BITS_48
646 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100647
648endchoice
649
650config ARM64_VA_BITS
651 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100652 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100653 default 39 if ARM64_VA_BITS_39
654 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100655 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100656 default 48 if ARM64_VA_BITS_48
657
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000658choice
659 prompt "Physical address space size"
660 default ARM64_PA_BITS_48
661 help
662 Choose the maximum physical address range that the kernel will
663 support.
664
665config ARM64_PA_BITS_48
666 bool "48-bit"
667
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000668config ARM64_PA_BITS_52
669 bool "52-bit (ARMv8.2)"
670 depends on ARM64_64K_PAGES
671 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
672 help
673 Enable support for a 52-bit physical address space, introduced as
674 part of the ARMv8.2-LPA extension.
675
676 With this enabled, the kernel will also continue to work on CPUs that
677 do not support ARMv8.2-LPA, but with some added memory overhead (and
678 minor performance overhead).
679
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000680endchoice
681
682config ARM64_PA_BITS
683 int
684 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000685 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000686
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100687config CPU_BIG_ENDIAN
688 bool "Build big-endian kernel"
689 help
690 Say Y if you plan on running a kernel in big-endian mode.
691
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100692config SCHED_MC
693 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100694 help
695 Multi-core scheduler support improves the CPU scheduler's decision
696 making when dealing with multi-core CPU chips at a cost of slightly
697 increased overhead in some places. If unsure say N here.
698
699config SCHED_SMT
700 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100701 help
702 Improves the CPU scheduler's decision making when dealing with
703 MultiThreading at a cost of slightly increased overhead in some
704 places. If unsure say N here.
705
706config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000707 int "Maximum number of CPUs (2-4096)"
708 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100709 # These have to remain sorted largest to smallest
710 default "64"
711
712config HOTPLUG_CPU
713 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800714 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100715 help
716 Say Y here to experiment with turning CPUs off and on. CPUs
717 can be controlled through /sys/devices/system/cpu.
718
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700719# Common NUMA Features
720config NUMA
721 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800722 select ACPI_NUMA if ACPI
723 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700724 help
725 Enable NUMA (Non Uniform Memory Access) support.
726
727 The kernel will try to allocate memory used by a CPU on the
728 local memory of the CPU and add some more
729 NUMA awareness to the kernel.
730
731config NODES_SHIFT
732 int "Maximum NUMA Nodes (as a power of 2)"
733 range 1 10
734 default "2"
735 depends on NEED_MULTIPLE_NODES
736 help
737 Specify the maximum number of NUMA Nodes available on the target
738 system. Increases memory reserved to accommodate various tables.
739
740config USE_PERCPU_NUMA_NODE_ID
741 def_bool y
742 depends on NUMA
743
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800744config HAVE_SETUP_PER_CPU_AREA
745 def_bool y
746 depends on NUMA
747
748config NEED_PER_CPU_EMBED_FIRST_CHUNK
749 def_bool y
750 depends on NUMA
751
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000752config HOLES_IN_ZONE
753 def_bool y
754 depends on NUMA
755
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100756source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800757source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100758
Laura Abbott83863f22016-02-05 16:24:47 -0800759config ARCH_SUPPORTS_DEBUG_PAGEALLOC
760 def_bool y
761
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100762config ARCH_HAS_HOLES_MEMORYMODEL
763 def_bool y if SPARSEMEM
764
765config ARCH_SPARSEMEM_ENABLE
766 def_bool y
767 select SPARSEMEM_VMEMMAP_ENABLE
768
769config ARCH_SPARSEMEM_DEFAULT
770 def_bool ARCH_SPARSEMEM_ENABLE
771
772config ARCH_SELECT_MEMORY_MODEL
773 def_bool ARCH_SPARSEMEM_ENABLE
774
775config HAVE_ARCH_PFN_VALID
776 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
777
778config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100779 def_bool y
780 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100781
Steve Capper084bd292013-04-10 13:48:00 +0100782config SYS_SUPPORTS_HUGETLBFS
783 def_bool y
784
Steve Capper084bd292013-04-10 13:48:00 +0100785config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100786 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100787
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100788config ARCH_HAS_CACHE_LINE_SIZE
789 def_bool y
790
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100791source "mm/Kconfig"
792
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000793config SECCOMP
794 bool "Enable seccomp to safely compute untrusted bytecode"
795 ---help---
796 This kernel feature is useful for number crunching applications
797 that may need to compute untrusted bytecode during their
798 execution. By using pipes or other transports made available to
799 the process as file descriptors supporting the read/write
800 syscalls, it's possible to isolate those applications in
801 their own address space using seccomp. Once seccomp is
802 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
803 and the task is only allowed to execute a few safe syscalls
804 defined by each seccomp mode.
805
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000806config PARAVIRT
807 bool "Enable paravirtualization code"
808 help
809 This changes the kernel so it can modify itself when it is run
810 under a hypervisor, potentially improving performance significantly
811 over full virtualization.
812
813config PARAVIRT_TIME_ACCOUNTING
814 bool "Paravirtual steal time accounting"
815 select PARAVIRT
816 default n
817 help
818 Select this option to enable fine granularity task steal time
819 accounting. Time spent executing other tasks in parallel with
820 the current vCPU is discounted from the vCPU power. To account for
821 that, there can be a small performance impact.
822
823 If in doubt, say N here.
824
Geoff Levandd28f6df2016-06-23 17:54:48 +0000825config KEXEC
826 depends on PM_SLEEP_SMP
827 select KEXEC_CORE
828 bool "kexec system call"
829 ---help---
830 kexec is a system call that implements the ability to shutdown your
831 current kernel, and to start another kernel. It is like a reboot
832 but it is independent of the system firmware. And like a reboot
833 you can start any kernel with it, not just Linux.
834
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900835config CRASH_DUMP
836 bool "Build kdump crash kernel"
837 help
838 Generate crash dump after being started by kexec. This should
839 be normally only set in special crash dump kernels which are
840 loaded in the main kernel with kexec-tools into a specially
841 reserved region and then later executed after a crash by
842 kdump/kexec.
843
844 For more details see Documentation/kdump/kdump.txt
845
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000846config XEN_DOM0
847 def_bool y
848 depends on XEN
849
850config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700851 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000852 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000853 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000854 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000855 help
856 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
857
Steve Capperd03bb142013-04-25 15:19:21 +0100858config FORCE_MAX_ZONEORDER
859 int
860 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100861 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100862 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100863 help
864 The kernel memory allocator divides physically contiguous memory
865 blocks into "zones", where each zone is a power of two number of
866 pages. This option selects the largest power of two that the kernel
867 keeps in the memory allocator. If you need to allocate very large
868 blocks of physically contiguous memory, then you may need to
869 increase this value.
870
871 This config option is actually maximum order plus one. For example,
872 a value of 11 means that the largest free memory block is 2^10 pages.
873
874 We make sure that we can allocate upto a HugePage size for each configuration.
875 Hence we have :
876 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
877
878 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
879 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100880
Will Deacon084eb772017-11-14 14:41:01 +0000881config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000882 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000883 default y
884 help
Will Deacon06170522017-11-14 16:19:39 +0000885 Speculation attacks against some high-performance processors can
886 be used to bypass MMU permission checks and leak kernel data to
887 userspace. This can be defended against by unmapping the kernel
888 when running in userspace, mapping it back in on exception entry
889 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000890
891 If unsure, say Y.
892
Will Deacon0f15adb2018-01-03 11:17:58 +0000893config HARDEN_BRANCH_PREDICTOR
894 bool "Harden the branch predictor against aliasing attacks" if EXPERT
895 default y
896 help
897 Speculation attacks against some high-performance processors rely on
898 being able to manipulate the branch predictor for a victim context by
899 executing aliasing branches in the attacker context. Such attacks
900 can be partially mitigated against by clearing internal branch
901 predictor state and limiting the prediction logic in some situations.
902
903 This config option will take CPU-specific actions to harden the
904 branch predictor against aliasing attacks and may rely on specific
905 instruction sequences or control bits being set by the system
906 firmware.
907
908 If unsure, say Y.
909
Marc Zyngierdee39242018-02-15 11:47:14 +0000910config HARDEN_EL2_VECTORS
911 bool "Harden EL2 vector mapping against system register leak" if EXPERT
912 default y
913 help
914 Speculation attacks against some high-performance processors can
915 be used to leak privileged information such as the vector base
916 register, resulting in a potential defeat of the EL2 layout
917 randomization.
918
919 This config option will map the vectors to a fixed location,
920 independent of the EL2 code mapping, so that revealing VBAR_EL2
921 to an attacker does not give away any extra information. This
922 only gets enabled on affected CPUs.
923
924 If unsure, say Y.
925
Will Deacon1b907f42014-11-20 16:51:10 +0000926menuconfig ARMV8_DEPRECATED
927 bool "Emulate deprecated/obsolete ARMv8 instructions"
928 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000929 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000930 help
931 Legacy software support may require certain instructions
932 that have been deprecated or obsoleted in the architecture.
933
934 Enable this config to enable selective emulation of these
935 features.
936
937 If unsure, say Y
938
939if ARMV8_DEPRECATED
940
941config SWP_EMULATION
942 bool "Emulate SWP/SWPB instructions"
943 help
944 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
945 they are always undefined. Say Y here to enable software
946 emulation of these instructions for userspace using LDXR/STXR.
947
948 In some older versions of glibc [<=2.8] SWP is used during futex
949 trylock() operations with the assumption that the code will not
950 be preempted. This invalid assumption may be more likely to fail
951 with SWP emulation enabled, leading to deadlock of the user
952 application.
953
954 NOTE: when accessing uncached shared regions, LDXR/STXR rely
955 on an external transaction monitoring block called a global
956 monitor to maintain update atomicity. If your system does not
957 implement a global monitor, this option can cause programs that
958 perform SWP operations to uncached memory to deadlock.
959
960 If unsure, say Y
961
962config CP15_BARRIER_EMULATION
963 bool "Emulate CP15 Barrier instructions"
964 help
965 The CP15 barrier instructions - CP15ISB, CP15DSB, and
966 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
967 strongly recommended to use the ISB, DSB, and DMB
968 instructions instead.
969
970 Say Y here to enable software emulation of these
971 instructions for AArch32 userspace code. When this option is
972 enabled, CP15 barrier usage is traced which can help
973 identify software that needs updating.
974
975 If unsure, say Y
976
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000977config SETEND_EMULATION
978 bool "Emulate SETEND instruction"
979 help
980 The SETEND instruction alters the data-endianness of the
981 AArch32 EL0, and is deprecated in ARMv8.
982
983 Say Y here to enable software emulation of the instruction
984 for AArch32 userspace code.
985
986 Note: All the cpus on the system must have mixed endian support at EL0
987 for this feature to be enabled. If a new CPU - which doesn't support mixed
988 endian - is hotplugged in after this feature has been enabled, there could
989 be unexpected results in the applications.
990
991 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000992endif
993
Catalin Marinasba428222016-07-01 18:25:31 +0100994config ARM64_SW_TTBR0_PAN
995 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
996 help
997 Enabling this option prevents the kernel from accessing
998 user-space memory directly by pointing TTBR0_EL1 to a reserved
999 zeroed area and reserved ASID. The user access routines
1000 restore the valid TTBR0_EL1 temporarily.
1001
Will Deacon0e4a0702015-07-27 15:54:13 +01001002menu "ARMv8.1 architectural features"
1003
1004config ARM64_HW_AFDBM
1005 bool "Support for hardware updates of the Access and Dirty page flags"
1006 default y
1007 help
1008 The ARMv8.1 architecture extensions introduce support for
1009 hardware updates of the access and dirty information in page
1010 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1011 capable processors, accesses to pages with PTE_AF cleared will
1012 set this bit instead of raising an access flag fault.
1013 Similarly, writes to read-only pages with the DBM bit set will
1014 clear the read-only bit (AP[2]) instead of raising a
1015 permission fault.
1016
1017 Kernels built with this configuration option enabled continue
1018 to work on pre-ARMv8.1 hardware and the performance impact is
1019 minimal. If unsure, say Y.
1020
1021config ARM64_PAN
1022 bool "Enable support for Privileged Access Never (PAN)"
1023 default y
1024 help
1025 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1026 prevents the kernel or hypervisor from accessing user-space (EL0)
1027 memory directly.
1028
1029 Choosing this option will cause any unprotected (not using
1030 copy_to_user et al) memory access to fail with a permission fault.
1031
1032 The feature is detected at runtime, and will remain as a 'nop'
1033 instruction if the cpu does not implement the feature.
1034
1035config ARM64_LSE_ATOMICS
1036 bool "Atomic instructions"
1037 help
1038 As part of the Large System Extensions, ARMv8.1 introduces new
1039 atomic instructions that are designed specifically to scale in
1040 very large systems.
1041
1042 Say Y here to make use of these instructions for the in-kernel
1043 atomic routines. This incurs a small overhead on CPUs that do
1044 not support these instructions and requires the kernel to be
1045 built with binutils >= 2.25.
1046
Marc Zyngier1f364c82014-02-19 09:33:14 +00001047config ARM64_VHE
1048 bool "Enable support for Virtualization Host Extensions (VHE)"
1049 default y
1050 help
1051 Virtualization Host Extensions (VHE) allow the kernel to run
1052 directly at EL2 (instead of EL1) on processors that support
1053 it. This leads to better performance for KVM, as they reduce
1054 the cost of the world switch.
1055
1056 Selecting this option allows the VHE feature to be detected
1057 at runtime, and does not affect processors that do not
1058 implement this feature.
1059
Will Deacon0e4a0702015-07-27 15:54:13 +01001060endmenu
1061
Will Deaconf9933182016-02-26 16:30:14 +00001062menu "ARMv8.2 architectural features"
1063
James Morse57f49592016-02-05 14:58:48 +00001064config ARM64_UAO
1065 bool "Enable support for User Access Override (UAO)"
1066 default y
1067 help
1068 User Access Override (UAO; part of the ARMv8.2 Extensions)
1069 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001070 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001071
1072 This option changes get_user() and friends to use the 'unprivileged'
1073 variant of the load/store instructions. This ensures that user-space
1074 really did have access to the supplied memory. When addr_limit is
1075 set to kernel memory the UAO bit will be set, allowing privileged
1076 access to kernel memory.
1077
1078 Choosing this option will cause copy_to_user() et al to use user-space
1079 memory permissions.
1080
1081 The feature is detected at runtime, the kernel will use the
1082 regular load/store instructions if the cpu does not implement the
1083 feature.
1084
Robin Murphyd50e0712017-07-25 11:55:42 +01001085config ARM64_PMEM
1086 bool "Enable support for persistent memory"
1087 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001088 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001089 help
1090 Say Y to enable support for the persistent memory API based on the
1091 ARMv8.2 DCPoP feature.
1092
1093 The feature is detected at runtime, and the kernel will use DC CVAC
1094 operations if DC CVAP is not supported (following the behaviour of
1095 DC CVAP itself if the system does not define a point of persistence).
1096
Xie XiuQi64c02722018-01-15 19:38:56 +00001097config ARM64_RAS_EXTN
1098 bool "Enable support for RAS CPU Extensions"
1099 default y
1100 help
1101 CPUs that support the Reliability, Availability and Serviceability
1102 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1103 errors, classify them and report them to software.
1104
1105 On CPUs with these extensions system software can use additional
1106 barriers to determine if faults are pending and read the
1107 classification from a new set of registers.
1108
1109 Selecting this feature will allow the kernel to use these barriers
1110 and access the new registers if the system supports the extension.
1111 Platform RAS features may additionally depend on firmware support.
1112
Will Deaconf9933182016-02-26 16:30:14 +00001113endmenu
1114
Dave Martinddd25ad2017-10-31 15:51:02 +00001115config ARM64_SVE
1116 bool "ARM Scalable Vector Extension support"
1117 default y
1118 help
1119 The Scalable Vector Extension (SVE) is an extension to the AArch64
1120 execution state which complements and extends the SIMD functionality
1121 of the base architecture to support much larger vectors and to enable
1122 additional vectorisation opportunities.
1123
1124 To enable use of this extension on CPUs that implement it, say Y.
1125
Dave Martin50436942018-03-23 18:08:31 +00001126 Note that for architectural reasons, firmware _must_ implement SVE
1127 support when running on SVE capable hardware. The required support
1128 is present in:
1129
1130 * version 1.5 and later of the ARM Trusted Firmware
1131 * the AArch64 boot wrapper since commit 5e1261e08abf
1132 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1133
1134 For other firmware implementations, consult the firmware documentation
1135 or vendor.
1136
1137 If you need the kernel to boot on SVE-capable hardware with broken
1138 firmware, you may need to say N here until you get your firmware
1139 fixed. Otherwise, you may experience firmware panics or lockups when
1140 booting the kernel. If unsure and you are not observing these
1141 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001142
1143config ARM64_MODULE_PLTS
1144 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001145 select HAVE_MOD_ARCH_SPECIFIC
1146
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001147config RELOCATABLE
1148 bool
1149 help
1150 This builds the kernel as a Position Independent Executable (PIE),
1151 which retains all relocation metadata required to relocate the
1152 kernel binary at runtime to a different virtual address than the
1153 address it was linked at.
1154 Since AArch64 uses the RELA relocation format, this requires a
1155 relocation pass at runtime even if the kernel is loaded at the
1156 same address it was linked at.
1157
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001158config RANDOMIZE_BASE
1159 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001160 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001161 select RELOCATABLE
1162 help
1163 Randomizes the virtual address at which the kernel image is
1164 loaded, as a security feature that deters exploit attempts
1165 relying on knowledge of the location of kernel internals.
1166
1167 It is the bootloader's job to provide entropy, by passing a
1168 random u64 value in /chosen/kaslr-seed at kernel entry.
1169
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001170 When booting via the UEFI stub, it will invoke the firmware's
1171 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1172 to the kernel proper. In addition, it will randomise the physical
1173 location of the kernel Image as well.
1174
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001175 If unsure, say N.
1176
1177config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001178 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001179 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001180 default y
1181 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001182 Randomizes the location of the module region inside a 4 GB window
1183 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001184 to leak information about the location of core kernel data structures
1185 but it does imply that function calls between modules and the core
1186 kernel will need to be resolved via veneers in the module PLT.
1187
1188 When this option is not set, the module region will be randomized over
1189 a limited range that contains the [_stext, _etext] interval of the
1190 core kernel, so branch relocations are always in range.
1191
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001192endmenu
1193
1194menu "Boot options"
1195
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001196config ARM64_ACPI_PARKING_PROTOCOL
1197 bool "Enable support for the ARM64 ACPI parking protocol"
1198 depends on ACPI
1199 help
1200 Enable support for the ARM64 ACPI parking protocol. If disabled
1201 the kernel will not allow booting through the ARM64 ACPI parking
1202 protocol even if the corresponding data is present in the ACPI
1203 MADT table.
1204
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001205config CMDLINE
1206 string "Default kernel command string"
1207 default ""
1208 help
1209 Provide a set of default command-line options at build time by
1210 entering them here. As a minimum, you should specify the the
1211 root device (e.g. root=/dev/nfs).
1212
1213config CMDLINE_FORCE
1214 bool "Always use the default kernel command string"
1215 help
1216 Always use the default kernel command string, even if the boot
1217 loader passes other arguments to the kernel.
1218 This is useful if you cannot or don't want to change the
1219 command-line options your boot loader passes to the kernel.
1220
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001221config EFI_STUB
1222 bool
1223
Mark Salterf84d0272014-04-15 21:59:30 -04001224config EFI
1225 bool "UEFI runtime support"
1226 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001227 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001228 select LIBFDT
1229 select UCS2_STRING
1230 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001231 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001232 select EFI_STUB
1233 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001234 default y
1235 help
1236 This option provides support for runtime services provided
1237 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001238 clock, and platform reset). A UEFI stub is also provided to
1239 allow the kernel to be booted as an EFI application. This
1240 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001241
Yi Lid1ae8c02014-10-04 23:46:43 +08001242config DMI
1243 bool "Enable support for SMBIOS (DMI) tables"
1244 depends on EFI
1245 default y
1246 help
1247 This enables SMBIOS/DMI feature for systems.
1248
1249 This option is only useful on systems that have UEFI firmware.
1250 However, even with this option, the resultant kernel should
1251 continue to boot on existing non-UEFI platforms.
1252
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001253endmenu
1254
1255menu "Userspace binary formats"
1256
1257source "fs/Kconfig.binfmt"
1258
1259config COMPAT
1260 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001261 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001262 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001263 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001264 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001265 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001266 help
1267 This option enables support for a 32-bit EL0 running under a 64-bit
1268 kernel at EL1. AArch32-specific components such as system calls,
1269 the user helper functions, VFP support and the ptrace interface are
1270 handled appropriately by the kernel.
1271
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001272 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1273 that you will only be able to execute AArch32 binaries that were compiled
1274 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001275
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001276 If you want to execute 32-bit userspace applications, say Y.
1277
1278config SYSVIPC_COMPAT
1279 def_bool y
1280 depends on COMPAT && SYSVIPC
1281
1282endmenu
1283
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001284menu "Power management options"
1285
1286source "kernel/power/Kconfig"
1287
James Morse82869ac2016-04-27 17:47:12 +01001288config ARCH_HIBERNATION_POSSIBLE
1289 def_bool y
1290 depends on CPU_PM
1291
1292config ARCH_HIBERNATION_HEADER
1293 def_bool y
1294 depends on HIBERNATION
1295
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001296config ARCH_SUSPEND_POSSIBLE
1297 def_bool y
1298
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001299endmenu
1300
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001301menu "CPU Power Management"
1302
1303source "drivers/cpuidle/Kconfig"
1304
Rob Herring52e7e812014-02-24 11:27:57 +09001305source "drivers/cpufreq/Kconfig"
1306
1307endmenu
1308
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001309source "net/Kconfig"
1310
1311source "drivers/Kconfig"
1312
Mark Salterf84d0272014-04-15 21:59:30 -04001313source "drivers/firmware/Kconfig"
1314
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001315source "drivers/acpi/Kconfig"
1316
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001317source "fs/Kconfig"
1318
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001319source "arch/arm64/kvm/Kconfig"
1320
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001321source "arch/arm64/Kconfig.debug"
1322
1323source "security/Kconfig"
1324
1325source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001326if CRYPTO
1327source "arch/arm64/crypto/Kconfig"
1328endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001329
1330source "lib/Kconfig"