blob: 7c1dbeb73e8d3505c1213461afd6c8e2f0559828 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Arun Chandran92980402014-10-10 12:31:24 +01003 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01004 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07005 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08006 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -07007 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +01008 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +01009 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020010 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010011 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000012 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000013 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000014 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000015 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000016 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010017 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000018 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010019 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000020 select ARM_GIC_V3_ITS if PCI_MSI
Will Deaconadace892013-05-08 17:29:24 +010021 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000022 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070023 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000024 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000025 select DCACHE_WORD_ACCESS
Laura Abbottd4932f92014-10-09 15:26:44 -070026 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010027 select GENERIC_CLOCKEVENTS
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010028 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000029 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070030 select GENERIC_EARLY_IOREMAP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010031 select GENERIC_IRQ_PROBE
32 select GENERIC_IRQ_SHOW
Arnd Bergmanncb61f672014-11-19 14:09:07 +010033 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070034 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010035 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000036 select GENERIC_STRNCPY_FROM_USER
37 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010038 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010039 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010040 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010041 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010042 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010043 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080044 select HAVE_ARCH_JUMP_LABEL
Vijaya Kumar K95292472014-01-28 11:20:22 +000045 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000046 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010047 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070048 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010049 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010050 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010051 select HAVE_CMPXCHG_DOUBLE
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070052 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070053 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HAVE_DMA_API_DEBUG
55 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000056 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010057 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000058 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010059 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090060 select HAVE_FUNCTION_TRACER
61 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010062 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010063 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010064 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000065 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010067 select HAVE_PERF_REGS
68 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070069 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010070 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010071 select IRQ_DOMAIN
Catalin Marinasfea2aca2012-10-16 11:26:57 +010072 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select NO_BOOTMEM
74 select OF
75 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010076 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000078 select POWER_RESET
79 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010080 select RTC_LIB
81 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070082 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070083 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 help
85 ARM 64-bit (AArch64) Linux support.
86
87config 64BIT
88 def_bool y
89
90config ARCH_PHYS_ADDR_T_64BIT
91 def_bool y
92
93config MMU
94 def_bool y
95
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070096config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +010097 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010098
99config STACKTRACE_SUPPORT
100 def_bool y
101
102config LOCKDEP_SUPPORT
103 def_bool y
104
105config TRACE_IRQFLAGS_SUPPORT
106 def_bool y
107
Will Deaconc209f792014-03-14 17:47:05 +0000108config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 def_bool y
110
111config GENERIC_HWEIGHT
112 def_bool y
113
114config GENERIC_CSUM
115 def_bool y
116
117config GENERIC_CALIBRATE_DELAY
118 def_bool y
119
Catalin Marinas19e76402014-02-27 12:09:22 +0000120config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121 def_bool y
122
Steve Capper29e56942014-10-09 15:29:25 -0700123config HAVE_GENERIC_RCU_GUP
124 def_bool y
125
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100126config ARCH_DMA_ADDR_T_64BIT
127 def_bool y
128
129config NEED_DMA_MAP_STATE
130 def_bool y
131
132config NEED_SG_DMA_LENGTH
133 def_bool y
134
135config SWIOTLB
136 def_bool y
137
138config IOMMU_HELPER
139 def_bool SWIOTLB
140
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100141config KERNEL_MODE_NEON
142 def_bool y
143
Rob Herring92cc15f2014-04-18 17:19:59 -0500144config FIX_EARLYCON_MEM
145 def_bool y
146
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700147config PGTABLE_LEVELS
148 int
149 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
150 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
151 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
152 default 4 if ARM64_4K_PAGES && ARM64_VA_BITS_48
153
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100154source "init/Kconfig"
155
156source "kernel/Kconfig.freezer"
157
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100158menu "Platform selection"
159
Alim Akhtar6f56eef2014-11-22 22:41:52 +0900160config ARCH_EXYNOS
161 bool
162 help
163 This enables support for Samsung Exynos SoC family
164
165config ARCH_EXYNOS7
166 bool "ARMv8 based Samsung Exynos7"
167 select ARCH_EXYNOS
168 select COMMON_CLK_SAMSUNG
169 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170 select HAVE_S3C_RTC if RTC_CLASS
171 select PINCTRL
172 select PINCTRL_EXYNOS
173
174 help
175 This enables support for Samsung Exynos7 SoC family
176
Olof Johansson5118a6a2015-01-27 16:19:11 -0800177config ARCH_FSL_LS2085A
178 bool "Freescale LS2085A SOC"
179 help
180 This enables support for Freescale LS2085A SOC.
181
Eddie Huang4727a6f2015-12-01 10:14:00 +0100182config ARCH_MEDIATEK
183 bool "Mediatek MT65xx & MT81xx ARMv8 SoC"
184 select ARM_GIC
185 help
186 Support for Mediatek MT65xx & MT81xx ARMv8 SoCs
187
Suravee Suthikulpanit41904362014-11-26 11:51:09 +0700188config ARCH_SEATTLE
189 bool "AMD Seattle SoC Family"
190 help
191 This enables support for AMD Seattle SOC Family
192
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700193config ARCH_TEGRA
194 bool "NVIDIA Tegra SoC Family"
195 select ARCH_HAS_RESET_CONTROLLER
196 select ARCH_REQUIRE_GPIOLIB
197 select CLKDEV_LOOKUP
198 select CLKSRC_MMIO
199 select CLKSRC_OF
200 select GENERIC_CLOCKEVENTS
201 select HAVE_CLK
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700202 select PINCTRL
203 select RESET_CONTROLLER
204 help
205 This enables support for the NVIDIA Tegra SoC family.
206
207config ARCH_TEGRA_132_SOC
208 bool "NVIDIA Tegra132 SoC"
209 depends on ARCH_TEGRA
210 select PINCTRL_TEGRA124
Paul Walmsleyd035fdf2015-01-07 01:17:33 -0700211 select USB_ULPI if USB_PHY
212 select USB_ULPI_VIEWPORT if USB_PHY
213 help
214 Enable support for NVIDIA Tegra132 SoC, based on the Denver
215 ARMv8 CPU. The Tegra132 SoC is similar to the Tegra124 SoC,
216 but contains an NVIDIA Denver CPU complex in place of
217 Tegra124's "4+1" Cortex-A15 CPU complex.
218
Radha Mohan Chintakuntla28f7420d2014-04-08 18:47:51 +0530219config ARCH_THUNDER
220 bool "Cavium Inc. Thunder SoC Family"
221 help
222 This enables support for Cavium's Thunder Family of SoCs.
223
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100224config ARCH_VEXPRESS
225 bool "ARMv8 software model (Versatile Express)"
226 select ARCH_REQUIRE_GPIOLIB
227 select COMMON_CLK_VERSATILE
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000228 select POWER_RESET_VEXPRESS
Catalin Marinas1ae90e72012-09-05 17:47:44 +0100229 select VEXPRESS_CONFIG
230 help
231 This enables support for the ARMv8 software model (Versatile
232 Express).
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100233
Vinayak Kale15942852013-04-24 10:06:57 +0100234config ARCH_XGENE
235 bool "AppliedMicro X-Gene SOC Family"
236 help
237 This enables support for AppliedMicro X-Gene SOC Family
238
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100239endmenu
240
241menu "Bus support"
242
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100243config PCI
244 bool "PCI support"
245 help
246 This feature enables support for PCI bus system. If you say Y
247 here, the kernel will include drivers and infrastructure code
248 to support PCI bus devices.
249
250config PCI_DOMAINS
251 def_bool PCI
252
253config PCI_DOMAINS_GENERIC
254 def_bool PCI
255
256config PCI_SYSCALL
257 def_bool PCI
258
259source "drivers/pci/Kconfig"
260source "drivers/pci/pcie/Kconfig"
261source "drivers/pci/hotplug/Kconfig"
262
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100263endmenu
264
265menu "Kernel Features"
266
Andre Przywarac0a01b82014-11-14 15:54:12 +0000267menu "ARM errata workarounds via the alternatives framework"
268
269config ARM64_ERRATUM_826319
270 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
271 default y
272 help
273 This option adds an alternative code sequence to work around ARM
274 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
275 AXI master interface and an L2 cache.
276
277 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
278 and is unable to accept a certain write via this interface, it will
279 not progress on read data presented on the read data channel and the
280 system can deadlock.
281
282 The workaround promotes data cache clean instructions to
283 data cache clean-and-invalidate.
284 Please note that this does not necessarily enable the workaround,
285 as it depends on the alternative framework, which will only patch
286 the kernel if an affected CPU is detected.
287
288 If unsure, say Y.
289
290config ARM64_ERRATUM_827319
291 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
292 default y
293 help
294 This option adds an alternative code sequence to work around ARM
295 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
296 master interface and an L2 cache.
297
298 Under certain conditions this erratum can cause a clean line eviction
299 to occur at the same time as another transaction to the same address
300 on the AMBA 5 CHI interface, which can cause data corruption if the
301 interconnect reorders the two transactions.
302
303 The workaround promotes data cache clean instructions to
304 data cache clean-and-invalidate.
305 Please note that this does not necessarily enable the workaround,
306 as it depends on the alternative framework, which will only patch
307 the kernel if an affected CPU is detected.
308
309 If unsure, say Y.
310
311config ARM64_ERRATUM_824069
312 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
313 default y
314 help
315 This option adds an alternative code sequence to work around ARM
316 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
317 to a coherent interconnect.
318
319 If a Cortex-A53 processor is executing a store or prefetch for
320 write instruction at the same time as a processor in another
321 cluster is executing a cache maintenance operation to the same
322 address, then this erratum might cause a clean cache line to be
323 incorrectly marked as dirty.
324
325 The workaround promotes data cache clean instructions to
326 data cache clean-and-invalidate.
327 Please note that this option does not necessarily enable the
328 workaround, as it depends on the alternative framework, which will
329 only patch the kernel if an affected CPU is detected.
330
331 If unsure, say Y.
332
333config ARM64_ERRATUM_819472
334 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
335 default y
336 help
337 This option adds an alternative code sequence to work around ARM
338 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
339 present when it is connected to a coherent interconnect.
340
341 If the processor is executing a load and store exclusive sequence at
342 the same time as a processor in another cluster is executing a cache
343 maintenance operation to the same address, then this erratum might
344 cause data corruption.
345
346 The workaround promotes data cache clean instructions to
347 data cache clean-and-invalidate.
348 Please note that this does not necessarily enable the workaround,
349 as it depends on the alternative framework, which will only patch
350 the kernel if an affected CPU is detected.
351
352 If unsure, say Y.
353
354config ARM64_ERRATUM_832075
355 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
356 default y
357 help
358 This option adds an alternative code sequence to work around ARM
359 erratum 832075 on Cortex-A57 parts up to r1p2.
360
361 Affected Cortex-A57 parts might deadlock when exclusive load/store
362 instructions to Write-Back memory are mixed with Device loads.
363
364 The workaround is to promote device loads to use Load-Acquire
365 semantics.
366 Please note that this does not necessarily enable the workaround,
367 as it depends on the alternative framework, which will only patch
368 the kernel if an affected CPU is detected.
369
370 If unsure, say Y.
371
372endmenu
373
374
Jungseok Leee41ceed2014-05-12 10:40:38 +0100375choice
376 prompt "Page size"
377 default ARM64_4K_PAGES
378 help
379 Page size (translation granule) configuration.
380
381config ARM64_4K_PAGES
382 bool "4KB"
383 help
384 This feature enables 4KB pages support.
385
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100386config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100387 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100388 help
389 This feature enables 64KB pages support (4KB by default)
390 allowing only two levels of page tables and faster TLB
391 look-up. AArch32 emulation is not available when this feature
392 is enabled.
393
Jungseok Leee41ceed2014-05-12 10:40:38 +0100394endchoice
395
396choice
397 prompt "Virtual address space size"
398 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
399 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
400 help
401 Allows choosing one of multiple possible virtual address
402 space sizes. The level of translation table is determined by
403 a combination of page size and virtual address space size.
404
405config ARM64_VA_BITS_39
406 bool "39-bit"
407 depends on ARM64_4K_PAGES
408
409config ARM64_VA_BITS_42
410 bool "42-bit"
411 depends on ARM64_64K_PAGES
412
Jungseok Leec79b954b2014-05-12 18:40:51 +0900413config ARM64_VA_BITS_48
414 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900415
Jungseok Leee41ceed2014-05-12 10:40:38 +0100416endchoice
417
418config ARM64_VA_BITS
419 int
420 default 39 if ARM64_VA_BITS_39
421 default 42 if ARM64_VA_BITS_42
Jungseok Leec79b954b2014-05-12 18:40:51 +0900422 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100423
Will Deacona8720132013-10-11 14:52:19 +0100424config CPU_BIG_ENDIAN
425 bool "Build big-endian kernel"
426 help
427 Say Y if you plan on running a kernel in big-endian mode.
428
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100429config SMP
430 bool "Symmetric Multi-Processing"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100431 help
432 This enables support for systems with more than one CPU. If
433 you say N here, the kernel will run on single and
434 multiprocessor machines, but will use only one CPU of a
435 multiprocessor machine. If you say Y here, the kernel will run
436 on many, but not all, single processor machines. On a single
437 processor machine, the kernel will run faster if you say N
438 here.
439
440 If you don't know what to do here, say N.
441
Mark Brownf6e763b2014-03-04 07:51:17 +0000442config SCHED_MC
443 bool "Multi-core scheduler support"
444 depends on SMP
445 help
446 Multi-core scheduler support improves the CPU scheduler's decision
447 making when dealing with multi-core CPU chips at a cost of slightly
448 increased overhead in some places. If unsure say N here.
449
450config SCHED_SMT
451 bool "SMT scheduler support"
452 depends on SMP
453 help
454 Improves the CPU scheduler's decision making when dealing with
455 MultiThreading at a cost of slightly increased overhead in some
456 places. If unsure say N here.
457
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100458config NR_CPUS
Robert Richtere3672642014-09-08 12:44:48 +0100459 int "Maximum number of CPUs (2-64)"
460 range 2 64
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100461 depends on SMP
Vinayak Kale15942852013-04-24 10:06:57 +0100462 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100463 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100464
Mark Rutland9327e2c2013-10-24 20:30:18 +0100465config HOTPLUG_CPU
466 bool "Support for hot-pluggable CPUs"
467 depends on SMP
468 help
469 Say Y here to experiment with turning CPUs off and on. CPUs
470 can be controlled through /sys/devices/system/cpu.
471
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100472source kernel/Kconfig.preempt
473
474config HZ
475 int
476 default 100
477
478config ARCH_HAS_HOLES_MEMORYMODEL
479 def_bool y if SPARSEMEM
480
481config ARCH_SPARSEMEM_ENABLE
482 def_bool y
483 select SPARSEMEM_VMEMMAP_ENABLE
484
485config ARCH_SPARSEMEM_DEFAULT
486 def_bool ARCH_SPARSEMEM_ENABLE
487
488config ARCH_SELECT_MEMORY_MODEL
489 def_bool ARCH_SPARSEMEM_ENABLE
490
491config HAVE_ARCH_PFN_VALID
492 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
493
494config HW_PERF_EVENTS
495 bool "Enable hardware performance counter support for perf events"
496 depends on PERF_EVENTS
497 default y
498 help
499 Enable hardware performance counter support for perf events. If
500 disabled, perf events will use software events only.
501
Steve Capper084bd292013-04-10 13:48:00 +0100502config SYS_SUPPORTS_HUGETLBFS
503 def_bool y
504
505config ARCH_WANT_GENERAL_HUGETLB
506 def_bool y
507
508config ARCH_WANT_HUGE_PMD_SHARE
509 def_bool y if !ARM64_64K_PAGES
510
Steve Capperaf074842013-04-19 16:23:57 +0100511config HAVE_ARCH_TRANSPARENT_HUGEPAGE
512 def_bool y
513
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100514config ARCH_HAS_CACHE_LINE_SIZE
515 def_bool y
516
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100517source "mm/Kconfig"
518
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000519config SECCOMP
520 bool "Enable seccomp to safely compute untrusted bytecode"
521 ---help---
522 This kernel feature is useful for number crunching applications
523 that may need to compute untrusted bytecode during their
524 execution. By using pipes or other transports made available to
525 the process as file descriptors supporting the read/write
526 syscalls, it's possible to isolate those applications in
527 their own address space using seccomp. Once seccomp is
528 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
529 and the task is only allowed to execute a few safe syscalls
530 defined by each seccomp mode.
531
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000532config XEN_DOM0
533 def_bool y
534 depends on XEN
535
536config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700537 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000538 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000539 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000540 help
541 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
542
Steve Capperd03bb142013-04-25 15:19:21 +0100543config FORCE_MAX_ZONEORDER
544 int
545 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
546 default "11"
547
Will Deacon1b907f42014-11-20 16:51:10 +0000548menuconfig ARMV8_DEPRECATED
549 bool "Emulate deprecated/obsolete ARMv8 instructions"
550 depends on COMPAT
551 help
552 Legacy software support may require certain instructions
553 that have been deprecated or obsoleted in the architecture.
554
555 Enable this config to enable selective emulation of these
556 features.
557
558 If unsure, say Y
559
560if ARMV8_DEPRECATED
561
562config SWP_EMULATION
563 bool "Emulate SWP/SWPB instructions"
564 help
565 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
566 they are always undefined. Say Y here to enable software
567 emulation of these instructions for userspace using LDXR/STXR.
568
569 In some older versions of glibc [<=2.8] SWP is used during futex
570 trylock() operations with the assumption that the code will not
571 be preempted. This invalid assumption may be more likely to fail
572 with SWP emulation enabled, leading to deadlock of the user
573 application.
574
575 NOTE: when accessing uncached shared regions, LDXR/STXR rely
576 on an external transaction monitoring block called a global
577 monitor to maintain update atomicity. If your system does not
578 implement a global monitor, this option can cause programs that
579 perform SWP operations to uncached memory to deadlock.
580
581 If unsure, say Y
582
583config CP15_BARRIER_EMULATION
584 bool "Emulate CP15 Barrier instructions"
585 help
586 The CP15 barrier instructions - CP15ISB, CP15DSB, and
587 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
588 strongly recommended to use the ISB, DSB, and DMB
589 instructions instead.
590
591 Say Y here to enable software emulation of these
592 instructions for AArch32 userspace code. When this option is
593 enabled, CP15 barrier usage is traced which can help
594 identify software that needs updating.
595
596 If unsure, say Y
597
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000598config SETEND_EMULATION
599 bool "Emulate SETEND instruction"
600 help
601 The SETEND instruction alters the data-endianness of the
602 AArch32 EL0, and is deprecated in ARMv8.
603
604 Say Y here to enable software emulation of the instruction
605 for AArch32 userspace code.
606
607 Note: All the cpus on the system must have mixed endian support at EL0
608 for this feature to be enabled. If a new CPU - which doesn't support mixed
609 endian - is hotplugged in after this feature has been enabled, there could
610 be unexpected results in the applications.
611
612 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000613endif
614
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100615endmenu
616
617menu "Boot options"
618
619config CMDLINE
620 string "Default kernel command string"
621 default ""
622 help
623 Provide a set of default command-line options at build time by
624 entering them here. As a minimum, you should specify the the
625 root device (e.g. root=/dev/nfs).
626
627config CMDLINE_FORCE
628 bool "Always use the default kernel command string"
629 help
630 Always use the default kernel command string, even if the boot
631 loader passes other arguments to the kernel.
632 This is useful if you cannot or don't want to change the
633 command-line options your boot loader passes to the kernel.
634
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200635config EFI_STUB
636 bool
637
Mark Salterf84d0272014-04-15 21:59:30 -0400638config EFI
639 bool "UEFI runtime support"
640 depends on OF && !CPU_BIG_ENDIAN
641 select LIBFDT
642 select UCS2_STRING
643 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200644 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200645 select EFI_STUB
646 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400647 default y
648 help
649 This option provides support for runtime services provided
650 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400651 clock, and platform reset). A UEFI stub is also provided to
652 allow the kernel to be booted as an EFI application. This
653 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400654
Yi Lid1ae8c02014-10-04 23:46:43 +0800655config DMI
656 bool "Enable support for SMBIOS (DMI) tables"
657 depends on EFI
658 default y
659 help
660 This enables SMBIOS/DMI feature for systems.
661
662 This option is only useful on systems that have UEFI firmware.
663 However, even with this option, the resultant kernel should
664 continue to boot on existing non-UEFI platforms.
665
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100666endmenu
667
668menu "Userspace binary formats"
669
670source "fs/Kconfig.binfmt"
671
672config COMPAT
673 bool "Kernel support for 32-bit EL0"
674 depends on !ARM64_64K_PAGES
675 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700676 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500677 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500678 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100679 help
680 This option enables support for a 32-bit EL0 running under a 64-bit
681 kernel at EL1. AArch32-specific components such as system calls,
682 the user helper functions, VFP support and the ptrace interface are
683 handled appropriately by the kernel.
684
685 If you want to execute 32-bit userspace applications, say Y.
686
687config SYSVIPC_COMPAT
688 def_bool y
689 depends on COMPAT && SYSVIPC
690
691endmenu
692
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000693menu "Power management options"
694
695source "kernel/power/Kconfig"
696
697config ARCH_SUSPEND_POSSIBLE
698 def_bool y
699
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000700endmenu
701
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100702menu "CPU Power Management"
703
704source "drivers/cpuidle/Kconfig"
705
Rob Herring52e7e812014-02-24 11:27:57 +0900706source "drivers/cpufreq/Kconfig"
707
708endmenu
709
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100710source "net/Kconfig"
711
712source "drivers/Kconfig"
713
Mark Salterf84d0272014-04-15 21:59:30 -0400714source "drivers/firmware/Kconfig"
715
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100716source "fs/Kconfig"
717
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100718source "arch/arm64/kvm/Kconfig"
719
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100720source "arch/arm64/Kconfig.debug"
721
722source "security/Kconfig"
723
724source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800725if CRYPTO
726source "arch/arm64/crypto/Kconfig"
727endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100728
729source "lib/Kconfig"