blob: 2e7609e4d08a76859076def51030b9dc3754806b [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030014 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070015 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010016 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070017 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080018 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070019 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020020 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050021 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070022 select ARCH_HAS_PTE_SPECIAL
Daniel Borkmannd2852a22017-02-21 16:09:33 +010023 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070024 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080025 select ARCH_HAS_STRICT_KERNEL_RWX
26 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010027 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070028 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010029 select ARCH_INLINE_READ_LOCK if !PREEMPT
30 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
31 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
32 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
34 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
35 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
36 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
38 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
39 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
40 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
42 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
43 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
44 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000045 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
46 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
47 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
48 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
49 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
50 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
51 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
52 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
53 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
54 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010055 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010056 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000057 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010058 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020059 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090060 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070061 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000062 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000063 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080064 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000065 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000066 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000067 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010068 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050069 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010070 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050071 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010072 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010073 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000074 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070075 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000076 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000077 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010078 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010079 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080080 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070081 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010082 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010084 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000085 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070086 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010087 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select GENERIC_IRQ_PROBE
89 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010090 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010091 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070092 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010093 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000094 select GENERIC_STRNCPY_FROM_USER
95 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010097 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010098 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080099 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100100 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100101 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100102 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100103 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800104 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -0800105 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +0000106 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800107 select HAVE_ARCH_MMAP_RND_BITS
108 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000109 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -0700110 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700112 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100113 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700114 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200115 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100116 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100117 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100118 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700119 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700120 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700121 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000122 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100123 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000124 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100125 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900126 select HAVE_FUNCTION_TRACER
127 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200128 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100129 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100130 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000131 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100132 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700133 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700134 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000135 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100136 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100137 select HAVE_PERF_REGS
138 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400139 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700140 select HAVE_RCU_TABLE_FREE
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900141 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100142 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400143 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900144 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100145 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100146 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200147 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100148 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700149 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200150 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200151 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100152 select NO_BOOTMEM
153 select OF
154 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100155 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200156 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000157 select POWER_RESET
158 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700159 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100160 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200161 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700162 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000163 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100164 help
165 ARM 64-bit (AArch64) Linux support.
166
167config 64BIT
168 def_bool y
169
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170config MMU
171 def_bool y
172
Mark Rutland030c4d22016-05-31 15:57:59 +0100173config ARM64_PAGE_SHIFT
174 int
175 default 16 if ARM64_64K_PAGES
176 default 14 if ARM64_16K_PAGES
177 default 12
178
179config ARM64_CONT_SHIFT
180 int
181 default 5 if ARM64_64K_PAGES
182 default 7 if ARM64_16K_PAGES
183 default 4
184
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800185config ARCH_MMAP_RND_BITS_MIN
186 default 14 if ARM64_64K_PAGES
187 default 16 if ARM64_16K_PAGES
188 default 18
189
190# max bits determined by the following formula:
191# VA_BITS - PAGE_SHIFT - 3
192config ARCH_MMAP_RND_BITS_MAX
193 default 19 if ARM64_VA_BITS=36
194 default 24 if ARM64_VA_BITS=39
195 default 27 if ARM64_VA_BITS=42
196 default 30 if ARM64_VA_BITS=47
197 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
198 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
199 default 33 if ARM64_VA_BITS=48
200 default 14 if ARM64_64K_PAGES
201 default 16 if ARM64_16K_PAGES
202 default 18
203
204config ARCH_MMAP_RND_COMPAT_BITS_MIN
205 default 7 if ARM64_64K_PAGES
206 default 9 if ARM64_16K_PAGES
207 default 11
208
209config ARCH_MMAP_RND_COMPAT_BITS_MAX
210 default 16
211
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700212config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100213 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100214
215config STACKTRACE_SUPPORT
216 def_bool y
217
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100218config ILLEGAL_POINTER_VALUE
219 hex
220 default 0xdead000000000000
221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100222config LOCKDEP_SUPPORT
223 def_bool y
224
225config TRACE_IRQFLAGS_SUPPORT
226 def_bool y
227
Will Deaconc209f792014-03-14 17:47:05 +0000228config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100229 def_bool y
230
Dave P Martin9fb74102015-07-24 16:37:48 +0100231config GENERIC_BUG
232 def_bool y
233 depends on BUG
234
235config GENERIC_BUG_RELATIVE_POINTERS
236 def_bool y
237 depends on GENERIC_BUG
238
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100239config GENERIC_HWEIGHT
240 def_bool y
241
242config GENERIC_CSUM
243 def_bool y
244
245config GENERIC_CALIBRATE_DELAY
246 def_bool y
247
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100248config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100249 def_bool y
250
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300251config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700252 def_bool y
253
Will Deacon4b3dc962015-05-29 18:28:44 +0100254config SMP
255 def_bool y
256
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100257config KERNEL_MODE_NEON
258 def_bool y
259
Rob Herring92cc15f2014-04-18 17:19:59 -0500260config FIX_EARLYCON_MEM
261 def_bool y
262
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700263config PGTABLE_LEVELS
264 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100265 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700266 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
267 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
268 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100269 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
270 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700271
Pratyush Anand9842cea2016-11-02 14:40:46 +0530272config ARCH_SUPPORTS_UPROBES
273 def_bool y
274
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200275config ARCH_PROC_KCORE_TEXT
276 def_bool y
277
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700278config MULTI_IRQ_HANDLER
279 def_bool y
280
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100281source "init/Kconfig"
282
283source "kernel/Kconfig.freezer"
284
Olof Johansson6a377492015-07-20 12:09:16 -0700285source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100286
287menu "Bus support"
288
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100289config PCI
290 bool "PCI support"
291 help
292 This feature enables support for PCI bus system. If you say Y
293 here, the kernel will include drivers and infrastructure code
294 to support PCI bus devices.
295
296config PCI_DOMAINS
297 def_bool PCI
298
299config PCI_DOMAINS_GENERIC
300 def_bool PCI
301
302config PCI_SYSCALL
303 def_bool PCI
304
305source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100306
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100307endmenu
308
309menu "Kernel Features"
310
Andre Przywarac0a01b82014-11-14 15:54:12 +0000311menu "ARM errata workarounds via the alternatives framework"
312
313config ARM64_ERRATUM_826319
314 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
315 default y
316 help
317 This option adds an alternative code sequence to work around ARM
318 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
319 AXI master interface and an L2 cache.
320
321 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
322 and is unable to accept a certain write via this interface, it will
323 not progress on read data presented on the read data channel and the
324 system can deadlock.
325
326 The workaround promotes data cache clean instructions to
327 data cache clean-and-invalidate.
328 Please note that this does not necessarily enable the workaround,
329 as it depends on the alternative framework, which will only patch
330 the kernel if an affected CPU is detected.
331
332 If unsure, say Y.
333
334config ARM64_ERRATUM_827319
335 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
336 default y
337 help
338 This option adds an alternative code sequence to work around ARM
339 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
340 master interface and an L2 cache.
341
342 Under certain conditions this erratum can cause a clean line eviction
343 to occur at the same time as another transaction to the same address
344 on the AMBA 5 CHI interface, which can cause data corruption if the
345 interconnect reorders the two transactions.
346
347 The workaround promotes data cache clean instructions to
348 data cache clean-and-invalidate.
349 Please note that this does not necessarily enable the workaround,
350 as it depends on the alternative framework, which will only patch
351 the kernel if an affected CPU is detected.
352
353 If unsure, say Y.
354
355config ARM64_ERRATUM_824069
356 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
357 default y
358 help
359 This option adds an alternative code sequence to work around ARM
360 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
361 to a coherent interconnect.
362
363 If a Cortex-A53 processor is executing a store or prefetch for
364 write instruction at the same time as a processor in another
365 cluster is executing a cache maintenance operation to the same
366 address, then this erratum might cause a clean cache line to be
367 incorrectly marked as dirty.
368
369 The workaround promotes data cache clean instructions to
370 data cache clean-and-invalidate.
371 Please note that this option does not necessarily enable the
372 workaround, as it depends on the alternative framework, which will
373 only patch the kernel if an affected CPU is detected.
374
375 If unsure, say Y.
376
377config ARM64_ERRATUM_819472
378 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
379 default y
380 help
381 This option adds an alternative code sequence to work around ARM
382 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
383 present when it is connected to a coherent interconnect.
384
385 If the processor is executing a load and store exclusive sequence at
386 the same time as a processor in another cluster is executing a cache
387 maintenance operation to the same address, then this erratum might
388 cause data corruption.
389
390 The workaround promotes data cache clean instructions to
391 data cache clean-and-invalidate.
392 Please note that this does not necessarily enable the workaround,
393 as it depends on the alternative framework, which will only patch
394 the kernel if an affected CPU is detected.
395
396 If unsure, say Y.
397
398config ARM64_ERRATUM_832075
399 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
400 default y
401 help
402 This option adds an alternative code sequence to work around ARM
403 erratum 832075 on Cortex-A57 parts up to r1p2.
404
405 Affected Cortex-A57 parts might deadlock when exclusive load/store
406 instructions to Write-Back memory are mixed with Device loads.
407
408 The workaround is to promote device loads to use Load-Acquire
409 semantics.
410 Please note that this does not necessarily enable the workaround,
411 as it depends on the alternative framework, which will only patch
412 the kernel if an affected CPU is detected.
413
414 If unsure, say Y.
415
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000416config ARM64_ERRATUM_834220
417 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
418 depends on KVM
419 default y
420 help
421 This option adds an alternative code sequence to work around ARM
422 erratum 834220 on Cortex-A57 parts up to r1p2.
423
424 Affected Cortex-A57 parts might report a Stage 2 translation
425 fault as the result of a Stage 1 fault for load crossing a
426 page boundary when there is a permission or device memory
427 alignment fault at Stage 1 and a translation fault at Stage 2.
428
429 The workaround is to verify that the Stage 1 translation
430 doesn't generate a fault before handling the Stage 2 fault.
431 Please note that this does not necessarily enable the workaround,
432 as it depends on the alternative framework, which will only patch
433 the kernel if an affected CPU is detected.
434
435 If unsure, say Y.
436
Will Deacon905e8c52015-03-23 19:07:02 +0000437config ARM64_ERRATUM_845719
438 bool "Cortex-A53: 845719: a load might read incorrect data"
439 depends on COMPAT
440 default y
441 help
442 This option adds an alternative code sequence to work around ARM
443 erratum 845719 on Cortex-A53 parts up to r0p4.
444
445 When running a compat (AArch32) userspace on an affected Cortex-A53
446 part, a load at EL0 from a virtual address that matches the bottom 32
447 bits of the virtual address used by a recent load at (AArch64) EL1
448 might return incorrect data.
449
450 The workaround is to write the contextidr_el1 register on exception
451 return to a 32-bit task.
452 Please note that this does not necessarily enable the workaround,
453 as it depends on the alternative framework, which will only patch
454 the kernel if an affected CPU is detected.
455
456 If unsure, say Y.
457
Will Deacondf057cc2015-03-17 12:15:02 +0000458config ARM64_ERRATUM_843419
459 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000460 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000461 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000462 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100463 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000464 enables PLT support to replace certain ADRP instructions, which can
465 cause subsequent memory accesses to use an incorrect address on
466 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000467
468 If unsure, say Y.
469
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100470config ARM64_ERRATUM_1024718
471 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
472 default y
473 help
474 This option adds work around for Arm Cortex-A55 Erratum 1024718.
475
476 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
477 update of the hardware dirty bit when the DBM/AP bits are updated
478 without a break-before-make. The work around is to disable the usage
479 of hardware DBM locally on the affected cores. CPUs not affected by
480 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100481
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100482 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100483
Robert Richter94100972015-09-21 22:58:38 +0200484config CAVIUM_ERRATUM_22375
485 bool "Cavium erratum 22375, 24313"
486 default y
487 help
488 Enable workaround for erratum 22375, 24313.
489
490 This implements two gicv3-its errata workarounds for ThunderX. Both
491 with small impact affecting only ITS table allocation.
492
493 erratum 22375: only alloc 8MB table size
494 erratum 24313: ignore memory access type
495
496 The fixes are in ITS initialization and basically ignore memory access
497 type and table size provided by the TYPER and BASER registers.
498
499 If unsure, say Y.
500
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200501config CAVIUM_ERRATUM_23144
502 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
503 depends on NUMA
504 default y
505 help
506 ITS SYNC command hang for cross node io and collections/cpu mapping.
507
508 If unsure, say Y.
509
Robert Richter6d4e11c2015-09-21 22:58:35 +0200510config CAVIUM_ERRATUM_23154
511 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
512 default y
513 help
514 The gicv3 of ThunderX requires a modified version for
515 reading the IAR status to ensure data synchronization
516 (access to icc_iar1_el1 is not sync'ed before and after).
517
518 If unsure, say Y.
519
Andrew Pinski104a0c02016-02-24 17:44:57 -0800520config CAVIUM_ERRATUM_27456
521 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
522 default y
523 help
524 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
525 instructions may cause the icache to become corrupted if it
526 contains data for a non-current ASID. The fix is to
527 invalidate the icache when changing the mm context.
528
529 If unsure, say Y.
530
David Daney690a3412017-06-09 12:49:48 +0100531config CAVIUM_ERRATUM_30115
532 bool "Cavium erratum 30115: Guest may disable interrupts in host"
533 default y
534 help
535 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
536 1.2, and T83 Pass 1.0, KVM guest execution may disable
537 interrupts in host. Trapping both GICv3 group-0 and group-1
538 accesses sidesteps the issue.
539
540 If unsure, say Y.
541
Christopher Covington38fd94b2017-02-08 15:08:37 -0500542config QCOM_FALKOR_ERRATUM_1003
543 bool "Falkor E1003: Incorrect translation due to ASID change"
544 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500545 help
546 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000547 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
548 in TTBR1_EL1, this situation only occurs in the entry trampoline and
549 then only for entries in the walk cache, since the leaf translation
550 is unchanged. Work around the erratum by invalidating the walk cache
551 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500552
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500553config QCOM_FALKOR_ERRATUM_1009
554 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
555 default y
556 help
557 On Falkor v1, the CPU may prematurely complete a DSB following a
558 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
559 one more time to fix the issue.
560
561 If unsure, say Y.
562
Shanker Donthineni90922a22017-03-07 08:20:38 -0600563config QCOM_QDF2400_ERRATUM_0065
564 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
565 default y
566 help
567 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
568 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
569 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
570
571 If unsure, say Y.
572
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100573config SOCIONEXT_SYNQUACER_PREITS
574 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
575 default y
576 help
577 Socionext Synquacer SoCs implement a separate h/w block to generate
578 MSI doorbell writes with non-zero values for the device ID.
579
580 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100581
582config HISILICON_ERRATUM_161600802
583 bool "Hip07 161600802: Erroneous redistributor VLPI base"
584 default y
585 help
586 The HiSilicon Hip07 SoC usees the wrong redistributor base
587 when issued ITS commands such as VMOVP and VMAPP, and requires
588 a 128kB offset to be applied to the target address in this commands.
589
590 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600591
592config QCOM_FALKOR_ERRATUM_E1041
593 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
594 default y
595 help
596 Falkor CPU may speculatively fetch instructions from an improper
597 memory location when MMU translation is changed from SCTLR_ELn[M]=1
598 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
599
600 If unsure, say Y.
601
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100602endmenu
603
604
605choice
606 prompt "Page size"
607 default ARM64_4K_PAGES
608 help
609 Page size (translation granule) configuration.
610
611config ARM64_4K_PAGES
612 bool "4KB"
613 help
614 This feature enables 4KB pages support.
615
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100616config ARM64_16K_PAGES
617 bool "16KB"
618 help
619 The system will use 16KB pages support. AArch32 emulation
620 requires applications compiled with 16K (or a multiple of 16K)
621 aligned segments.
622
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100623config ARM64_64K_PAGES
624 bool "64KB"
625 help
626 This feature enables 64KB pages support (4KB by default)
627 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100628 look-up. AArch32 emulation requires applications compiled
629 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100630
631endchoice
632
633choice
634 prompt "Virtual address space size"
635 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100636 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100637 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
638 help
639 Allows choosing one of multiple possible virtual address
640 space sizes. The level of translation table is determined by
641 a combination of page size and virtual address space size.
642
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100643config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100644 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100645 depends on ARM64_16K_PAGES
646
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100647config ARM64_VA_BITS_39
648 bool "39-bit"
649 depends on ARM64_4K_PAGES
650
651config ARM64_VA_BITS_42
652 bool "42-bit"
653 depends on ARM64_64K_PAGES
654
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100655config ARM64_VA_BITS_47
656 bool "47-bit"
657 depends on ARM64_16K_PAGES
658
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100659config ARM64_VA_BITS_48
660 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100661
662endchoice
663
664config ARM64_VA_BITS
665 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100666 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100667 default 39 if ARM64_VA_BITS_39
668 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100669 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100670 default 48 if ARM64_VA_BITS_48
671
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000672choice
673 prompt "Physical address space size"
674 default ARM64_PA_BITS_48
675 help
676 Choose the maximum physical address range that the kernel will
677 support.
678
679config ARM64_PA_BITS_48
680 bool "48-bit"
681
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000682config ARM64_PA_BITS_52
683 bool "52-bit (ARMv8.2)"
684 depends on ARM64_64K_PAGES
685 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
686 help
687 Enable support for a 52-bit physical address space, introduced as
688 part of the ARMv8.2-LPA extension.
689
690 With this enabled, the kernel will also continue to work on CPUs that
691 do not support ARMv8.2-LPA, but with some added memory overhead (and
692 minor performance overhead).
693
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000694endchoice
695
696config ARM64_PA_BITS
697 int
698 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000699 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000700
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100701config CPU_BIG_ENDIAN
702 bool "Build big-endian kernel"
703 help
704 Say Y if you plan on running a kernel in big-endian mode.
705
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100706config SCHED_MC
707 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100708 help
709 Multi-core scheduler support improves the CPU scheduler's decision
710 making when dealing with multi-core CPU chips at a cost of slightly
711 increased overhead in some places. If unsure say N here.
712
713config SCHED_SMT
714 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100715 help
716 Improves the CPU scheduler's decision making when dealing with
717 MultiThreading at a cost of slightly increased overhead in some
718 places. If unsure say N here.
719
720config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000721 int "Maximum number of CPUs (2-4096)"
722 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100723 # These have to remain sorted largest to smallest
724 default "64"
725
726config HOTPLUG_CPU
727 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800728 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100729 help
730 Say Y here to experiment with turning CPUs off and on. CPUs
731 can be controlled through /sys/devices/system/cpu.
732
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700733# Common NUMA Features
734config NUMA
735 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800736 select ACPI_NUMA if ACPI
737 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700738 help
739 Enable NUMA (Non Uniform Memory Access) support.
740
741 The kernel will try to allocate memory used by a CPU on the
742 local memory of the CPU and add some more
743 NUMA awareness to the kernel.
744
745config NODES_SHIFT
746 int "Maximum NUMA Nodes (as a power of 2)"
747 range 1 10
748 default "2"
749 depends on NEED_MULTIPLE_NODES
750 help
751 Specify the maximum number of NUMA Nodes available on the target
752 system. Increases memory reserved to accommodate various tables.
753
754config USE_PERCPU_NUMA_NODE_ID
755 def_bool y
756 depends on NUMA
757
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800758config HAVE_SETUP_PER_CPU_AREA
759 def_bool y
760 depends on NUMA
761
762config NEED_PER_CPU_EMBED_FIRST_CHUNK
763 def_bool y
764 depends on NUMA
765
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000766config HOLES_IN_ZONE
767 def_bool y
768 depends on NUMA
769
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100770source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800771source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100772
Laura Abbott83863f22016-02-05 16:24:47 -0800773config ARCH_SUPPORTS_DEBUG_PAGEALLOC
774 def_bool y
775
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100776config ARCH_HAS_HOLES_MEMORYMODEL
777 def_bool y if SPARSEMEM
778
779config ARCH_SPARSEMEM_ENABLE
780 def_bool y
781 select SPARSEMEM_VMEMMAP_ENABLE
782
783config ARCH_SPARSEMEM_DEFAULT
784 def_bool ARCH_SPARSEMEM_ENABLE
785
786config ARCH_SELECT_MEMORY_MODEL
787 def_bool ARCH_SPARSEMEM_ENABLE
788
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700789config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200790 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700791
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100792config HAVE_ARCH_PFN_VALID
793 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
794
795config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100796 def_bool y
797 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100798
Steve Capper084bd292013-04-10 13:48:00 +0100799config SYS_SUPPORTS_HUGETLBFS
800 def_bool y
801
Steve Capper084bd292013-04-10 13:48:00 +0100802config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100803 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100804
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100805config ARCH_HAS_CACHE_LINE_SIZE
806 def_bool y
807
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100808source "mm/Kconfig"
809
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000810config SECCOMP
811 bool "Enable seccomp to safely compute untrusted bytecode"
812 ---help---
813 This kernel feature is useful for number crunching applications
814 that may need to compute untrusted bytecode during their
815 execution. By using pipes or other transports made available to
816 the process as file descriptors supporting the read/write
817 syscalls, it's possible to isolate those applications in
818 their own address space using seccomp. Once seccomp is
819 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
820 and the task is only allowed to execute a few safe syscalls
821 defined by each seccomp mode.
822
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000823config PARAVIRT
824 bool "Enable paravirtualization code"
825 help
826 This changes the kernel so it can modify itself when it is run
827 under a hypervisor, potentially improving performance significantly
828 over full virtualization.
829
830config PARAVIRT_TIME_ACCOUNTING
831 bool "Paravirtual steal time accounting"
832 select PARAVIRT
833 default n
834 help
835 Select this option to enable fine granularity task steal time
836 accounting. Time spent executing other tasks in parallel with
837 the current vCPU is discounted from the vCPU power. To account for
838 that, there can be a small performance impact.
839
840 If in doubt, say N here.
841
Geoff Levandd28f6df2016-06-23 17:54:48 +0000842config KEXEC
843 depends on PM_SLEEP_SMP
844 select KEXEC_CORE
845 bool "kexec system call"
846 ---help---
847 kexec is a system call that implements the ability to shutdown your
848 current kernel, and to start another kernel. It is like a reboot
849 but it is independent of the system firmware. And like a reboot
850 you can start any kernel with it, not just Linux.
851
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900852config CRASH_DUMP
853 bool "Build kdump crash kernel"
854 help
855 Generate crash dump after being started by kexec. This should
856 be normally only set in special crash dump kernels which are
857 loaded in the main kernel with kexec-tools into a specially
858 reserved region and then later executed after a crash by
859 kdump/kexec.
860
861 For more details see Documentation/kdump/kdump.txt
862
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000863config XEN_DOM0
864 def_bool y
865 depends on XEN
866
867config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700868 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000869 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000870 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000871 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000872 help
873 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
874
Steve Capperd03bb142013-04-25 15:19:21 +0100875config FORCE_MAX_ZONEORDER
876 int
877 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100878 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100879 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100880 help
881 The kernel memory allocator divides physically contiguous memory
882 blocks into "zones", where each zone is a power of two number of
883 pages. This option selects the largest power of two that the kernel
884 keeps in the memory allocator. If you need to allocate very large
885 blocks of physically contiguous memory, then you may need to
886 increase this value.
887
888 This config option is actually maximum order plus one. For example,
889 a value of 11 means that the largest free memory block is 2^10 pages.
890
891 We make sure that we can allocate upto a HugePage size for each configuration.
892 Hence we have :
893 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
894
895 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
896 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100897
Will Deacon084eb772017-11-14 14:41:01 +0000898config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000899 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000900 default y
901 help
Will Deacon06170522017-11-14 16:19:39 +0000902 Speculation attacks against some high-performance processors can
903 be used to bypass MMU permission checks and leak kernel data to
904 userspace. This can be defended against by unmapping the kernel
905 when running in userspace, mapping it back in on exception entry
906 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000907
908 If unsure, say Y.
909
Will Deacon0f15adb2018-01-03 11:17:58 +0000910config HARDEN_BRANCH_PREDICTOR
911 bool "Harden the branch predictor against aliasing attacks" if EXPERT
912 default y
913 help
914 Speculation attacks against some high-performance processors rely on
915 being able to manipulate the branch predictor for a victim context by
916 executing aliasing branches in the attacker context. Such attacks
917 can be partially mitigated against by clearing internal branch
918 predictor state and limiting the prediction logic in some situations.
919
920 This config option will take CPU-specific actions to harden the
921 branch predictor against aliasing attacks and may rely on specific
922 instruction sequences or control bits being set by the system
923 firmware.
924
925 If unsure, say Y.
926
Marc Zyngierdee39242018-02-15 11:47:14 +0000927config HARDEN_EL2_VECTORS
928 bool "Harden EL2 vector mapping against system register leak" if EXPERT
929 default y
930 help
931 Speculation attacks against some high-performance processors can
932 be used to leak privileged information such as the vector base
933 register, resulting in a potential defeat of the EL2 layout
934 randomization.
935
936 This config option will map the vectors to a fixed location,
937 independent of the EL2 code mapping, so that revealing VBAR_EL2
938 to an attacker does not give away any extra information. This
939 only gets enabled on affected CPUs.
940
941 If unsure, say Y.
942
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100943config ARM64_SSBD
944 bool "Speculative Store Bypass Disable" if EXPERT
945 default y
946 help
947 This enables mitigation of the bypassing of previous stores
948 by speculative loads.
949
950 If unsure, say Y.
951
Will Deacon1b907f42014-11-20 16:51:10 +0000952menuconfig ARMV8_DEPRECATED
953 bool "Emulate deprecated/obsolete ARMv8 instructions"
954 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000955 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000956 help
957 Legacy software support may require certain instructions
958 that have been deprecated or obsoleted in the architecture.
959
960 Enable this config to enable selective emulation of these
961 features.
962
963 If unsure, say Y
964
965if ARMV8_DEPRECATED
966
967config SWP_EMULATION
968 bool "Emulate SWP/SWPB instructions"
969 help
970 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
971 they are always undefined. Say Y here to enable software
972 emulation of these instructions for userspace using LDXR/STXR.
973
974 In some older versions of glibc [<=2.8] SWP is used during futex
975 trylock() operations with the assumption that the code will not
976 be preempted. This invalid assumption may be more likely to fail
977 with SWP emulation enabled, leading to deadlock of the user
978 application.
979
980 NOTE: when accessing uncached shared regions, LDXR/STXR rely
981 on an external transaction monitoring block called a global
982 monitor to maintain update atomicity. If your system does not
983 implement a global monitor, this option can cause programs that
984 perform SWP operations to uncached memory to deadlock.
985
986 If unsure, say Y
987
988config CP15_BARRIER_EMULATION
989 bool "Emulate CP15 Barrier instructions"
990 help
991 The CP15 barrier instructions - CP15ISB, CP15DSB, and
992 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
993 strongly recommended to use the ISB, DSB, and DMB
994 instructions instead.
995
996 Say Y here to enable software emulation of these
997 instructions for AArch32 userspace code. When this option is
998 enabled, CP15 barrier usage is traced which can help
999 identify software that needs updating.
1000
1001 If unsure, say Y
1002
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001003config SETEND_EMULATION
1004 bool "Emulate SETEND instruction"
1005 help
1006 The SETEND instruction alters the data-endianness of the
1007 AArch32 EL0, and is deprecated in ARMv8.
1008
1009 Say Y here to enable software emulation of the instruction
1010 for AArch32 userspace code.
1011
1012 Note: All the cpus on the system must have mixed endian support at EL0
1013 for this feature to be enabled. If a new CPU - which doesn't support mixed
1014 endian - is hotplugged in after this feature has been enabled, there could
1015 be unexpected results in the applications.
1016
1017 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001018endif
1019
Catalin Marinasba428222016-07-01 18:25:31 +01001020config ARM64_SW_TTBR0_PAN
1021 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1022 help
1023 Enabling this option prevents the kernel from accessing
1024 user-space memory directly by pointing TTBR0_EL1 to a reserved
1025 zeroed area and reserved ASID. The user access routines
1026 restore the valid TTBR0_EL1 temporarily.
1027
Will Deacon0e4a0702015-07-27 15:54:13 +01001028menu "ARMv8.1 architectural features"
1029
1030config ARM64_HW_AFDBM
1031 bool "Support for hardware updates of the Access and Dirty page flags"
1032 default y
1033 help
1034 The ARMv8.1 architecture extensions introduce support for
1035 hardware updates of the access and dirty information in page
1036 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1037 capable processors, accesses to pages with PTE_AF cleared will
1038 set this bit instead of raising an access flag fault.
1039 Similarly, writes to read-only pages with the DBM bit set will
1040 clear the read-only bit (AP[2]) instead of raising a
1041 permission fault.
1042
1043 Kernels built with this configuration option enabled continue
1044 to work on pre-ARMv8.1 hardware and the performance impact is
1045 minimal. If unsure, say Y.
1046
1047config ARM64_PAN
1048 bool "Enable support for Privileged Access Never (PAN)"
1049 default y
1050 help
1051 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1052 prevents the kernel or hypervisor from accessing user-space (EL0)
1053 memory directly.
1054
1055 Choosing this option will cause any unprotected (not using
1056 copy_to_user et al) memory access to fail with a permission fault.
1057
1058 The feature is detected at runtime, and will remain as a 'nop'
1059 instruction if the cpu does not implement the feature.
1060
1061config ARM64_LSE_ATOMICS
1062 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001063 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001064 help
1065 As part of the Large System Extensions, ARMv8.1 introduces new
1066 atomic instructions that are designed specifically to scale in
1067 very large systems.
1068
1069 Say Y here to make use of these instructions for the in-kernel
1070 atomic routines. This incurs a small overhead on CPUs that do
1071 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001072 built with binutils >= 2.25 in order for the new instructions
1073 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001074
Marc Zyngier1f364c82014-02-19 09:33:14 +00001075config ARM64_VHE
1076 bool "Enable support for Virtualization Host Extensions (VHE)"
1077 default y
1078 help
1079 Virtualization Host Extensions (VHE) allow the kernel to run
1080 directly at EL2 (instead of EL1) on processors that support
1081 it. This leads to better performance for KVM, as they reduce
1082 the cost of the world switch.
1083
1084 Selecting this option allows the VHE feature to be detected
1085 at runtime, and does not affect processors that do not
1086 implement this feature.
1087
Will Deacon0e4a0702015-07-27 15:54:13 +01001088endmenu
1089
Will Deaconf9933182016-02-26 16:30:14 +00001090menu "ARMv8.2 architectural features"
1091
James Morse57f49592016-02-05 14:58:48 +00001092config ARM64_UAO
1093 bool "Enable support for User Access Override (UAO)"
1094 default y
1095 help
1096 User Access Override (UAO; part of the ARMv8.2 Extensions)
1097 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001098 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001099
1100 This option changes get_user() and friends to use the 'unprivileged'
1101 variant of the load/store instructions. This ensures that user-space
1102 really did have access to the supplied memory. When addr_limit is
1103 set to kernel memory the UAO bit will be set, allowing privileged
1104 access to kernel memory.
1105
1106 Choosing this option will cause copy_to_user() et al to use user-space
1107 memory permissions.
1108
1109 The feature is detected at runtime, the kernel will use the
1110 regular load/store instructions if the cpu does not implement the
1111 feature.
1112
Robin Murphyd50e0712017-07-25 11:55:42 +01001113config ARM64_PMEM
1114 bool "Enable support for persistent memory"
1115 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001116 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001117 help
1118 Say Y to enable support for the persistent memory API based on the
1119 ARMv8.2 DCPoP feature.
1120
1121 The feature is detected at runtime, and the kernel will use DC CVAC
1122 operations if DC CVAP is not supported (following the behaviour of
1123 DC CVAP itself if the system does not define a point of persistence).
1124
Xie XiuQi64c02722018-01-15 19:38:56 +00001125config ARM64_RAS_EXTN
1126 bool "Enable support for RAS CPU Extensions"
1127 default y
1128 help
1129 CPUs that support the Reliability, Availability and Serviceability
1130 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1131 errors, classify them and report them to software.
1132
1133 On CPUs with these extensions system software can use additional
1134 barriers to determine if faults are pending and read the
1135 classification from a new set of registers.
1136
1137 Selecting this feature will allow the kernel to use these barriers
1138 and access the new registers if the system supports the extension.
1139 Platform RAS features may additionally depend on firmware support.
1140
Will Deaconf9933182016-02-26 16:30:14 +00001141endmenu
1142
Dave Martinddd25ad2017-10-31 15:51:02 +00001143config ARM64_SVE
1144 bool "ARM Scalable Vector Extension support"
1145 default y
Dave Martin85acda32018-04-20 16:20:43 +01001146 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001147 help
1148 The Scalable Vector Extension (SVE) is an extension to the AArch64
1149 execution state which complements and extends the SIMD functionality
1150 of the base architecture to support much larger vectors and to enable
1151 additional vectorisation opportunities.
1152
1153 To enable use of this extension on CPUs that implement it, say Y.
1154
Dave Martin50436942018-03-23 18:08:31 +00001155 Note that for architectural reasons, firmware _must_ implement SVE
1156 support when running on SVE capable hardware. The required support
1157 is present in:
1158
1159 * version 1.5 and later of the ARM Trusted Firmware
1160 * the AArch64 boot wrapper since commit 5e1261e08abf
1161 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1162
1163 For other firmware implementations, consult the firmware documentation
1164 or vendor.
1165
1166 If you need the kernel to boot on SVE-capable hardware with broken
1167 firmware, you may need to say N here until you get your firmware
1168 fixed. Otherwise, you may experience firmware panics or lockups when
1169 booting the kernel. If unsure and you are not observing these
1170 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001171
Dave Martin85acda32018-04-20 16:20:43 +01001172 CPUs that support SVE are architecturally required to support the
1173 Virtualization Host Extensions (VHE), so the kernel makes no
1174 provision for supporting SVE alongside KVM without VHE enabled.
1175 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1176 KVM in the same kernel image.
1177
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001178config ARM64_MODULE_PLTS
1179 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001180 select HAVE_MOD_ARCH_SPECIFIC
1181
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001182config RELOCATABLE
1183 bool
1184 help
1185 This builds the kernel as a Position Independent Executable (PIE),
1186 which retains all relocation metadata required to relocate the
1187 kernel binary at runtime to a different virtual address than the
1188 address it was linked at.
1189 Since AArch64 uses the RELA relocation format, this requires a
1190 relocation pass at runtime even if the kernel is loaded at the
1191 same address it was linked at.
1192
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001193config RANDOMIZE_BASE
1194 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001195 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001196 select RELOCATABLE
1197 help
1198 Randomizes the virtual address at which the kernel image is
1199 loaded, as a security feature that deters exploit attempts
1200 relying on knowledge of the location of kernel internals.
1201
1202 It is the bootloader's job to provide entropy, by passing a
1203 random u64 value in /chosen/kaslr-seed at kernel entry.
1204
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001205 When booting via the UEFI stub, it will invoke the firmware's
1206 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1207 to the kernel proper. In addition, it will randomise the physical
1208 location of the kernel Image as well.
1209
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001210 If unsure, say N.
1211
1212config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001213 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001214 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001215 default y
1216 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001217 Randomizes the location of the module region inside a 4 GB window
1218 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001219 to leak information about the location of core kernel data structures
1220 but it does imply that function calls between modules and the core
1221 kernel will need to be resolved via veneers in the module PLT.
1222
1223 When this option is not set, the module region will be randomized over
1224 a limited range that contains the [_stext, _etext] interval of the
1225 core kernel, so branch relocations are always in range.
1226
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001227endmenu
1228
1229menu "Boot options"
1230
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001231config ARM64_ACPI_PARKING_PROTOCOL
1232 bool "Enable support for the ARM64 ACPI parking protocol"
1233 depends on ACPI
1234 help
1235 Enable support for the ARM64 ACPI parking protocol. If disabled
1236 the kernel will not allow booting through the ARM64 ACPI parking
1237 protocol even if the corresponding data is present in the ACPI
1238 MADT table.
1239
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001240config CMDLINE
1241 string "Default kernel command string"
1242 default ""
1243 help
1244 Provide a set of default command-line options at build time by
1245 entering them here. As a minimum, you should specify the the
1246 root device (e.g. root=/dev/nfs).
1247
1248config CMDLINE_FORCE
1249 bool "Always use the default kernel command string"
1250 help
1251 Always use the default kernel command string, even if the boot
1252 loader passes other arguments to the kernel.
1253 This is useful if you cannot or don't want to change the
1254 command-line options your boot loader passes to the kernel.
1255
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001256config EFI_STUB
1257 bool
1258
Mark Salterf84d0272014-04-15 21:59:30 -04001259config EFI
1260 bool "UEFI runtime support"
1261 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001262 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001263 select LIBFDT
1264 select UCS2_STRING
1265 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001266 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001267 select EFI_STUB
1268 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001269 default y
1270 help
1271 This option provides support for runtime services provided
1272 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001273 clock, and platform reset). A UEFI stub is also provided to
1274 allow the kernel to be booted as an EFI application. This
1275 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001276
Yi Lid1ae8c02014-10-04 23:46:43 +08001277config DMI
1278 bool "Enable support for SMBIOS (DMI) tables"
1279 depends on EFI
1280 default y
1281 help
1282 This enables SMBIOS/DMI feature for systems.
1283
1284 This option is only useful on systems that have UEFI firmware.
1285 However, even with this option, the resultant kernel should
1286 continue to boot on existing non-UEFI platforms.
1287
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001288endmenu
1289
1290menu "Userspace binary formats"
1291
1292source "fs/Kconfig.binfmt"
1293
1294config COMPAT
1295 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001296 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001297 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001298 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001299 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001300 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001301 help
1302 This option enables support for a 32-bit EL0 running under a 64-bit
1303 kernel at EL1. AArch32-specific components such as system calls,
1304 the user helper functions, VFP support and the ptrace interface are
1305 handled appropriately by the kernel.
1306
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001307 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1308 that you will only be able to execute AArch32 binaries that were compiled
1309 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001310
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001311 If you want to execute 32-bit userspace applications, say Y.
1312
1313config SYSVIPC_COMPAT
1314 def_bool y
1315 depends on COMPAT && SYSVIPC
1316
1317endmenu
1318
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001319menu "Power management options"
1320
1321source "kernel/power/Kconfig"
1322
James Morse82869ac2016-04-27 17:47:12 +01001323config ARCH_HIBERNATION_POSSIBLE
1324 def_bool y
1325 depends on CPU_PM
1326
1327config ARCH_HIBERNATION_HEADER
1328 def_bool y
1329 depends on HIBERNATION
1330
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001331config ARCH_SUSPEND_POSSIBLE
1332 def_bool y
1333
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001334endmenu
1335
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001336menu "CPU Power Management"
1337
1338source "drivers/cpuidle/Kconfig"
1339
Rob Herring52e7e812014-02-24 11:27:57 +09001340source "drivers/cpufreq/Kconfig"
1341
1342endmenu
1343
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001344source "net/Kconfig"
1345
1346source "drivers/Kconfig"
1347
Mark Salterf84d0272014-04-15 21:59:30 -04001348source "drivers/firmware/Kconfig"
1349
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001350source "drivers/acpi/Kconfig"
1351
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001352source "fs/Kconfig"
1353
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001354source "arch/arm64/kvm/Kconfig"
1355
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001356source "arch/arm64/Kconfig.debug"
1357
1358source "security/Kconfig"
1359
1360source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001361if CRYPTO
1362source "arch/arm64/crypto/Kconfig"
1363endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001364
1365source "lib/Kconfig"