blob: 787d7850e0643d80197e29bcfbfedf6d40ab46eb [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Jeremy Linton0ce82232018-05-11 18:58:01 -050010 select ACPI_PPTT if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050011 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080012 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig886643b2018-10-08 09:12:01 +020014 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
Jon Masters38b04a72016-06-20 13:56:13 +030016 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070017 select ARCH_HAS_ELF_RANDOMIZE
Robin Murphye75bef22018-04-24 16:25:47 +010018 select ARCH_HAS_FAST_MULTIPLIER
Daniel Micay6974f0c2017-07-12 14:36:10 -070019 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070021 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020022 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050023 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070024 select ARCH_HAS_PTE_SPECIAL
Daniel Borkmannd2852a22017-02-21 16:09:33 +010025 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070026 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080027 select ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_HAS_STRICT_MODULE_RWX
Christoph Hellwig886643b2018-10-08 09:12:01 +020029 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
30 select ARCH_HAS_SYNC_DMA_FOR_CPU
Mark Rutland4378a7d2018-07-11 14:56:56 +010031 select ARCH_HAS_SYSCALL_WRAPPER
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010032 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070033 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010034 select ARCH_INLINE_READ_LOCK if !PREEMPT
35 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
39 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
42 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
43 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
44 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
46 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
47 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
48 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Will Deacon5d168962018-03-13 21:17:01 +000050 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
51 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
52 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
53 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
54 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
56 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
57 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
58 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010060 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010061 select ARCH_USE_QUEUED_RWLOCKS
Will Deaconc1109042018-03-13 20:45:45 +000062 select ARCH_USE_QUEUED_SPINLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010063 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020064 select ARCH_SUPPORTS_ATOMIC_RMW
Masahiro Yamadaf3a53f72018-05-17 15:17:10 +090065 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070066 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000067 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000068 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080069 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000070 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000071 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000072 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010073 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050074 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010075 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050076 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010077 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010078 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000079 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070080 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000081 select CPU_PM if (SUSPEND || CPU_IDLE)
Ard Biesheuvel7481cdd2018-08-27 13:02:44 +020082 select CRC32
Will Deacon7bc13fd2013-11-06 19:32:13 +000083 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010084 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010085 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080086 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070087 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010088 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010090 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000091 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070092 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010093 select GENERIC_IDLE_POLL_SETUP
Palmer Dabbelt78ae2e12018-06-22 10:01:24 -070094 select GENERIC_IRQ_MULTI_HANDLER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select GENERIC_IRQ_PROBE
96 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010097 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010098 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070099 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +0000101 select GENERIC_STRNCPY_FROM_USER
102 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +0100104 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +0800106 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +0100107 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +0100108 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +0100109 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +0100110 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +0800111 select HAVE_ARCH_JUMP_LABEL
Ard Biesheuvelc2961462018-09-18 23:51:38 -0700112 select HAVE_ARCH_JUMP_LABEL_RELATIVE
Will Deacone17d8022017-11-15 17:36:40 -0800113 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +0000114 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800115 select HAVE_ARCH_MMAP_RND_BITS
116 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
Ard Biesheuvel271ca782018-08-21 21:56:00 -0700117 select HAVE_ARCH_PREL32_RELOCATIONS
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000118 select HAVE_ARCH_SECCOMP_FILTER
Laura Abbott0b3e3362018-07-20 14:41:54 -0700119 select HAVE_ARCH_STACKLEAK
Kees Cook9e8084d2017-08-16 14:05:09 -0700120 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100121 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -0700122 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +0100123 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -0700124 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200125 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100126 select HAVE_C_RECORDMCOUNT
Steve Capper5284e1b2014-10-24 13:22:20 +0100127 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100128 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700129 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700130 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700131 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000132 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100133 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000134 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100135 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900136 select HAVE_FUNCTION_TRACER
137 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200138 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100139 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000141 select HAVE_IRQ_TIME_ACCOUNTING
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700142 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700143 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000144 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100146 select HAVE_PERF_REGS
147 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400148 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700149 select HAVE_RCU_TABLE_FREE
Will Deaconace8cb72018-08-23 21:16:50 +0100150 select HAVE_RCU_TABLE_INVALIDATE
Will Deacon409d5db2018-06-20 14:46:50 +0100151 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900152 select HAVE_STACKPROTECTOR
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100153 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400154 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900155 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100156 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100157 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200158 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100159 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700160 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200161 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200162 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100163 select OF
164 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100165 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200166 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000167 select POWER_RESET
168 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700169 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200171 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700172 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000173 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100174 help
175 ARM 64-bit (AArch64) Linux support.
176
177config 64BIT
178 def_bool y
179
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180config MMU
181 def_bool y
182
Mark Rutland030c4d22016-05-31 15:57:59 +0100183config ARM64_PAGE_SHIFT
184 int
185 default 16 if ARM64_64K_PAGES
186 default 14 if ARM64_16K_PAGES
187 default 12
188
189config ARM64_CONT_SHIFT
190 int
191 default 5 if ARM64_64K_PAGES
192 default 7 if ARM64_16K_PAGES
193 default 4
194
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800195config ARCH_MMAP_RND_BITS_MIN
196 default 14 if ARM64_64K_PAGES
197 default 16 if ARM64_16K_PAGES
198 default 18
199
200# max bits determined by the following formula:
201# VA_BITS - PAGE_SHIFT - 3
202config ARCH_MMAP_RND_BITS_MAX
203 default 19 if ARM64_VA_BITS=36
204 default 24 if ARM64_VA_BITS=39
205 default 27 if ARM64_VA_BITS=42
206 default 30 if ARM64_VA_BITS=47
207 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
208 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
209 default 33 if ARM64_VA_BITS=48
210 default 14 if ARM64_64K_PAGES
211 default 16 if ARM64_16K_PAGES
212 default 18
213
214config ARCH_MMAP_RND_COMPAT_BITS_MIN
215 default 7 if ARM64_64K_PAGES
216 default 9 if ARM64_16K_PAGES
217 default 11
218
219config ARCH_MMAP_RND_COMPAT_BITS_MAX
220 default 16
221
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700222config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100223 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224
225config STACKTRACE_SUPPORT
226 def_bool y
227
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100228config ILLEGAL_POINTER_VALUE
229 hex
230 default 0xdead000000000000
231
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100232config LOCKDEP_SUPPORT
233 def_bool y
234
235config TRACE_IRQFLAGS_SUPPORT
236 def_bool y
237
Will Deaconc209f792014-03-14 17:47:05 +0000238config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100239 def_bool y
240
Dave P Martin9fb74102015-07-24 16:37:48 +0100241config GENERIC_BUG
242 def_bool y
243 depends on BUG
244
245config GENERIC_BUG_RELATIVE_POINTERS
246 def_bool y
247 depends on GENERIC_BUG
248
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100249config GENERIC_HWEIGHT
250 def_bool y
251
252config GENERIC_CSUM
253 def_bool y
254
255config GENERIC_CALIBRATE_DELAY
256 def_bool y
257
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100258config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100259 def_bool y
260
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300261config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700262 def_bool y
263
Will Deacon4b3dc962015-05-29 18:28:44 +0100264config SMP
265 def_bool y
266
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100267config KERNEL_MODE_NEON
268 def_bool y
269
Rob Herring92cc15f2014-04-18 17:19:59 -0500270config FIX_EARLYCON_MEM
271 def_bool y
272
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700273config PGTABLE_LEVELS
274 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100275 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700276 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
277 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
278 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100279 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
280 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700281
Pratyush Anand9842cea2016-11-02 14:40:46 +0530282config ARCH_SUPPORTS_UPROBES
283 def_bool y
284
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200285config ARCH_PROC_KCORE_TEXT
286 def_bool y
287
Olof Johansson6a377492015-07-20 12:09:16 -0700288source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100289
290menu "Bus support"
291
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100292config PCI
293 bool "PCI support"
294 help
295 This feature enables support for PCI bus system. If you say Y
296 here, the kernel will include drivers and infrastructure code
297 to support PCI bus devices.
298
299config PCI_DOMAINS
300 def_bool PCI
301
302config PCI_DOMAINS_GENERIC
303 def_bool PCI
304
305config PCI_SYSCALL
306 def_bool PCI
307
308source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100309
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100310endmenu
311
312menu "Kernel Features"
313
Andre Przywarac0a01b82014-11-14 15:54:12 +0000314menu "ARM errata workarounds via the alternatives framework"
315
316config ARM64_ERRATUM_826319
317 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
318 default y
319 help
320 This option adds an alternative code sequence to work around ARM
321 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
322 AXI master interface and an L2 cache.
323
324 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
325 and is unable to accept a certain write via this interface, it will
326 not progress on read data presented on the read data channel and the
327 system can deadlock.
328
329 The workaround promotes data cache clean instructions to
330 data cache clean-and-invalidate.
331 Please note that this does not necessarily enable the workaround,
332 as it depends on the alternative framework, which will only patch
333 the kernel if an affected CPU is detected.
334
335 If unsure, say Y.
336
337config ARM64_ERRATUM_827319
338 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
339 default y
340 help
341 This option adds an alternative code sequence to work around ARM
342 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
343 master interface and an L2 cache.
344
345 Under certain conditions this erratum can cause a clean line eviction
346 to occur at the same time as another transaction to the same address
347 on the AMBA 5 CHI interface, which can cause data corruption if the
348 interconnect reorders the two transactions.
349
350 The workaround promotes data cache clean instructions to
351 data cache clean-and-invalidate.
352 Please note that this does not necessarily enable the workaround,
353 as it depends on the alternative framework, which will only patch
354 the kernel if an affected CPU is detected.
355
356 If unsure, say Y.
357
358config ARM64_ERRATUM_824069
359 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
360 default y
361 help
362 This option adds an alternative code sequence to work around ARM
363 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
364 to a coherent interconnect.
365
366 If a Cortex-A53 processor is executing a store or prefetch for
367 write instruction at the same time as a processor in another
368 cluster is executing a cache maintenance operation to the same
369 address, then this erratum might cause a clean cache line to be
370 incorrectly marked as dirty.
371
372 The workaround promotes data cache clean instructions to
373 data cache clean-and-invalidate.
374 Please note that this option does not necessarily enable the
375 workaround, as it depends on the alternative framework, which will
376 only patch the kernel if an affected CPU is detected.
377
378 If unsure, say Y.
379
380config ARM64_ERRATUM_819472
381 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
382 default y
383 help
384 This option adds an alternative code sequence to work around ARM
385 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
386 present when it is connected to a coherent interconnect.
387
388 If the processor is executing a load and store exclusive sequence at
389 the same time as a processor in another cluster is executing a cache
390 maintenance operation to the same address, then this erratum might
391 cause data corruption.
392
393 The workaround promotes data cache clean instructions to
394 data cache clean-and-invalidate.
395 Please note that this does not necessarily enable the workaround,
396 as it depends on the alternative framework, which will only patch
397 the kernel if an affected CPU is detected.
398
399 If unsure, say Y.
400
401config ARM64_ERRATUM_832075
402 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
403 default y
404 help
405 This option adds an alternative code sequence to work around ARM
406 erratum 832075 on Cortex-A57 parts up to r1p2.
407
408 Affected Cortex-A57 parts might deadlock when exclusive load/store
409 instructions to Write-Back memory are mixed with Device loads.
410
411 The workaround is to promote device loads to use Load-Acquire
412 semantics.
413 Please note that this does not necessarily enable the workaround,
414 as it depends on the alternative framework, which will only patch
415 the kernel if an affected CPU is detected.
416
417 If unsure, say Y.
418
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000419config ARM64_ERRATUM_834220
420 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
421 depends on KVM
422 default y
423 help
424 This option adds an alternative code sequence to work around ARM
425 erratum 834220 on Cortex-A57 parts up to r1p2.
426
427 Affected Cortex-A57 parts might report a Stage 2 translation
428 fault as the result of a Stage 1 fault for load crossing a
429 page boundary when there is a permission or device memory
430 alignment fault at Stage 1 and a translation fault at Stage 2.
431
432 The workaround is to verify that the Stage 1 translation
433 doesn't generate a fault before handling the Stage 2 fault.
434 Please note that this does not necessarily enable the workaround,
435 as it depends on the alternative framework, which will only patch
436 the kernel if an affected CPU is detected.
437
438 If unsure, say Y.
439
Will Deacon905e8c52015-03-23 19:07:02 +0000440config ARM64_ERRATUM_845719
441 bool "Cortex-A53: 845719: a load might read incorrect data"
442 depends on COMPAT
443 default y
444 help
445 This option adds an alternative code sequence to work around ARM
446 erratum 845719 on Cortex-A53 parts up to r0p4.
447
448 When running a compat (AArch32) userspace on an affected Cortex-A53
449 part, a load at EL0 from a virtual address that matches the bottom 32
450 bits of the virtual address used by a recent load at (AArch64) EL1
451 might return incorrect data.
452
453 The workaround is to write the contextidr_el1 register on exception
454 return to a 32-bit task.
455 Please note that this does not necessarily enable the workaround,
456 as it depends on the alternative framework, which will only patch
457 the kernel if an affected CPU is detected.
458
459 If unsure, say Y.
460
Will Deacondf057cc2015-03-17 12:15:02 +0000461config ARM64_ERRATUM_843419
462 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000463 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000464 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000465 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100466 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000467 enables PLT support to replace certain ADRP instructions, which can
468 cause subsequent memory accesses to use an incorrect address on
469 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000470
471 If unsure, say Y.
472
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100473config ARM64_ERRATUM_1024718
474 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
475 default y
476 help
477 This option adds work around for Arm Cortex-A55 Erratum 1024718.
478
479 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
480 update of the hardware dirty bit when the DBM/AP bits are updated
481 without a break-before-make. The work around is to disable the usage
482 of hardware DBM locally on the affected cores. CPUs not affected by
483 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100484
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100485 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100486
Marc Zyngier95b861a42018-09-27 17:15:34 +0100487config ARM64_ERRATUM_1188873
488 bool "Cortex-A76: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
489 default y
Arnd Bergmann040f3402018-10-02 23:11:44 +0200490 select ARM_ARCH_TIMER_OOL_WORKAROUND
Marc Zyngier95b861a42018-09-27 17:15:34 +0100491 help
492 This option adds work arounds for ARM Cortex-A76 erratum 1188873
493
494 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could cause
495 register corruption when accessing the timer registers from
496 AArch32 userspace.
497
498 If unsure, say Y.
499
Robert Richter94100972015-09-21 22:58:38 +0200500config CAVIUM_ERRATUM_22375
501 bool "Cavium erratum 22375, 24313"
502 default y
503 help
504 Enable workaround for erratum 22375, 24313.
505
506 This implements two gicv3-its errata workarounds for ThunderX. Both
507 with small impact affecting only ITS table allocation.
508
509 erratum 22375: only alloc 8MB table size
510 erratum 24313: ignore memory access type
511
512 The fixes are in ITS initialization and basically ignore memory access
513 type and table size provided by the TYPER and BASER registers.
514
515 If unsure, say Y.
516
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200517config CAVIUM_ERRATUM_23144
518 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
519 depends on NUMA
520 default y
521 help
522 ITS SYNC command hang for cross node io and collections/cpu mapping.
523
524 If unsure, say Y.
525
Robert Richter6d4e11c2015-09-21 22:58:35 +0200526config CAVIUM_ERRATUM_23154
527 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
528 default y
529 help
530 The gicv3 of ThunderX requires a modified version for
531 reading the IAR status to ensure data synchronization
532 (access to icc_iar1_el1 is not sync'ed before and after).
533
534 If unsure, say Y.
535
Andrew Pinski104a0c02016-02-24 17:44:57 -0800536config CAVIUM_ERRATUM_27456
537 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
538 default y
539 help
540 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
541 instructions may cause the icache to become corrupted if it
542 contains data for a non-current ASID. The fix is to
543 invalidate the icache when changing the mm context.
544
545 If unsure, say Y.
546
David Daney690a3412017-06-09 12:49:48 +0100547config CAVIUM_ERRATUM_30115
548 bool "Cavium erratum 30115: Guest may disable interrupts in host"
549 default y
550 help
551 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
552 1.2, and T83 Pass 1.0, KVM guest execution may disable
553 interrupts in host. Trapping both GICv3 group-0 and group-1
554 accesses sidesteps the issue.
555
556 If unsure, say Y.
557
Christopher Covington38fd94b2017-02-08 15:08:37 -0500558config QCOM_FALKOR_ERRATUM_1003
559 bool "Falkor E1003: Incorrect translation due to ASID change"
560 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500561 help
562 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000563 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
564 in TTBR1_EL1, this situation only occurs in the entry trampoline and
565 then only for entries in the walk cache, since the leaf translation
566 is unchanged. Work around the erratum by invalidating the walk cache
567 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500568
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500569config QCOM_FALKOR_ERRATUM_1009
570 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
571 default y
572 help
573 On Falkor v1, the CPU may prematurely complete a DSB following a
574 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
575 one more time to fix the issue.
576
577 If unsure, say Y.
578
Shanker Donthineni90922a22017-03-07 08:20:38 -0600579config QCOM_QDF2400_ERRATUM_0065
580 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
581 default y
582 help
583 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
584 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
585 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
586
587 If unsure, say Y.
588
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100589config SOCIONEXT_SYNQUACER_PREITS
590 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
591 default y
592 help
593 Socionext Synquacer SoCs implement a separate h/w block to generate
594 MSI doorbell writes with non-zero values for the device ID.
595
596 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100597
598config HISILICON_ERRATUM_161600802
599 bool "Hip07 161600802: Erroneous redistributor VLPI base"
600 default y
601 help
602 The HiSilicon Hip07 SoC usees the wrong redistributor base
603 when issued ITS commands such as VMOVP and VMAPP, and requires
604 a 128kB offset to be applied to the target address in this commands.
605
606 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600607
608config QCOM_FALKOR_ERRATUM_E1041
609 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
610 default y
611 help
612 Falkor CPU may speculatively fetch instructions from an improper
613 memory location when MMU translation is changed from SCTLR_ELn[M]=1
614 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
615
616 If unsure, say Y.
617
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100618endmenu
619
620
621choice
622 prompt "Page size"
623 default ARM64_4K_PAGES
624 help
625 Page size (translation granule) configuration.
626
627config ARM64_4K_PAGES
628 bool "4KB"
629 help
630 This feature enables 4KB pages support.
631
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100632config ARM64_16K_PAGES
633 bool "16KB"
634 help
635 The system will use 16KB pages support. AArch32 emulation
636 requires applications compiled with 16K (or a multiple of 16K)
637 aligned segments.
638
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100639config ARM64_64K_PAGES
640 bool "64KB"
641 help
642 This feature enables 64KB pages support (4KB by default)
643 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100644 look-up. AArch32 emulation requires applications compiled
645 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100646
647endchoice
648
649choice
650 prompt "Virtual address space size"
651 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100652 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100653 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
654 help
655 Allows choosing one of multiple possible virtual address
656 space sizes. The level of translation table is determined by
657 a combination of page size and virtual address space size.
658
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100659config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100660 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100661 depends on ARM64_16K_PAGES
662
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100663config ARM64_VA_BITS_39
664 bool "39-bit"
665 depends on ARM64_4K_PAGES
666
667config ARM64_VA_BITS_42
668 bool "42-bit"
669 depends on ARM64_64K_PAGES
670
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100671config ARM64_VA_BITS_47
672 bool "47-bit"
673 depends on ARM64_16K_PAGES
674
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100675config ARM64_VA_BITS_48
676 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100677
678endchoice
679
680config ARM64_VA_BITS
681 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100682 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100683 default 39 if ARM64_VA_BITS_39
684 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100685 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100686 default 48 if ARM64_VA_BITS_48
687
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000688choice
689 prompt "Physical address space size"
690 default ARM64_PA_BITS_48
691 help
692 Choose the maximum physical address range that the kernel will
693 support.
694
695config ARM64_PA_BITS_48
696 bool "48-bit"
697
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000698config ARM64_PA_BITS_52
699 bool "52-bit (ARMv8.2)"
700 depends on ARM64_64K_PAGES
701 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
702 help
703 Enable support for a 52-bit physical address space, introduced as
704 part of the ARMv8.2-LPA extension.
705
706 With this enabled, the kernel will also continue to work on CPUs that
707 do not support ARMv8.2-LPA, but with some added memory overhead (and
708 minor performance overhead).
709
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000710endchoice
711
712config ARM64_PA_BITS
713 int
714 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000715 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000716
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100717config CPU_BIG_ENDIAN
718 bool "Build big-endian kernel"
719 help
720 Say Y if you plan on running a kernel in big-endian mode.
721
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100722config SCHED_MC
723 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100724 help
725 Multi-core scheduler support improves the CPU scheduler's decision
726 making when dealing with multi-core CPU chips at a cost of slightly
727 increased overhead in some places. If unsure say N here.
728
729config SCHED_SMT
730 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100731 help
732 Improves the CPU scheduler's decision making when dealing with
733 MultiThreading at a cost of slightly increased overhead in some
734 places. If unsure say N here.
735
736config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000737 int "Maximum number of CPUs (2-4096)"
738 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100739 # These have to remain sorted largest to smallest
740 default "64"
741
742config HOTPLUG_CPU
743 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800744 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100745 help
746 Say Y here to experiment with turning CPUs off and on. CPUs
747 can be controlled through /sys/devices/system/cpu.
748
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700749# Common NUMA Features
750config NUMA
751 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800752 select ACPI_NUMA if ACPI
753 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700754 help
755 Enable NUMA (Non Uniform Memory Access) support.
756
757 The kernel will try to allocate memory used by a CPU on the
758 local memory of the CPU and add some more
759 NUMA awareness to the kernel.
760
761config NODES_SHIFT
762 int "Maximum NUMA Nodes (as a power of 2)"
763 range 1 10
764 default "2"
765 depends on NEED_MULTIPLE_NODES
766 help
767 Specify the maximum number of NUMA Nodes available on the target
768 system. Increases memory reserved to accommodate various tables.
769
770config USE_PERCPU_NUMA_NODE_ID
771 def_bool y
772 depends on NUMA
773
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800774config HAVE_SETUP_PER_CPU_AREA
775 def_bool y
776 depends on NUMA
777
778config NEED_PER_CPU_EMBED_FIRST_CHUNK
779 def_bool y
780 depends on NUMA
781
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000782config HOLES_IN_ZONE
783 def_bool y
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000784
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800785source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100786
Laura Abbott83863f22016-02-05 16:24:47 -0800787config ARCH_SUPPORTS_DEBUG_PAGEALLOC
788 def_bool y
789
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100790config ARCH_SPARSEMEM_ENABLE
791 def_bool y
792 select SPARSEMEM_VMEMMAP_ENABLE
793
794config ARCH_SPARSEMEM_DEFAULT
795 def_bool ARCH_SPARSEMEM_ENABLE
796
797config ARCH_SELECT_MEMORY_MODEL
798 def_bool ARCH_SPARSEMEM_ENABLE
799
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700800config ARCH_FLATMEM_ENABLE
Arnd Bergmann54501ac2018-07-10 17:16:27 +0200801 def_bool !NUMA
Nikunj Kelae7d4bac2018-07-06 10:47:24 -0700802
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100803config HAVE_ARCH_PFN_VALID
James Morse8a695a52018-08-31 16:19:43 +0100804 def_bool y
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100805
806config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100807 def_bool y
808 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100809
Steve Capper084bd292013-04-10 13:48:00 +0100810config SYS_SUPPORTS_HUGETLBFS
811 def_bool y
812
Steve Capper084bd292013-04-10 13:48:00 +0100813config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100814 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100815
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100816config ARCH_HAS_CACHE_LINE_SIZE
817 def_bool y
818
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000819config SECCOMP
820 bool "Enable seccomp to safely compute untrusted bytecode"
821 ---help---
822 This kernel feature is useful for number crunching applications
823 that may need to compute untrusted bytecode during their
824 execution. By using pipes or other transports made available to
825 the process as file descriptors supporting the read/write
826 syscalls, it's possible to isolate those applications in
827 their own address space using seccomp. Once seccomp is
828 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
829 and the task is only allowed to execute a few safe syscalls
830 defined by each seccomp mode.
831
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000832config PARAVIRT
833 bool "Enable paravirtualization code"
834 help
835 This changes the kernel so it can modify itself when it is run
836 under a hypervisor, potentially improving performance significantly
837 over full virtualization.
838
839config PARAVIRT_TIME_ACCOUNTING
840 bool "Paravirtual steal time accounting"
841 select PARAVIRT
842 default n
843 help
844 Select this option to enable fine granularity task steal time
845 accounting. Time spent executing other tasks in parallel with
846 the current vCPU is discounted from the vCPU power. To account for
847 that, there can be a small performance impact.
848
849 If in doubt, say N here.
850
Geoff Levandd28f6df2016-06-23 17:54:48 +0000851config KEXEC
852 depends on PM_SLEEP_SMP
853 select KEXEC_CORE
854 bool "kexec system call"
855 ---help---
856 kexec is a system call that implements the ability to shutdown your
857 current kernel, and to start another kernel. It is like a reboot
858 but it is independent of the system firmware. And like a reboot
859 you can start any kernel with it, not just Linux.
860
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900861config CRASH_DUMP
862 bool "Build kdump crash kernel"
863 help
864 Generate crash dump after being started by kexec. This should
865 be normally only set in special crash dump kernels which are
866 loaded in the main kernel with kexec-tools into a specially
867 reserved region and then later executed after a crash by
868 kdump/kexec.
869
870 For more details see Documentation/kdump/kdump.txt
871
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000872config XEN_DOM0
873 def_bool y
874 depends on XEN
875
876config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700877 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000878 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000879 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000880 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000881 help
882 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
883
Steve Capperd03bb142013-04-25 15:19:21 +0100884config FORCE_MAX_ZONEORDER
885 int
886 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100887 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100888 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100889 help
890 The kernel memory allocator divides physically contiguous memory
891 blocks into "zones", where each zone is a power of two number of
892 pages. This option selects the largest power of two that the kernel
893 keeps in the memory allocator. If you need to allocate very large
894 blocks of physically contiguous memory, then you may need to
895 increase this value.
896
897 This config option is actually maximum order plus one. For example,
898 a value of 11 means that the largest free memory block is 2^10 pages.
899
900 We make sure that we can allocate upto a HugePage size for each configuration.
901 Hence we have :
902 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
903
904 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
905 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100906
Will Deacon084eb772017-11-14 14:41:01 +0000907config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000908 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000909 default y
910 help
Will Deacon06170522017-11-14 16:19:39 +0000911 Speculation attacks against some high-performance processors can
912 be used to bypass MMU permission checks and leak kernel data to
913 userspace. This can be defended against by unmapping the kernel
914 when running in userspace, mapping it back in on exception entry
915 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000916
917 If unsure, say Y.
918
Will Deacon0f15adb2018-01-03 11:17:58 +0000919config HARDEN_BRANCH_PREDICTOR
920 bool "Harden the branch predictor against aliasing attacks" if EXPERT
921 default y
922 help
923 Speculation attacks against some high-performance processors rely on
924 being able to manipulate the branch predictor for a victim context by
925 executing aliasing branches in the attacker context. Such attacks
926 can be partially mitigated against by clearing internal branch
927 predictor state and limiting the prediction logic in some situations.
928
929 This config option will take CPU-specific actions to harden the
930 branch predictor against aliasing attacks and may rely on specific
931 instruction sequences or control bits being set by the system
932 firmware.
933
934 If unsure, say Y.
935
Marc Zyngierdee39242018-02-15 11:47:14 +0000936config HARDEN_EL2_VECTORS
937 bool "Harden EL2 vector mapping against system register leak" if EXPERT
938 default y
939 help
940 Speculation attacks against some high-performance processors can
941 be used to leak privileged information such as the vector base
942 register, resulting in a potential defeat of the EL2 layout
943 randomization.
944
945 This config option will map the vectors to a fixed location,
946 independent of the EL2 code mapping, so that revealing VBAR_EL2
947 to an attacker does not give away any extra information. This
948 only gets enabled on affected CPUs.
949
950 If unsure, say Y.
951
Marc Zyngiera725e3d2018-05-29 13:11:08 +0100952config ARM64_SSBD
953 bool "Speculative Store Bypass Disable" if EXPERT
954 default y
955 help
956 This enables mitigation of the bypassing of previous stores
957 by speculative loads.
958
959 If unsure, say Y.
960
Will Deacon1b907f42014-11-20 16:51:10 +0000961menuconfig ARMV8_DEPRECATED
962 bool "Emulate deprecated/obsolete ARMv8 instructions"
963 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000964 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000965 help
966 Legacy software support may require certain instructions
967 that have been deprecated or obsoleted in the architecture.
968
969 Enable this config to enable selective emulation of these
970 features.
971
972 If unsure, say Y
973
974if ARMV8_DEPRECATED
975
976config SWP_EMULATION
977 bool "Emulate SWP/SWPB instructions"
978 help
979 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
980 they are always undefined. Say Y here to enable software
981 emulation of these instructions for userspace using LDXR/STXR.
982
983 In some older versions of glibc [<=2.8] SWP is used during futex
984 trylock() operations with the assumption that the code will not
985 be preempted. This invalid assumption may be more likely to fail
986 with SWP emulation enabled, leading to deadlock of the user
987 application.
988
989 NOTE: when accessing uncached shared regions, LDXR/STXR rely
990 on an external transaction monitoring block called a global
991 monitor to maintain update atomicity. If your system does not
992 implement a global monitor, this option can cause programs that
993 perform SWP operations to uncached memory to deadlock.
994
995 If unsure, say Y
996
997config CP15_BARRIER_EMULATION
998 bool "Emulate CP15 Barrier instructions"
999 help
1000 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1001 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1002 strongly recommended to use the ISB, DSB, and DMB
1003 instructions instead.
1004
1005 Say Y here to enable software emulation of these
1006 instructions for AArch32 userspace code. When this option is
1007 enabled, CP15 barrier usage is traced which can help
1008 identify software that needs updating.
1009
1010 If unsure, say Y
1011
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +00001012config SETEND_EMULATION
1013 bool "Emulate SETEND instruction"
1014 help
1015 The SETEND instruction alters the data-endianness of the
1016 AArch32 EL0, and is deprecated in ARMv8.
1017
1018 Say Y here to enable software emulation of the instruction
1019 for AArch32 userspace code.
1020
1021 Note: All the cpus on the system must have mixed endian support at EL0
1022 for this feature to be enabled. If a new CPU - which doesn't support mixed
1023 endian - is hotplugged in after this feature has been enabled, there could
1024 be unexpected results in the applications.
1025
1026 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +00001027endif
1028
Catalin Marinasba428222016-07-01 18:25:31 +01001029config ARM64_SW_TTBR0_PAN
1030 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1031 help
1032 Enabling this option prevents the kernel from accessing
1033 user-space memory directly by pointing TTBR0_EL1 to a reserved
1034 zeroed area and reserved ASID. The user access routines
1035 restore the valid TTBR0_EL1 temporarily.
1036
Will Deacon0e4a0702015-07-27 15:54:13 +01001037menu "ARMv8.1 architectural features"
1038
1039config ARM64_HW_AFDBM
1040 bool "Support for hardware updates of the Access and Dirty page flags"
1041 default y
1042 help
1043 The ARMv8.1 architecture extensions introduce support for
1044 hardware updates of the access and dirty information in page
1045 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1046 capable processors, accesses to pages with PTE_AF cleared will
1047 set this bit instead of raising an access flag fault.
1048 Similarly, writes to read-only pages with the DBM bit set will
1049 clear the read-only bit (AP[2]) instead of raising a
1050 permission fault.
1051
1052 Kernels built with this configuration option enabled continue
1053 to work on pre-ARMv8.1 hardware and the performance impact is
1054 minimal. If unsure, say Y.
1055
1056config ARM64_PAN
1057 bool "Enable support for Privileged Access Never (PAN)"
1058 default y
1059 help
1060 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1061 prevents the kernel or hypervisor from accessing user-space (EL0)
1062 memory directly.
1063
1064 Choosing this option will cause any unprotected (not using
1065 copy_to_user et al) memory access to fail with a permission fault.
1066
1067 The feature is detected at runtime, and will remain as a 'nop'
1068 instruction if the cpu does not implement the feature.
1069
1070config ARM64_LSE_ATOMICS
1071 bool "Atomic instructions"
Will Deacon7bd99b42018-05-21 19:14:22 +01001072 default y
Will Deacon0e4a0702015-07-27 15:54:13 +01001073 help
1074 As part of the Large System Extensions, ARMv8.1 introduces new
1075 atomic instructions that are designed specifically to scale in
1076 very large systems.
1077
1078 Say Y here to make use of these instructions for the in-kernel
1079 atomic routines. This incurs a small overhead on CPUs that do
1080 not support these instructions and requires the kernel to be
Will Deacon7bd99b42018-05-21 19:14:22 +01001081 built with binutils >= 2.25 in order for the new instructions
1082 to be used.
Will Deacon0e4a0702015-07-27 15:54:13 +01001083
Marc Zyngier1f364c82014-02-19 09:33:14 +00001084config ARM64_VHE
1085 bool "Enable support for Virtualization Host Extensions (VHE)"
1086 default y
1087 help
1088 Virtualization Host Extensions (VHE) allow the kernel to run
1089 directly at EL2 (instead of EL1) on processors that support
1090 it. This leads to better performance for KVM, as they reduce
1091 the cost of the world switch.
1092
1093 Selecting this option allows the VHE feature to be detected
1094 at runtime, and does not affect processors that do not
1095 implement this feature.
1096
Will Deacon0e4a0702015-07-27 15:54:13 +01001097endmenu
1098
Will Deaconf9933182016-02-26 16:30:14 +00001099menu "ARMv8.2 architectural features"
1100
James Morse57f49592016-02-05 14:58:48 +00001101config ARM64_UAO
1102 bool "Enable support for User Access Override (UAO)"
1103 default y
1104 help
1105 User Access Override (UAO; part of the ARMv8.2 Extensions)
1106 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001107 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001108
1109 This option changes get_user() and friends to use the 'unprivileged'
1110 variant of the load/store instructions. This ensures that user-space
1111 really did have access to the supplied memory. When addr_limit is
1112 set to kernel memory the UAO bit will be set, allowing privileged
1113 access to kernel memory.
1114
1115 Choosing this option will cause copy_to_user() et al to use user-space
1116 memory permissions.
1117
1118 The feature is detected at runtime, the kernel will use the
1119 regular load/store instructions if the cpu does not implement the
1120 feature.
1121
Robin Murphyd50e0712017-07-25 11:55:42 +01001122config ARM64_PMEM
1123 bool "Enable support for persistent memory"
1124 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001125 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001126 help
1127 Say Y to enable support for the persistent memory API based on the
1128 ARMv8.2 DCPoP feature.
1129
1130 The feature is detected at runtime, and the kernel will use DC CVAC
1131 operations if DC CVAP is not supported (following the behaviour of
1132 DC CVAP itself if the system does not define a point of persistence).
1133
Xie XiuQi64c02722018-01-15 19:38:56 +00001134config ARM64_RAS_EXTN
1135 bool "Enable support for RAS CPU Extensions"
1136 default y
1137 help
1138 CPUs that support the Reliability, Availability and Serviceability
1139 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1140 errors, classify them and report them to software.
1141
1142 On CPUs with these extensions system software can use additional
1143 barriers to determine if faults are pending and read the
1144 classification from a new set of registers.
1145
1146 Selecting this feature will allow the kernel to use these barriers
1147 and access the new registers if the system supports the extension.
1148 Platform RAS features may additionally depend on firmware support.
1149
Vladimir Murzin5ffdfae2018-07-31 14:08:56 +01001150config ARM64_CNP
1151 bool "Enable support for Common Not Private (CNP) translations"
1152 default y
1153 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1154 help
1155 Common Not Private (CNP) allows translation table entries to
1156 be shared between different PEs in the same inner shareable
1157 domain, so the hardware can use this fact to optimise the
1158 caching of such entries in the TLB.
1159
1160 Selecting this option allows the CNP feature to be detected
1161 at runtime, and does not affect PEs that do not implement
1162 this feature.
1163
Will Deaconf9933182016-02-26 16:30:14 +00001164endmenu
1165
Dave Martinddd25ad2017-10-31 15:51:02 +00001166config ARM64_SVE
1167 bool "ARM Scalable Vector Extension support"
1168 default y
Dave Martin85acda32018-04-20 16:20:43 +01001169 depends on !KVM || ARM64_VHE
Dave Martinddd25ad2017-10-31 15:51:02 +00001170 help
1171 The Scalable Vector Extension (SVE) is an extension to the AArch64
1172 execution state which complements and extends the SIMD functionality
1173 of the base architecture to support much larger vectors and to enable
1174 additional vectorisation opportunities.
1175
1176 To enable use of this extension on CPUs that implement it, say Y.
1177
Dave Martin50436942018-03-23 18:08:31 +00001178 Note that for architectural reasons, firmware _must_ implement SVE
1179 support when running on SVE capable hardware. The required support
1180 is present in:
1181
1182 * version 1.5 and later of the ARM Trusted Firmware
1183 * the AArch64 boot wrapper since commit 5e1261e08abf
1184 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1185
1186 For other firmware implementations, consult the firmware documentation
1187 or vendor.
1188
1189 If you need the kernel to boot on SVE-capable hardware with broken
1190 firmware, you may need to say N here until you get your firmware
1191 fixed. Otherwise, you may experience firmware panics or lockups when
1192 booting the kernel. If unsure and you are not observing these
1193 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001194
Dave Martin85acda32018-04-20 16:20:43 +01001195 CPUs that support SVE are architecturally required to support the
1196 Virtualization Host Extensions (VHE), so the kernel makes no
1197 provision for supporting SVE alongside KVM without VHE enabled.
1198 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1199 KVM in the same kernel image.
1200
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001201config ARM64_MODULE_PLTS
1202 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001203 select HAVE_MOD_ARCH_SPECIFIC
1204
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001205config RELOCATABLE
1206 bool
1207 help
1208 This builds the kernel as a Position Independent Executable (PIE),
1209 which retains all relocation metadata required to relocate the
1210 kernel binary at runtime to a different virtual address than the
1211 address it was linked at.
1212 Since AArch64 uses the RELA relocation format, this requires a
1213 relocation pass at runtime even if the kernel is loaded at the
1214 same address it was linked at.
1215
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001216config RANDOMIZE_BASE
1217 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001218 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001219 select RELOCATABLE
1220 help
1221 Randomizes the virtual address at which the kernel image is
1222 loaded, as a security feature that deters exploit attempts
1223 relying on knowledge of the location of kernel internals.
1224
1225 It is the bootloader's job to provide entropy, by passing a
1226 random u64 value in /chosen/kaslr-seed at kernel entry.
1227
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001228 When booting via the UEFI stub, it will invoke the firmware's
1229 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1230 to the kernel proper. In addition, it will randomise the physical
1231 location of the kernel Image as well.
1232
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001233 If unsure, say N.
1234
1235config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001236 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001237 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001238 default y
1239 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001240 Randomizes the location of the module region inside a 4 GB window
1241 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001242 to leak information about the location of core kernel data structures
1243 but it does imply that function calls between modules and the core
1244 kernel will need to be resolved via veneers in the module PLT.
1245
1246 When this option is not set, the module region will be randomized over
1247 a limited range that contains the [_stext, _etext] interval of the
1248 core kernel, so branch relocations are always in range.
1249
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001250endmenu
1251
1252menu "Boot options"
1253
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001254config ARM64_ACPI_PARKING_PROTOCOL
1255 bool "Enable support for the ARM64 ACPI parking protocol"
1256 depends on ACPI
1257 help
1258 Enable support for the ARM64 ACPI parking protocol. If disabled
1259 the kernel will not allow booting through the ARM64 ACPI parking
1260 protocol even if the corresponding data is present in the ACPI
1261 MADT table.
1262
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001263config CMDLINE
1264 string "Default kernel command string"
1265 default ""
1266 help
1267 Provide a set of default command-line options at build time by
1268 entering them here. As a minimum, you should specify the the
1269 root device (e.g. root=/dev/nfs).
1270
1271config CMDLINE_FORCE
1272 bool "Always use the default kernel command string"
1273 help
1274 Always use the default kernel command string, even if the boot
1275 loader passes other arguments to the kernel.
1276 This is useful if you cannot or don't want to change the
1277 command-line options your boot loader passes to the kernel.
1278
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001279config EFI_STUB
1280 bool
1281
Mark Salterf84d0272014-04-15 21:59:30 -04001282config EFI
1283 bool "UEFI runtime support"
1284 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001285 depends on KERNEL_MODE_NEON
Arnd Bergmann2c870e62018-07-24 11:48:45 +02001286 select ARCH_SUPPORTS_ACPI
Mark Salterf84d0272014-04-15 21:59:30 -04001287 select LIBFDT
1288 select UCS2_STRING
1289 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001290 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001291 select EFI_STUB
1292 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001293 default y
1294 help
1295 This option provides support for runtime services provided
1296 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001297 clock, and platform reset). A UEFI stub is also provided to
1298 allow the kernel to be booted as an EFI application. This
1299 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001300
Yi Lid1ae8c02014-10-04 23:46:43 +08001301config DMI
1302 bool "Enable support for SMBIOS (DMI) tables"
1303 depends on EFI
1304 default y
1305 help
1306 This enables SMBIOS/DMI feature for systems.
1307
1308 This option is only useful on systems that have UEFI firmware.
1309 However, even with this option, the resultant kernel should
1310 continue to boot on existing non-UEFI platforms.
1311
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001312endmenu
1313
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001314config COMPAT
1315 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001316 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001317 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001318 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001319 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001320 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001321 help
1322 This option enables support for a 32-bit EL0 running under a 64-bit
1323 kernel at EL1. AArch32-specific components such as system calls,
1324 the user helper functions, VFP support and the ptrace interface are
1325 handled appropriately by the kernel.
1326
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001327 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1328 that you will only be able to execute AArch32 binaries that were compiled
1329 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001330
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001331 If you want to execute 32-bit userspace applications, say Y.
1332
1333config SYSVIPC_COMPAT
1334 def_bool y
1335 depends on COMPAT && SYSVIPC
1336
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001337menu "Power management options"
1338
1339source "kernel/power/Kconfig"
1340
James Morse82869ac2016-04-27 17:47:12 +01001341config ARCH_HIBERNATION_POSSIBLE
1342 def_bool y
1343 depends on CPU_PM
1344
1345config ARCH_HIBERNATION_HEADER
1346 def_bool y
1347 depends on HIBERNATION
1348
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001349config ARCH_SUSPEND_POSSIBLE
1350 def_bool y
1351
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001352endmenu
1353
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001354menu "CPU Power Management"
1355
1356source "drivers/cpuidle/Kconfig"
1357
Rob Herring52e7e812014-02-24 11:27:57 +09001358source "drivers/cpufreq/Kconfig"
1359
1360endmenu
1361
Mark Salterf84d0272014-04-15 21:59:30 -04001362source "drivers/firmware/Kconfig"
1363
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001364source "drivers/acpi/Kconfig"
1365
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001366source "arch/arm64/kvm/Kconfig"
1367
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001368if CRYPTO
1369source "arch/arm64/crypto/Kconfig"
1370endif