Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 1 | #include <dt-bindings/clock/tegra20-car.h> |
Stephen Warren | 3325f1b | 2013-02-12 17:25:15 -0700 | [diff] [blame] | 2 | #include <dt-bindings/gpio/tegra-gpio.h> |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 3 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
Stephen Warren | 3325f1b | 2013-02-12 17:25:15 -0700 | [diff] [blame] | 4 | |
Stephen Warren | 1bd0bd4 | 2012-10-17 16:38:21 -0600 | [diff] [blame] | 5 | #include "skeleton.dtsi" |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 6 | |
| 7 | / { |
| 8 | compatible = "nvidia,tegra20"; |
| 9 | interrupt-parent = <&intc>; |
| 10 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 11 | aliases { |
| 12 | serial0 = &uarta; |
| 13 | serial1 = &uartb; |
| 14 | serial2 = &uartc; |
| 15 | serial3 = &uartd; |
| 16 | serial4 = &uarte; |
| 17 | }; |
| 18 | |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 19 | host1x { |
| 20 | compatible = "nvidia,tegra20-host1x", "simple-bus"; |
| 21 | reg = <0x50000000 0x00024000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 22 | interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ |
| 23 | <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 24 | clocks = <&tegra_car TEGRA20_CLK_HOST1X>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 25 | resets = <&tegra_car 28>; |
| 26 | reset-names = "host1x"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 27 | |
| 28 | #address-cells = <1>; |
| 29 | #size-cells = <1>; |
| 30 | |
| 31 | ranges = <0x54000000 0x54000000 0x04000000>; |
| 32 | |
| 33 | mpe { |
| 34 | compatible = "nvidia,tegra20-mpe"; |
| 35 | reg = <0x54040000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 36 | interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 37 | clocks = <&tegra_car TEGRA20_CLK_MPE>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 38 | resets = <&tegra_car 60>; |
| 39 | reset-names = "mpe"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 40 | }; |
| 41 | |
| 42 | vi { |
| 43 | compatible = "nvidia,tegra20-vi"; |
| 44 | reg = <0x54080000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 45 | interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 46 | clocks = <&tegra_car TEGRA20_CLK_VI>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 47 | resets = <&tegra_car 20>; |
| 48 | reset-names = "vi"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 49 | }; |
| 50 | |
| 51 | epp { |
| 52 | compatible = "nvidia,tegra20-epp"; |
| 53 | reg = <0x540c0000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 54 | interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 55 | clocks = <&tegra_car TEGRA20_CLK_EPP>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 56 | resets = <&tegra_car 19>; |
| 57 | reset-names = "epp"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 58 | }; |
| 59 | |
| 60 | isp { |
| 61 | compatible = "nvidia,tegra20-isp"; |
| 62 | reg = <0x54100000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 63 | interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 64 | clocks = <&tegra_car TEGRA20_CLK_ISP>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 65 | resets = <&tegra_car 23>; |
| 66 | reset-names = "isp"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 67 | }; |
| 68 | |
| 69 | gr2d { |
| 70 | compatible = "nvidia,tegra20-gr2d"; |
| 71 | reg = <0x54140000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 72 | interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 73 | clocks = <&tegra_car TEGRA20_CLK_GR2D>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 74 | resets = <&tegra_car 21>; |
| 75 | reset-names = "2d"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 76 | }; |
| 77 | |
| 78 | gr3d { |
| 79 | compatible = "nvidia,tegra20-gr3d"; |
| 80 | reg = <0x54180000 0x00040000>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 81 | clocks = <&tegra_car TEGRA20_CLK_GR3D>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 82 | resets = <&tegra_car 24>; |
| 83 | reset-names = "3d"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 84 | }; |
| 85 | |
| 86 | dc@54200000 { |
| 87 | compatible = "nvidia,tegra20-dc"; |
| 88 | reg = <0x54200000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 89 | interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 90 | clocks = <&tegra_car TEGRA20_CLK_DISP1>, |
| 91 | <&tegra_car TEGRA20_CLK_PLL_P>; |
Stephen Warren | d8f6479 | 2013-11-06 14:00:25 -0700 | [diff] [blame] | 92 | clock-names = "dc", "parent"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 93 | resets = <&tegra_car 27>; |
| 94 | reset-names = "dc"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 95 | |
| 96 | rgb { |
| 97 | status = "disabled"; |
| 98 | }; |
| 99 | }; |
| 100 | |
| 101 | dc@54240000 { |
| 102 | compatible = "nvidia,tegra20-dc"; |
| 103 | reg = <0x54240000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 104 | interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 105 | clocks = <&tegra_car TEGRA20_CLK_DISP2>, |
| 106 | <&tegra_car TEGRA20_CLK_PLL_P>; |
Stephen Warren | d8f6479 | 2013-11-06 14:00:25 -0700 | [diff] [blame] | 107 | clock-names = "dc", "parent"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 108 | resets = <&tegra_car 26>; |
| 109 | reset-names = "dc"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 110 | |
| 111 | rgb { |
| 112 | status = "disabled"; |
| 113 | }; |
| 114 | }; |
| 115 | |
| 116 | hdmi { |
| 117 | compatible = "nvidia,tegra20-hdmi"; |
| 118 | reg = <0x54280000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 119 | interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 120 | clocks = <&tegra_car TEGRA20_CLK_HDMI>, |
| 121 | <&tegra_car TEGRA20_CLK_PLL_D_OUT0>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 122 | clock-names = "hdmi", "parent"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 123 | resets = <&tegra_car 51>; |
| 124 | reset-names = "hdmi"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 125 | status = "disabled"; |
| 126 | }; |
| 127 | |
| 128 | tvo { |
| 129 | compatible = "nvidia,tegra20-tvo"; |
| 130 | reg = <0x542c0000 0x00040000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 131 | interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 132 | clocks = <&tegra_car TEGRA20_CLK_TVO>; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 133 | status = "disabled"; |
| 134 | }; |
| 135 | |
| 136 | dsi { |
| 137 | compatible = "nvidia,tegra20-dsi"; |
| 138 | reg = <0x54300000 0x00040000>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 139 | clocks = <&tegra_car TEGRA20_CLK_DSI>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 140 | resets = <&tegra_car 48>; |
| 141 | reset-names = "dsi"; |
Thierry Reding | ed821f0 | 2012-11-15 22:07:54 +0100 | [diff] [blame] | 142 | status = "disabled"; |
| 143 | }; |
| 144 | }; |
| 145 | |
Stephen Warren | 73368ba | 2012-09-19 14:17:24 -0600 | [diff] [blame] | 146 | timer@50004600 { |
| 147 | compatible = "arm,cortex-a9-twd-timer"; |
| 148 | reg = <0x50040600 0x20>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 149 | interrupts = <GIC_PPI 13 |
| 150 | (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 151 | clocks = <&tegra_car TEGRA20_CLK_TWD>; |
Stephen Warren | 73368ba | 2012-09-19 14:17:24 -0600 | [diff] [blame] | 152 | }; |
| 153 | |
Stephen Warren | f9eb26a | 2012-05-11 16:17:47 -0600 | [diff] [blame] | 154 | intc: interrupt-controller { |
pdeschrijver@nvidia.com | 0d4f747 | 2011-11-29 18:29:19 -0700 | [diff] [blame] | 155 | compatible = "arm,cortex-a9-gic"; |
Stephen Warren | 5ff4888 | 2012-05-11 16:26:03 -0600 | [diff] [blame] | 156 | reg = <0x50041000 0x1000 |
| 157 | 0x50040100 0x0100>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 158 | interrupt-controller; |
| 159 | #interrupt-cells = <3>; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 160 | }; |
| 161 | |
Stephen Warren | bb2c1de | 2013-01-14 10:09:16 -0700 | [diff] [blame] | 162 | cache-controller { |
| 163 | compatible = "arm,pl310-cache"; |
| 164 | reg = <0x50043000 0x1000>; |
| 165 | arm,data-latency = <5 5 2>; |
| 166 | arm,tag-latency = <4 4 2>; |
| 167 | cache-unified; |
| 168 | cache-level = <2>; |
| 169 | }; |
| 170 | |
Stephen Warren | 2f2b7fb | 2012-09-19 12:02:31 -0600 | [diff] [blame] | 171 | timer@60005000 { |
| 172 | compatible = "nvidia,tegra20-timer"; |
| 173 | reg = <0x60005000 0x60>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 174 | interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, |
| 175 | <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, |
| 176 | <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, |
| 177 | <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 178 | clocks = <&tegra_car TEGRA20_CLK_TIMER>; |
Stephen Warren | 2f2b7fb | 2012-09-19 12:02:31 -0600 | [diff] [blame] | 179 | }; |
| 180 | |
Stephen Warren | 270f8ce | 2013-01-11 13:16:22 +0530 | [diff] [blame] | 181 | tegra_car: clock { |
| 182 | compatible = "nvidia,tegra20-car"; |
| 183 | reg = <0x60006000 0x1000>; |
| 184 | #clock-cells = <1>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 185 | #reset-cells = <1>; |
Stephen Warren | 270f8ce | 2013-01-11 13:16:22 +0530 | [diff] [blame] | 186 | }; |
| 187 | |
Stephen Warren | f9eb26a | 2012-05-11 16:17:47 -0600 | [diff] [blame] | 188 | apbdma: dma { |
Stephen Warren | 8051b75 | 2012-01-11 16:09:54 -0700 | [diff] [blame] | 189 | compatible = "nvidia,tegra20-apbdma"; |
| 190 | reg = <0x6000a000 0x1200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 191 | interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, |
| 192 | <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, |
| 193 | <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, |
| 194 | <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, |
| 195 | <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, |
| 196 | <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, |
| 197 | <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, |
| 198 | <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, |
| 199 | <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, |
| 200 | <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, |
| 201 | <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, |
| 202 | <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, |
| 203 | <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, |
| 204 | <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, |
| 205 | <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, |
| 206 | <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 207 | clocks = <&tegra_car TEGRA20_CLK_APBDMA>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 208 | resets = <&tegra_car 34>; |
| 209 | reset-names = "dma"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 210 | #dma-cells = <1>; |
Stephen Warren | 8051b75 | 2012-01-11 16:09:54 -0700 | [diff] [blame] | 211 | }; |
| 212 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 213 | ahb { |
| 214 | compatible = "nvidia,tegra20-ahb"; |
| 215 | reg = <0x6000c004 0x10c>; /* AHB Arbitration + Gizmo Controller */ |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 216 | }; |
| 217 | |
Stephen Warren | f9eb26a | 2012-05-11 16:17:47 -0600 | [diff] [blame] | 218 | gpio: gpio { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 219 | compatible = "nvidia,tegra20-gpio"; |
Stephen Warren | 95decf8 | 2012-05-11 16:11:38 -0600 | [diff] [blame] | 220 | reg = <0x6000d000 0x1000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 221 | interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, |
| 222 | <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, |
| 223 | <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, |
| 224 | <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, |
| 225 | <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, |
| 226 | <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, |
| 227 | <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 228 | #gpio-cells = <2>; |
| 229 | gpio-controller; |
Stephen Warren | 6f74dc9 | 2012-01-04 08:39:37 +0000 | [diff] [blame] | 230 | #interrupt-cells = <2>; |
| 231 | interrupt-controller; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 232 | }; |
| 233 | |
Stephen Warren | f9eb26a | 2012-05-11 16:17:47 -0600 | [diff] [blame] | 234 | pinmux: pinmux { |
Stephen Warren | f62f548 | 2011-10-11 16:16:13 -0600 | [diff] [blame] | 235 | compatible = "nvidia,tegra20-pinmux"; |
Stephen Warren | 95decf8 | 2012-05-11 16:11:38 -0600 | [diff] [blame] | 236 | reg = <0x70000014 0x10 /* Tri-state registers */ |
| 237 | 0x70000080 0x20 /* Mux registers */ |
| 238 | 0x700000a0 0x14 /* Pull-up/down registers */ |
| 239 | 0x70000868 0xa8>; /* Pad control registers */ |
Stephen Warren | f62f548 | 2011-10-11 16:16:13 -0600 | [diff] [blame] | 240 | }; |
| 241 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 242 | das { |
| 243 | compatible = "nvidia,tegra20-das"; |
| 244 | reg = <0x70000c00 0x80>; |
| 245 | }; |
Stephen Warren | fc5c306 | 2013-03-06 11:28:32 -0700 | [diff] [blame] | 246 | |
Lucas Stach | 0698ed1 | 2013-01-05 02:18:44 +0100 | [diff] [blame] | 247 | tegra_ac97: ac97 { |
| 248 | compatible = "nvidia,tegra20-ac97"; |
| 249 | reg = <0x70002000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 250 | interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; |
Lucas Stach | 0698ed1 | 2013-01-05 02:18:44 +0100 | [diff] [blame] | 251 | nvidia,dma-request-selector = <&apbdma 12>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 252 | clocks = <&tegra_car TEGRA20_CLK_AC97>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 253 | resets = <&tegra_car 3>; |
| 254 | reset-names = "ac97"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 255 | dmas = <&apbdma 12>, <&apbdma 12>; |
| 256 | dma-names = "rx", "tx"; |
Lucas Stach | 0698ed1 | 2013-01-05 02:18:44 +0100 | [diff] [blame] | 257 | status = "disabled"; |
| 258 | }; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 259 | |
| 260 | tegra_i2s1: i2s@70002800 { |
| 261 | compatible = "nvidia,tegra20-i2s"; |
| 262 | reg = <0x70002800 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 263 | interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 264 | nvidia,dma-request-selector = <&apbdma 2>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 265 | clocks = <&tegra_car TEGRA20_CLK_I2S1>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 266 | resets = <&tegra_car 11>; |
| 267 | reset-names = "i2s"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 268 | dmas = <&apbdma 2>, <&apbdma 2>; |
| 269 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 270 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 271 | }; |
| 272 | |
| 273 | tegra_i2s2: i2s@70002a00 { |
| 274 | compatible = "nvidia,tegra20-i2s"; |
| 275 | reg = <0x70002a00 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 276 | interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 277 | nvidia,dma-request-selector = <&apbdma 1>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 278 | clocks = <&tegra_car TEGRA20_CLK_I2S2>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 279 | resets = <&tegra_car 18>; |
| 280 | reset-names = "i2s"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 281 | dmas = <&apbdma 1>, <&apbdma 1>; |
| 282 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 283 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 284 | }; |
| 285 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 286 | /* |
| 287 | * There are two serial driver i.e. 8250 based simple serial |
| 288 | * driver and APB DMA based serial driver for higher baudrate |
| 289 | * and performace. To enable the 8250 based driver, the compatible |
| 290 | * is "nvidia,tegra20-uart" and to enable the APB DMA based serial |
| 291 | * driver, the comptible is "nvidia,tegra20-hsuart". |
| 292 | */ |
| 293 | uarta: serial@70006000 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 294 | compatible = "nvidia,tegra20-uart"; |
| 295 | reg = <0x70006000 0x40>; |
| 296 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 297 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 298 | nvidia,dma-request-selector = <&apbdma 8>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 299 | clocks = <&tegra_car TEGRA20_CLK_UARTA>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 300 | resets = <&tegra_car 6>; |
| 301 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 302 | dmas = <&apbdma 8>, <&apbdma 8>; |
| 303 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 304 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 305 | }; |
| 306 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 307 | uartb: serial@70006040 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 308 | compatible = "nvidia,tegra20-uart"; |
| 309 | reg = <0x70006040 0x40>; |
| 310 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 311 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 312 | nvidia,dma-request-selector = <&apbdma 9>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 313 | clocks = <&tegra_car TEGRA20_CLK_UARTB>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 314 | resets = <&tegra_car 7>; |
| 315 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 316 | dmas = <&apbdma 9>, <&apbdma 9>; |
| 317 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 318 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 319 | }; |
| 320 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 321 | uartc: serial@70006200 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 322 | compatible = "nvidia,tegra20-uart"; |
| 323 | reg = <0x70006200 0x100>; |
| 324 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 325 | interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 326 | nvidia,dma-request-selector = <&apbdma 10>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 327 | clocks = <&tegra_car TEGRA20_CLK_UARTC>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 328 | resets = <&tegra_car 55>; |
| 329 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 330 | dmas = <&apbdma 10>, <&apbdma 10>; |
| 331 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 332 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 333 | }; |
| 334 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 335 | uartd: serial@70006300 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 336 | compatible = "nvidia,tegra20-uart"; |
| 337 | reg = <0x70006300 0x100>; |
| 338 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 339 | interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 340 | nvidia,dma-request-selector = <&apbdma 19>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 341 | clocks = <&tegra_car TEGRA20_CLK_UARTD>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 342 | resets = <&tegra_car 65>; |
| 343 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 344 | dmas = <&apbdma 19>, <&apbdma 19>; |
| 345 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 346 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 347 | }; |
| 348 | |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 349 | uarte: serial@70006400 { |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 350 | compatible = "nvidia,tegra20-uart"; |
| 351 | reg = <0x70006400 0x100>; |
| 352 | reg-shift = <2>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 353 | interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | b6551bb | 2012-12-19 12:01:11 +0530 | [diff] [blame] | 354 | nvidia,dma-request-selector = <&apbdma 20>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 355 | clocks = <&tegra_car TEGRA20_CLK_UARTE>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 356 | resets = <&tegra_car 66>; |
| 357 | reset-names = "serial"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 358 | dmas = <&apbdma 20>, <&apbdma 20>; |
| 359 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 360 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 361 | }; |
| 362 | |
Thierry Reding | 2b8b15d | 2012-09-20 17:06:05 +0200 | [diff] [blame] | 363 | pwm: pwm { |
Thierry Reding | 140fd97 | 2011-12-21 08:04:13 +0100 | [diff] [blame] | 364 | compatible = "nvidia,tegra20-pwm"; |
| 365 | reg = <0x7000a000 0x100>; |
| 366 | #pwm-cells = <2>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 367 | clocks = <&tegra_car TEGRA20_CLK_PWM>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 368 | resets = <&tegra_car 17>; |
| 369 | reset-names = "pwm"; |
Andrew Chew | b69cd98 | 2013-03-12 16:40:51 -0700 | [diff] [blame] | 370 | status = "disabled"; |
Thierry Reding | 140fd97 | 2011-12-21 08:04:13 +0100 | [diff] [blame] | 371 | }; |
| 372 | |
Stephen Warren | 380e04a | 2012-09-19 12:13:16 -0600 | [diff] [blame] | 373 | rtc { |
| 374 | compatible = "nvidia,tegra20-rtc"; |
| 375 | reg = <0x7000e000 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 376 | interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 377 | clocks = <&tegra_car TEGRA20_CLK_RTC>; |
Stephen Warren | 380e04a | 2012-09-19 12:13:16 -0600 | [diff] [blame] | 378 | }; |
| 379 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 380 | i2c@7000c000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 381 | compatible = "nvidia,tegra20-i2c"; |
| 382 | reg = <0x7000c000 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 383 | interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 384 | #address-cells = <1>; |
| 385 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 386 | clocks = <&tegra_car TEGRA20_CLK_I2C1>, |
| 387 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 388 | clock-names = "div-clk", "fast-clk"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 389 | resets = <&tegra_car 12>; |
| 390 | reset-names = "i2c"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 391 | dmas = <&apbdma 21>, <&apbdma 21>; |
| 392 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 393 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 394 | }; |
| 395 | |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 396 | spi@7000c380 { |
| 397 | compatible = "nvidia,tegra20-sflash"; |
| 398 | reg = <0x7000c380 0x80>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 399 | interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 400 | nvidia,dma-request-selector = <&apbdma 11>; |
| 401 | #address-cells = <1>; |
| 402 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 403 | clocks = <&tegra_car TEGRA20_CLK_SPI>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 404 | resets = <&tegra_car 43>; |
| 405 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 406 | dmas = <&apbdma 11>, <&apbdma 11>; |
| 407 | dma-names = "rx", "tx"; |
Laxman Dewangan | fa98a11 | 2012-11-13 10:33:39 +0530 | [diff] [blame] | 408 | status = "disabled"; |
| 409 | }; |
| 410 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 411 | i2c@7000c400 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 412 | compatible = "nvidia,tegra20-i2c"; |
| 413 | reg = <0x7000c400 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 414 | interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 415 | #address-cells = <1>; |
| 416 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 417 | clocks = <&tegra_car TEGRA20_CLK_I2C2>, |
| 418 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 419 | clock-names = "div-clk", "fast-clk"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 420 | resets = <&tegra_car 54>; |
| 421 | reset-names = "i2c"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 422 | dmas = <&apbdma 22>, <&apbdma 22>; |
| 423 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 424 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 425 | }; |
| 426 | |
| 427 | i2c@7000c500 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 428 | compatible = "nvidia,tegra20-i2c"; |
| 429 | reg = <0x7000c500 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 430 | interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 431 | #address-cells = <1>; |
| 432 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 433 | clocks = <&tegra_car TEGRA20_CLK_I2C3>, |
| 434 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 435 | clock-names = "div-clk", "fast-clk"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 436 | resets = <&tegra_car 67>; |
| 437 | reset-names = "i2c"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 438 | dmas = <&apbdma 23>, <&apbdma 23>; |
| 439 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 440 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 441 | }; |
| 442 | |
| 443 | i2c@7000d000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 444 | compatible = "nvidia,tegra20-i2c-dvc"; |
| 445 | reg = <0x7000d000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 446 | interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 447 | #address-cells = <1>; |
| 448 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 449 | clocks = <&tegra_car TEGRA20_CLK_DVC>, |
| 450 | <&tegra_car TEGRA20_CLK_PLL_P_OUT3>; |
Prashant Gaikwad | 8d8b43d | 2013-01-11 13:31:21 +0530 | [diff] [blame] | 451 | clock-names = "div-clk", "fast-clk"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 452 | resets = <&tegra_car 47>; |
| 453 | reset-names = "i2c"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 454 | dmas = <&apbdma 24>, <&apbdma 24>; |
| 455 | dma-names = "rx", "tx"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 456 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 457 | }; |
| 458 | |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 459 | spi@7000d400 { |
| 460 | compatible = "nvidia,tegra20-slink"; |
| 461 | reg = <0x7000d400 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 462 | interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 463 | nvidia,dma-request-selector = <&apbdma 15>; |
| 464 | #address-cells = <1>; |
| 465 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 466 | clocks = <&tegra_car TEGRA20_CLK_SBC1>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 467 | resets = <&tegra_car 41>; |
| 468 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 469 | dmas = <&apbdma 15>, <&apbdma 15>; |
| 470 | dma-names = "rx", "tx"; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 471 | status = "disabled"; |
| 472 | }; |
| 473 | |
| 474 | spi@7000d600 { |
| 475 | compatible = "nvidia,tegra20-slink"; |
| 476 | reg = <0x7000d600 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 477 | interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 478 | nvidia,dma-request-selector = <&apbdma 16>; |
| 479 | #address-cells = <1>; |
| 480 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 481 | clocks = <&tegra_car TEGRA20_CLK_SBC2>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 482 | resets = <&tegra_car 44>; |
| 483 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 484 | dmas = <&apbdma 16>, <&apbdma 16>; |
| 485 | dma-names = "rx", "tx"; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 486 | status = "disabled"; |
| 487 | }; |
| 488 | |
| 489 | spi@7000d800 { |
| 490 | compatible = "nvidia,tegra20-slink"; |
Laxman Dewangan | 57471c8 | 2013-03-22 12:35:06 -0600 | [diff] [blame] | 491 | reg = <0x7000d800 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 492 | interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 493 | nvidia,dma-request-selector = <&apbdma 17>; |
| 494 | #address-cells = <1>; |
| 495 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 496 | clocks = <&tegra_car TEGRA20_CLK_SBC3>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 497 | resets = <&tegra_car 46>; |
| 498 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 499 | dmas = <&apbdma 17>, <&apbdma 17>; |
| 500 | dma-names = "rx", "tx"; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 501 | status = "disabled"; |
| 502 | }; |
| 503 | |
| 504 | spi@7000da00 { |
| 505 | compatible = "nvidia,tegra20-slink"; |
| 506 | reg = <0x7000da00 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 507 | interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 508 | nvidia,dma-request-selector = <&apbdma 18>; |
| 509 | #address-cells = <1>; |
| 510 | #size-cells = <0>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 511 | clocks = <&tegra_car TEGRA20_CLK_SBC4>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 512 | resets = <&tegra_car 68>; |
| 513 | reset-names = "spi"; |
Stephen Warren | 034d023 | 2013-11-11 13:05:59 -0700 | [diff] [blame^] | 514 | dmas = <&apbdma 18>, <&apbdma 18>; |
| 515 | dma-names = "rx", "tx"; |
Laxman Dewangan | a86b0db | 2012-10-30 12:35:23 +0530 | [diff] [blame] | 516 | status = "disabled"; |
| 517 | }; |
| 518 | |
Laxman Dewangan | 699ed4b | 2013-01-11 19:03:03 +0530 | [diff] [blame] | 519 | kbc { |
| 520 | compatible = "nvidia,tegra20-kbc"; |
| 521 | reg = <0x7000e200 0x100>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 522 | interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 523 | clocks = <&tegra_car TEGRA20_CLK_KBC>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 524 | resets = <&tegra_car 36>; |
| 525 | reset-names = "kbc"; |
Laxman Dewangan | 699ed4b | 2013-01-11 19:03:03 +0530 | [diff] [blame] | 526 | status = "disabled"; |
| 527 | }; |
| 528 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 529 | pmc { |
| 530 | compatible = "nvidia,tegra20-pmc"; |
| 531 | reg = <0x7000e400 0x400>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 532 | clocks = <&tegra_car TEGRA20_CLK_PCLK>, <&clk32k_in>; |
Joseph Lo | 7021d12 | 2013-04-03 19:31:27 +0800 | [diff] [blame] | 533 | clock-names = "pclk", "clk32k_in"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 534 | }; |
| 535 | |
Stephen Warren | bbfc33b | 2012-10-02 13:10:47 -0600 | [diff] [blame] | 536 | memory-controller@7000f000 { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 537 | compatible = "nvidia,tegra20-mc"; |
| 538 | reg = <0x7000f000 0x024 |
| 539 | 0x7000f03c 0x3c4>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 540 | interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 541 | }; |
| 542 | |
Hiroshi Doyu | 109269e | 2013-01-29 10:30:30 +0200 | [diff] [blame] | 543 | iommu { |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 544 | compatible = "nvidia,tegra20-gart"; |
| 545 | reg = <0x7000f024 0x00000018 /* controller registers */ |
| 546 | 0x58000000 0x02000000>; /* GART aperture */ |
| 547 | }; |
| 548 | |
Stephen Warren | bbfc33b | 2012-10-02 13:10:47 -0600 | [diff] [blame] | 549 | memory-controller@7000f400 { |
Olof Johansson | 0c6700a | 2011-10-13 02:14:55 -0700 | [diff] [blame] | 550 | compatible = "nvidia,tegra20-emc"; |
| 551 | reg = <0x7000f400 0x200>; |
Stephen Warren | 2eaab06 | 2012-05-11 17:12:52 -0600 | [diff] [blame] | 552 | #address-cells = <1>; |
| 553 | #size-cells = <0>; |
Olof Johansson | 0c6700a | 2011-10-13 02:14:55 -0700 | [diff] [blame] | 554 | }; |
| 555 | |
Thierry Reding | 1b62b61 | 2013-08-09 16:49:19 +0200 | [diff] [blame] | 556 | pcie-controller { |
| 557 | compatible = "nvidia,tegra20-pcie"; |
| 558 | device_type = "pci"; |
| 559 | reg = <0x80003000 0x00000800 /* PADS registers */ |
| 560 | 0x80003800 0x00000200 /* AFI registers */ |
| 561 | 0x90000000 0x10000000>; /* configuration space */ |
| 562 | reg-names = "pads", "afi", "cs"; |
| 563 | interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */ |
| 564 | GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */ |
| 565 | interrupt-names = "intr", "msi"; |
| 566 | |
| 567 | bus-range = <0x00 0xff>; |
| 568 | #address-cells = <3>; |
| 569 | #size-cells = <2>; |
| 570 | |
| 571 | ranges = <0x82000000 0 0x80000000 0x80000000 0 0x00001000 /* port 0 registers */ |
| 572 | 0x82000000 0 0x80001000 0x80001000 0 0x00001000 /* port 1 registers */ |
| 573 | 0x81000000 0 0 0x82000000 0 0x00010000 /* downstream I/O */ |
Jay Agarwal | d7283c1 | 2013-08-09 16:49:31 +0200 | [diff] [blame] | 574 | 0x82000000 0 0xa0000000 0xa0000000 0 0x08000000 /* non-prefetchable memory */ |
| 575 | 0xc2000000 0 0xa8000000 0xa8000000 0 0x18000000>; /* prefetchable memory */ |
Thierry Reding | 1b62b61 | 2013-08-09 16:49:19 +0200 | [diff] [blame] | 576 | |
| 577 | clocks = <&tegra_car TEGRA20_CLK_PEX>, |
| 578 | <&tegra_car TEGRA20_CLK_AFI>, |
| 579 | <&tegra_car TEGRA20_CLK_PCIE_XCLK>, |
| 580 | <&tegra_car TEGRA20_CLK_PLL_E>; |
| 581 | clock-names = "pex", "afi", "pcie_xclk", "pll_e"; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 582 | resets = <&tegra_car 70>, |
| 583 | <&tegra_car 72>, |
| 584 | <&tegra_car 74>; |
| 585 | reset-names = "pex", "afi", "pcie_x"; |
Thierry Reding | 1b62b61 | 2013-08-09 16:49:19 +0200 | [diff] [blame] | 586 | status = "disabled"; |
| 587 | |
| 588 | pci@1,0 { |
| 589 | device_type = "pci"; |
| 590 | assigned-addresses = <0x82000800 0 0x80000000 0 0x1000>; |
| 591 | reg = <0x000800 0 0 0 0>; |
| 592 | status = "disabled"; |
| 593 | |
| 594 | #address-cells = <3>; |
| 595 | #size-cells = <2>; |
| 596 | ranges; |
| 597 | |
| 598 | nvidia,num-lanes = <2>; |
| 599 | }; |
| 600 | |
| 601 | pci@2,0 { |
| 602 | device_type = "pci"; |
| 603 | assigned-addresses = <0x82001000 0 0x80001000 0 0x1000>; |
| 604 | reg = <0x001000 0 0 0 0>; |
| 605 | status = "disabled"; |
| 606 | |
| 607 | #address-cells = <3>; |
| 608 | #size-cells = <2>; |
| 609 | ranges; |
| 610 | |
| 611 | nvidia,num-lanes = <2>; |
| 612 | }; |
| 613 | }; |
| 614 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 615 | usb@c5000000 { |
| 616 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 617 | reg = <0xc5000000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 618 | interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 619 | phy_type = "utmi"; |
| 620 | nvidia,has-legacy-mode; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 621 | clocks = <&tegra_car TEGRA20_CLK_USBD>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 622 | resets = <&tegra_car 22>; |
| 623 | reset-names = "usb"; |
Venu Byravarasu | b4e0747 | 2012-12-13 20:59:07 +0000 | [diff] [blame] | 624 | nvidia,needs-double-reset; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 625 | nvidia,phy = <&phy1>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 626 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 627 | }; |
| 628 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 629 | phy1: usb-phy@c5000000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 630 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 631 | reg = <0xc5000000 0x4000 0xc5000000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 632 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 633 | clocks = <&tegra_car TEGRA20_CLK_USBD>, |
| 634 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 635 | <&tegra_car TEGRA20_CLK_CLK_M>, |
| 636 | <&tegra_car TEGRA20_CLK_USBD>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 637 | clock-names = "reg", "pll_u", "timer", "utmi-pads"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 638 | nvidia,has-legacy-mode; |
Mikko Perttunen | c49667e | 2013-07-17 09:31:00 +0300 | [diff] [blame] | 639 | nvidia,hssync-start-delay = <9>; |
| 640 | nvidia,idle-wait-delay = <17>; |
| 641 | nvidia,elastic-limit = <16>; |
| 642 | nvidia,term-range-adj = <6>; |
| 643 | nvidia,xcvr-setup = <9>; |
| 644 | nvidia,xcvr-lsfslew = <1>; |
| 645 | nvidia,xcvr-lsrslew = <1>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 646 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 647 | }; |
| 648 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 649 | usb@c5004000 { |
| 650 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 651 | reg = <0xc5004000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 652 | interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 653 | phy_type = "ulpi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 654 | clocks = <&tegra_car TEGRA20_CLK_USB2>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 655 | resets = <&tegra_car 58>; |
| 656 | reset-names = "usb"; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 657 | nvidia,phy = <&phy2>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 658 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 659 | }; |
| 660 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 661 | phy2: usb-phy@c5004000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 662 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 663 | reg = <0xc5004000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 664 | phy_type = "ulpi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 665 | clocks = <&tegra_car TEGRA20_CLK_USB2>, |
| 666 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 667 | <&tegra_car TEGRA20_CLK_CDEV2>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 668 | clock-names = "reg", "pll_u", "ulpi-link"; |
| 669 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 670 | }; |
| 671 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 672 | usb@c5008000 { |
| 673 | compatible = "nvidia,tegra20-ehci", "usb-ehci"; |
| 674 | reg = <0xc5008000 0x4000>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 675 | interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 676 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 677 | clocks = <&tegra_car TEGRA20_CLK_USB3>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 678 | resets = <&tegra_car 59>; |
| 679 | reset-names = "usb"; |
Venu Byravarasu | e374b65 | 2013-01-16 03:30:19 +0000 | [diff] [blame] | 680 | nvidia,phy = <&phy3>; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 681 | status = "disabled"; |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 682 | }; |
| 683 | |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 684 | phy3: usb-phy@c5008000 { |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 685 | compatible = "nvidia,tegra20-usb-phy"; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 686 | reg = <0xc5008000 0x4000 0xc5000000 0x4000>; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 687 | phy_type = "utmi"; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 688 | clocks = <&tegra_car TEGRA20_CLK_USB3>, |
| 689 | <&tegra_car TEGRA20_CLK_PLL_U>, |
| 690 | <&tegra_car TEGRA20_CLK_CLK_M>, |
| 691 | <&tegra_car TEGRA20_CLK_USBD>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 692 | clock-names = "reg", "pll_u", "timer", "utmi-pads"; |
Mikko Perttunen | c49667e | 2013-07-17 09:31:00 +0300 | [diff] [blame] | 693 | nvidia,hssync-start-delay = <9>; |
| 694 | nvidia,idle-wait-delay = <17>; |
| 695 | nvidia,elastic-limit = <16>; |
| 696 | nvidia,term-range-adj = <6>; |
| 697 | nvidia,xcvr-setup = <9>; |
| 698 | nvidia,xcvr-lsfslew = <2>; |
| 699 | nvidia,xcvr-lsrslew = <2>; |
Venu Byravarasu | 4c94c8b | 2013-05-16 19:42:57 +0530 | [diff] [blame] | 700 | status = "disabled"; |
Stephen Warren | 5d32441 | 2013-03-06 11:28:33 -0700 | [diff] [blame] | 701 | }; |
| 702 | |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 703 | sdhci@c8000000 { |
| 704 | compatible = "nvidia,tegra20-sdhci"; |
| 705 | reg = <0xc8000000 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 706 | interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 707 | clocks = <&tegra_car TEGRA20_CLK_SDMMC1>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 708 | resets = <&tegra_car 14>; |
| 709 | reset-names = "sdhci"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 710 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 711 | }; |
| 712 | |
| 713 | sdhci@c8000200 { |
| 714 | compatible = "nvidia,tegra20-sdhci"; |
| 715 | reg = <0xc8000200 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 716 | interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 717 | clocks = <&tegra_car TEGRA20_CLK_SDMMC2>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 718 | resets = <&tegra_car 9>; |
| 719 | reset-names = "sdhci"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 720 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 721 | }; |
| 722 | |
| 723 | sdhci@c8000400 { |
| 724 | compatible = "nvidia,tegra20-sdhci"; |
| 725 | reg = <0xc8000400 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 726 | interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 727 | clocks = <&tegra_car TEGRA20_CLK_SDMMC3>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 728 | resets = <&tegra_car 69>; |
| 729 | reset-names = "sdhci"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 730 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 731 | }; |
| 732 | |
| 733 | sdhci@c8000600 { |
| 734 | compatible = "nvidia,tegra20-sdhci"; |
| 735 | reg = <0xc8000600 0x200>; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 736 | interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; |
Hiroshi Doyu | 885a8cf | 2013-05-22 19:45:32 +0300 | [diff] [blame] | 737 | clocks = <&tegra_car TEGRA20_CLK_SDMMC4>; |
Stephen Warren | 3393d42 | 2013-11-06 14:01:16 -0700 | [diff] [blame] | 738 | resets = <&tegra_car 15>; |
| 739 | reset-names = "sdhci"; |
Roland Stigge | 223ef78 | 2012-06-11 21:09:45 +0200 | [diff] [blame] | 740 | status = "disabled"; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 741 | }; |
Olof Johansson | c27317c | 2011-11-04 09:12:39 +0000 | [diff] [blame] | 742 | |
Hiroshi Doyu | 4dd2bd3 | 2013-01-11 15:26:55 +0200 | [diff] [blame] | 743 | cpus { |
| 744 | #address-cells = <1>; |
| 745 | #size-cells = <0>; |
| 746 | |
| 747 | cpu@0 { |
| 748 | device_type = "cpu"; |
| 749 | compatible = "arm,cortex-a9"; |
| 750 | reg = <0>; |
| 751 | }; |
| 752 | |
| 753 | cpu@1 { |
| 754 | device_type = "cpu"; |
| 755 | compatible = "arm,cortex-a9"; |
| 756 | reg = <1>; |
| 757 | }; |
| 758 | }; |
| 759 | |
Stephen Warren | c04abb3 | 2012-05-11 17:03:26 -0600 | [diff] [blame] | 760 | pmu { |
| 761 | compatible = "arm,cortex-a9-pmu"; |
Stephen Warren | 6cecf91 | 2013-02-13 12:51:51 -0700 | [diff] [blame] | 762 | interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, |
| 763 | <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; |
hdoyu@nvidia.com | 6a943e0 | 2012-05-09 21:45:33 +0000 | [diff] [blame] | 764 | }; |
Grant Likely | 8e267f3 | 2011-07-19 17:26:54 -0600 | [diff] [blame] | 765 | }; |