blob: 6bd8dd6f327b075945ef02f775b8323c9e50f6ea [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
Maxim Levitsky6ccf15a2010-08-13 11:27:28 -040051#include <linux/pci-aspm.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020052#include <linux/ethtool.h>
53#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090054#include <linux/slab.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020055
56#include <net/ieee80211_radiotap.h>
57
58#include <asm/unaligned.h>
59
60#include "base.h"
61#include "reg.h"
62#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090063#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020064
Bob Copeland9ad9a262008-10-29 08:30:54 -040065static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040066module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040067MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020068
Bob Copeland42639fc2009-03-30 08:05:29 -040069static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040070module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040071MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
72
Jiri Slabyfa1c1142007-08-12 17:33:16 +020073/* Module info */
74MODULE_AUTHOR("Jiri Slaby");
75MODULE_AUTHOR("Nick Kossifidis");
76MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
77MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
78MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030079MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020080
Bob Copeland8a63fac2010-09-17 12:45:07 +090081static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
82static int ath5k_beacon_update(struct ieee80211_hw *hw,
83 struct ieee80211_vif *vif);
84static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020085
86/* Known PCI ids */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000087static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040088 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
89 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
90 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
91 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
92 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
93 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
94 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
96 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
102 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
103 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
104 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
105 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200106 { 0 }
107};
108MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
109
110/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100111static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300112 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
113 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
114 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
115 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
116 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
117 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
118 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
119 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
120 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
121 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
122 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
123 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
124 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
125 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
126 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
127 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
128 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
129 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
130 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200131 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
132 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300133 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
135 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
136 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300137 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
139 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300140 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
141 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
142 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
143 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
144 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
145 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200146 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
147 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
148};
149
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100150static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200151 { .bitrate = 10,
152 .hw_value = ATH5K_RATE_CODE_1M, },
153 { .bitrate = 20,
154 .hw_value = ATH5K_RATE_CODE_2M,
155 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
156 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
157 { .bitrate = 55,
158 .hw_value = ATH5K_RATE_CODE_5_5M,
159 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
160 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 { .bitrate = 110,
162 .hw_value = ATH5K_RATE_CODE_11M,
163 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
164 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
165 { .bitrate = 60,
166 .hw_value = ATH5K_RATE_CODE_6M,
167 .flags = 0 },
168 { .bitrate = 90,
169 .hw_value = ATH5K_RATE_CODE_9M,
170 .flags = 0 },
171 { .bitrate = 120,
172 .hw_value = ATH5K_RATE_CODE_12M,
173 .flags = 0 },
174 { .bitrate = 180,
175 .hw_value = ATH5K_RATE_CODE_18M,
176 .flags = 0 },
177 { .bitrate = 240,
178 .hw_value = ATH5K_RATE_CODE_24M,
179 .flags = 0 },
180 { .bitrate = 360,
181 .hw_value = ATH5K_RATE_CODE_36M,
182 .flags = 0 },
183 { .bitrate = 480,
184 .hw_value = ATH5K_RATE_CODE_48M,
185 .flags = 0 },
186 { .bitrate = 540,
187 .hw_value = ATH5K_RATE_CODE_54M,
188 .flags = 0 },
189 /* XR missing */
190};
191
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900192static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200193 struct ath5k_buf *bf)
194{
195 BUG_ON(!bf);
196 if (!bf->skb)
197 return;
198 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
199 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200200 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200201 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900202 bf->skbaddr = 0;
203 bf->desc->ds_data = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204}
205
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900206static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100207 struct ath5k_buf *bf)
208{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800209 struct ath5k_hw *ah = sc->ah;
210 struct ath_common *common = ath5k_hw_common(ah);
211
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100212 BUG_ON(!bf);
213 if (!bf->skb)
214 return;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800215 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100216 PCI_DMA_FROMDEVICE);
217 dev_kfree_skb_any(bf->skb);
218 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900219 bf->skbaddr = 0;
220 bf->desc->ds_data = 0;
Felix Fietkaua6c8d3752009-01-30 01:36:48 +0100221}
222
223
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200224static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
225{
226 u64 tsf = ath5k_hw_get_tsf64(ah);
227
228 if ((tsf & 0x7fff) < rstamp)
229 tsf -= 0x8000;
230
231 return (tsf & ~0x7fff) | rstamp;
232}
233
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static const char *
235ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
236{
237 const char *name = "xxxxx";
238 unsigned int i;
239
240 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
241 if (srev_names[i].sr_type != type)
242 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300243
244 if ((val & 0xf0) == srev_names[i].sr_val)
245 name = srev_names[i].sr_name;
246
247 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248 name = srev_names[i].sr_name;
249 break;
250 }
251 }
252
253 return name;
254}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700255static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
256{
257 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
258 return ath5k_hw_reg_read(ah, reg_offset);
259}
260
261static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
262{
263 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
264 ath5k_hw_reg_write(ah, val, reg_offset);
265}
266
267static const struct ath_ops ath5k_common_ops = {
268 .read = ath5k_ioread32,
269 .write = ath5k_iowrite32,
270};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200271
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200272/***********************\
273* Driver Initialization *
274\***********************/
275
Bob Copelandf769c362009-03-30 22:30:31 -0400276static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
277{
278 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
279 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700280 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400281
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700282 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400283}
284
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200285/********************\
286* Channel/mode setup *
287\********************/
288
289/*
290 * Convert IEEE channel number to MHz frequency.
291 */
292static inline short
293ath5k_ieee2mhz(short chan)
294{
295 if (chan <= 14 || chan >= 27)
296 return ieee80211chan2mhz(chan);
297 else
298 return 2212 + chan * 20;
299}
300
Bob Copeland42639fc2009-03-30 08:05:29 -0400301/*
302 * Returns true for the channel numbers used without all_channels modparam.
303 */
304static bool ath5k_is_standard_channel(short chan)
305{
306 return ((chan <= 14) ||
307 /* UNII 1,2 */
308 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
309 /* midband */
310 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
311 /* UNII-3 */
312 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
313}
314
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200315static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200316ath5k_copy_channels(struct ath5k_hw *ah,
317 struct ieee80211_channel *channels,
318 unsigned int mode,
319 unsigned int max)
320{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500321 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200322
323 if (!test_bit(mode, ah->ah_modes))
324 return 0;
325
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200326 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500327 case AR5K_MODE_11A:
328 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200329 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500330 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200331 chfreq = CHANNEL_5GHZ;
332 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500333 case AR5K_MODE_11B:
334 case AR5K_MODE_11G:
335 case AR5K_MODE_11G_TURBO:
336 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200337 chfreq = CHANNEL_2GHZ;
338 break;
339 default:
340 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
341 return 0;
342 }
343
344 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500345 ch = i + 1 ;
346 freq = ath5k_ieee2mhz(ch);
347
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200348 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500349 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350 continue;
351
Bob Copeland42639fc2009-03-30 08:05:29 -0400352 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
353 continue;
354
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500355 /* Write channel info and increment counter */
356 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500357 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
358 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500359 switch (mode) {
360 case AR5K_MODE_11A:
361 case AR5K_MODE_11G:
362 channels[count].hw_value = chfreq | CHANNEL_OFDM;
363 break;
364 case AR5K_MODE_11A_TURBO:
365 case AR5K_MODE_11G_TURBO:
366 channels[count].hw_value = chfreq |
367 CHANNEL_OFDM | CHANNEL_TURBO;
368 break;
369 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500370 channels[count].hw_value = CHANNEL_B;
371 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200372
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200373 count++;
374 max--;
375 }
376
377 return count;
378}
379
Bruno Randolf63266a62008-07-30 17:12:58 +0200380static void
381ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
382{
383 u8 i;
384
385 for (i = 0; i < AR5K_MAX_RATES; i++)
386 sc->rate_idx[b->band][i] = -1;
387
388 for (i = 0; i < b->n_bitrates; i++) {
389 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
390 if (b->bitrates[i].hw_value_short)
391 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
392 }
393}
394
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200395static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200396ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200397{
398 struct ath5k_softc *sc = hw->priv;
399 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200400 struct ieee80211_supported_band *sband;
401 int max_c, count_c = 0;
402 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200403
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500404 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200405 max_c = ARRAY_SIZE(sc->channels);
406
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500407 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200408 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
409 sband->band = IEEE80211_BAND_2GHZ;
410 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200411
Bruno Randolf63266a62008-07-30 17:12:58 +0200412 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
413 /* G mode */
414 memcpy(sband->bitrates, &ath5k_rates[0],
415 sizeof(struct ieee80211_rate) * 12);
416 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200417
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500418 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500419 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200420 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500421
422 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200423 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500424 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +0200425 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
426 /* B mode */
427 memcpy(sband->bitrates, &ath5k_rates[0],
428 sizeof(struct ieee80211_rate) * 4);
429 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500430
Bruno Randolf63266a62008-07-30 17:12:58 +0200431 /* 5211 only supports B rates and uses 4bit rate codes
432 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
433 * fix them up here:
434 */
435 if (ah->ah_version == AR5K_AR5211) {
436 for (i = 0; i < 4; i++) {
437 sband->bitrates[i].hw_value =
438 sband->bitrates[i].hw_value & 0xF;
439 sband->bitrates[i].hw_value_short =
440 sband->bitrates[i].hw_value_short & 0xF;
441 }
442 }
443
444 sband->channels = sc->channels;
445 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
446 AR5K_MODE_11B, max_c);
447
448 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
449 count_c = sband->n_channels;
450 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500451 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200452 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500453
Bruno Randolf63266a62008-07-30 17:12:58 +0200454 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500455 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200456 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500457 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +0200458 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
459
460 memcpy(sband->bitrates, &ath5k_rates[4],
461 sizeof(struct ieee80211_rate) * 8);
462 sband->n_bitrates = 8;
463
464 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500465 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
466 AR5K_MODE_11A, max_c);
467
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500468 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
469 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200470 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500471
Luis R. Rodriguezb4461972008-02-04 10:03:54 -0500472 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500473
474 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200475}
476
477/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200478 * Set/change channels. We always reset the chip.
479 * To accomplish this we must first cleanup any pending DMA,
480 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500481 *
482 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200483 */
484static int
485ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
486{
Bruno Randolf8d67a032010-06-16 19:11:12 +0900487 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
488 "channel set, resetting (%u -> %u MHz)\n",
489 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200490
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200491 /*
492 * To switch channels clear any pending DMA operations;
493 * wait long enough for the RX fifo to drain, reset the
494 * hardware at the new frequency, and then re-enable
495 * the relevant bits of the h/w.
496 */
497 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200498}
499
500static void
501ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
502{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200503 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500504
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500505 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500506 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
507 } else {
508 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
509 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200510}
511
512static void
513ath5k_mode_setup(struct ath5k_softc *sc)
514{
515 struct ath5k_hw *ah = sc->ah;
516 u32 rfilt;
517
518 /* configure rx filter */
519 rfilt = sc->filter_flags;
520 ath5k_hw_set_rx_filter(ah, rfilt);
521
522 if (ath5k_hw_hasbssidmask(ah))
523 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
524
525 /* configure operational mode */
Bruno Randolfccfe5552010-03-09 16:55:38 +0900526 ath5k_hw_set_opmode(ah, sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200527
Bruno Randolfccfe5552010-03-09 16:55:38 +0900528 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200529 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
530}
531
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500532static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +0200533ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
534{
Bob Copelandb7266042009-03-02 21:55:18 -0500535 int rix;
536
537 /* return base rate on errors */
538 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
539 "hw_rix out of bounds: %x\n", hw_rix))
540 return 0;
541
542 rix = sc->rate_idx[sc->curband->band][hw_rix];
543 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
544 rix = 0;
545
546 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500547}
548
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200549/***************\
550* Buffers setup *
551\***************/
552
Bob Copelandb6ea0352009-01-10 14:42:54 -0500553static
554struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
555{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700556 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500557 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500558
559 /*
560 * Allocate buffer with headroom_needed space for the
561 * fake physical layer header at the start.
562 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700563 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800564 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700565 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500566
567 if (!skb) {
568 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800569 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500570 return NULL;
571 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500572
573 *skb_addr = pci_map_single(sc->pdev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800574 skb->data, common->rx_bufsize,
575 PCI_DMA_FROMDEVICE);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500576 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
577 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
578 dev_kfree_skb(skb);
579 return NULL;
580 }
581 return skb;
582}
583
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200584static int
585ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
586{
587 struct ath5k_hw *ah = sc->ah;
588 struct sk_buff *skb = bf->skb;
589 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900590 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200591
Bob Copelandb6ea0352009-01-10 14:42:54 -0500592 if (!skb) {
593 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
594 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200595 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200596 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200597 }
598
599 /*
600 * Setup descriptors. For receive we always terminate
601 * the descriptor list with a self-linked entry so we'll
602 * not get overrun under high load (as can happen with a
603 * 5212 when ANI processing enables PHY error frames).
604 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900605 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200606 * each descriptor as self-linked and add it to the end. As
607 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900608 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200609 * if DMA is happening. When processing RX interrupts we
610 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900611 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200612 * someplace to write a new frame.
613 */
614 ds = bf->desc;
615 ds->ds_link = bf->daddr; /* link to self */
616 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900617 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900618 if (ret) {
619 ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900620 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900621 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622
623 if (sc->rxlink != NULL)
624 *sc->rxlink = bf->daddr;
625 sc->rxlink = &ds->ds_link;
626 return 0;
627}
628
Bob Copeland2ac29272010-02-09 13:06:54 -0500629static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
630{
631 struct ieee80211_hdr *hdr;
632 enum ath5k_pkt_type htype;
633 __le16 fc;
634
635 hdr = (struct ieee80211_hdr *)skb->data;
636 fc = hdr->frame_control;
637
638 if (ieee80211_is_beacon(fc))
639 htype = AR5K_PKT_TYPE_BEACON;
640 else if (ieee80211_is_probe_resp(fc))
641 htype = AR5K_PKT_TYPE_PROBE_RESP;
642 else if (ieee80211_is_atim(fc))
643 htype = AR5K_PKT_TYPE_ATIM;
644 else if (ieee80211_is_pspoll(fc))
645 htype = AR5K_PKT_TYPE_PSPOLL;
646 else
647 htype = AR5K_PKT_TYPE_NORMAL;
648
649 return htype;
650}
651
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200652static int
Bob Copelandcec8db22009-07-04 12:59:51 -0400653ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100654 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200655{
656 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200657 struct ath5k_desc *ds = bf->desc;
658 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200659 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200660 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200661 struct ieee80211_rate *rate;
662 unsigned int mrr_rate[3], mrr_tries[3];
663 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500664 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500665 u16 cts_rate = 0;
666 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500667 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668
669 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200670
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200671 /* XXX endianness */
672 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
673 PCI_DMA_TODEVICE);
674
Bob Copeland8902ff42009-01-22 08:44:20 -0500675 rate = ieee80211_get_tx_rate(sc->hw, info);
676
Johannes Berge039fa42008-05-15 12:55:29 +0200677 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200678 flags |= AR5K_TXDESC_NOACK;
679
Bob Copeland8902ff42009-01-22 08:44:20 -0500680 rc_flags = info->control.rates[0].flags;
681 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
682 rate->hw_value_short : rate->hw_value;
683
Bruno Randolf281c56d2008-02-05 18:44:55 +0900684 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200685
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200686 /* FIXME: If we are in g mode and rate is a CCK rate
687 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
688 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500689 if (info->control.hw_key) {
690 keyidx = info->control.hw_key->hw_key_idx;
691 pktlen += info->control.hw_key->icv_len;
692 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500693 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
694 flags |= AR5K_TXDESC_RTSENA;
695 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
696 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
697 sc->vif, pktlen, info));
698 }
699 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
700 flags |= AR5K_TXDESC_CTSENA;
701 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
702 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
703 sc->vif, pktlen, info));
704 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100706 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500707 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200708 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500709 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400710 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500711 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200712 if (ret)
713 goto err_unmap;
714
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200715 memset(mrr_rate, 0, sizeof(mrr_rate));
716 memset(mrr_tries, 0, sizeof(mrr_tries));
717 for (i = 0; i < 3; i++) {
718 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
719 if (!rate)
720 break;
721
722 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +0200723 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200724 }
725
Bruno Randolfa6668192010-06-16 19:12:01 +0900726 ath5k_hw_setup_mrr_tx_desc(ah, ds,
Felix Fietkau2f7fe8702008-10-05 18:05:48 +0200727 mrr_rate[0], mrr_tries[0],
728 mrr_rate[1], mrr_tries[1],
729 mrr_rate[2], mrr_tries[2]);
730
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200731 ds->ds_link = 0;
732 ds->ds_data = bf->skbaddr;
733
734 spin_lock_bh(&txq->lock);
735 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900736 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200737 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300738 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739 else /* no, so only link it */
740 *txq->link = bf->daddr;
741
742 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300743 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200744 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200745 spin_unlock_bh(&txq->lock);
746
747 return 0;
748err_unmap:
749 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
750 return ret;
751}
752
753/*******************\
754* Descriptors setup *
755\*******************/
756
757static int
758ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
759{
760 struct ath5k_desc *ds;
761 struct ath5k_buf *bf;
762 dma_addr_t da;
763 unsigned int i;
764 int ret;
765
766 /* allocate descriptors */
767 sc->desc_len = sizeof(struct ath5k_desc) *
768 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
769 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
770 if (sc->desc == NULL) {
771 ATH5K_ERR(sc, "can't allocate descriptors\n");
772 ret = -ENOMEM;
773 goto err;
774 }
775 ds = sc->desc;
776 da = sc->desc_daddr;
777 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
778 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
779
780 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
781 sizeof(struct ath5k_buf), GFP_KERNEL);
782 if (bf == NULL) {
783 ATH5K_ERR(sc, "can't allocate bufptr\n");
784 ret = -ENOMEM;
785 goto err_free;
786 }
787 sc->bufptr = bf;
788
789 INIT_LIST_HEAD(&sc->rxbuf);
790 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
791 bf->desc = ds;
792 bf->daddr = da;
793 list_add_tail(&bf->list, &sc->rxbuf);
794 }
795
796 INIT_LIST_HEAD(&sc->txbuf);
797 sc->txbuf_len = ATH_TXBUF;
798 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
799 da += sizeof(*ds)) {
800 bf->desc = ds;
801 bf->daddr = da;
802 list_add_tail(&bf->list, &sc->txbuf);
803 }
804
805 /* beacon buffer */
806 bf->desc = ds;
807 bf->daddr = da;
808 sc->bbuf = bf;
809
810 return 0;
811err_free:
812 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
813err:
814 sc->desc = NULL;
815 return ret;
816}
817
818static void
819ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
820{
821 struct ath5k_buf *bf;
822
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900823 ath5k_txbuf_free_skb(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200824 list_for_each_entry(bf, &sc->txbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900825 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200826 list_for_each_entry(bf, &sc->rxbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900827 ath5k_rxbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200828
829 /* Free memory associated with all descriptors */
830 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
Bruno Randolf39d63f22010-06-16 19:11:41 +0900831 sc->desc = NULL;
832 sc->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200833
834 kfree(sc->bufptr);
835 sc->bufptr = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900836 sc->bbuf = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200837}
838
839
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200840/**************\
841* Queues setup *
842\**************/
843
844static struct ath5k_txq *
845ath5k_txq_setup(struct ath5k_softc *sc,
846 int qtype, int subtype)
847{
848 struct ath5k_hw *ah = sc->ah;
849 struct ath5k_txq *txq;
850 struct ath5k_txq_info qi = {
851 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900852 /* XXX: default values not correct for B and XR channels,
853 * but who cares? */
854 .tqi_aifs = AR5K_TUNE_AIFS,
855 .tqi_cw_min = AR5K_TUNE_CWMIN,
856 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200857 };
858 int qnum;
859
860 /*
861 * Enable interrupts only for EOL and DESC conditions.
862 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400863 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200864 * EOL to reap descriptors. Note that this is done to
865 * reduce interrupt load and this only defers reaping
866 * descriptors, never transmitting frames. Aside from
867 * reducing interrupts this also permits more concurrency.
868 * The only potential downside is if the tx queue backs
869 * up in which case the top half of the kernel may backup
870 * due to a lack of tx descriptors.
871 */
872 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
873 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
874 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
875 if (qnum < 0) {
876 /*
877 * NB: don't print a message, this happens
878 * normally on parts with too few tx queues
879 */
880 return ERR_PTR(qnum);
881 }
882 if (qnum >= ARRAY_SIZE(sc->txqs)) {
883 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
884 qnum, ARRAY_SIZE(sc->txqs));
885 ath5k_hw_release_tx_queue(ah, qnum);
886 return ERR_PTR(-EINVAL);
887 }
888 txq = &sc->txqs[qnum];
889 if (!txq->setup) {
890 txq->qnum = qnum;
891 txq->link = NULL;
892 INIT_LIST_HEAD(&txq->q);
893 spin_lock_init(&txq->lock);
894 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900895 txq->txq_len = 0;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900896 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900897 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200898 }
899 return &sc->txqs[qnum];
900}
901
902static int
903ath5k_beaconq_setup(struct ath5k_hw *ah)
904{
905 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900906 /* XXX: default values not correct for B and XR channels,
907 * but who cares? */
908 .tqi_aifs = AR5K_TUNE_AIFS,
909 .tqi_cw_min = AR5K_TUNE_CWMIN,
910 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200911 /* NB: for dynamic turbo, don't enable any other interrupts */
912 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
913 };
914
915 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
916}
917
918static int
919ath5k_beaconq_config(struct ath5k_softc *sc)
920{
921 struct ath5k_hw *ah = sc->ah;
922 struct ath5k_txq_info qi;
923 int ret;
924
925 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
926 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500927 goto err;
928
Johannes Berg05c914f2008-09-11 00:01:58 +0200929 if (sc->opmode == NL80211_IFTYPE_AP ||
930 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200931 /*
932 * Always burst out beacon and CAB traffic
933 * (aifs = cwmin = cwmax = 0)
934 */
935 qi.tqi_aifs = 0;
936 qi.tqi_cw_min = 0;
937 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +0200938 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900939 /*
940 * Adhoc mode; backoff between 0 and (2 * cw_min).
941 */
942 qi.tqi_aifs = 0;
943 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +0900944 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200945 }
946
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900947 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
948 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
949 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
950
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300951 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200952 if (ret) {
953 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
954 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -0500955 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200956 }
Bob Copelanda951ae22010-01-20 23:51:04 -0500957 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
958 if (ret)
959 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200960
Bob Copelanda951ae22010-01-20 23:51:04 -0500961 /* reconfigure cabq with ready time to 80% of beacon_interval */
962 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
963 if (ret)
964 goto err;
965
966 qi.tqi_ready_time = (sc->bintval * 80) / 100;
967 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
968 if (ret)
969 goto err;
970
971 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
972err:
973 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200974}
975
976static void
977ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
978{
979 struct ath5k_buf *bf, *bf0;
980
981 /*
982 * NB: this assumes output has been stopped and
983 * we do not need to block ath5k_tx_tasklet
984 */
985 spin_lock_bh(&txq->lock);
986 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +0900987 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200988
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900989 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200990
991 spin_lock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200992 list_move_tail(&bf->list, &sc->txbuf);
993 sc->txbuf_len++;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900994 txq->txq_len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200995 spin_unlock_bh(&sc->txbuflock);
996 }
997 txq->link = NULL;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900998 txq->txq_poll_mark = false;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200999 spin_unlock_bh(&txq->lock);
1000}
1001
1002/*
1003 * Drain the transmit queues and reclaim resources.
1004 */
1005static void
1006ath5k_txq_cleanup(struct ath5k_softc *sc)
1007{
1008 struct ath5k_hw *ah = sc->ah;
1009 unsigned int i;
1010
1011 /* XXX return value */
1012 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1013 /* don't touch the hardware if marked invalid */
1014 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1015 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001016 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001017 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1018 if (sc->txqs[i].setup) {
1019 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1020 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1021 "link %p\n",
1022 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001023 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001024 sc->txqs[i].qnum),
1025 sc->txqs[i].link);
1026 }
1027 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001028
1029 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1030 if (sc->txqs[i].setup)
1031 ath5k_txq_drainq(sc, &sc->txqs[i]);
1032}
1033
1034static void
1035ath5k_txq_release(struct ath5k_softc *sc)
1036{
1037 struct ath5k_txq *txq = sc->txqs;
1038 unsigned int i;
1039
1040 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1041 if (txq->setup) {
1042 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1043 txq->setup = false;
1044 }
1045}
1046
1047
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001048/*************\
1049* RX Handling *
1050\*************/
1051
1052/*
1053 * Enable the receive h/w following a reset.
1054 */
1055static int
1056ath5k_rx_start(struct ath5k_softc *sc)
1057{
1058 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001059 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001060 struct ath5k_buf *bf;
1061 int ret;
1062
Nick Kossifidisb6127982010-08-15 13:03:11 -04001063 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001064
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001065 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1066 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001067
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001068 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001069 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001070 list_for_each_entry(bf, &sc->rxbuf, list) {
1071 ret = ath5k_rxbuf_setup(sc, bf);
1072 if (ret != 0) {
1073 spin_unlock_bh(&sc->rxbuflock);
1074 goto err;
1075 }
1076 }
1077 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001078 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001079 spin_unlock_bh(&sc->rxbuflock);
1080
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001081 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001082 ath5k_mode_setup(sc); /* set filters, etc. */
1083 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1084
1085 return 0;
1086err:
1087 return ret;
1088}
1089
1090/*
1091 * Disable the receive h/w in preparation for a reset.
1092 */
1093static void
1094ath5k_rx_stop(struct ath5k_softc *sc)
1095{
1096 struct ath5k_hw *ah = sc->ah;
1097
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001098 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001099 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1100 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001101
1102 ath5k_debug_printrxbuffs(sc, ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103}
1104
1105static unsigned int
Bruno Randolf8a89f062010-06-16 19:11:51 +09001106ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
1107 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001109 struct ath5k_hw *ah = sc->ah;
1110 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001111 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001112 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001113
Bruno Randolfb47f4072008-03-05 18:35:45 +09001114 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1115 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116 return RX_FLAG_DECRYPTED;
1117
1118 /* Apparently when a default key is used to decrypt the packet
1119 the hw does not set the index used to decrypt. In such cases
1120 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001121 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001122 if (ieee80211_has_protected(hdr->frame_control) &&
1123 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1124 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001125 keyix = skb->data[hlen + 3] >> 6;
1126
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001127 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001128 return RX_FLAG_DECRYPTED;
1129 }
1130
1131 return 0;
1132}
1133
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001134
1135static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001136ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1137 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001138{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001139 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001140 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001141 u32 hw_tu;
1142 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1143
Harvey Harrison24b56e72008-06-14 23:33:38 -07001144 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001145 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001146 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001147 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001148 * Received an IBSS beacon with the same BSSID. Hardware *must*
1149 * have updated the local TSF. We have to work around various
1150 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001151 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001152 tsf = ath5k_hw_get_tsf64(sc->ah);
1153 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1154 hw_tu = TSF_TO_TU(tsf);
1155
1156 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1157 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001158 (unsigned long long)bc_tstamp,
1159 (unsigned long long)rxs->mactime,
1160 (unsigned long long)(rxs->mactime - bc_tstamp),
1161 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001162
1163 /*
1164 * Sometimes the HW will give us a wrong tstamp in the rx
1165 * status, causing the timestamp extension to go wrong.
1166 * (This seems to happen especially with beacon frames bigger
1167 * than 78 byte (incl. FCS))
1168 * But we know that the receive timestamp must be later than the
1169 * timestamp of the beacon since HW must have synced to that.
1170 *
1171 * NOTE: here we assume mactime to be after the frame was
1172 * received, not like mac80211 which defines it at the start.
1173 */
1174 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001175 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001176 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001177 (unsigned long long)rxs->mactime,
1178 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001179 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001180 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001181
1182 /*
1183 * Local TSF might have moved higher than our beacon timers,
1184 * in that case we have to update them to continue sending
1185 * beacons. This also takes care of synchronizing beacon sending
1186 * times with other stations.
1187 */
1188 if (hw_tu >= sc->nexttbtt)
1189 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001190 }
1191}
1192
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001193static void
1194ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1195{
1196 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1197 struct ath5k_hw *ah = sc->ah;
1198 struct ath_common *common = ath5k_hw_common(ah);
1199
1200 /* only beacons from our BSSID */
1201 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1202 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1203 return;
1204
1205 ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
1206 rssi);
1207
1208 /* in IBSS mode we should keep RSSI statistics per neighbour */
1209 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1210}
1211
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001212/*
Bob Copelanda180a132010-08-15 13:03:12 -04001213 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001214 */
1215static int ath5k_common_padpos(struct sk_buff *skb)
1216{
1217 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1218 __le16 frame_control = hdr->frame_control;
1219 int padpos = 24;
1220
1221 if (ieee80211_has_a4(frame_control)) {
1222 padpos += ETH_ALEN;
1223 }
1224 if (ieee80211_is_data_qos(frame_control)) {
1225 padpos += IEEE80211_QOS_CTL_LEN;
1226 }
1227
1228 return padpos;
1229}
1230
1231/*
Bob Copelanda180a132010-08-15 13:03:12 -04001232 * This function expects an 802.11 frame and returns the number of
1233 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001234 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001235static int ath5k_add_padding(struct sk_buff *skb)
1236{
1237 int padpos = ath5k_common_padpos(skb);
1238 int padsize = padpos & 3;
1239
1240 if (padsize && skb->len>padpos) {
1241
1242 if (skb_headroom(skb) < padsize)
1243 return -1;
1244
1245 skb_push(skb, padsize);
1246 memmove(skb->data, skb->data+padsize, padpos);
1247 return padsize;
1248 }
1249
1250 return 0;
1251}
1252
1253/*
Bob Copelanda180a132010-08-15 13:03:12 -04001254 * The MAC header is padded to have 32-bit boundary if the
1255 * packet payload is non-zero. The general calculation for
1256 * padsize would take into account odd header lengths:
1257 * padsize = 4 - (hdrlen & 3); however, since only
1258 * even-length headers are used, padding can only be 0 or 2
1259 * bytes and we can optimize this a bit. We must not try to
1260 * remove padding from short control frames that do not have a
1261 * payload.
1262 *
1263 * This function expects an 802.11 frame and returns the number of
1264 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001265 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001266static int ath5k_remove_padding(struct sk_buff *skb)
1267{
1268 int padpos = ath5k_common_padpos(skb);
1269 int padsize = padpos & 3;
1270
1271 if (padsize && skb->len>=padpos+padsize) {
1272 memmove(skb->data + padsize, skb->data, padpos);
1273 skb_pull(skb, padsize);
1274 return padsize;
1275 }
1276
1277 return 0;
1278}
1279
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001280static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001281ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
1282 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001283{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001284 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001285
Bruno Randolf8a89f062010-06-16 19:11:51 +09001286 ath5k_remove_padding(skb);
1287
1288 rxs = IEEE80211_SKB_RXCB(skb);
1289
1290 rxs->flag = 0;
1291 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1292 rxs->flag |= RX_FLAG_MMIC_ERROR;
1293
1294 /*
1295 * always extend the mac timestamp, since this information is
1296 * also needed for proper IBSS merging.
1297 *
1298 * XXX: it might be too late to do it here, since rs_tstamp is
1299 * 15bit only. that means TSF extension has to be done within
1300 * 32768usec (about 32ms). it might be necessary to move this to
1301 * the interrupt handler, like it is done in madwifi.
1302 *
1303 * Unfortunately we don't know when the hardware takes the rx
1304 * timestamp (beginning of phy frame, data frame, end of rx?).
1305 * The only thing we know is that it is hardware specific...
1306 * On AR5213 it seems the rx timestamp is at the end of the
1307 * frame, but i'm not sure.
1308 *
1309 * NOTE: mac80211 defines mactime at the beginning of the first
1310 * data symbol. Since we don't have any time references it's
1311 * impossible to comply to that. This affects IBSS merge only
1312 * right now, so it's not too bad...
1313 */
1314 rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
1315 rxs->flag |= RX_FLAG_TSFT;
1316
1317 rxs->freq = sc->curchan->center_freq;
1318 rxs->band = sc->curband->band;
1319
1320 rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
1321
1322 rxs->antenna = rs->rs_antenna;
1323
1324 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1325 sc->stats.antenna_rx[rs->rs_antenna]++;
1326 else
1327 sc->stats.antenna_rx[0]++; /* invalid */
1328
1329 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
1330 rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
1331
1332 if (rxs->rate_idx >= 0 && rs->rs_rate ==
1333 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1334 rxs->flag |= RX_FLAG_SHORTPRE;
1335
1336 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1337
1338 ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
1339
1340 /* check beacons in IBSS mode */
1341 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1342 ath5k_check_ibss_tsf(sc, skb, rxs);
1343
1344 ieee80211_rx(sc->hw, skb);
1345}
1346
Bruno Randolf02a78b42010-06-16 19:11:56 +09001347/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1348 *
1349 * Check if we want to further process this frame or not. Also update
1350 * statistics. Return true if we want this frame, false if not.
1351 */
1352static bool
1353ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
1354{
1355 sc->stats.rx_all_count++;
1356
1357 if (unlikely(rs->rs_status)) {
1358 if (rs->rs_status & AR5K_RXERR_CRC)
1359 sc->stats.rxerr_crc++;
1360 if (rs->rs_status & AR5K_RXERR_FIFO)
1361 sc->stats.rxerr_fifo++;
1362 if (rs->rs_status & AR5K_RXERR_PHY) {
1363 sc->stats.rxerr_phy++;
1364 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1365 sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
1366 return false;
1367 }
1368 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1369 /*
1370 * Decrypt error. If the error occurred
1371 * because there was no hardware key, then
1372 * let the frame through so the upper layers
1373 * can process it. This is necessary for 5210
1374 * parts which have no way to setup a ``clear''
1375 * key cache entry.
1376 *
1377 * XXX do key cache faulting
1378 */
1379 sc->stats.rxerr_decrypt++;
1380 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1381 !(rs->rs_status & AR5K_RXERR_CRC))
1382 return true;
1383 }
1384 if (rs->rs_status & AR5K_RXERR_MIC) {
1385 sc->stats.rxerr_mic++;
1386 return true;
1387 }
1388
Bob Copeland23538c22010-08-15 13:03:13 -04001389 /* reject any frames with non-crypto errors */
1390 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001391 return false;
1392 }
1393
1394 if (unlikely(rs->rs_more)) {
1395 sc->stats.rxerr_jumbo++;
1396 return false;
1397 }
1398 return true;
1399}
1400
Bruno Randolf8a89f062010-06-16 19:11:51 +09001401static void
1402ath5k_tasklet_rx(unsigned long data)
1403{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001404 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001405 struct sk_buff *skb, *next_skb;
1406 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001407 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001408 struct ath5k_hw *ah = sc->ah;
1409 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001410 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001411 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001412 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001413
1414 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001415 if (list_empty(&sc->rxbuf)) {
1416 ATH5K_WARN(sc, "empty rx buf pool\n");
1417 goto unlock;
1418 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001419 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001420 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1421 BUG_ON(bf->skb == NULL);
1422 skb = bf->skb;
1423 ds = bf->desc;
1424
Bob Copelandc57ca812009-04-15 07:57:35 -04001425 /* bail if HW is still using self-linked descriptor */
1426 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1427 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001428
Bruno Randolfb47f4072008-03-05 18:35:45 +09001429 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001430 if (unlikely(ret == -EINPROGRESS))
1431 break;
1432 else if (unlikely(ret)) {
1433 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09001434 sc->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001435 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001436 }
1437
Bruno Randolf02a78b42010-06-16 19:11:56 +09001438 if (ath5k_receive_frame_ok(sc, &rs)) {
1439 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001440
Bruno Randolf02a78b42010-06-16 19:11:56 +09001441 /*
1442 * If we can't replace bf->skb with a new skb under
1443 * memory pressure, just skip this packet
1444 */
1445 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001446 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001447
Bruno Randolf02a78b42010-06-16 19:11:56 +09001448 pci_unmap_single(sc->pdev, bf->skbaddr,
1449 common->rx_bufsize,
1450 PCI_DMA_FROMDEVICE);
1451
1452 skb_put(skb, rs.rs_datalen);
1453
1454 ath5k_receive_frame(sc, skb, &rs);
1455
1456 bf->skb = next_skb;
1457 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001458 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001459next:
1460 list_move_tail(&bf->list, &sc->rxbuf);
1461 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001462unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001463 spin_unlock(&sc->rxbuflock);
1464}
1465
1466
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001467/*************\
1468* TX Handling *
1469\*************/
1470
Bob Copeland8a63fac2010-09-17 12:45:07 +09001471static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1472 struct ath5k_txq *txq)
1473{
1474 struct ath5k_softc *sc = hw->priv;
1475 struct ath5k_buf *bf;
1476 unsigned long flags;
1477 int padsize;
1478
1479 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
1480
1481 /*
1482 * The hardware expects the header padded to 4 byte boundaries.
1483 * If this is not the case, we add the padding after the header.
1484 */
1485 padsize = ath5k_add_padding(skb);
1486 if (padsize < 0) {
1487 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
1488 " headroom to pad");
1489 goto drop_packet;
1490 }
1491
Bruno Randolf925e0b02010-09-17 11:36:35 +09001492 if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
1493 ieee80211_stop_queue(hw, txq->qnum);
1494
Bob Copeland8a63fac2010-09-17 12:45:07 +09001495 spin_lock_irqsave(&sc->txbuflock, flags);
1496 if (list_empty(&sc->txbuf)) {
1497 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
1498 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001499 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001500 goto drop_packet;
1501 }
1502 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
1503 list_del(&bf->list);
1504 sc->txbuf_len--;
1505 if (list_empty(&sc->txbuf))
1506 ieee80211_stop_queues(hw);
1507 spin_unlock_irqrestore(&sc->txbuflock, flags);
1508
1509 bf->skb = skb;
1510
1511 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
1512 bf->skb = NULL;
1513 spin_lock_irqsave(&sc->txbuflock, flags);
1514 list_add_tail(&bf->list, &sc->txbuf);
1515 sc->txbuf_len++;
1516 spin_unlock_irqrestore(&sc->txbuflock, flags);
1517 goto drop_packet;
1518 }
1519 return NETDEV_TX_OK;
1520
1521drop_packet:
1522 dev_kfree_skb_any(skb);
1523 return NETDEV_TX_OK;
1524}
1525
Bruno Randolf14404012010-09-17 11:36:51 +09001526static void
1527ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
1528 struct ath5k_tx_status *ts)
1529{
1530 struct ieee80211_tx_info *info;
1531 int i;
1532
1533 sc->stats.tx_all_count++;
1534 info = IEEE80211_SKB_CB(skb);
1535
1536 ieee80211_tx_info_clear_status(info);
1537 for (i = 0; i < 4; i++) {
1538 struct ieee80211_tx_rate *r =
1539 &info->status.rates[i];
1540
1541 if (ts->ts_rate[i]) {
1542 r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
1543 r->count = ts->ts_retry[i];
1544 } else {
1545 r->idx = -1;
1546 r->count = 0;
1547 }
1548 }
1549
1550 /* count the successful attempt as well */
1551 info->status.rates[ts->ts_final_idx].count++;
1552
1553 if (unlikely(ts->ts_status)) {
1554 sc->stats.ack_fail++;
1555 if (ts->ts_status & AR5K_TXERR_FILT) {
1556 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1557 sc->stats.txerr_filt++;
1558 }
1559 if (ts->ts_status & AR5K_TXERR_XRETRY)
1560 sc->stats.txerr_retry++;
1561 if (ts->ts_status & AR5K_TXERR_FIFO)
1562 sc->stats.txerr_fifo++;
1563 } else {
1564 info->flags |= IEEE80211_TX_STAT_ACK;
1565 info->status.ack_signal = ts->ts_rssi;
1566 }
1567
1568 /*
1569 * Remove MAC header padding before giving the frame
1570 * back to mac80211.
1571 */
1572 ath5k_remove_padding(skb);
1573
1574 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1575 sc->stats.antenna_tx[ts->ts_antenna]++;
1576 else
1577 sc->stats.antenna_tx[0]++; /* invalid */
1578
1579 ieee80211_tx_status(sc->hw, skb);
1580}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001581
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001582static void
1583ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1584{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001585 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001586 struct ath5k_buf *bf, *bf0;
1587 struct ath5k_desc *ds;
1588 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001589 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001590
1591 spin_lock(&txq->lock);
1592 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001593
1594 txq->txq_poll_mark = false;
1595
1596 /* skb might already have been processed last time. */
1597 if (bf->skb != NULL) {
1598 ds = bf->desc;
1599
1600 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
1601 if (unlikely(ret == -EINPROGRESS))
1602 break;
1603 else if (unlikely(ret)) {
1604 ATH5K_ERR(sc,
1605 "error %d while processing "
1606 "queue %u\n", ret, txq->qnum);
1607 break;
1608 }
1609
1610 skb = bf->skb;
1611 bf->skb = NULL;
1612 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1613 PCI_DMA_TODEVICE);
1614 ath5k_tx_frame_completed(sc, skb, &ts);
1615 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001616
Bob Copelanda05988b2010-04-07 23:55:58 -04001617 /*
1618 * It's possible that the hardware can say the buffer is
1619 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001620 * host memory and moved on.
1621 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001622 */
Bruno Randolf23413292010-09-17 11:37:07 +09001623 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
1624 spin_lock(&sc->txbuflock);
1625 list_move_tail(&bf->list, &sc->txbuf);
1626 sc->txbuf_len++;
1627 txq->txq_len--;
1628 spin_unlock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001629 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001630 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001631 spin_unlock(&txq->lock);
Bruno Randolf925e0b02010-09-17 11:36:35 +09001632 if (txq->txq_len < ATH5K_TXQ_LEN_LOW)
1633 ieee80211_wake_queue(sc->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001634}
1635
1636static void
1637ath5k_tasklet_tx(unsigned long data)
1638{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001639 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001640 struct ath5k_softc *sc = (void *)data;
1641
Bob Copeland8784d2e2009-07-29 17:32:28 -04001642 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
1643 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
1644 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001645}
1646
1647
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001648/*****************\
1649* Beacon handling *
1650\*****************/
1651
1652/*
1653 * Setup the beacon frame for transmit.
1654 */
1655static int
Johannes Berge039fa42008-05-15 12:55:29 +02001656ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001657{
1658 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001659 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001660 struct ath5k_hw *ah = sc->ah;
1661 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001662 int ret = 0;
1663 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001664 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001665 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001666
1667 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1668 PCI_DMA_TODEVICE);
1669 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1670 "skbaddr %llx\n", skb, skb->data, skb->len,
1671 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001672 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001673 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1674 return -EIO;
1675 }
1676
1677 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001678 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001679
1680 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02001681 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001682 ds->ds_link = bf->daddr; /* self-linked */
1683 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001684 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001685 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001686
1687 /*
1688 * If we use multiple antennas on AP and use
1689 * the Sectored AP scenario, switch antenna every
1690 * 4 beacons to make sure everybody hears our AP.
1691 * When a client tries to associate, hw will keep
1692 * track of the tx antenna to be used for this client
1693 * automaticaly, based on ACKed packets.
1694 *
1695 * Note: AP still listens and transmits RTS on the
1696 * default antenna which is supposed to be an omni.
1697 *
1698 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001699 * multiple antennas (1 omni -- the default -- and 14
1700 * sectors), so if we choose to actually support this
1701 * mode, we need to allow the user to set how many antennas
1702 * we have and tweak the code below to send beacons
1703 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001704 */
1705 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1706 antenna = sc->bsent & 4 ? 2 : 1;
1707
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001708
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001709 /* FIXME: If we are in g mode and rate is a CCK rate
1710 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1711 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001712 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001713 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001714 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001715 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001716 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001717 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001718 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001719 if (ret)
1720 goto err_unmap;
1721
1722 return 0;
1723err_unmap:
1724 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1725 return ret;
1726}
1727
1728/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001729 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1730 * this is called only once at config_bss time, for AP we do it every
1731 * SWBA interrupt so that the TIM will reflect buffered frames.
1732 *
1733 * Called with the beacon lock.
1734 */
1735static int
1736ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1737{
1738 int ret;
1739 struct ath5k_softc *sc = hw->priv;
1740 struct sk_buff *skb;
1741
1742 if (WARN_ON(!vif)) {
1743 ret = -EINVAL;
1744 goto out;
1745 }
1746
1747 skb = ieee80211_beacon_get(hw, vif);
1748
1749 if (!skb) {
1750 ret = -ENOMEM;
1751 goto out;
1752 }
1753
1754 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
1755
1756 ath5k_txbuf_free_skb(sc, sc->bbuf);
1757 sc->bbuf->skb = skb;
1758 ret = ath5k_beacon_setup(sc, sc->bbuf);
1759 if (ret)
1760 sc->bbuf->skb = NULL;
1761out:
1762 return ret;
1763}
1764
1765/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001766 * Transmit a beacon frame at SWBA. Dynamic updates to the
1767 * frame contents are done as needed and the slot time is
1768 * also adjusted based on current state.
1769 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001770 * This is called from software irq context (beacontq tasklets)
1771 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001772 */
1773static void
1774ath5k_beacon_send(struct ath5k_softc *sc)
1775{
1776 struct ath5k_buf *bf = sc->bbuf;
1777 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04001778 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001779
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001780 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001781
Bob Copeland4afd89d2010-08-15 13:03:14 -04001782 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001783 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1784 return;
1785 }
1786 /*
1787 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001788 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001789 * period and wait for the next. Missed beacons
1790 * indicate a problem and should not occur. If we
1791 * miss too many consecutive beacons reset the device.
1792 */
1793 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
1794 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001795 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001796 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001797 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001798 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001799 "stuck beacon time (%u missed)\n",
1800 sc->bmisscount);
Bruno Randolf8d67a032010-06-16 19:11:12 +09001801 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
1802 "stuck beacon, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04001803 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001804 }
1805 return;
1806 }
1807 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001808 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001809 "resume beacon xmit after %u misses\n",
1810 sc->bmisscount);
1811 sc->bmisscount = 0;
1812 }
1813
1814 /*
1815 * Stop any current dma and put the new frame on the queue.
1816 * This should never fail since we check above that no frames
1817 * are still pending on the queue.
1818 */
1819 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001820 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001821 /* NB: hw still stops DMA, so proceed */
1822 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001823
Bob Copeland1071db82009-05-18 10:59:52 -04001824 /* refresh the beacon for AP mode */
1825 if (sc->opmode == NL80211_IFTYPE_AP)
1826 ath5k_beacon_update(sc->hw, sc->vif);
1827
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001828 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
1829 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001830 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001831 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
1832
Bob Copelandcec8db22009-07-04 12:59:51 -04001833 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
1834 while (skb) {
1835 ath5k_tx_queue(sc->hw, skb, sc->cabq);
1836 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
1837 }
1838
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001839 sc->bsent++;
1840}
1841
Bruno Randolf9804b982008-01-19 18:17:59 +09001842/**
1843 * ath5k_beacon_update_timers - update beacon timers
1844 *
1845 * @sc: struct ath5k_softc pointer we are operating on
1846 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1847 * beacon timer update based on the current HW TSF.
1848 *
1849 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1850 * of a received beacon or the current local hardware TSF and write it to the
1851 * beacon timer registers.
1852 *
1853 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001854 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001855 * when we otherwise know we have to update the timers, but we keep it in this
1856 * function to have it all together in one place.
1857 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001858static void
Bruno Randolf9804b982008-01-19 18:17:59 +09001859ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001860{
1861 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09001862 u32 nexttbtt, intval, hw_tu, bc_tu;
1863 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001864
1865 intval = sc->bintval & AR5K_BEACON_PERIOD;
1866 if (WARN_ON(!intval))
1867 return;
1868
Bruno Randolf9804b982008-01-19 18:17:59 +09001869 /* beacon TSF converted to TU */
1870 bc_tu = TSF_TO_TU(bc_tsf);
1871
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001872 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001873 hw_tsf = ath5k_hw_get_tsf64(ah);
1874 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001875
Bruno Randolf9804b982008-01-19 18:17:59 +09001876#define FUDGE 3
1877 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
1878 if (bc_tsf == -1) {
1879 /*
1880 * no beacons received, called internally.
1881 * just need to refresh timers based on HW TSF.
1882 */
1883 nexttbtt = roundup(hw_tu + FUDGE, intval);
1884 } else if (bc_tsf == 0) {
1885 /*
1886 * no beacon received, probably called by ath5k_reset_tsf().
1887 * reset TSF to start with 0.
1888 */
1889 nexttbtt = intval;
1890 intval |= AR5K_BEACON_RESET_TSF;
1891 } else if (bc_tsf > hw_tsf) {
1892 /*
1893 * beacon received, SW merge happend but HW TSF not yet updated.
1894 * not possible to reconfigure timers yet, but next time we
1895 * receive a beacon with the same BSSID, the hardware will
1896 * automatically update the TSF and then we need to reconfigure
1897 * the timers.
1898 */
1899 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1900 "need to wait for HW TSF sync\n");
1901 return;
1902 } else {
1903 /*
1904 * most important case for beacon synchronization between STA.
1905 *
1906 * beacon received and HW TSF has been already updated by HW.
1907 * update next TBTT based on the TSF of the beacon, but make
1908 * sure it is ahead of our local TSF timer.
1909 */
1910 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
1911 }
1912#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001913
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001914 sc->nexttbtt = nexttbtt;
1915
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001916 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001917 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09001918
1919 /*
1920 * debugging output last in order to preserve the time critical aspect
1921 * of this function
1922 */
1923 if (bc_tsf == -1)
1924 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1925 "reconfigured timers based on HW TSF\n");
1926 else if (bc_tsf == 0)
1927 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1928 "reset HW TSF and timers\n");
1929 else
1930 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1931 "updated timers based on beacon TSF\n");
1932
1933 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08001934 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
1935 (unsigned long long) bc_tsf,
1936 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09001937 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
1938 intval & AR5K_BEACON_PERIOD,
1939 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
1940 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941}
1942
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001943/**
1944 * ath5k_beacon_config - Configure the beacon queues and interrupts
1945 *
1946 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001947 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001948 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001949 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001950 */
1951static void
1952ath5k_beacon_config(struct ath5k_softc *sc)
1953{
1954 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05001955 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001956
Bob Copeland21800492009-07-04 12:59:52 -04001957 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001958 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02001959 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001960
Bob Copeland21800492009-07-04 12:59:52 -04001961 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001962 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001963 * In IBSS mode we use a self-linked tx descriptor and let the
1964 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001965 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001966 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001967 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001968 */
1969 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001970
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001971 sc->imask |= AR5K_INT_SWBA;
1972
Jiri Slabyda966bc2008-10-12 22:54:10 +02001973 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04001974 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02001975 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02001976 } else
1977 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04001978 } else {
1979 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001980 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001981
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001982 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04001983 mmiowb();
1984 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001985}
1986
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001987static void ath5k_tasklet_beacon(unsigned long data)
1988{
1989 struct ath5k_softc *sc = (struct ath5k_softc *) data;
1990
1991 /*
1992 * Software beacon alert--time to send a beacon.
1993 *
1994 * In IBSS mode we use this interrupt just to
1995 * keep track of the next TBTT (target beacon
1996 * transmission time) in order to detect wether
1997 * automatic TSF updates happened.
1998 */
1999 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2000 /* XXX: only if VEOL suppported */
2001 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2002 sc->nexttbtt += sc->bintval;
2003 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2004 "SWBA nexttbtt: %x hw_tu: %x "
2005 "TSF: %llx\n",
2006 sc->nexttbtt,
2007 TSF_TO_TU(tsf),
2008 (unsigned long long) tsf);
2009 } else {
2010 spin_lock(&sc->block);
2011 ath5k_beacon_send(sc);
2012 spin_unlock(&sc->block);
2013 }
2014}
2015
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002016
2017/********************\
2018* Interrupt handling *
2019\********************/
2020
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002021static void
2022ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2023{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002024 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2025 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2026 /* run ANI only when full calibration is not active */
2027 ah->ah_cal_next_ani = jiffies +
2028 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2029 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2030
2031 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002032 ah->ah_cal_next_full = jiffies +
2033 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2034 tasklet_schedule(&ah->ah_sc->calib);
2035 }
2036 /* we could use SWI to generate enough interrupts to meet our
2037 * calibration interval requirements, if necessary:
2038 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2039}
2040
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002041static irqreturn_t
2042ath5k_intr(int irq, void *dev_id)
2043{
2044 struct ath5k_softc *sc = dev_id;
2045 struct ath5k_hw *ah = sc->ah;
2046 enum ath5k_int status;
2047 unsigned int counter = 1000;
2048
2049 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2050 !ath5k_hw_is_intr_pending(ah)))
2051 return IRQ_NONE;
2052
2053 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002054 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2055 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2056 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002057 if (unlikely(status & AR5K_INT_FATAL)) {
2058 /*
2059 * Fatal errors are unrecoverable.
2060 * Typically these are caused by DMA errors.
2061 */
Bruno Randolf8d67a032010-06-16 19:11:12 +09002062 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2063 "fatal int, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002064 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002065 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002066 /*
2067 * Receive buffers are full. Either the bus is busy or
2068 * the CPU is not fast enough to process all received
2069 * frames.
2070 * Older chipsets need a reset to come out of this
2071 * condition, but we treat it as RX for newer chips.
2072 * We don't know exactly which versions need a reset -
2073 * this guess is copied from the HAL.
2074 */
2075 sc->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002076 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2077 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2078 "rx overrun, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002079 ieee80211_queue_work(sc->hw, &sc->reset_work);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002080 }
Bruno Randolf87d77c42010-04-12 16:38:52 +09002081 else
2082 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002083 } else {
2084 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002085 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002086 }
2087 if (status & AR5K_INT_RXEOL) {
2088 /*
2089 * NB: the hardware should re-read the link when
2090 * RXE bit is written, but it doesn't work at
2091 * least on older hardware revs.
2092 */
Bruno Randolfb3f194e2010-07-14 10:53:29 +09002093 sc->stats.rxeol_intr++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002094 }
2095 if (status & AR5K_INT_TXURN) {
2096 /* bump tx trigger level */
2097 ath5k_hw_update_tx_triglevel(ah, true);
2098 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002099 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002100 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002101 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2102 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002103 tasklet_schedule(&sc->txtq);
2104 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002105 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002106 }
2107 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002108 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002109 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002110 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002111 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002112 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002113 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002114
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002115 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002116 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002117
2118 if (unlikely(!counter))
2119 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2120
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002121 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002122
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002123 return IRQ_HANDLED;
2124}
2125
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002126/*
2127 * Periodically recalibrate the PHY to account
2128 * for temperature/environment changes.
2129 */
2130static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002131ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002132{
2133 struct ath5k_softc *sc = (void *)data;
2134 struct ath5k_hw *ah = sc->ah;
2135
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002136 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002137 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002138
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002139 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002140 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2141 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002142
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002143 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002144 /*
2145 * Rfgain is out of bounds, reset the chip
2146 * to load new gain values.
2147 */
2148 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002149 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002150 }
2151 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2152 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002153 ieee80211_frequency_to_channel(
2154 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002155
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002156 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolf651d9372010-09-17 11:36:46 +09002157 * doesn't.
2158 * TODO: We should stop TX here, so that it doesn't interfere.
2159 * Note that stopping the queues is not enough to stop TX! */
Bruno Randolfafe86282010-05-19 10:31:10 +09002160 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2161 ah->ah_cal_next_nf = jiffies +
2162 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
Bruno Randolfafe86282010-05-19 10:31:10 +09002163 ath5k_hw_update_noise_floor(ah);
Bruno Randolfafe86282010-05-19 10:31:10 +09002164 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002165
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002166 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002167}
2168
2169
Bruno Randolf2111ac02010-04-02 18:44:08 +09002170static void
2171ath5k_tasklet_ani(unsigned long data)
2172{
2173 struct ath5k_softc *sc = (void *)data;
2174 struct ath5k_hw *ah = sc->ah;
2175
2176 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2177 ath5k_ani_calibration(ah);
2178 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002179}
2180
2181
Bruno Randolf4edd7612010-09-17 11:36:56 +09002182static void
2183ath5k_tx_complete_poll_work(struct work_struct *work)
2184{
2185 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2186 tx_complete_work.work);
2187 struct ath5k_txq *txq;
2188 int i;
2189 bool needreset = false;
2190
2191 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
2192 if (sc->txqs[i].setup) {
2193 txq = &sc->txqs[i];
2194 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002195 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002196 if (txq->txq_poll_mark) {
2197 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
2198 "TX queue stuck %d\n",
2199 txq->qnum);
2200 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002201 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002202 spin_unlock_bh(&txq->lock);
2203 break;
2204 } else {
2205 txq->txq_poll_mark = true;
2206 }
2207 }
2208 spin_unlock_bh(&txq->lock);
2209 }
2210 }
2211
2212 if (needreset) {
2213 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2214 "TX queues stuck, resetting\n");
2215 ath5k_reset(sc, sc->curchan);
2216 }
2217
2218 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2219 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2220}
2221
2222
Bob Copeland8a63fac2010-09-17 12:45:07 +09002223/*************************\
2224* Initialization routines *
2225\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002226
2227static int
Bob Copeland8a63fac2010-09-17 12:45:07 +09002228ath5k_stop_locked(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002229{
Bob Copeland8a63fac2010-09-17 12:45:07 +09002230 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002231
Bob Copeland8a63fac2010-09-17 12:45:07 +09002232 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2233 test_bit(ATH_STAT_INVALID, sc->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002234
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002235 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002236 * Shutdown the hardware and driver:
2237 * stop output from above
2238 * disable interrupts
2239 * turn off timers
2240 * turn off the radio
2241 * clear transmit machinery
2242 * clear receive machinery
2243 * drain and release tx queues
2244 * reclaim beacon resources
2245 * power down hardware
2246 *
2247 * Note that some of this work is not possible if the
2248 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002249 */
Bob Copeland8a63fac2010-09-17 12:45:07 +09002250 ieee80211_stop_queues(sc->hw);
2251
2252 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2253 ath5k_led_off(sc);
2254 ath5k_hw_set_imr(ah, 0);
2255 synchronize_irq(sc->pdev->irq);
2256 }
2257 ath5k_txq_cleanup(sc);
2258 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2259 ath5k_rx_stop(sc);
2260 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002261 }
2262
Bob Copeland8a63fac2010-09-17 12:45:07 +09002263 return 0;
2264}
2265
2266static int
2267ath5k_init(struct ath5k_softc *sc)
2268{
2269 struct ath5k_hw *ah = sc->ah;
2270 struct ath_common *common = ath5k_hw_common(ah);
2271 int ret, i;
2272
2273 mutex_lock(&sc->lock);
2274
2275 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2276
2277 /*
2278 * Stop anything previously setup. This is safe
2279 * no matter this is the first time through or not.
2280 */
2281 ath5k_stop_locked(sc);
2282
2283 /*
2284 * The basic interface to setting the hardware in a good
2285 * state is ``reset''. On return the hardware is known to
2286 * be powered up and with interrupts disabled. This must
2287 * be followed by initialization of the appropriate bits
2288 * and then setup of the interrupt mask.
2289 */
2290 sc->curchan = sc->hw->conf.channel;
2291 sc->curband = &sc->sbands[sc->curchan->band];
2292 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2293 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
2294 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2295
2296 ret = ath5k_reset(sc, NULL);
2297 if (ret)
2298 goto done;
2299
2300 ath5k_rfkill_hw_start(ah);
2301
2302 /*
2303 * Reset the key cache since some parts do not reset the
2304 * contents on initial power up or resume from suspend.
2305 */
2306 for (i = 0; i < common->keymax; i++)
2307 ath_hw_keyreset(common, (u16) i);
2308
2309 ath5k_hw_set_ack_bitrate_high(ah, true);
2310 ret = 0;
2311done:
2312 mmiowb();
2313 mutex_unlock(&sc->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002314
2315 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2316 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2317
Bob Copeland8a63fac2010-09-17 12:45:07 +09002318 return ret;
2319}
2320
2321static void stop_tasklets(struct ath5k_softc *sc)
2322{
2323 tasklet_kill(&sc->rxtq);
2324 tasklet_kill(&sc->txtq);
2325 tasklet_kill(&sc->calib);
2326 tasklet_kill(&sc->beacontq);
2327 tasklet_kill(&sc->ani_tasklet);
2328}
2329
2330/*
2331 * Stop the device, grabbing the top-level lock to protect
2332 * against concurrent entry through ath5k_init (which can happen
2333 * if another thread does a system call and the thread doing the
2334 * stop is preempted).
2335 */
2336static int
2337ath5k_stop_hw(struct ath5k_softc *sc)
2338{
2339 int ret;
2340
2341 mutex_lock(&sc->lock);
2342 ret = ath5k_stop_locked(sc);
2343 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2344 /*
2345 * Don't set the card in full sleep mode!
2346 *
2347 * a) When the device is in this state it must be carefully
2348 * woken up or references to registers in the PCI clock
2349 * domain may freeze the bus (and system). This varies
2350 * by chip and is mostly an issue with newer parts
2351 * (madwifi sources mentioned srev >= 0x78) that go to
2352 * sleep more quickly.
2353 *
2354 * b) On older chips full sleep results a weird behaviour
2355 * during wakeup. I tested various cards with srev < 0x78
2356 * and they don't wake up after module reload, a second
2357 * module reload is needed to bring the card up again.
2358 *
2359 * Until we figure out what's going on don't enable
2360 * full chip reset on any chip (this is what Legacy HAL
2361 * and Sam's HAL do anyway). Instead Perform a full reset
2362 * on the device (same as initial state after attach) and
2363 * leave it idle (keep MAC/BB on warm reset) */
2364 ret = ath5k_hw_on_hold(sc->ah);
2365
2366 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2367 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002368 }
Bob Copeland8a63fac2010-09-17 12:45:07 +09002369 ath5k_txbuf_free_skb(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002370
Bob Copeland8a63fac2010-09-17 12:45:07 +09002371 mmiowb();
2372 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002373
Bob Copeland8a63fac2010-09-17 12:45:07 +09002374 stop_tasklets(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002375
Bruno Randolf4edd7612010-09-17 11:36:56 +09002376 cancel_delayed_work_sync(&sc->tx_complete_work);
2377
Bob Copeland8a63fac2010-09-17 12:45:07 +09002378 ath5k_rfkill_hw_stop(sc->ah);
2379
2380 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002381}
2382
Bob Copeland209d8892009-05-07 08:09:08 -04002383/*
2384 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2385 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002386 *
2387 * This should be called with sc->lock.
Bob Copeland209d8892009-05-07 08:09:08 -04002388 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002389static int
Bob Copeland209d8892009-05-07 08:09:08 -04002390ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002391{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002392 struct ath5k_hw *ah = sc->ah;
2393 int ret;
2394
2395 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002396
Bob Copeland450464d2010-07-13 11:32:41 -04002397 ath5k_hw_set_imr(ah, 0);
2398 synchronize_irq(sc->pdev->irq);
2399 stop_tasklets(sc);
2400
Bob Copeland209d8892009-05-07 08:09:08 -04002401 if (chan) {
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002402 ath5k_txq_cleanup(sc);
2403 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002404
2405 sc->curchan = chan;
2406 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002407 }
Bob Copeland33554432009-07-04 21:03:13 -04002408 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002409 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002410 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2411 goto err;
2412 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002413
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002414 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002415 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002416 ATH5K_ERR(sc, "can't start recv logic\n");
2417 goto err;
2418 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002419
Bruno Randolf2111ac02010-04-02 18:44:08 +09002420 ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
2421
Bruno Randolfac559522010-05-19 10:30:55 +09002422 ah->ah_cal_next_full = jiffies;
2423 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002424 ah->ah_cal_next_nf = jiffies;
2425
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002426 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002427 * Change channels and update the h/w rate map if we're switching;
2428 * e.g. 11a to 11b/g.
2429 *
2430 * We may be doing a reset in response to an ioctl that changes the
2431 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002432 *
2433 * XXX needed?
2434 */
2435/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002436
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002437 ath5k_beacon_config(sc);
2438 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002439
Bruno Randolf397f3852010-05-19 10:30:49 +09002440 ieee80211_wake_queues(sc->hw);
2441
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002442 return 0;
2443err:
2444 return ret;
2445}
2446
Bob Copeland5faaff72010-07-13 11:32:40 -04002447static void ath5k_reset_work(struct work_struct *work)
2448{
2449 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2450 reset_work);
2451
2452 mutex_lock(&sc->lock);
2453 ath5k_reset(sc, sc->curchan);
2454 mutex_unlock(&sc->lock);
2455}
2456
Bob Copeland8a63fac2010-09-17 12:45:07 +09002457static int
2458ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
2459{
2460 struct ath5k_softc *sc = hw->priv;
2461 struct ath5k_hw *ah = sc->ah;
2462 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002463 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002464 u8 mac[ETH_ALEN] = {};
2465 int ret;
2466
2467 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
2468
2469 /*
2470 * Check if the MAC has multi-rate retry support.
2471 * We do this by trying to setup a fake extended
2472 * descriptor. MACs that don't have support will
2473 * return false w/o doing anything. MACs that do
2474 * support it will return true w/o doing anything.
2475 */
2476 ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
2477
2478 if (ret < 0)
2479 goto err;
2480 if (ret > 0)
2481 __set_bit(ATH_STAT_MRRETRY, sc->status);
2482
2483 /*
2484 * Collect the channel list. The 802.11 layer
2485 * is resposible for filtering this list based
2486 * on settings like the phy mode and regulatory
2487 * domain restrictions.
2488 */
2489 ret = ath5k_setup_bands(hw);
2490 if (ret) {
2491 ATH5K_ERR(sc, "can't get channels\n");
2492 goto err;
2493 }
2494
2495 /* NB: setup here so ath5k_rate_update is happy */
2496 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
2497 ath5k_setcurmode(sc, AR5K_MODE_11A);
2498 else
2499 ath5k_setcurmode(sc, AR5K_MODE_11B);
2500
2501 /*
2502 * Allocate tx+rx descriptors and populate the lists.
2503 */
2504 ret = ath5k_desc_alloc(sc, pdev);
2505 if (ret) {
2506 ATH5K_ERR(sc, "can't allocate descriptors\n");
2507 goto err;
2508 }
2509
2510 /*
2511 * Allocate hardware transmit queues: one queue for
2512 * beacon frames and one data queue for each QoS
2513 * priority. Note that hw functions handle resetting
2514 * these queues at the needed time.
2515 */
2516 ret = ath5k_beaconq_setup(ah);
2517 if (ret < 0) {
2518 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
2519 goto err_desc;
2520 }
2521 sc->bhalq = ret;
2522 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
2523 if (IS_ERR(sc->cabq)) {
2524 ATH5K_ERR(sc, "can't setup cab queue\n");
2525 ret = PTR_ERR(sc->cabq);
2526 goto err_bhal;
2527 }
2528
Bruno Randolf925e0b02010-09-17 11:36:35 +09002529 /* This order matches mac80211's queue priority, so we can
2530 * directly use the mac80211 queue number without any mapping */
2531 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
2532 if (IS_ERR(txq)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09002533 ATH5K_ERR(sc, "can't setup xmit queue\n");
Bruno Randolf925e0b02010-09-17 11:36:35 +09002534 ret = PTR_ERR(txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002535 goto err_queues;
2536 }
Bruno Randolf925e0b02010-09-17 11:36:35 +09002537 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
2538 if (IS_ERR(txq)) {
2539 ATH5K_ERR(sc, "can't setup xmit queue\n");
2540 ret = PTR_ERR(txq);
2541 goto err_queues;
2542 }
2543 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2544 if (IS_ERR(txq)) {
2545 ATH5K_ERR(sc, "can't setup xmit queue\n");
2546 ret = PTR_ERR(txq);
2547 goto err_queues;
2548 }
2549 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
2550 if (IS_ERR(txq)) {
2551 ATH5K_ERR(sc, "can't setup xmit queue\n");
2552 ret = PTR_ERR(txq);
2553 goto err_queues;
2554 }
2555 hw->queues = 4;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002556
2557 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
2558 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
2559 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
2560 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
2561 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
2562
2563 INIT_WORK(&sc->reset_work, ath5k_reset_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002564 INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002565
2566 ret = ath5k_eeprom_read_mac(ah, mac);
2567 if (ret) {
2568 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
2569 sc->pdev->device);
2570 goto err_queues;
2571 }
2572
2573 SET_IEEE80211_PERM_ADDR(hw, mac);
2574 /* All MAC address bits matter for ACKs */
2575 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
2576 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
2577
2578 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2579 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2580 if (ret) {
2581 ATH5K_ERR(sc, "can't initialize regulatory system\n");
2582 goto err_queues;
2583 }
2584
2585 ret = ieee80211_register_hw(hw);
2586 if (ret) {
2587 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
2588 goto err_queues;
2589 }
2590
2591 if (!ath_is_world_regd(regulatory))
2592 regulatory_hint(hw->wiphy, regulatory->alpha2);
2593
2594 ath5k_init_leds(sc);
2595
2596 ath5k_sysfs_register(sc);
2597
2598 return 0;
2599err_queues:
2600 ath5k_txq_release(sc);
2601err_bhal:
2602 ath5k_hw_release_tx_queue(ah, sc->bhalq);
2603err_desc:
2604 ath5k_desc_free(sc, pdev);
2605err:
2606 return ret;
2607}
2608
2609static void
2610ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
2611{
2612 struct ath5k_softc *sc = hw->priv;
2613
2614 /*
2615 * NB: the order of these is important:
2616 * o call the 802.11 layer before detaching ath5k_hw to
2617 * ensure callbacks into the driver to delete global
2618 * key cache entries can be handled
2619 * o reclaim the tx queue data structures after calling
2620 * the 802.11 layer as we'll get called back to reclaim
2621 * node state and potentially want to use them
2622 * o to cleanup the tx queues the hal is called, so detach
2623 * it last
2624 * XXX: ??? detach ath5k_hw ???
2625 * Other than that, it's straightforward...
2626 */
2627 ieee80211_unregister_hw(hw);
2628 ath5k_desc_free(sc, pdev);
2629 ath5k_txq_release(sc);
2630 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
2631 ath5k_unregister_leds(sc);
2632
2633 ath5k_sysfs_unregister(sc);
2634 /*
2635 * NB: can't reclaim these until after ieee80211_ifdetach
2636 * returns because we'll get called back to reclaim node
2637 * state and potentially want to use them.
2638 */
2639}
2640
2641/********************\
2642* Mac80211 functions *
2643\********************/
2644
2645static int
2646ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
2647{
2648 struct ath5k_softc *sc = hw->priv;
Bruno Randolf925e0b02010-09-17 11:36:35 +09002649 u16 qnum = skb_get_queue_mapping(skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002650
Bruno Randolf925e0b02010-09-17 11:36:35 +09002651 if (WARN_ON(qnum >= sc->ah->ah_capabilities.cap_queues.q_tx_num)) {
2652 dev_kfree_skb_any(skb);
2653 return 0;
2654 }
2655
2656 return ath5k_tx_queue(hw, skb, &sc->txqs[qnum]);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002657}
2658
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002659static int ath5k_start(struct ieee80211_hw *hw)
2660{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002661 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002662}
2663
2664static void ath5k_stop(struct ieee80211_hw *hw)
2665{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002666 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002667}
2668
2669static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002670 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002671{
2672 struct ath5k_softc *sc = hw->priv;
2673 int ret;
2674
2675 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002676 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002677 ret = 0;
2678 goto end;
2679 }
2680
Johannes Berg1ed32e42009-12-23 13:15:45 +01002681 sc->vif = vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002682
Johannes Berg1ed32e42009-12-23 13:15:45 +01002683 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002684 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002685 case NL80211_IFTYPE_STATION:
2686 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002687 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg1ed32e42009-12-23 13:15:45 +01002688 sc->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002689 break;
2690 default:
2691 ret = -EOPNOTSUPP;
2692 goto end;
2693 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002694
Bruno Randolfccfe5552010-03-09 16:55:38 +09002695 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
2696
Johannes Berg1ed32e42009-12-23 13:15:45 +01002697 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04002698 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002699
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002700 ret = 0;
2701end:
2702 mutex_unlock(&sc->lock);
2703 return ret;
2704}
2705
2706static void
2707ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002708 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002709{
2710 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002711 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002712
2713 mutex_lock(&sc->lock);
Johannes Berg1ed32e42009-12-23 13:15:45 +01002714 if (sc->vif != vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002715 goto end;
2716
Bob Copeland0e149cf2008-11-17 23:40:38 -05002717 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002718 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002719end:
2720 mutex_unlock(&sc->lock);
2721}
2722
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002723/*
2724 * TODO: Phy disable/diversity etc
2725 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726static int
Johannes Berge8975582008-10-09 12:18:51 +02002727ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002728{
2729 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002730 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002731 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002732 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002733
2734 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002735
Joerg Alberte30eb4a2009-08-05 01:52:07 +02002736 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2737 ret = ath5k_chan_set(sc, conf->channel);
2738 if (ret < 0)
2739 goto unlock;
2740 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002741
Nick Kossifidisa0823812009-04-30 15:55:44 -04002742 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2743 (sc->power_level != conf->power_level)) {
2744 sc->power_level = conf->power_level;
2745
2746 /* Half dB steps */
2747 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2748 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002749
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002750 /* TODO:
2751 * 1) Move this on config_interface and handle each case
2752 * separately eg. when we have only one STA vif, use
2753 * AR5K_ANTMODE_SINGLE_AP
2754 *
2755 * 2) Allow the user to change antenna mode eg. when only
2756 * one antenna is present
2757 *
2758 * 3) Allow the user to set default/tx antenna when possible
2759 *
2760 * 4) Default mode should handle 90% of the cases, together
2761 * with fixed a/b and single AP modes we should be able to
2762 * handle 99%. Sectored modes are extreme cases and i still
2763 * haven't found a usage for them. If we decide to support them,
2764 * then we must allow the user to set how many tx antennas we
2765 * have available
2766 */
Bruno Randolfcaec9112010-03-09 16:55:28 +09002767 ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
Bob Copelandbe009372009-01-22 08:44:16 -05002768
John W. Linville55aa4e02009-05-25 21:28:47 +02002769unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002770 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002771 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002772}
2773
Johannes Berg3ac64be2009-08-17 16:16:53 +02002774static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +00002775 struct netdev_hw_addr_list *mc_list)
Johannes Berg3ac64be2009-08-17 16:16:53 +02002776{
2777 u32 mfilt[2], val;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002778 u8 pos;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002779 struct netdev_hw_addr *ha;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002780
2781 mfilt[0] = 0;
2782 mfilt[1] = 1;
2783
Jiri Pirko22bedad32010-04-01 21:22:57 +00002784 netdev_hw_addr_list_for_each(ha, mc_list) {
Johannes Berg3ac64be2009-08-17 16:16:53 +02002785 /* calculate XOR of eight 6-bit values */
Jiri Pirko22bedad32010-04-01 21:22:57 +00002786 val = get_unaligned_le32(ha->addr + 0);
Johannes Berg3ac64be2009-08-17 16:16:53 +02002787 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002788 val = get_unaligned_le32(ha->addr + 3);
Johannes Berg3ac64be2009-08-17 16:16:53 +02002789 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2790 pos &= 0x3f;
2791 mfilt[pos / 32] |= (1 << (pos % 32));
2792 /* XXX: we might be able to just do this instead,
2793 * but not sure, needs testing, if we do use this we'd
2794 * neet to inform below to not reset the mcast */
2795 /* ath5k_hw_set_mcast_filterindex(ah,
Jiri Pirko22bedad32010-04-01 21:22:57 +00002796 * ha->addr[5]); */
Johannes Berg3ac64be2009-08-17 16:16:53 +02002797 }
2798
2799 return ((u64)(mfilt[1]) << 32) | mfilt[0];
2800}
2801
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002802#define SUPPORTED_FIF_FLAGS \
2803 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2804 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2805 FIF_BCN_PRBRESP_PROMISC
2806/*
2807 * o always accept unicast, broadcast, and multicast traffic
2808 * o multicast traffic for all BSSIDs will be enabled if mac80211
2809 * says it should be
2810 * o maintain current state of phy ofdm or phy cck error reception.
2811 * If the hardware detects any of these type of errors then
2812 * ath5k_hw_get_rx_filter() will pass to us the respective
2813 * hardware filters to be able to receive these type of frames.
2814 * o probe request frames are accepted only when operating in
2815 * hostap, adhoc, or monitor modes
2816 * o enable promiscuous mode according to the interface state
2817 * o accept beacons:
2818 * - when operating in adhoc mode so the 802.11 layer creates
2819 * node table entries for peers,
2820 * - when operating in station mode for collecting rssi data when
2821 * the station is otherwise quiet, or
2822 * - when scanning
2823 */
2824static void ath5k_configure_filter(struct ieee80211_hw *hw,
2825 unsigned int changed_flags,
2826 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02002827 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002828{
2829 struct ath5k_softc *sc = hw->priv;
2830 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002831 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002832
Bob Copeland56d1de02009-08-24 23:00:30 -04002833 mutex_lock(&sc->lock);
2834
Johannes Berg3ac64be2009-08-17 16:16:53 +02002835 mfilt[0] = multicast;
2836 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002837
2838 /* Only deal with supported flags */
2839 changed_flags &= SUPPORTED_FIF_FLAGS;
2840 *new_flags &= SUPPORTED_FIF_FLAGS;
2841
2842 /* If HW detects any phy or radar errors, leave those filters on.
2843 * Also, always enable Unicast, Broadcasts and Multicast
2844 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2845 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2846 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2847 AR5K_RX_FILTER_MCAST);
2848
2849 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2850 if (*new_flags & FIF_PROMISC_IN_BSS) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002851 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002852 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002853 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002854 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002855 }
2856
Bob Copeland6b5dcccb2010-06-04 08:14:14 -04002857 if (test_bit(ATH_STAT_PROMISC, sc->status))
2858 rfilt |= AR5K_RX_FILTER_PROM;
2859
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002860 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2861 if (*new_flags & FIF_ALLMULTI) {
2862 mfilt[0] = ~0;
2863 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002864 }
2865
2866 /* This is the best we can do */
2867 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2868 rfilt |= AR5K_RX_FILTER_PHYERR;
2869
2870 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
Bob Copeland30bf4162010-08-15 13:03:15 -04002871 * and probes for any BSSID */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002872 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
Bob Copeland30bf4162010-08-15 13:03:15 -04002873 rfilt |= AR5K_RX_FILTER_BEACON;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002874
2875 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2876 * set we should only pass on control frames for this
2877 * station. This needs testing. I believe right now this
2878 * enables *all* control frames, which is OK.. but
2879 * but we should see if we can improve on granularity */
2880 if (*new_flags & FIF_CONTROL)
2881 rfilt |= AR5K_RX_FILTER_CONTROL;
2882
2883 /* Additional settings per mode -- this is per ath5k */
2884
2885 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2886
Bob Copeland56d1de02009-08-24 23:00:30 -04002887 switch (sc->opmode) {
2888 case NL80211_IFTYPE_MESH_POINT:
Bob Copeland56d1de02009-08-24 23:00:30 -04002889 rfilt |= AR5K_RX_FILTER_CONTROL |
2890 AR5K_RX_FILTER_BEACON |
2891 AR5K_RX_FILTER_PROBEREQ |
2892 AR5K_RX_FILTER_PROM;
2893 break;
2894 case NL80211_IFTYPE_AP:
2895 case NL80211_IFTYPE_ADHOC:
2896 rfilt |= AR5K_RX_FILTER_PROBEREQ |
2897 AR5K_RX_FILTER_BEACON;
2898 break;
2899 case NL80211_IFTYPE_STATION:
2900 if (sc->assoc)
2901 rfilt |= AR5K_RX_FILTER_BEACON;
2902 default:
2903 break;
2904 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002905
2906 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002907 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002908
2909 /* Set multicast bits */
2910 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
Bob Copelanda180a132010-08-15 13:03:12 -04002911 /* Set the cached hw filter flags, this will later actually
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002912 * be set in HW */
2913 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04002914
2915 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002916}
2917
2918static int
2919ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002920 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2921 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002922{
2923 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08002924 struct ath5k_hw *ah = sc->ah;
2925 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002926 int ret = 0;
2927
Bob Copeland9ad9a262008-10-29 08:30:54 -04002928 if (modparam_nohwcrypt)
2929 return -EOPNOTSUPP;
2930
Johannes Berg97359d12010-08-10 09:46:38 +02002931 switch (key->cipher) {
2932 case WLAN_CIPHER_SUITE_WEP40:
2933 case WLAN_CIPHER_SUITE_WEP104:
2934 case WLAN_CIPHER_SUITE_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04002935 break;
Johannes Berg97359d12010-08-10 09:46:38 +02002936 case WLAN_CIPHER_SUITE_CCMP:
Bruno Randolf781f3132010-09-08 16:04:59 +09002937 if (common->crypt_caps & ATH_CRYPT_CAP_CIPHER_AESCCM)
Bob Copeland1c818742009-08-24 23:00:33 -04002938 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002939 return -EOPNOTSUPP;
2940 default:
2941 WARN_ON(1);
2942 return -EINVAL;
2943 }
2944
2945 mutex_lock(&sc->lock);
2946
2947 switch (cmd) {
2948 case SET_KEY:
Bruno Randolfe0f8c2a2010-09-08 16:04:43 +09002949 ret = ath_key_config(common, vif, sta, key);
2950 if (ret >= 0) {
2951 key->hw_key_idx = ret;
2952 /* push IV and Michael MIC generation to stack */
2953 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
2954 if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
2955 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
2956 if (key->cipher == WLAN_CIPHER_SUITE_CCMP)
2957 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
2958 ret = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002959 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002960 break;
2961 case DISABLE_KEY:
Bruno Randolfe0f8c2a2010-09-08 16:04:43 +09002962 ath_key_delete(common, key);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002963 break;
2964 default:
2965 ret = -EINVAL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002966 }
2967
Jiri Slaby274c7c32008-07-15 17:44:20 +02002968 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002969 mutex_unlock(&sc->lock);
2970 return ret;
2971}
2972
2973static int
2974ath5k_get_stats(struct ieee80211_hw *hw,
2975 struct ieee80211_low_level_stats *stats)
2976{
2977 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03002978
2979 /* Force update */
Bruno Randolf495391d2010-03-25 14:49:36 +09002980 ath5k_hw_update_mib_counters(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002981
Bruno Randolf495391d2010-03-25 14:49:36 +09002982 stats->dot11ACKFailureCount = sc->stats.ack_fail;
2983 stats->dot11RTSFailureCount = sc->stats.rts_fail;
2984 stats->dot11RTSSuccessCount = sc->stats.rts_ok;
2985 stats->dot11FCSErrorCount = sc->stats.fcs_error;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002986
2987 return 0;
2988}
2989
Holger Schurig55ee82b2010-04-19 10:24:22 +02002990static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
2991 struct survey_info *survey)
2992{
2993 struct ath5k_softc *sc = hw->priv;
2994 struct ieee80211_conf *conf = &hw->conf;
2995
2996 if (idx != 0)
2997 return -ENOENT;
2998
2999 survey->channel = conf->channel;
3000 survey->filled = SURVEY_INFO_NOISE_DBM;
3001 survey->noise = sc->ah->ah_noise_floor;
3002
3003 return 0;
3004}
3005
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003006static u64
3007ath5k_get_tsf(struct ieee80211_hw *hw)
3008{
3009 struct ath5k_softc *sc = hw->priv;
3010
3011 return ath5k_hw_get_tsf64(sc->ah);
3012}
3013
3014static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003015ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3016{
3017 struct ath5k_softc *sc = hw->priv;
3018
3019 ath5k_hw_set_tsf64(sc->ah, tsf);
3020}
3021
3022static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003023ath5k_reset_tsf(struct ieee80211_hw *hw)
3024{
3025 struct ath5k_softc *sc = hw->priv;
3026
Bruno Randolf9804b982008-01-19 18:17:59 +09003027 /*
3028 * in IBSS mode we need to update the beacon timers too.
3029 * this will also reset the TSF if we call it with 0
3030 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003031 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003032 ath5k_beacon_update_timers(sc, 0);
3033 else
3034 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003035}
3036
Martin Xu02969b32008-11-24 10:49:27 +08003037static void
3038set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3039{
3040 struct ath5k_softc *sc = hw->priv;
3041 struct ath5k_hw *ah = sc->ah;
3042 u32 rfilt;
3043 rfilt = ath5k_hw_get_rx_filter(ah);
3044 if (enable)
3045 rfilt |= AR5K_RX_FILTER_BEACON;
3046 else
3047 rfilt &= ~AR5K_RX_FILTER_BEACON;
3048 ath5k_hw_set_rx_filter(ah, rfilt);
3049 sc->filter_flags = rfilt;
3050}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003051
Martin Xu02969b32008-11-24 10:49:27 +08003052static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3053 struct ieee80211_vif *vif,
3054 struct ieee80211_bss_conf *bss_conf,
3055 u32 changes)
3056{
3057 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003058 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003059 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003060 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003061
3062 mutex_lock(&sc->lock);
3063 if (WARN_ON(sc->vif != vif))
3064 goto unlock;
3065
3066 if (changes & BSS_CHANGED_BSSID) {
3067 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003068 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003069 common->curaid = 0;
Nick Kossifidis418de6d2010-08-15 13:03:10 -04003070 ath5k_hw_set_bssid(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003071 mmiowb();
3072 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003073
3074 if (changes & BSS_CHANGED_BEACON_INT)
3075 sc->bintval = bss_conf->beacon_int;
3076
Martin Xu02969b32008-11-24 10:49:27 +08003077 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003078 sc->assoc = bss_conf->assoc;
3079 if (sc->opmode == NL80211_IFTYPE_STATION)
3080 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003081 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3082 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003083 if (bss_conf->assoc) {
3084 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3085 "Bss Info ASSOC %d, bssid: %pM\n",
3086 bss_conf->aid, common->curbssid);
3087 common->curaid = bss_conf->aid;
Nick Kossifidis418de6d2010-08-15 13:03:10 -04003088 ath5k_hw_set_bssid(ah);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003089 /* Once ANI is available you would start it here */
3090 }
Martin Xu02969b32008-11-24 10:49:27 +08003091 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003092
Bob Copeland21800492009-07-04 12:59:52 -04003093 if (changes & BSS_CHANGED_BEACON) {
3094 spin_lock_irqsave(&sc->block, flags);
3095 ath5k_beacon_update(hw, vif);
3096 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003097 }
3098
Bob Copeland21800492009-07-04 12:59:52 -04003099 if (changes & BSS_CHANGED_BEACON_ENABLED)
3100 sc->enable_beacon = bss_conf->enable_beacon;
3101
3102 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3103 BSS_CHANGED_BEACON_INT))
3104 ath5k_beacon_config(sc);
3105
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003106 unlock:
3107 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003108}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003109
3110static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3111{
3112 struct ath5k_softc *sc = hw->priv;
3113 if (!sc->assoc)
3114 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3115}
3116
3117static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3118{
3119 struct ath5k_softc *sc = hw->priv;
3120 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3121 AR5K_LED_ASSOC : AR5K_LED_INIT);
3122}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003123
3124/**
3125 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3126 *
3127 * @hw: struct ieee80211_hw pointer
3128 * @coverage_class: IEEE 802.11 coverage class number
3129 *
3130 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3131 * coverage class. The values are persistent, they are restored after device
3132 * reset.
3133 */
3134static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3135{
3136 struct ath5k_softc *sc = hw->priv;
3137
3138 mutex_lock(&sc->lock);
3139 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3140 mutex_unlock(&sc->lock);
3141}
Bob Copeland8a63fac2010-09-17 12:45:07 +09003142
3143static const struct ieee80211_ops ath5k_hw_ops = {
3144 .tx = ath5k_tx,
3145 .start = ath5k_start,
3146 .stop = ath5k_stop,
3147 .add_interface = ath5k_add_interface,
3148 .remove_interface = ath5k_remove_interface,
3149 .config = ath5k_config,
3150 .prepare_multicast = ath5k_prepare_multicast,
3151 .configure_filter = ath5k_configure_filter,
3152 .set_key = ath5k_set_key,
3153 .get_stats = ath5k_get_stats,
3154 .get_survey = ath5k_get_survey,
3155 .conf_tx = NULL,
3156 .get_tsf = ath5k_get_tsf,
3157 .set_tsf = ath5k_set_tsf,
3158 .reset_tsf = ath5k_reset_tsf,
3159 .bss_info_changed = ath5k_bss_info_changed,
3160 .sw_scan_start = ath5k_sw_scan_start,
3161 .sw_scan_complete = ath5k_sw_scan_complete,
3162 .set_coverage_class = ath5k_set_coverage_class,
3163};
3164
3165/********************\
3166* PCI Initialization *
3167\********************/
3168
3169static int __devinit
3170ath5k_pci_probe(struct pci_dev *pdev,
3171 const struct pci_device_id *id)
3172{
3173 void __iomem *mem;
3174 struct ath5k_softc *sc;
3175 struct ath_common *common;
3176 struct ieee80211_hw *hw;
3177 int ret;
3178 u8 csz;
3179
3180 /*
3181 * L0s needs to be disabled on all ath5k cards.
3182 *
3183 * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
3184 * by default in the future in 2.6.36) this will also mean both L1 and
3185 * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
3186 * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
3187 * though but cannot currently undue the effect of a blacklist, for
3188 * details you can read pcie_aspm_sanity_check() and see how it adjusts
3189 * the device link capability.
3190 *
3191 * It may be possible in the future to implement some PCI API to allow
3192 * drivers to override blacklists for pre 1.1 PCIe but for now it is
3193 * best to accept that both L0s and L1 will be disabled completely for
3194 * distributions shipping with CONFIG_PCIEASPM rather than having this
3195 * issue present. Motivation for adding this new API will be to help
3196 * with power consumption for some of these devices.
3197 */
3198 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
3199
3200 ret = pci_enable_device(pdev);
3201 if (ret) {
3202 dev_err(&pdev->dev, "can't enable device\n");
3203 goto err;
3204 }
3205
3206 /* XXX 32-bit addressing only */
3207 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3208 if (ret) {
3209 dev_err(&pdev->dev, "32-bit DMA not available\n");
3210 goto err_dis;
3211 }
3212
3213 /*
3214 * Cache line size is used to size and align various
3215 * structures used to communicate with the hardware.
3216 */
3217 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
3218 if (csz == 0) {
3219 /*
3220 * Linux 2.4.18 (at least) writes the cache line size
3221 * register as a 16-bit wide register which is wrong.
3222 * We must have this setup properly for rx buffer
3223 * DMA to work so force a reasonable value here if it
3224 * comes up zero.
3225 */
3226 csz = L1_CACHE_BYTES >> 2;
3227 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
3228 }
3229 /*
3230 * The default setting of latency timer yields poor results,
3231 * set it to the value used by other systems. It may be worth
3232 * tweaking this setting more.
3233 */
3234 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
3235
3236 /* Enable bus mastering */
3237 pci_set_master(pdev);
3238
3239 /*
3240 * Disable the RETRY_TIMEOUT register (0x41) to keep
3241 * PCI Tx retries from interfering with C3 CPU state.
3242 */
3243 pci_write_config_byte(pdev, 0x41, 0);
3244
3245 ret = pci_request_region(pdev, 0, "ath5k");
3246 if (ret) {
3247 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
3248 goto err_dis;
3249 }
3250
3251 mem = pci_iomap(pdev, 0, 0);
3252 if (!mem) {
3253 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
3254 ret = -EIO;
3255 goto err_reg;
3256 }
3257
3258 /*
3259 * Allocate hw (mac80211 main struct)
3260 * and hw->priv (driver private data)
3261 */
3262 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
3263 if (hw == NULL) {
3264 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
3265 ret = -ENOMEM;
3266 goto err_map;
3267 }
3268
3269 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
3270
3271 /* Initialize driver private data */
3272 SET_IEEE80211_DEV(hw, &pdev->dev);
3273 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
3274 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
3275 IEEE80211_HW_SIGNAL_DBM;
3276
3277 hw->wiphy->interface_modes =
3278 BIT(NL80211_IFTYPE_AP) |
3279 BIT(NL80211_IFTYPE_STATION) |
3280 BIT(NL80211_IFTYPE_ADHOC) |
3281 BIT(NL80211_IFTYPE_MESH_POINT);
3282
3283 hw->extra_tx_headroom = 2;
3284 hw->channel_change_time = 5000;
3285 sc = hw->priv;
3286 sc->hw = hw;
3287 sc->pdev = pdev;
3288
3289 ath5k_debug_init_device(sc);
3290
3291 /*
3292 * Mark the device as detached to avoid processing
3293 * interrupts until setup is complete.
3294 */
3295 __set_bit(ATH_STAT_INVALID, sc->status);
3296
3297 sc->iobase = mem; /* So we can unmap it on detach */
3298 sc->opmode = NL80211_IFTYPE_STATION;
3299 sc->bintval = 1000;
3300 mutex_init(&sc->lock);
3301 spin_lock_init(&sc->rxbuflock);
3302 spin_lock_init(&sc->txbuflock);
3303 spin_lock_init(&sc->block);
3304
3305 /* Set private data */
3306 pci_set_drvdata(pdev, sc);
3307
3308 /* Setup interrupt handler */
3309 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
3310 if (ret) {
3311 ATH5K_ERR(sc, "request_irq failed\n");
3312 goto err_free;
3313 }
3314
3315 /* If we passed the test, malloc an ath5k_hw struct */
3316 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
3317 if (!sc->ah) {
3318 ret = -ENOMEM;
3319 ATH5K_ERR(sc, "out of memory\n");
3320 goto err_irq;
3321 }
3322
3323 sc->ah->ah_sc = sc;
3324 sc->ah->ah_iobase = sc->iobase;
3325 common = ath5k_hw_common(sc->ah);
3326 common->ops = &ath5k_common_ops;
3327 common->ah = sc->ah;
3328 common->hw = hw;
3329 common->cachelsz = csz << 2; /* convert to bytes */
3330
3331 /* Initialize device */
3332 ret = ath5k_hw_attach(sc);
3333 if (ret) {
3334 goto err_free_ah;
3335 }
3336
3337 /* set up multi-rate retry capabilities */
3338 if (sc->ah->ah_version == AR5K_AR5212) {
3339 hw->max_rates = 4;
3340 hw->max_rate_tries = 11;
3341 }
3342
3343 /* Finish private driver data initialization */
3344 ret = ath5k_attach(pdev, hw);
3345 if (ret)
3346 goto err_ah;
3347
3348 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
3349 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
3350 sc->ah->ah_mac_srev,
3351 sc->ah->ah_phy_revision);
3352
3353 if (!sc->ah->ah_single_chip) {
3354 /* Single chip radio (!RF5111) */
3355 if (sc->ah->ah_radio_5ghz_revision &&
3356 !sc->ah->ah_radio_2ghz_revision) {
3357 /* No 5GHz support -> report 2GHz radio */
3358 if (!test_bit(AR5K_MODE_11A,
3359 sc->ah->ah_capabilities.cap_mode)) {
3360 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
3361 ath5k_chip_name(AR5K_VERSION_RAD,
3362 sc->ah->ah_radio_5ghz_revision),
3363 sc->ah->ah_radio_5ghz_revision);
3364 /* No 2GHz support (5110 and some
3365 * 5Ghz only cards) -> report 5Ghz radio */
3366 } else if (!test_bit(AR5K_MODE_11B,
3367 sc->ah->ah_capabilities.cap_mode)) {
3368 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
3369 ath5k_chip_name(AR5K_VERSION_RAD,
3370 sc->ah->ah_radio_5ghz_revision),
3371 sc->ah->ah_radio_5ghz_revision);
3372 /* Multiband radio */
3373 } else {
3374 ATH5K_INFO(sc, "RF%s multiband radio found"
3375 " (0x%x)\n",
3376 ath5k_chip_name(AR5K_VERSION_RAD,
3377 sc->ah->ah_radio_5ghz_revision),
3378 sc->ah->ah_radio_5ghz_revision);
3379 }
3380 }
3381 /* Multi chip radio (RF5111 - RF2111) ->
3382 * report both 2GHz/5GHz radios */
3383 else if (sc->ah->ah_radio_5ghz_revision &&
3384 sc->ah->ah_radio_2ghz_revision){
3385 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
3386 ath5k_chip_name(AR5K_VERSION_RAD,
3387 sc->ah->ah_radio_5ghz_revision),
3388 sc->ah->ah_radio_5ghz_revision);
3389 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
3390 ath5k_chip_name(AR5K_VERSION_RAD,
3391 sc->ah->ah_radio_2ghz_revision),
3392 sc->ah->ah_radio_2ghz_revision);
3393 }
3394 }
3395
3396
3397 /* ready to process interrupts */
3398 __clear_bit(ATH_STAT_INVALID, sc->status);
3399
3400 return 0;
3401err_ah:
3402 ath5k_hw_detach(sc->ah);
3403err_free_ah:
3404 kfree(sc->ah);
3405err_irq:
3406 free_irq(pdev->irq, sc);
3407err_free:
3408 ieee80211_free_hw(hw);
3409err_map:
3410 pci_iounmap(pdev, mem);
3411err_reg:
3412 pci_release_region(pdev, 0);
3413err_dis:
3414 pci_disable_device(pdev);
3415err:
3416 return ret;
3417}
3418
3419static void __devexit
3420ath5k_pci_remove(struct pci_dev *pdev)
3421{
3422 struct ath5k_softc *sc = pci_get_drvdata(pdev);
3423
3424 ath5k_debug_finish_device(sc);
3425 ath5k_detach(pdev, sc->hw);
3426 ath5k_hw_detach(sc->ah);
3427 kfree(sc->ah);
3428 free_irq(pdev->irq, sc);
3429 pci_iounmap(pdev, sc->iobase);
3430 pci_release_region(pdev, 0);
3431 pci_disable_device(pdev);
3432 ieee80211_free_hw(sc->hw);
3433}
3434
3435#ifdef CONFIG_PM_SLEEP
3436static int ath5k_pci_suspend(struct device *dev)
3437{
3438 struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
3439
3440 ath5k_led_off(sc);
3441 return 0;
3442}
3443
3444static int ath5k_pci_resume(struct device *dev)
3445{
3446 struct pci_dev *pdev = to_pci_dev(dev);
3447 struct ath5k_softc *sc = pci_get_drvdata(pdev);
3448
3449 /*
3450 * Suspend/Resume resets the PCI configuration space, so we have to
3451 * re-disable the RETRY_TIMEOUT register (0x41) to keep
3452 * PCI Tx retries from interfering with C3 CPU state
3453 */
3454 pci_write_config_byte(pdev, 0x41, 0);
3455
3456 ath5k_led_enable(sc);
3457 return 0;
3458}
3459
3460static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
3461#define ATH5K_PM_OPS (&ath5k_pm_ops)
3462#else
3463#define ATH5K_PM_OPS NULL
3464#endif /* CONFIG_PM_SLEEP */
3465
3466static struct pci_driver ath5k_pci_driver = {
3467 .name = KBUILD_MODNAME,
3468 .id_table = ath5k_pci_id_table,
3469 .probe = ath5k_pci_probe,
3470 .remove = __devexit_p(ath5k_pci_remove),
3471 .driver.pm = ATH5K_PM_OPS,
3472};
3473
3474/*
3475 * Module init/exit functions
3476 */
3477static int __init
3478init_ath5k_pci(void)
3479{
3480 int ret;
3481
3482 ath5k_debug_init();
3483
3484 ret = pci_register_driver(&ath5k_pci_driver);
3485 if (ret) {
3486 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
3487 return ret;
3488 }
3489
3490 return 0;
3491}
3492
3493static void __exit
3494exit_ath5k_pci(void)
3495{
3496 pci_unregister_driver(&ath5k_pci_driver);
3497
3498 ath5k_debug_finish();
3499}
3500
3501module_init(init_ath5k_pci);
3502module_exit(exit_ath5k_pci);