blob: 517ec3206f6eb0681075c75c2c432b27350b51df [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
Sarah Sharp66d4ead2009-04-27 19:52:28 -07009 */
10
Dong Nguyen43b86af2010-07-21 16:56:08 -070011#include <linux/pci.h>
Andrey Smirnovf7fac172019-05-22 14:34:01 +030012#include <linux/iopoll.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070013#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070014#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070015#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070016#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050018#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010019#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070020
21#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030022#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020023#include "xhci-mtk.h"
Lu Baolu02b6fdc2017-10-05 11:21:39 +030024#include "xhci-debugfs.h"
Lu Baoludfba2172017-12-08 17:59:10 +020025#include "xhci-dbgcap.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026
27#define DRIVER_AUTHOR "Sarah Sharp"
28#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
29
Lu Baolua1377e52014-11-18 11:27:14 +020030#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31
Sarah Sharpb0567b32009-08-07 14:04:36 -070032/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
33static int link_quirk;
34module_param(link_quirk, int, S_IRUGO | S_IWUSR);
35MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
36
Marc Zyngier36b68572018-05-23 18:41:36 +010037static unsigned long long quirks;
38module_param(quirks, ullong, S_IRUGO);
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010039MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
40
Mathias Nyman49372132018-08-31 17:24:43 +030041static bool td_on_ring(struct xhci_td *td, struct xhci_ring *ring)
42{
43 struct xhci_segment *seg = ring->first_seg;
44
45 if (!td || !td->start_seg)
46 return false;
47 do {
48 if (seg == td->start_seg)
49 return true;
50 seg = seg->next;
51 } while (seg && seg != ring->first_seg);
52
53 return false;
54}
55
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070057 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070058 * @ptr: address of hc register to be read
59 * @mask: bits to look at in result of read
60 * @done: value of those bits when handshake succeeds
61 * @usec: timeout in microseconds
62 *
63 * Returns negative errno, or zero on success
64 *
65 * Success happens when the "mask" bits have the specified value (hardware
66 * handshake done). There are two failure modes: "usec" have passed (major
67 * hardware flakeout), or the register reads as all-ones (hardware removed).
68 */
Lin Wangdc0b1772015-01-09 16:06:28 +020069int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070{
71 u32 result;
Andrey Smirnovf7fac172019-05-22 14:34:01 +030072 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -070073
Andrey Smirnovf7fac172019-05-22 14:34:01 +030074 ret = readl_poll_timeout_atomic(ptr, result,
75 (result & mask) == done ||
76 result == U32_MAX,
77 1, usec);
78 if (result == U32_MAX) /* card removed */
79 return -ENODEV;
80
81 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -070082}
83
84/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070085 * Disable interrupts and begin the xHCI halting process.
86 */
87void xhci_quiesce(struct xhci_hcd *xhci)
88{
89 u32 halted;
90 u32 cmd;
91 u32 mask;
92
93 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020094 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070095 if (!halted)
96 mask &= ~CMD_RUN;
97
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020098 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070099 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200100 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700101}
102
103/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700104 * Force HC into halt state.
105 *
106 * Disable any IRQs and clear the run/stop bit.
107 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800108 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700109 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700110 */
111int xhci_halt(struct xhci_hcd *xhci)
112{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800113 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300114 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700115 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700116
Lin Wangdc0b1772015-01-09 16:06:28 +0200117 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700118 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Mathias Nyman99154fd2016-11-11 15:13:11 +0200119 if (ret) {
120 xhci_warn(xhci, "Host halt failed, %d\n", ret);
121 return ret;
122 }
123 xhci->xhc_state |= XHCI_STATE_HALTED;
124 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800125 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700126}
127
128/*
Sarah Sharped074532010-05-24 13:25:21 -0700129 * Set the run bit and wait for the host to be running.
130 */
Guoqing Zhang26bba5c2017-04-07 17:56:53 +0300131int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700132{
133 u32 temp;
134 int ret;
135
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200136 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700137 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300138 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700139 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200140 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700141
142 /*
143 * Wait for the HCHalted Status bit to be 0 to indicate the host is
144 * running.
145 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200146 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700147 STS_HALT, 0, XHCI_MAX_HALT_USEC);
148 if (ret == -ETIMEDOUT)
149 xhci_err(xhci, "Host took too long to start, "
150 "waited %u microseconds.\n",
151 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800152 if (!ret)
Mathias Nyman98d74f92016-04-08 16:25:10 +0300153 /* clear state flags. Including dying, halted or removing */
154 xhci->xhc_state = 0;
Roger Quadrose5bfeab2015-09-21 17:46:13 +0300155
Sarah Sharped074532010-05-24 13:25:21 -0700156 return ret;
157}
158
159/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800160 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700161 *
162 * This resets pipelines, timers, counters, state machines, etc.
163 * Transactions will be terminated immediately, and operational registers
164 * will be set to their defaults.
165 */
166int xhci_reset(struct xhci_hcd *xhci)
167{
168 u32 command;
169 u32 state;
Mathias Nymanf6187f42018-12-07 16:19:30 +0200170 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700171
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200172 state = readl(&xhci->op_regs->status);
Mathias Nymanc11ae032016-11-11 15:13:12 +0200173
174 if (state == ~(u32)0) {
175 xhci_warn(xhci, "Host not accessible, reset failed.\n");
176 return -ENODEV;
177 }
178
Sarah Sharpd3512f62009-07-27 12:03:50 -0700179 if ((state & STS_HALT) == 0) {
180 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
181 return 0;
182 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700183
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300184 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200185 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700186 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200187 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700188
Rajmohan Mania5964392015-11-18 10:48:20 +0200189 /* Existing Intel xHCI controllers require a delay of 1 mS,
190 * after setting the CMD_RESET bit, and before accessing any
191 * HC registers. This allows the HC to complete the
192 * reset operation and be ready for HC register access.
193 * Without this delay, the subsequent HC register access,
194 * may result in a system hang very rarely.
195 */
196 if (xhci->quirks & XHCI_INTEL_HOST)
197 udelay(1000);
198
Lin Wangdc0b1772015-01-09 16:06:28 +0200199 ret = xhci_handshake(&xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700200 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700201 if (ret)
202 return ret;
203
Jiahau Chang9da5a102017-07-20 14:48:27 +0300204 if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
205 usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));
206
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300207 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
208 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700209 /*
210 * xHCI cannot write to any doorbells or operational registers other
211 * than status until the "Controller Not Ready" flag is cleared.
212 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200213 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700214 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800215
Mathias Nymanf6187f42018-12-07 16:19:30 +0200216 xhci->usb2_rhub.bus_state.port_c_suspend = 0;
217 xhci->usb2_rhub.bus_state.suspended_ports = 0;
218 xhci->usb2_rhub.bus_state.resuming_ports = 0;
219 xhci->usb3_rhub.bus_state.port_c_suspend = 0;
220 xhci->usb3_rhub.bus_state.suspended_ports = 0;
221 xhci->usb3_rhub.bus_state.resuming_ports = 0;
Andiry Xuf370b992012-04-14 02:54:30 +0800222
223 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700224}
225
Marc Zyngier12de0a32018-05-23 18:41:37 +0100226static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
227{
228 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
229 int err, i;
230 u64 val;
231
232 /*
233 * Some Renesas controllers get into a weird state if they are
234 * reset while programmed with 64bit addresses (they will preserve
235 * the top half of the address in internal, non visible
236 * registers). You end up with half the address coming from the
237 * kernel, and the other half coming from the firmware. Also,
238 * changing the programming leads to extra accesses even if the
239 * controller is supposed to be halted. The controller ends up with
240 * a fatal fault, and is then ripe for being properly reset.
241 *
242 * Special care is taken to only apply this if the device is behind
243 * an iommu. Doing anything when there is no iommu is definitely
244 * unsafe...
245 */
Joerg Roedel05afde12018-11-30 13:16:38 +0100246 if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !device_iommu_mapped(dev))
Marc Zyngier12de0a32018-05-23 18:41:37 +0100247 return;
248
249 xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");
250
251 /* Clear HSEIE so that faults do not get signaled */
252 val = readl(&xhci->op_regs->command);
253 val &= ~CMD_HSEIE;
254 writel(val, &xhci->op_regs->command);
255
256 /* Clear HSE (aka FATAL) */
257 val = readl(&xhci->op_regs->status);
258 val |= STS_FATAL;
259 writel(val, &xhci->op_regs->status);
260
261 /* Now zero the registers, and brace for impact */
262 val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
263 if (upper_32_bits(val))
264 xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
265 val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
266 if (upper_32_bits(val))
267 xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
268
269 for (i = 0; i < HCS_MAX_INTRS(xhci->hcs_params1); i++) {
270 struct xhci_intr_reg __iomem *ir;
271
272 ir = &xhci->run_regs->ir_set[i];
273 val = xhci_read_64(xhci, &ir->erst_base);
274 if (upper_32_bits(val))
275 xhci_write_64(xhci, 0, &ir->erst_base);
276 val= xhci_read_64(xhci, &ir->erst_dequeue);
277 if (upper_32_bits(val))
278 xhci_write_64(xhci, 0, &ir->erst_dequeue);
279 }
280
281 /* Wait for the fault to appear. It will be cleared on reset */
282 err = xhci_handshake(&xhci->op_regs->status,
283 STS_FATAL, STS_FATAL,
284 XHCI_MAX_HALT_USEC);
285 if (!err)
286 xhci_info(xhci, "Fault detected\n");
287}
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300288
yuan linyu2c93e792017-02-25 19:20:55 +0800289#ifdef CONFIG_USB_PCI
Dong Nguyen43b86af2010-07-21 16:56:08 -0700290/*
291 * Set up MSI
292 */
293static int xhci_setup_msi(struct xhci_hcd *xhci)
294{
295 int ret;
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800296 /*
297 * TODO:Check with MSI Soc for sysdev
298 */
Dong Nguyen43b86af2010-07-21 16:56:08 -0700299 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
300
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300301 ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
302 if (ret < 0) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300303 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
304 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700305 return ret;
306 }
307
Alex Shi851ec162013-05-24 10:54:19 +0800308 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700309 0, "xhci_hcd", xhci_to_hcd(xhci));
310 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300311 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
312 "disable MSI interrupt");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300313 pci_free_irq_vectors(pdev);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700314 }
315
316 return ret;
317}
318
319/*
320 * Set up MSI-X
321 */
322static int xhci_setup_msix(struct xhci_hcd *xhci)
323{
324 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800325 struct usb_hcd *hcd = xhci_to_hcd(xhci);
326 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700327
328 /*
329 * calculate number of msi-x vectors supported.
330 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
331 * with max number of interrupters based on the xhci HCSPARAMS1.
332 * - num_online_cpus: maximum msi-x vectors per CPUs core.
333 * Add additional 1 vector to ensure always available interrupt.
334 */
335 xhci->msix_count = min(num_online_cpus() + 1,
336 HCS_MAX_INTRS(xhci->hcs_params1));
337
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300338 ret = pci_alloc_irq_vectors(pdev, xhci->msix_count, xhci->msix_count,
339 PCI_IRQ_MSIX);
340 if (ret < 0) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300341 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
342 "Failed to enable MSI-X");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300343 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700344 }
345
Dong Nguyen43b86af2010-07-21 16:56:08 -0700346 for (i = 0; i < xhci->msix_count; i++) {
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300347 ret = request_irq(pci_irq_vector(pdev, i), xhci_msi_irq, 0,
348 "xhci_hcd", xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700349 if (ret)
350 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700351 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700352
Andiry Xu00292272010-12-27 17:39:02 +0800353 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700354 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700355
356disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300357 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300358 while (--i >= 0)
359 free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
360 pci_free_irq_vectors(pdev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700361 return ret;
362}
363
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700364/* Free any IRQs and disable MSI-X */
365static void xhci_cleanup_msix(struct xhci_hcd *xhci)
366{
Andiry Xu00292272010-12-27 17:39:02 +0800367 struct usb_hcd *hcd = xhci_to_hcd(xhci);
368 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700369
Jack Pham90053552013-11-15 14:53:14 -0800370 if (xhci->quirks & XHCI_PLAT)
371 return;
372
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300373 /* return if using legacy interrupt */
374 if (hcd->irq > 0)
375 return;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700376
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300377 if (hcd->msix_enabled) {
378 int i;
379
380 for (i = 0; i < xhci->msix_count; i++)
381 free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700382 } else {
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300383 free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700384 }
385
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300386 pci_free_irq_vectors(pdev);
Andiry Xu00292272010-12-27 17:39:02 +0800387 hcd->msix_enabled = 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700388}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700389
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700390static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700391{
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300392 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700393
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300394 if (hcd->msix_enabled) {
395 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
396 int i;
397
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700398 for (i = 0; i < xhci->msix_count; i++)
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300399 synchronize_irq(pci_irq_vector(pdev, i));
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700400 }
401}
402
403static int xhci_try_enable_msi(struct usb_hcd *hcd)
404{
405 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700406 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700407 int ret;
408
Sarah Sharp52fb6122013-08-08 10:08:34 -0700409 /* The xhci platform device has set up IRQs through usb_add_hcd. */
410 if (xhci->quirks & XHCI_PLAT)
411 return 0;
412
413 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700414 /*
415 * Some Fresco Logic host controllers advertise MSI, but fail to
416 * generate interrupts. Don't even try to enable MSI.
417 */
418 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100419 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700420
421 /* unregister the legacy interrupt */
422 if (hcd->irq)
423 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200424 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700425
426 ret = xhci_setup_msix(xhci);
427 if (ret)
428 /* fall back to msi*/
429 ret = xhci_setup_msi(xhci);
430
Peter Chen6a29bee2017-05-17 18:32:02 +0300431 if (!ret) {
432 hcd->msi_enabled = 1;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700433 return 0;
Peter Chen6a29bee2017-05-17 18:32:02 +0300434 }
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700435
Sarah Sharp68d07f62012-02-13 16:25:57 -0800436 if (!pdev->irq) {
437 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
438 return -EINVAL;
439 }
440
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100441 legacy_irq:
Adrian Huang79699432014-02-27 11:26:03 +0000442 if (!strlen(hcd->irq_descr))
443 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
444 hcd->driver->description, hcd->self.busnum);
445
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700446 /* fall back to legacy interrupt*/
447 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
448 hcd->irq_descr, hcd);
449 if (ret) {
450 xhci_err(xhci, "request interrupt %d failed\n",
451 pdev->irq);
452 return ret;
453 }
454 hcd->irq = pdev->irq;
455 return 0;
456}
457
458#else
459
David Cohen01bb59e2014-04-25 19:20:16 +0300460static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700461{
462 return 0;
463}
464
David Cohen01bb59e2014-04-25 19:20:16 +0300465static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700466{
467}
468
David Cohen01bb59e2014-04-25 19:20:16 +0300469static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700470{
471}
472
473#endif
474
Kees Cooke99e88a2017-10-16 14:43:17 -0700475static void compliance_mode_recovery(struct timer_list *t)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500476{
477 struct xhci_hcd *xhci;
478 struct usb_hcd *hcd;
Mathias Nyman38986ff2018-05-21 16:40:01 +0300479 struct xhci_hub *rhub;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500480 u32 temp;
481 int i;
482
Kees Cooke99e88a2017-10-16 14:43:17 -0700483 xhci = from_timer(xhci, t, comp_mode_recovery_timer);
Mathias Nyman38986ff2018-05-21 16:40:01 +0300484 rhub = &xhci->usb3_rhub;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500485
Mathias Nyman38986ff2018-05-21 16:40:01 +0300486 for (i = 0; i < rhub->num_ports; i++) {
487 temp = readl(rhub->ports[i]->addr);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500488 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
489 /*
490 * Compliance Mode Detected. Letting USB Core
491 * handle the Warm Reset
492 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300493 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
494 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500495 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300496 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
497 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500498 hcd = xhci->shared_hcd;
499
500 if (hcd->state == HC_STATE_SUSPENDED)
501 usb_hcd_resume_root_hub(hcd);
502
503 usb_hcd_poll_rh_status(hcd);
504 }
505 }
506
Mathias Nyman38986ff2018-05-21 16:40:01 +0300507 if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500508 mod_timer(&xhci->comp_mode_recovery_timer,
509 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
510}
511
512/*
513 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
514 * that causes ports behind that hardware to enter compliance mode sometimes.
515 * The quirk creates a timer that polls every 2 seconds the link state of
516 * each host controller's port and recovers it by issuing a Warm reset
517 * if Compliance mode is detected, otherwise the port will become "dead" (no
518 * device connections or disconnections will be detected anymore). Becasue no
519 * status event is generated when entering compliance mode (per xhci spec),
520 * this quirk is needed on systems that have the failing hardware installed.
521 */
522static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
523{
524 xhci->port_status_u0 = 0;
Kees Cooke99e88a2017-10-16 14:43:17 -0700525 timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
526 0);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500527 xhci->comp_mode_recovery_timer.expires = jiffies +
528 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
529
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500530 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300531 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
532 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500533}
534
535/*
536 * This function identifies the systems that have installed the SN65LVPE502CP
537 * USB3.0 re-driver and that need the Compliance Mode Quirk.
538 * Systems:
539 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
540 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300541static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500542{
543 const char *dmi_product_name, *dmi_sys_vendor;
544
545 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
546 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530547 if (!dmi_product_name || !dmi_sys_vendor)
548 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500549
550 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
551 return false;
552
553 if (strstr(dmi_product_name, "Z420") ||
554 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500555 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600556 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500557 return true;
558
559 return false;
560}
561
562static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
563{
Mathias Nyman38986ff2018-05-21 16:40:01 +0300564 return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500565}
566
567
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700568/*
569 * Initialize memory for HCD and xHC (one-time init).
570 *
571 * Program the PAGESIZE register, initialize the device context array, create
572 * device contexts (?), set up a command ring segment (or two?), create event
573 * ring (one for now).
574 */
Lu Baolu39693842017-04-07 17:57:04 +0300575static int xhci_init(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700576{
577 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
578 int retval = 0;
579
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300580 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700581 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700582 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300583 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
584 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700585 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
586 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300587 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
588 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700589 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700590 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300591 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700592
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500593 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700594 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500595 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
596 compliance_mode_recovery_timer_init(xhci);
597 }
598
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700599 return retval;
600}
601
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700602/*-------------------------------------------------------------------------*/
603
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700604
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800605static int xhci_run_finished(struct xhci_hcd *xhci)
606{
607 if (xhci_start(xhci)) {
608 xhci_halt(xhci);
609 return -ENODEV;
610 }
611 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800612 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800613
614 if (xhci->quirks & XHCI_NEC_HOST)
615 xhci_ring_cmd_db(xhci);
616
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300617 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
618 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800619 return 0;
620}
621
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700622/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700623 * Start the HC after it was halted.
624 *
625 * This function is called by the USB core when the HC driver is added.
626 * Its opposite is xhci_stop().
627 *
628 * xhci_init() must be called once before this function can be called.
629 * Reset the HC, enable device slot contexts, program DCBAAP, and
630 * set command ring pointer and event ring pointer.
631 *
632 * Setup MSI-X vectors and enable interrupts.
633 */
634int xhci_run(struct usb_hcd *hcd)
635{
636 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700637 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700638 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700639 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700640
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800641 /* Start the xHCI host controller running only after the USB 2.0 roothub
642 * is setup.
643 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700644
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700645 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800646 if (!usb_hcd_is_primary_hcd(hcd))
647 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700648
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300649 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700650
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700651 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700652 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700653 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700654
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800655 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700656 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300657 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
658 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700659
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300660 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
661 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200662 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700663 temp &= ~ER_IRQ_INTERVAL_MASK;
Adam Wallisab725cb2017-12-08 17:59:13 +0200664 temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200665 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700666
667 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200668 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700669 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300670 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
671 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200672 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700673
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200674 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300675 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
676 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700677 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200678 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700679
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300680 if (xhci->quirks & XHCI_NEC_HOST) {
681 struct xhci_command *command;
Lu Baolu74e0b562017-04-07 17:57:05 +0300682
Mathias Nyman103afda2017-12-08 17:59:08 +0200683 command = xhci_alloc_command(xhci, false, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300684 if (!command)
685 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +0300686
Shu Wangd6f5f072017-07-20 14:48:31 +0300687 ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
Sarah Sharp02386342010-05-24 13:25:28 -0700688 TRB_TYPE(TRB_NEC_GET_FW));
Shu Wangd6f5f072017-07-20 14:48:31 +0300689 if (ret)
690 xhci_free_command(xhci, command);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300691 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300692 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
693 "Finished xhci_run for USB2 roothub");
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300694
Lu Baoludfba2172017-12-08 17:59:10 +0200695 xhci_dbc_init(xhci);
696
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300697 xhci_debugfs_init(xhci);
698
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700699 return 0;
700}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300701EXPORT_SYMBOL_GPL(xhci_run);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700702
703/*
704 * Stop xHCI driver.
705 *
706 * This function is called by the USB core when the HC driver is removed.
707 * Its opposite is xhci_run().
708 *
709 * Disable device contexts, disable IRQs, and quiesce the HC.
710 * Reset the HC, finish any completed transactions, and cleanup memory.
711 */
Lu Baolu39693842017-04-07 17:57:04 +0300712static void xhci_stop(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700713{
714 u32 temp;
715 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
716
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300717 mutex_lock(&xhci->mutex);
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300718
Joel Stanleyfe190ed2017-04-07 17:57:00 +0300719 /* Only halt host and free memory after both hcds are removed */
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +0300720 if (!usb_hcd_is_primary_hcd(hcd)) {
721 mutex_unlock(&xhci->mutex);
722 return;
723 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700724
Lu Baoludfba2172017-12-08 17:59:10 +0200725 xhci_dbc_exit(xhci);
726
Joel Stanleyfe190ed2017-04-07 17:57:00 +0300727 spin_lock_irq(&xhci->lock);
728 xhci->xhc_state |= XHCI_STATE_HALTED;
729 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
730 xhci_halt(xhci);
731 xhci_reset(xhci);
732 spin_unlock_irq(&xhci->lock);
733
Zhang Rui40a9fb12010-12-17 13:17:04 -0800734 xhci_cleanup_msix(xhci);
735
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500736 /* Deleting Compliance Mode Recovery Timer */
737 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400738 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500739 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300740 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
741 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400742 __func__);
743 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500744
Andiry Xuc41136b2011-03-22 17:08:14 +0800745 if (xhci->quirks & XHCI_AMD_PLL_FIX)
746 usb_amd_dev_put();
747
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300748 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
749 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200750 temp = readl(&xhci->op_regs->status);
Lu Baolud1001ab2017-04-07 17:56:50 +0300751 writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200752 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200753 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700754
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300755 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700756 xhci_mem_cleanup(xhci);
Zhengjun Xing11cd7642018-02-12 14:24:51 +0200757 xhci_debugfs_exit(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300758 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
759 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200760 readl(&xhci->op_regs->status));
Roger Quadros85ac90f2015-09-21 17:46:12 +0300761 mutex_unlock(&xhci->mutex);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700762}
763
764/*
765 * Shutdown HC (not bus-specific)
766 *
767 * This is called when the machine is rebooting or halting. We assume that the
768 * machine will be powered off, and the HC's internal state will be reset.
769 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800770 *
771 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700772 */
Lu Baolu39693842017-04-07 17:57:04 +0300773static void xhci_shutdown(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700774{
775 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
776
Dan Carpenter052c7f92012-08-13 19:57:03 +0300777 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800778 usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
Sarah Sharpe95829f2012-07-23 18:59:30 +0300779
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700780 spin_lock_irq(&xhci->lock);
781 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200782 /* Workaround for spurious wakeups at shutdown with HSW */
783 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
784 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700785 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700786
Zhang Rui40a9fb12010-12-17 13:17:04 -0800787 xhci_cleanup_msix(xhci);
788
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300789 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
790 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200791 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200792
793 /* Yet another workaround for spurious wakeups at shutdown with HSW */
794 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800795 pci_set_power_state(to_pci_dev(hcd->self.sysdev), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700796}
797
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700798#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700799static void xhci_save_registers(struct xhci_hcd *xhci)
800{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200801 xhci->s3.command = readl(&xhci->op_regs->command);
802 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800803 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200804 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
805 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800806 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
807 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200808 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
809 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700810}
811
812static void xhci_restore_registers(struct xhci_hcd *xhci)
813{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200814 writel(xhci->s3.command, &xhci->op_regs->command);
815 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800816 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200817 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
818 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800819 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
820 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200821 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
822 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700823}
824
Sarah Sharp89821322010-11-12 11:59:31 -0800825static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
826{
827 u64 val_64;
828
829 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800830 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800831 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
832 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
833 xhci->cmd_ring->dequeue) &
834 (u64) ~CMD_RING_RSVD_BITS) |
835 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300836 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
837 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800838 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800839 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800840}
841
842/*
843 * The whole command ring must be cleared to zero when we suspend the host.
844 *
845 * The host doesn't save the command ring pointer in the suspend well, so we
846 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
847 * aligned, because of the reserved bits in the command ring dequeue pointer
848 * register. Therefore, we can't just set the dequeue pointer back in the
849 * middle of the ring (TRBs are 16-byte aligned).
850 */
851static void xhci_clear_command_ring(struct xhci_hcd *xhci)
852{
853 struct xhci_ring *ring;
854 struct xhci_segment *seg;
855
856 ring = xhci->cmd_ring;
857 seg = ring->deq_seg;
858 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800859 memset(seg->trbs, 0,
860 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
861 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
862 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800863 seg = seg->next;
864 } while (seg != ring->deq_seg);
865
866 /* Reset the software enqueue and dequeue pointers */
867 ring->deq_seg = ring->first_seg;
868 ring->dequeue = ring->first_seg->trbs;
869 ring->enq_seg = ring->deq_seg;
870 ring->enqueue = ring->dequeue;
871
Andiry Xub008df62012-03-05 17:49:34 +0800872 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800873 /*
874 * Ring is now zeroed, so the HW should look for change of ownership
875 * when the cycle bit is set to 1.
876 */
877 ring->cycle_state = 1;
878
879 /*
880 * Reset the hardware dequeue pointer.
881 * Yes, this will need to be re-written after resume, but we're paranoid
882 * and want to make sure the hardware doesn't access bogus memory
883 * because, say, the BIOS or an SMI started the host without changing
884 * the command ring pointers.
885 */
886 xhci_set_cmd_ring_deq(xhci);
887}
888
Lu Baolua1377e52014-11-18 11:27:14 +0200889static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
890{
Mathias Nyman38986ff2018-05-21 16:40:01 +0300891 struct xhci_port **ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200892 int port_index;
Lu Baolua1377e52014-11-18 11:27:14 +0200893 unsigned long flags;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300894 u32 t1, t2, portsc;
Lu Baolua1377e52014-11-18 11:27:14 +0200895
896 spin_lock_irqsave(&xhci->lock, flags);
897
Masahiro Yamada8a1115f2017-03-09 16:16:31 -0800898 /* disable usb3 ports Wake bits */
Mathias Nyman38986ff2018-05-21 16:40:01 +0300899 port_index = xhci->usb3_rhub.num_ports;
900 ports = xhci->usb3_rhub.ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200901 while (port_index--) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300902 t1 = readl(ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300903 portsc = t1;
Lu Baolua1377e52014-11-18 11:27:14 +0200904 t1 = xhci_port_state_to_neutral(t1);
905 t2 = t1 & ~PORT_WAKE_BITS;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300906 if (t1 != t2) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300907 writel(t2, ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300908 xhci_dbg(xhci, "disable wake bits port %d-%d, portsc: 0x%x, write: 0x%x\n",
909 xhci->usb3_rhub.hcd->self.busnum,
910 port_index + 1, portsc, t2);
911 }
Lu Baolua1377e52014-11-18 11:27:14 +0200912 }
913
Masahiro Yamada8a1115f2017-03-09 16:16:31 -0800914 /* disable usb2 ports Wake bits */
Mathias Nyman38986ff2018-05-21 16:40:01 +0300915 port_index = xhci->usb2_rhub.num_ports;
916 ports = xhci->usb2_rhub.ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200917 while (port_index--) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300918 t1 = readl(ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300919 portsc = t1;
Lu Baolua1377e52014-11-18 11:27:14 +0200920 t1 = xhci_port_state_to_neutral(t1);
921 t2 = t1 & ~PORT_WAKE_BITS;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300922 if (t1 != t2) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300923 writel(t2, ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300924 xhci_dbg(xhci, "disable wake bits port %d-%d, portsc: 0x%x, write: 0x%x\n",
925 xhci->usb2_rhub.hcd->self.busnum,
926 port_index + 1, portsc, t2);
927 }
Lu Baolua1377e52014-11-18 11:27:14 +0200928 }
Lu Baolua1377e52014-11-18 11:27:14 +0200929 spin_unlock_irqrestore(&xhci->lock, flags);
930}
931
Mathias Nyman229bc192018-06-21 16:19:41 +0300932static bool xhci_pending_portevent(struct xhci_hcd *xhci)
933{
934 struct xhci_port **ports;
935 int port_index;
936 u32 status;
937 u32 portsc;
938
939 status = readl(&xhci->op_regs->status);
940 if (status & STS_EINT)
941 return true;
942 /*
943 * Checking STS_EINT is not enough as there is a lag between a change
944 * bit being set and the Port Status Change Event that it generated
945 * being written to the Event Ring. See note in xhci 1.1 section 4.19.2.
946 */
947
948 port_index = xhci->usb2_rhub.num_ports;
949 ports = xhci->usb2_rhub.ports;
950 while (port_index--) {
951 portsc = readl(ports[port_index]->addr);
952 if (portsc & PORT_CHANGE_MASK ||
953 (portsc & PORT_PLS_MASK) == XDEV_RESUME)
954 return true;
955 }
956 port_index = xhci->usb3_rhub.num_ports;
957 ports = xhci->usb3_rhub.ports;
958 while (port_index--) {
959 portsc = readl(ports[port_index]->addr);
960 if (portsc & PORT_CHANGE_MASK ||
961 (portsc & PORT_PLS_MASK) == XDEV_RESUME)
962 return true;
963 }
964 return false;
965}
966
Andiry Xu5535b1d52010-10-14 07:23:06 -0700967/*
968 * Stop HC (not bus-specific)
969 *
970 * This is called when the machine transition into S3/S4 mode.
971 *
972 */
Lu Baolua1377e52014-11-18 11:27:14 +0200973int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700974{
975 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200976 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700977 struct usb_hcd *hcd = xhci_to_hcd(xhci);
978 u32 command;
Sandeep Singha7d57ab2018-12-05 14:22:38 +0200979 u32 res;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700980
Roger Quadros9fa733f2015-05-29 17:01:50 +0300981 if (!hcd->state)
982 return 0;
983
Felipe Balbi77b84762012-10-19 10:55:16 +0300984 if (hcd->state != HC_STATE_SUSPENDED ||
985 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
986 return -EINVAL;
987
Lu Baoludfba2172017-12-08 17:59:10 +0200988 xhci_dbc_suspend(xhci);
989
Lu Baolua1377e52014-11-18 11:27:14 +0200990 /* Clear root port wake on bits if wakeup not allowed. */
991 if (!do_wakeup)
992 xhci_disable_port_wake_on_bits(xhci);
993
Sarah Sharpc52804a2012-11-27 12:30:23 -0800994 /* Don't poll the roothubs on bus suspend. */
995 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
996 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
997 del_timer_sync(&hcd->rh_timer);
Al Cooper14e61a12014-08-20 16:41:57 +0300998 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
999 del_timer_sync(&xhci->shared_hcd->rh_timer);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001000
Kai-Heng Feng191edc52018-03-08 17:17:17 +02001001 if (xhci->quirks & XHCI_SUSPEND_DELAY)
1002 usleep_range(1000, 1500);
1003
Andiry Xu5535b1d52010-10-14 07:23:06 -07001004 spin_lock_irq(&xhci->lock);
1005 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb32093792011-03-07 11:24:07 -08001006 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001007 /* step 1: stop endpoint */
1008 /* skipped assuming that port suspend has done */
1009
1010 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001011 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001012 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001013 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +02001014
1015 /* Some chips from Fresco Logic need an extraordinary delay */
1016 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
1017
Lin Wangdc0b1772015-01-09 16:06:28 +02001018 if (xhci_handshake(&xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +02001019 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d52010-10-14 07:23:06 -07001020 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
1021 spin_unlock_irq(&xhci->lock);
1022 return -ETIMEDOUT;
1023 }
Sarah Sharp89821322010-11-12 11:59:31 -08001024 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001025
1026 /* step 3: save registers */
1027 xhci_save_registers(xhci);
1028
1029 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001030 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001031 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001032 writel(command, &xhci->op_regs->command);
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001033 xhci->broken_suspend = 0;
Lin Wangdc0b1772015-01-09 16:06:28 +02001034 if (xhci_handshake(&xhci->op_regs->status,
Kai-Heng Fengac343362019-10-04 14:59:32 +03001035 STS_SAVE, 0, 20 * 1000)) {
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001036 /*
1037 * AMD SNPS xHC 3.0 occasionally does not clear the
1038 * SSS bit of USBSTS and when driver tries to poll
1039 * to see if the xHC clears BIT(8) which never happens
1040 * and driver assumes that controller is not responding
1041 * and times out. To workaround this, its good to check
1042 * if SRE and HCE bits are not set (as per xhci
1043 * Section 5.4.2) and bypass the timeout.
1044 */
1045 res = readl(&xhci->op_regs->status);
1046 if ((xhci->quirks & XHCI_SNPS_BROKEN_SUSPEND) &&
1047 (((res & STS_SRE) == 0) &&
1048 ((res & STS_HCE) == 0))) {
1049 xhci->broken_suspend = 1;
1050 } else {
1051 xhci_warn(xhci, "WARN: xHC save state timeout\n");
1052 spin_unlock_irq(&xhci->lock);
1053 return -ETIMEDOUT;
1054 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001055 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001056 spin_unlock_irq(&xhci->lock);
1057
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001058 /*
1059 * Deleting Compliance Mode Recovery Timer because the xHCI Host
1060 * is about to be suspended.
1061 */
1062 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1063 (!(xhci_all_ports_seen_u0(xhci)))) {
1064 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001065 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1066 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -04001067 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001068 }
1069
Andiry Xu00292272010-12-27 17:39:02 +08001070 /* step 5: remove core well power */
1071 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -07001072 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +08001073
Andiry Xu5535b1d52010-10-14 07:23:06 -07001074 return rc;
1075}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001076EXPORT_SYMBOL_GPL(xhci_suspend);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001077
1078/*
1079 * start xHC (not bus-specific)
1080 *
1081 * This is called when the machine transition from S3/S4 mode.
1082 *
1083 */
1084int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
1085{
Mathias Nyman229bc192018-06-21 16:19:41 +03001086 u32 command, temp = 0;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001087 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -08001088 struct usb_hcd *secondary_hcd;
Alan Sternf69e31202011-11-03 11:37:10 -04001089 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -05001090 bool comp_timer_running = false;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001091
Roger Quadros9fa733f2015-05-29 17:01:50 +03001092 if (!hcd->state)
1093 return 0;
1094
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001095 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001096 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001097 */
Mathias Nymanf6187f42018-12-07 16:19:30 +02001098
1099 if (time_before(jiffies, xhci->usb2_rhub.bus_state.next_statechange) ||
1100 time_before(jiffies, xhci->usb3_rhub.bus_state.next_statechange))
Andiry Xu5535b1d52010-10-14 07:23:06 -07001101 msleep(100);
1102
Alan Sternf69e31202011-11-03 11:37:10 -04001103 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1104 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1105
Andiry Xu5535b1d52010-10-14 07:23:06 -07001106 spin_lock_irq(&xhci->lock);
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001107 if ((xhci->quirks & XHCI_RESET_ON_RESUME) || xhci->broken_suspend)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001108 hibernated = true;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001109
1110 if (!hibernated) {
Rick Tsenga70bcbc32019-10-04 14:59:30 +03001111 /*
1112 * Some controllers might lose power during suspend, so wait
1113 * for controller not ready bit to clear, just as in xHC init.
1114 */
1115 retval = xhci_handshake(&xhci->op_regs->status,
1116 STS_CNR, 0, 10 * 1000 * 1000);
1117 if (retval) {
1118 xhci_warn(xhci, "Controller not ready at resume %d\n",
1119 retval);
1120 spin_unlock_irq(&xhci->lock);
1121 return retval;
1122 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001123 /* step 1: restore register */
1124 xhci_restore_registers(xhci);
1125 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -08001126 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001127 /* step 3: restore state and start state*/
1128 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001129 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001130 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001131 writel(command, &xhci->op_regs->command);
Ajay Gupta305886c2018-06-21 16:19:45 +03001132 /*
1133 * Some controllers take up to 55+ ms to complete the controller
1134 * restore so setting the timeout to 100ms. Xhci specification
1135 * doesn't mention any timeout value.
1136 */
Lin Wangdc0b1772015-01-09 16:06:28 +02001137 if (xhci_handshake(&xhci->op_regs->status,
Ajay Gupta305886c2018-06-21 16:19:45 +03001138 STS_RESTORE, 0, 100 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +08001139 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d52010-10-14 07:23:06 -07001140 spin_unlock_irq(&xhci->lock);
1141 return -ETIMEDOUT;
1142 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001143 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001144 }
1145
1146 /* If restore operation fails, re-initialize the HC during resume */
1147 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -05001148
1149 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1150 !(xhci_all_ports_seen_u0(xhci))) {
1151 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001152 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1153 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -05001154 }
1155
Sarah Sharpfedd3832011-04-12 17:43:19 -07001156 /* Let the USB core know _both_ roothubs lost power. */
1157 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1158 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001159
1160 xhci_dbg(xhci, "Stop HCD\n");
1161 xhci_halt(xhci);
Marc Zyngier12de0a32018-05-23 18:41:37 +01001162 xhci_zero_64b_regs(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001163 xhci_reset(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001164 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001165 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001166
Andiry Xu5535b1d52010-10-14 07:23:06 -07001167 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001168 temp = readl(&xhci->op_regs->status);
Lu Baolud1001ab2017-04-07 17:56:50 +03001169 writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001170 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001171 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001172
1173 xhci_dbg(xhci, "cleaning up memory\n");
1174 xhci_mem_cleanup(xhci);
Zhengjun Xingd91676712018-02-12 14:24:49 +02001175 xhci_debugfs_exit(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001176 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001177 readl(&xhci->op_regs->status));
Andiry Xu5535b1d52010-10-14 07:23:06 -07001178
Sarah Sharp65b22f92010-12-17 12:35:05 -08001179 /* USB core calls the PCI reinit and start functions twice:
1180 * first with the primary HCD, and then with the secondary HCD.
1181 * If we don't do the same, the host will never be started.
1182 */
1183 if (!usb_hcd_is_primary_hcd(hcd))
1184 secondary_hcd = hcd;
1185 else
1186 secondary_hcd = xhci->shared_hcd;
1187
1188 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1189 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001190 if (retval)
1191 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001192 comp_timer_running = true;
1193
Sarah Sharp65b22f92010-12-17 12:35:05 -08001194 xhci_dbg(xhci, "Start the primary HCD\n");
1195 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001196 if (!retval) {
Alan Sternf69e31202011-11-03 11:37:10 -04001197 xhci_dbg(xhci, "Start the secondary HCD\n");
1198 retval = xhci_run(secondary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001199 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001200 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb32093792011-03-07 11:24:07 -08001201 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e31202011-11-03 11:37:10 -04001202 goto done;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001203 }
1204
Andiry Xu5535b1d52010-10-14 07:23:06 -07001205 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001206 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001207 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001208 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +02001209 xhci_handshake(&xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d52010-10-14 07:23:06 -07001210 0, 250 * 1000);
1211
1212 /* step 5: walk topology and initialize portsc,
1213 * portpmsc and portli
1214 */
1215 /* this is done in bus_resume */
1216
1217 /* step 6: restart each of the previously
1218 * Running endpoints by ringing their doorbells
1219 */
1220
Andiry Xu5535b1d52010-10-14 07:23:06 -07001221 spin_unlock_irq(&xhci->lock);
Alan Sternf69e31202011-11-03 11:37:10 -04001222
Lu Baoludfba2172017-12-08 17:59:10 +02001223 xhci_dbc_resume(xhci);
1224
Alan Sternf69e31202011-11-03 11:37:10 -04001225 done:
1226 if (retval == 0) {
Wang, Yud6236f62014-06-24 17:14:44 +03001227 /* Resume root hubs only when have pending events. */
Mathias Nyman229bc192018-06-21 16:19:41 +03001228 if (xhci_pending_portevent(xhci)) {
Wang, Yud6236f62014-06-24 17:14:44 +03001229 usb_hcd_resume_root_hub(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001230 usb_hcd_resume_root_hub(hcd);
Wang, Yud6236f62014-06-24 17:14:44 +03001231 }
Alan Sternf69e31202011-11-03 11:37:10 -04001232 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001233
1234 /*
1235 * If system is subject to the Quirk, Compliance Mode Timer needs to
1236 * be re-initialized Always after a system resume. Ports are subject
1237 * to suffer the Compliance Mode issue again. It doesn't matter if
1238 * ports have entered previously to U0 before system's suspension.
1239 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001240 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001241 compliance_mode_recovery_timer_init(xhci);
1242
Jiahau Chang9da5a102017-07-20 14:48:27 +03001243 if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
1244 usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));
1245
Sarah Sharpc52804a2012-11-27 12:30:23 -08001246 /* Re-enable port polling. */
1247 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
Al Cooper14e61a12014-08-20 16:41:57 +03001248 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1249 usb_hcd_poll_rh_status(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001250 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1251 usb_hcd_poll_rh_status(hcd);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001252
Alan Sternf69e31202011-11-03 11:37:10 -04001253 return retval;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001254}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001255EXPORT_SYMBOL_GPL(xhci_resume);
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001256#endif /* CONFIG_PM */
1257
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001258/*-------------------------------------------------------------------------*/
1259
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03001260/*
1261 * Bypass the DMA mapping if URB is suitable for Immediate Transfer (IDT),
1262 * we'll copy the actual data into the TRB address register. This is limited to
1263 * transfers up to 8 bytes on output endpoints of any kind with wMaxPacketSize
1264 * >= 8 bytes. If suitable for IDT only one Transfer TRB per TD is allowed.
1265 */
1266static int xhci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
1267 gfp_t mem_flags)
1268{
1269 if (xhci_urb_suitable_for_idt(urb))
1270 return 0;
1271
1272 return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
1273}
1274
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001275/**
1276 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1277 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1278 * value to right shift 1 for the bitmask.
1279 *
1280 * Index = (epnum * 2) + direction - 1,
1281 * where direction = 0 for OUT, 1 for IN.
1282 * For control endpoints, the IN index is used (OUT index is unused), so
1283 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1284 */
1285unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1286{
1287 unsigned int index;
1288 if (usb_endpoint_xfer_control(desc))
1289 index = (unsigned int) (usb_endpoint_num(desc)*2);
1290 else
1291 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1292 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1293 return index;
1294}
1295
Julius Werner01c5f442013-04-15 15:55:04 -07001296/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1297 * address from the XHCI endpoint index.
1298 */
1299unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1300{
1301 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1302 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1303 return direction | number;
1304}
1305
Sarah Sharpf94e01862009-04-27 19:58:38 -07001306/* Find the flag for this endpoint (for use in the control context). Use the
1307 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1308 * bit 1, etc.
1309 */
Lu Baolu39693842017-04-07 17:57:04 +03001310static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001311{
1312 return 1 << (xhci_get_endpoint_index(desc) + 1);
1313}
1314
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001315/* Find the flag for this endpoint (for use in the control context). Use the
1316 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1317 * bit 1, etc.
1318 */
Lu Baolu39693842017-04-07 17:57:04 +03001319static unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001320{
1321 return 1 << (ep_index + 1);
1322}
1323
Sarah Sharpf94e01862009-04-27 19:58:38 -07001324/* Compute the last valid endpoint context index. Basically, this is the
1325 * endpoint index plus one. For slot contexts with more than valid endpoint,
1326 * we find the most significant bit set in the added contexts flags.
1327 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1328 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1329 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001330unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001331{
1332 return fls(added_ctxs) - 1;
1333}
1334
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001335/* Returns 1 if the arguments are OK;
1336 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1337 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001338static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001339 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1340 const char *func) {
1341 struct xhci_hcd *xhci;
1342 struct xhci_virt_device *virt_dev;
1343
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001344 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001345 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001346 return -EINVAL;
1347 }
1348 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001349 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001350 return 0;
1351 }
Andiry Xu64927732010-10-14 07:22:45 -07001352
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001353 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001354 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001355 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001356 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1357 func);
Andiry Xu64927732010-10-14 07:22:45 -07001358 return -EINVAL;
1359 }
1360
1361 virt_dev = xhci->devs[udev->slot_id];
1362 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001363 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001364 "virt_dev does not match\n", func);
1365 return -EINVAL;
1366 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001367 }
Andiry Xu64927732010-10-14 07:22:45 -07001368
Sarah Sharp203a8662013-07-24 10:27:13 -07001369 if (xhci->xhc_state & XHCI_STATE_HALTED)
1370 return -ENODEV;
1371
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001372 return 1;
1373}
1374
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001375static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001376 struct usb_device *udev, struct xhci_command *command,
1377 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001378
1379/*
1380 * Full speed devices may have a max packet size greater than 8 bytes, but the
1381 * USB core doesn't know that until it reads the first 8 bytes of the
1382 * descriptor. If the usb_device's max packet size changes after that point,
1383 * we need to issue an evaluate context command and wait on it.
1384 */
1385static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1386 unsigned int ep_index, struct urb *urb)
1387{
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001388 struct xhci_container_ctx *out_ctx;
1389 struct xhci_input_control_ctx *ctrl_ctx;
1390 struct xhci_ep_ctx *ep_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001391 struct xhci_command *command;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001392 int max_packet_size;
1393 int hw_max_packet_size;
1394 int ret = 0;
1395
1396 out_ctx = xhci->devs[slot_id]->out_ctx;
1397 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001398 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001399 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001400 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001401 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1402 "Max Packet Size for ep 0 changed.");
1403 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1404 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001405 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001406 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1407 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001408 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001409 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1410 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001411
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001412 /* Set up the input context flags for the command */
1413 /* FIXME: This won't work if a non-default control endpoint
1414 * changes max packet sizes.
1415 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001416
Mathias Nyman103afda2017-12-08 17:59:08 +02001417 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001418 if (!command)
1419 return -ENOMEM;
1420
1421 command->in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001422 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001423 if (!ctrl_ctx) {
1424 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1425 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001426 ret = -ENOMEM;
1427 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07001428 }
1429 /* Set up the modified control endpoint 0 */
1430 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1431 xhci->devs[slot_id]->out_ctx, ep_index);
1432
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001433 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001434 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1435 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1436
Matt Evans28ccd292011-03-29 13:40:46 +11001437 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001438 ctrl_ctx->drop_flags = 0;
1439
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001440 ret = xhci_configure_endpoint(xhci, urb->dev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001441 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001442
1443 /* Clean up the input context for later use by bandwidth
1444 * functions.
1445 */
Matt Evans28ccd292011-03-29 13:40:46 +11001446 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001447command_cleanup:
1448 kfree(command->completion);
1449 kfree(command);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001450 }
1451 return ret;
1452}
1453
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001454/*
1455 * non-error returns are a promise to giveback() the urb later
1456 * we drop ownership so next owner (or urb unlink) can get it
1457 */
Lu Baolu39693842017-04-07 17:57:04 +03001458static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001459{
1460 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1461 unsigned long flags;
1462 int ret = 0;
Mathias Nyman15febf52018-03-16 16:33:03 +02001463 unsigned int slot_id, ep_index;
1464 unsigned int *ep_state;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001465 struct urb_priv *urb_priv;
Mathias Nyman7e64b032017-01-23 14:20:26 +02001466 int num_tds;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001467
Andiry Xu64927732010-10-14 07:22:45 -07001468 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1469 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001470 return -EINVAL;
1471
1472 slot_id = urb->dev->slot_id;
1473 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Mathias Nyman15febf52018-03-16 16:33:03 +02001474 ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001475
Alan Stern541c7d42010-06-22 16:39:10 -04001476 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001477 if (!in_interrupt())
1478 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
Mathias Nyman69694082017-01-23 14:20:27 +02001479 return -ESHUTDOWN;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001480 }
Mathias Nymanb8c3b712019-06-18 17:27:47 +03001481 if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR) {
1482 xhci_dbg(xhci, "Can't queue urb, port error, link inactive\n");
1483 return -ENODEV;
1484 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001485
1486 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001487 num_tds = urb->number_of_packets;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03001488 else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1489 urb->transfer_buffer_length > 0 &&
1490 urb->transfer_flags & URB_ZERO_PACKET &&
1491 !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001492 num_tds = 2;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001493 else
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001494 num_tds = 1;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001495
Gustavo A. R. Silvada79ff62019-01-08 09:40:46 -06001496 urb_priv = kzalloc(struct_size(urb_priv, td, num_tds), mem_flags);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001497 if (!urb_priv)
1498 return -ENOMEM;
1499
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001500 urb_priv->num_tds = num_tds;
1501 urb_priv->num_tds_done = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001502 urb->hcpriv = urb_priv;
1503
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001504 trace_xhci_urb_enqueue(urb);
1505
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001506 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1507 /* Check to see if the max packet size for the default control
1508 * endpoint changed during FS device enumeration
1509 */
1510 if (urb->dev->speed == USB_SPEED_FULL) {
1511 ret = xhci_check_maxpacket(xhci, slot_id,
1512 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001513 if (ret < 0) {
Lin Wang4daf9df2015-01-09 16:06:31 +02001514 xhci_urb_free_priv(urb_priv);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001515 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001516 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001517 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001518 }
Mathias Nyman69694082017-01-23 14:20:27 +02001519 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001520
Mathias Nyman69694082017-01-23 14:20:27 +02001521 spin_lock_irqsave(&xhci->lock, flags);
1522
1523 if (xhci->xhc_state & XHCI_STATE_DYING) {
1524 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
1525 urb->ep->desc.bEndpointAddress, urb);
1526 ret = -ESHUTDOWN;
1527 goto free_priv;
1528 }
Mathias Nyman15febf52018-03-16 16:33:03 +02001529 if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
1530 xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
1531 *ep_state);
1532 ret = -EINVAL;
1533 goto free_priv;
1534 }
Mathias Nymanf5249462018-03-16 16:33:04 +02001535 if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
1536 xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
1537 ret = -EINVAL;
1538 goto free_priv;
1539 }
Mathias Nyman69694082017-01-23 14:20:27 +02001540
1541 switch (usb_endpoint_type(&urb->ep->desc)) {
1542
1543 case USB_ENDPOINT_XFER_CONTROL:
Sarah Sharpb11069f2009-07-27 12:03:23 -07001544 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Mathias Nyman69694082017-01-23 14:20:27 +02001545 slot_id, ep_index);
1546 break;
1547 case USB_ENDPOINT_XFER_BULK:
Mathias Nyman69694082017-01-23 14:20:27 +02001548 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1549 slot_id, ep_index);
1550 break;
Mathias Nyman69694082017-01-23 14:20:27 +02001551 case USB_ENDPOINT_XFER_INT:
Sarah Sharp624defa2009-09-02 12:14:28 -07001552 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1553 slot_id, ep_index);
Mathias Nyman69694082017-01-23 14:20:27 +02001554 break;
Mathias Nyman69694082017-01-23 14:20:27 +02001555 case USB_ENDPOINT_XFER_ISOC:
Andiry Xu787f4e52010-07-22 15:23:52 -07001556 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1557 slot_id, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001558 }
Mathias Nyman69694082017-01-23 14:20:27 +02001559
1560 if (ret) {
Sarah Sharpd13565c2011-07-22 14:34:34 -07001561free_priv:
Mathias Nyman69694082017-01-23 14:20:27 +02001562 xhci_urb_free_priv(urb_priv);
1563 urb->hcpriv = NULL;
1564 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001565 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001566 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001567}
1568
Sarah Sharpae636742009-04-29 19:02:31 -07001569/*
1570 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1571 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1572 * should pick up where it left off in the TD, unless a Set Transfer Ring
1573 * Dequeue Pointer is issued.
1574 *
1575 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1576 * the ring. Since the ring is a contiguous structure, they can't be physically
1577 * removed. Instead, there are two options:
1578 *
1579 * 1) If the HC is in the middle of processing the URB to be canceled, we
1580 * simply move the ring's dequeue pointer past those TRBs using the Set
1581 * Transfer Ring Dequeue Pointer command. This will be the common case,
1582 * when drivers timeout on the last submitted URB and attempt to cancel.
1583 *
1584 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1585 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1586 * HC will need to invalidate the any TRBs it has cached after the stop
1587 * endpoint command, as noted in the xHCI 0.95 errata.
1588 *
1589 * 3) The TD may have completed by the time the Stop Endpoint Command
1590 * completes, so software needs to handle that case too.
1591 *
1592 * This function should protect against the TD enqueueing code ringing the
1593 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1594 * It also needs to account for multiple cancellations on happening at the same
1595 * time for the same endpoint.
1596 *
1597 * Note that this function can be called in any context, or so says
1598 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001599 */
Lu Baolu39693842017-04-07 17:57:04 +03001600static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001601{
Sarah Sharpae636742009-04-29 19:02:31 -07001602 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001603 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001604 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001605 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001606 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001607 struct xhci_td *td;
1608 unsigned int ep_index;
1609 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001610 struct xhci_virt_ep *ep;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001611 struct xhci_command *command;
Mathias Nymand3519b92017-03-28 15:55:30 +03001612 struct xhci_virt_device *vdev;
Sarah Sharpae636742009-04-29 19:02:31 -07001613
1614 xhci = hcd_to_xhci(hcd);
1615 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001616
1617 trace_xhci_urb_dequeue(urb);
1618
Sarah Sharpae636742009-04-29 19:02:31 -07001619 /* Make sure the URB hasn't completed or been unlinked already */
1620 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
Mathias Nymand3519b92017-03-28 15:55:30 +03001621 if (ret)
Sarah Sharpae636742009-04-29 19:02:31 -07001622 goto done;
Mathias Nymand3519b92017-03-28 15:55:30 +03001623
1624 /* give back URB now if we can't queue it for cancel */
1625 vdev = xhci->devs[urb->dev->slot_id];
1626 urb_priv = urb->hcpriv;
1627 if (!vdev || !urb_priv)
1628 goto err_giveback;
1629
1630 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1631 ep = &vdev->eps[ep_index];
1632 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1633 if (!ep || !ep_ring)
1634 goto err_giveback;
1635
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001636 /* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001637 temp = readl(&xhci->op_regs->status);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001638 if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
1639 xhci_hc_died(xhci);
1640 goto done;
1641 }
1642
Mathias Nyman49372132018-08-31 17:24:43 +03001643 /*
1644 * check ring is not re-allocated since URB was enqueued. If it is, then
1645 * make sure none of the ring related pointers in this URB private data
1646 * are touched, such as td_list, otherwise we overwrite freed data
1647 */
1648 if (!td_on_ring(&urb_priv->td[0], ep_ring)) {
1649 xhci_err(xhci, "Canceled URB td not found on endpoint ring");
1650 for (i = urb_priv->num_tds_done; i < urb_priv->num_tds; i++) {
1651 td = &urb_priv->td[i];
1652 if (!list_empty(&td->cancelled_td_list))
1653 list_del_init(&td->cancelled_td_list);
1654 }
1655 goto err_giveback;
1656 }
1657
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001658 if (xhci->xhc_state & XHCI_STATE_HALTED) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001659 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001660 "HC halted, freeing TD manually.");
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001661 for (i = urb_priv->num_tds_done;
Mathias Nymand3519b92017-03-28 15:55:30 +03001662 i < urb_priv->num_tds;
Mathias Nyman5c821712016-01-26 17:50:12 +02001663 i++) {
Mathias Nyman7e64b032017-01-23 14:20:26 +02001664 td = &urb_priv->td[i];
Sarah Sharp585df1d2011-08-02 15:43:40 -07001665 if (!list_empty(&td->td_list))
1666 list_del_init(&td->td_list);
1667 if (!list_empty(&td->cancelled_td_list))
1668 list_del_init(&td->cancelled_td_list);
1669 }
Mathias Nymand3519b92017-03-28 15:55:30 +03001670 goto err_giveback;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001671 }
Sarah Sharpae636742009-04-29 19:02:31 -07001672
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001673 i = urb_priv->num_tds_done;
1674 if (i < urb_priv->num_tds)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001675 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1676 "Cancel URB %p, dev %s, ep 0x%x, "
1677 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001678 urb, urb->dev->devpath,
1679 urb->ep->desc.bEndpointAddress,
1680 (unsigned long long) xhci_trb_virt_to_dma(
Mathias Nyman7e64b032017-01-23 14:20:26 +02001681 urb_priv->td[i].start_seg,
1682 urb_priv->td[i].first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001683
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001684 for (; i < urb_priv->num_tds; i++) {
Mathias Nyman7e64b032017-01-23 14:20:26 +02001685 td = &urb_priv->td[i];
Andiry Xu8e51adc2010-07-22 15:23:31 -07001686 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1687 }
1688
Sarah Sharpae636742009-04-29 19:02:31 -07001689 /* Queue a stop endpoint command, but only if this is
1690 * the first cancellation to be handled.
1691 */
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001692 if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
Mathias Nyman103afda2017-12-08 17:59:08 +02001693 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001694 if (!command) {
1695 ret = -ENOMEM;
1696 goto done;
1697 }
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001698 ep->ep_state |= EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001699 ep->stop_cmd_timer.expires = jiffies +
1700 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1701 add_timer(&ep->stop_cmd_timer);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001702 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1703 ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001704 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001705 }
1706done:
1707 spin_unlock_irqrestore(&xhci->lock, flags);
1708 return ret;
Mathias Nymand3519b92017-03-28 15:55:30 +03001709
1710err_giveback:
1711 if (urb_priv)
1712 xhci_urb_free_priv(urb_priv);
1713 usb_hcd_unlink_urb_from_ep(hcd, urb);
1714 spin_unlock_irqrestore(&xhci->lock, flags);
1715 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
1716 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001717}
1718
Sarah Sharpf94e01862009-04-27 19:58:38 -07001719/* Drop an endpoint from a new bandwidth configuration for this device.
1720 * Only one call to this function is allowed per endpoint before
1721 * check_bandwidth() or reset_bandwidth() must be called.
1722 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1723 * add the endpoint to the schedule with possibly new parameters denoted by a
1724 * different endpoint descriptor in usb_host_endpoint.
1725 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1726 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001727 *
1728 * The USB core will not allow URBs to be queued to an endpoint that is being
1729 * disabled, so there's no need for mutual exclusion to protect
1730 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001731 */
Lu Baolu39693842017-04-07 17:57:04 +03001732static int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001733 struct usb_host_endpoint *ep)
1734{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001735 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001736 struct xhci_container_ctx *in_ctx, *out_ctx;
1737 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001738 unsigned int ep_index;
1739 struct xhci_ep_ctx *ep_ctx;
1740 u32 drop_flag;
Julius Wernerd6759132014-06-24 17:14:42 +03001741 u32 new_add_flags, new_drop_flags;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001742 int ret;
1743
Andiry Xu64927732010-10-14 07:22:45 -07001744 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001745 if (ret <= 0)
1746 return ret;
1747 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001748 if (xhci->xhc_state & XHCI_STATE_DYING)
1749 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001750
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001751 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001752 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1753 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1754 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1755 __func__, drop_flag);
1756 return 0;
1757 }
1758
Sarah Sharpf94e01862009-04-27 19:58:38 -07001759 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001760 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001761 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001762 if (!ctrl_ctx) {
1763 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1764 __func__);
1765 return 0;
1766 }
1767
Sarah Sharpf94e01862009-04-27 19:58:38 -07001768 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001769 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001770 /* If the HC already knows the endpoint is disabled,
1771 * or the HCD has noted it is disabled, ignore this request
1772 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001773 if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001774 le32_to_cpu(ctrl_ctx->drop_flags) &
1775 xhci_get_endpoint_flag(&ep->desc)) {
Hans de Goedea6134132015-01-16 17:54:02 +02001776 /* Do not warn when called after a usb_device_reset */
1777 if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1778 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1779 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001780 return 0;
1781 }
1782
Matt Evans28ccd292011-03-29 13:40:46 +11001783 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1784 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001785
Matt Evans28ccd292011-03-29 13:40:46 +11001786 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1787 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001788
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001789 xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);
1790
Sarah Sharpf94e01862009-04-27 19:58:38 -07001791 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1792
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001793 if (xhci->quirks & XHCI_MTK_HOST)
1794 xhci_mtk_drop_ep_quirk(hcd, udev, ep);
1795
Julius Wernerd6759132014-06-24 17:14:42 +03001796 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001797 (unsigned int) ep->desc.bEndpointAddress,
1798 udev->slot_id,
1799 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001800 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001801 return 0;
1802}
1803
1804/* Add an endpoint to a new possible bandwidth configuration for this device.
1805 * Only one call to this function is allowed per endpoint before
1806 * check_bandwidth() or reset_bandwidth() must be called.
1807 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1808 * add the endpoint to the schedule with possibly new parameters denoted by a
1809 * different endpoint descriptor in usb_host_endpoint.
1810 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1811 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001812 *
1813 * The USB core will not allow URBs to be queued to an endpoint until the
1814 * configuration or alt setting is installed in the device, so there's no need
1815 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001816 */
Lu Baolu39693842017-04-07 17:57:04 +03001817static int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001818 struct usb_host_endpoint *ep)
1819{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001820 struct xhci_hcd *xhci;
Lin Wang92c96912015-01-09 16:06:27 +02001821 struct xhci_container_ctx *in_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001822 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001823 struct xhci_input_control_ctx *ctrl_ctx;
Mathias Nyman5afa0a52019-04-26 16:23:32 +03001824 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001825 u32 added_ctxs;
Julius Wernerd6759132014-06-24 17:14:42 +03001826 u32 new_add_flags, new_drop_flags;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001827 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001828 int ret = 0;
1829
Andiry Xu64927732010-10-14 07:22:45 -07001830 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001831 if (ret <= 0) {
1832 /* So we won't queue a reset ep command for a root hub */
1833 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001834 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001835 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001836 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001837 if (xhci->xhc_state & XHCI_STATE_DYING)
1838 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001839
1840 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001841 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1842 /* FIXME when we have to issue an evaluate endpoint command to
1843 * deal with ep0 max packet size changing once we get the
1844 * descriptors
1845 */
1846 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1847 __func__, added_ctxs);
1848 return 0;
1849 }
1850
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001851 virt_dev = xhci->devs[udev->slot_id];
1852 in_ctx = virt_dev->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001853 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001854 if (!ctrl_ctx) {
1855 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1856 __func__);
1857 return 0;
1858 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001859
Sarah Sharp92f8e762013-04-23 17:11:14 -07001860 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001861 /* If this endpoint is already in use, and the upper layers are trying
1862 * to add it again without dropping it, reject the addition.
1863 */
1864 if (virt_dev->eps[ep_index].ring &&
Lin Wang92c96912015-01-09 16:06:27 +02001865 !(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001866 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1867 "without dropping it.\n",
1868 (unsigned int) ep->desc.bEndpointAddress);
1869 return -EINVAL;
1870 }
1871
Sarah Sharpf94e01862009-04-27 19:58:38 -07001872 /* If the HCD has already noted the endpoint is enabled,
1873 * ignore this request.
1874 */
Lin Wang92c96912015-01-09 16:06:27 +02001875 if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001876 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1877 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001878 return 0;
1879 }
1880
Sarah Sharpf88ba782009-05-14 11:44:22 -07001881 /*
1882 * Configuration and alternate setting changes must be done in
1883 * process context, not interrupt context (or so documenation
1884 * for usb_set_interface() and usb_set_configuration() claim).
1885 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001886 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001887 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1888 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001889 return -ENOMEM;
1890 }
1891
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001892 if (xhci->quirks & XHCI_MTK_HOST) {
1893 ret = xhci_mtk_add_ep_quirk(hcd, udev, ep);
1894 if (ret < 0) {
Lu Baolu98217862017-09-18 17:39:12 +03001895 xhci_ring_free(xhci, virt_dev->eps[ep_index].new_ring);
1896 virt_dev->eps[ep_index].new_ring = NULL;
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001897 return ret;
1898 }
1899 }
1900
Matt Evans28ccd292011-03-29 13:40:46 +11001901 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1902 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001903
1904 /* If xhci_endpoint_disable() was called for this endpoint, but the
1905 * xHC hasn't been notified yet through the check_bandwidth() call,
1906 * this re-adds a new state for the endpoint from the new endpoint
1907 * descriptors. We must drop and re-add this endpoint, so we leave the
1908 * drop flags alone.
1909 */
Matt Evans28ccd292011-03-29 13:40:46 +11001910 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001911
Sarah Sharpa1587d92009-07-27 12:03:15 -07001912 /* Store the usb_device pointer for later use */
1913 ep->hcpriv = udev;
1914
Mathias Nyman5afa0a52019-04-26 16:23:32 +03001915 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1916 trace_xhci_add_endpoint(ep_ctx);
1917
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001918 xhci_debugfs_create_endpoint(xhci, virt_dev, ep_index);
1919
Julius Wernerd6759132014-06-24 17:14:42 +03001920 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001921 (unsigned int) ep->desc.bEndpointAddress,
1922 udev->slot_id,
1923 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001924 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001925 return 0;
1926}
1927
John Yound115b042009-07-27 12:05:15 -07001928static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001929{
John Yound115b042009-07-27 12:05:15 -07001930 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001931 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001932 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001933 int i;
1934
Lin Wang4daf9df2015-01-09 16:06:31 +02001935 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001936 if (!ctrl_ctx) {
1937 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1938 __func__);
1939 return;
1940 }
1941
Sarah Sharpf94e01862009-04-27 19:58:38 -07001942 /* When a device's add flag and drop flag are zero, any subsequent
1943 * configure endpoint command will leave that endpoint's state
1944 * untouched. Make sure we don't leave any old state in the input
1945 * endpoint contexts.
1946 */
John Yound115b042009-07-27 12:05:15 -07001947 ctrl_ctx->drop_flags = 0;
1948 ctrl_ctx->add_flags = 0;
1949 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001950 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001951 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001952 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Felipe Balbi98871e92017-01-23 14:20:04 +02001953 for (i = 1; i < 31; i++) {
John Yound115b042009-07-27 12:05:15 -07001954 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001955 ep_ctx->ep_info = 0;
1956 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001957 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001958 ep_ctx->tx_info = 0;
1959 }
1960}
1961
Sarah Sharpf2217e82009-08-07 14:04:43 -07001962static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001963 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001964{
1965 int ret;
1966
Sarah Sharp913a8a32009-09-04 10:53:13 -07001967 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001968 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03001969 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03001970 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1971 ret = -ETIME;
1972 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001973 case COMP_RESOURCE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001974 dev_warn(&udev->dev,
1975 "Not enough host controller resources for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001976 ret = -ENOMEM;
1977 /* FIXME: can we allocate more resources for the HC? */
1978 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001979 case COMP_BANDWIDTH_ERROR:
1980 case COMP_SECONDARY_BANDWIDTH_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001981 dev_warn(&udev->dev,
1982 "Not enough bandwidth for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001983 ret = -ENOSPC;
1984 /* FIXME: can we go back to the old state? */
1985 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001986 case COMP_TRB_ERROR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001987 /* the HCD set up something wrong */
1988 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1989 "add flag = 1, "
1990 "and endpoint is not disabled.\n");
1991 ret = -EINVAL;
1992 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001993 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001994 dev_warn(&udev->dev,
1995 "ERROR: Incompatible device for endpoint configure command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001996 ret = -ENODEV;
1997 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001998 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001999 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2000 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002001 ret = 0;
2002 break;
2003 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002004 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2005 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002006 ret = -EINVAL;
2007 break;
2008 }
2009 return ret;
2010}
2011
2012static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07002013 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002014{
2015 int ret;
2016
Sarah Sharp913a8a32009-09-04 10:53:13 -07002017 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002018 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03002019 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03002020 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
2021 ret = -ETIME;
2022 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002023 case COMP_PARAMETER_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002024 dev_warn(&udev->dev,
2025 "WARN: xHCI driver setup invalid evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002026 ret = -EINVAL;
2027 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002028 case COMP_SLOT_NOT_ENABLED_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002029 dev_warn(&udev->dev,
2030 "WARN: slot not enabled for evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07002031 ret = -EINVAL;
2032 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002033 case COMP_CONTEXT_STATE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002034 dev_warn(&udev->dev,
2035 "WARN: invalid context state for evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002036 ret = -EINVAL;
2037 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002038 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002039 dev_warn(&udev->dev,
2040 "ERROR: Incompatible device for evaluate context command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08002041 ret = -ENODEV;
2042 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002043 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
Alex He1bb73a82011-05-05 18:14:12 +08002044 /* Max Exit Latency too large error */
2045 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
2046 ret = -EINVAL;
2047 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002048 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002049 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2050 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002051 ret = 0;
2052 break;
2053 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002054 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2055 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002056 ret = -EINVAL;
2057 break;
2058 }
2059 return ret;
2060}
2061
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002062static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002063 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002064{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002065 u32 valid_add_flags;
2066 u32 valid_drop_flags;
2067
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002068 /* Ignore the slot flag (bit 0), and the default control endpoint flag
2069 * (bit 1). The default control endpoint is added during the Address
2070 * Device command and is never removed until the slot is disabled.
2071 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03002072 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2073 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002074
2075 /* Use hweight32 to count the number of ones in the add flags, or
2076 * number of endpoints added. Don't count endpoints that are changed
2077 * (both added and dropped).
2078 */
2079 return hweight32(valid_add_flags) -
2080 hweight32(valid_add_flags & valid_drop_flags);
2081}
2082
2083static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002084 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002085{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002086 u32 valid_add_flags;
2087 u32 valid_drop_flags;
2088
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03002089 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2090 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002091
2092 return hweight32(valid_drop_flags) -
2093 hweight32(valid_add_flags & valid_drop_flags);
2094}
2095
2096/*
2097 * We need to reserve the new number of endpoints before the configure endpoint
2098 * command completes. We can't subtract the dropped endpoints from the number
2099 * of active endpoints until the command completes because we can oversubscribe
2100 * the host in this case:
2101 *
2102 * - the first configure endpoint command drops more endpoints than it adds
2103 * - a second configure endpoint command that adds more endpoints is queued
2104 * - the first configure endpoint command fails, so the config is unchanged
2105 * - the second command may succeed, even though there isn't enough resources
2106 *
2107 * Must be called with xhci->lock held.
2108 */
2109static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002110 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002111{
2112 u32 added_eps;
2113
Sarah Sharp92f8e762013-04-23 17:11:14 -07002114 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002115 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002116 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2117 "Not enough ep ctxs: "
2118 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002119 xhci->num_active_eps, added_eps,
2120 xhci->limit_active_eps);
2121 return -ENOMEM;
2122 }
2123 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002124 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2125 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002126 xhci->num_active_eps);
2127 return 0;
2128}
2129
2130/*
2131 * The configure endpoint was failed by the xHC for some other reason, so we
2132 * need to revert the resources that failed configuration would have used.
2133 *
2134 * Must be called with xhci->lock held.
2135 */
2136static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002137 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002138{
2139 u32 num_failed_eps;
2140
Sarah Sharp92f8e762013-04-23 17:11:14 -07002141 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002142 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002143 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2144 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002145 num_failed_eps,
2146 xhci->num_active_eps);
2147}
2148
2149/*
2150 * Now that the command has completed, clean up the active endpoint count by
2151 * subtracting out the endpoints that were dropped (but not changed).
2152 *
2153 * Must be called with xhci->lock held.
2154 */
2155static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002156 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002157{
2158 u32 num_dropped_eps;
2159
Sarah Sharp92f8e762013-04-23 17:11:14 -07002160 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002161 xhci->num_active_eps -= num_dropped_eps;
2162 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002163 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2164 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002165 num_dropped_eps,
2166 xhci->num_active_eps);
2167}
2168
Felipe Balbied384bd2012-08-07 14:10:03 +03002169static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002170{
2171 switch (udev->speed) {
2172 case USB_SPEED_LOW:
2173 case USB_SPEED_FULL:
2174 return FS_BLOCK;
2175 case USB_SPEED_HIGH:
2176 return HS_BLOCK;
2177 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002178 case USB_SPEED_SUPER_PLUS:
Sarah Sharpc29eea62011-09-02 11:05:52 -07002179 return SS_BLOCK;
2180 case USB_SPEED_UNKNOWN:
2181 case USB_SPEED_WIRELESS:
2182 default:
2183 /* Should never happen */
2184 return 1;
2185 }
2186}
2187
Felipe Balbied384bd2012-08-07 14:10:03 +03002188static unsigned int
2189xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002190{
2191 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2192 return LS_OVERHEAD;
2193 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2194 return FS_OVERHEAD;
2195 return HS_OVERHEAD;
2196}
2197
2198/* If we are changing a LS/FS device under a HS hub,
2199 * make sure (if we are activating a new TT) that the HS bus has enough
2200 * bandwidth for this new TT.
2201 */
2202static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2203 struct xhci_virt_device *virt_dev,
2204 int old_active_eps)
2205{
2206 struct xhci_interval_bw_table *bw_table;
2207 struct xhci_tt_bw_info *tt_info;
2208
2209 /* Find the bandwidth table for the root port this TT is attached to. */
2210 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2211 tt_info = virt_dev->tt_info;
2212 /* If this TT already had active endpoints, the bandwidth for this TT
2213 * has already been added. Removing all periodic endpoints (and thus
2214 * making the TT enactive) will only decrease the bandwidth used.
2215 */
2216 if (old_active_eps)
2217 return 0;
2218 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2219 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2220 return -ENOMEM;
2221 return 0;
2222 }
2223 /* Not sure why we would have no new active endpoints...
2224 *
2225 * Maybe because of an Evaluate Context change for a hub update or a
2226 * control endpoint 0 max packet size change?
2227 * FIXME: skip the bandwidth calculation in that case.
2228 */
2229 return 0;
2230}
2231
Sarah Sharp2b698992011-09-13 16:41:13 -07002232static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2233 struct xhci_virt_device *virt_dev)
2234{
2235 unsigned int bw_reserved;
2236
2237 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2238 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2239 return -ENOMEM;
2240
2241 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2242 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2243 return -ENOMEM;
2244
2245 return 0;
2246}
2247
Sarah Sharpc29eea62011-09-02 11:05:52 -07002248/*
2249 * This algorithm is a very conservative estimate of the worst-case scheduling
2250 * scenario for any one interval. The hardware dynamically schedules the
2251 * packets, so we can't tell which microframe could be the limiting factor in
2252 * the bandwidth scheduling. This only takes into account periodic endpoints.
2253 *
2254 * Obviously, we can't solve an NP complete problem to find the minimum worst
2255 * case scenario. Instead, we come up with an estimate that is no less than
2256 * the worst case bandwidth used for any one microframe, but may be an
2257 * over-estimate.
2258 *
2259 * We walk the requirements for each endpoint by interval, starting with the
2260 * smallest interval, and place packets in the schedule where there is only one
2261 * possible way to schedule packets for that interval. In order to simplify
2262 * this algorithm, we record the largest max packet size for each interval, and
2263 * assume all packets will be that size.
2264 *
2265 * For interval 0, we obviously must schedule all packets for each interval.
2266 * The bandwidth for interval 0 is just the amount of data to be transmitted
2267 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2268 * the number of packets).
2269 *
2270 * For interval 1, we have two possible microframes to schedule those packets
2271 * in. For this algorithm, if we can schedule the same number of packets for
2272 * each possible scheduling opportunity (each microframe), we will do so. The
2273 * remaining number of packets will be saved to be transmitted in the gaps in
2274 * the next interval's scheduling sequence.
2275 *
2276 * As we move those remaining packets to be scheduled with interval 2 packets,
2277 * we have to double the number of remaining packets to transmit. This is
2278 * because the intervals are actually powers of 2, and we would be transmitting
2279 * the previous interval's packets twice in this interval. We also have to be
2280 * sure that when we look at the largest max packet size for this interval, we
2281 * also look at the largest max packet size for the remaining packets and take
2282 * the greater of the two.
2283 *
2284 * The algorithm continues to evenly distribute packets in each scheduling
2285 * opportunity, and push the remaining packets out, until we get to the last
2286 * interval. Then those packets and their associated overhead are just added
2287 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002288 */
2289static int xhci_check_bw_table(struct xhci_hcd *xhci,
2290 struct xhci_virt_device *virt_dev,
2291 int old_active_eps)
2292{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002293 unsigned int bw_reserved;
2294 unsigned int max_bandwidth;
2295 unsigned int bw_used;
2296 unsigned int block_size;
2297 struct xhci_interval_bw_table *bw_table;
2298 unsigned int packet_size = 0;
2299 unsigned int overhead = 0;
2300 unsigned int packets_transmitted = 0;
2301 unsigned int packets_remaining = 0;
2302 unsigned int i;
2303
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002304 if (virt_dev->udev->speed >= USB_SPEED_SUPER)
Sarah Sharp2b698992011-09-13 16:41:13 -07002305 return xhci_check_ss_bw(xhci, virt_dev);
2306
Sarah Sharpc29eea62011-09-02 11:05:52 -07002307 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2308 max_bandwidth = HS_BW_LIMIT;
2309 /* Convert percent of bus BW reserved to blocks reserved */
2310 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2311 } else {
2312 max_bandwidth = FS_BW_LIMIT;
2313 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2314 }
2315
2316 bw_table = virt_dev->bw_table;
2317 /* We need to translate the max packet size and max ESIT payloads into
2318 * the units the hardware uses.
2319 */
2320 block_size = xhci_get_block_size(virt_dev->udev);
2321
2322 /* If we are manipulating a LS/FS device under a HS hub, double check
2323 * that the HS bus has enough bandwidth if we are activing a new TT.
2324 */
2325 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002326 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2327 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002328 virt_dev->real_port);
2329 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2330 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2331 "newly activated TT.\n");
2332 return -ENOMEM;
2333 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002334 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2335 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002336 virt_dev->tt_info->slot_id,
2337 virt_dev->tt_info->ttport);
2338 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002339 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2340 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002341 virt_dev->real_port);
2342 }
2343
2344 /* Add in how much bandwidth will be used for interval zero, or the
2345 * rounded max ESIT payload + number of packets * largest overhead.
2346 */
2347 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2348 bw_table->interval_bw[0].num_packets *
2349 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2350
2351 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2352 unsigned int bw_added;
2353 unsigned int largest_mps;
2354 unsigned int interval_overhead;
2355
2356 /*
2357 * How many packets could we transmit in this interval?
2358 * If packets didn't fit in the previous interval, we will need
2359 * to transmit that many packets twice within this interval.
2360 */
2361 packets_remaining = 2 * packets_remaining +
2362 bw_table->interval_bw[i].num_packets;
2363
2364 /* Find the largest max packet size of this or the previous
2365 * interval.
2366 */
2367 if (list_empty(&bw_table->interval_bw[i].endpoints))
2368 largest_mps = 0;
2369 else {
2370 struct xhci_virt_ep *virt_ep;
2371 struct list_head *ep_entry;
2372
2373 ep_entry = bw_table->interval_bw[i].endpoints.next;
2374 virt_ep = list_entry(ep_entry,
2375 struct xhci_virt_ep, bw_endpoint_list);
2376 /* Convert to blocks, rounding up */
2377 largest_mps = DIV_ROUND_UP(
2378 virt_ep->bw_info.max_packet_size,
2379 block_size);
2380 }
2381 if (largest_mps > packet_size)
2382 packet_size = largest_mps;
2383
2384 /* Use the larger overhead of this or the previous interval. */
2385 interval_overhead = xhci_get_largest_overhead(
2386 &bw_table->interval_bw[i]);
2387 if (interval_overhead > overhead)
2388 overhead = interval_overhead;
2389
2390 /* How many packets can we evenly distribute across
2391 * (1 << (i + 1)) possible scheduling opportunities?
2392 */
2393 packets_transmitted = packets_remaining >> (i + 1);
2394
2395 /* Add in the bandwidth used for those scheduled packets */
2396 bw_added = packets_transmitted * (overhead + packet_size);
2397
2398 /* How many packets do we have remaining to transmit? */
2399 packets_remaining = packets_remaining % (1 << (i + 1));
2400
2401 /* What largest max packet size should those packets have? */
2402 /* If we've transmitted all packets, don't carry over the
2403 * largest packet size.
2404 */
2405 if (packets_remaining == 0) {
2406 packet_size = 0;
2407 overhead = 0;
2408 } else if (packets_transmitted > 0) {
2409 /* Otherwise if we do have remaining packets, and we've
2410 * scheduled some packets in this interval, take the
2411 * largest max packet size from endpoints with this
2412 * interval.
2413 */
2414 packet_size = largest_mps;
2415 overhead = interval_overhead;
2416 }
2417 /* Otherwise carry over packet_size and overhead from the last
2418 * time we had a remainder.
2419 */
2420 bw_used += bw_added;
2421 if (bw_used > max_bandwidth) {
2422 xhci_warn(xhci, "Not enough bandwidth. "
2423 "Proposed: %u, Max: %u\n",
2424 bw_used, max_bandwidth);
2425 return -ENOMEM;
2426 }
2427 }
2428 /*
2429 * Ok, we know we have some packets left over after even-handedly
2430 * scheduling interval 15. We don't know which microframes they will
2431 * fit into, so we over-schedule and say they will be scheduled every
2432 * microframe.
2433 */
2434 if (packets_remaining > 0)
2435 bw_used += overhead + packet_size;
2436
2437 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2438 unsigned int port_index = virt_dev->real_port - 1;
2439
2440 /* OK, we're manipulating a HS device attached to a
2441 * root port bandwidth domain. Include the number of active TTs
2442 * in the bandwidth used.
2443 */
2444 bw_used += TT_HS_OVERHEAD *
2445 xhci->rh_bw[port_index].num_active_tts;
2446 }
2447
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002448 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2449 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2450 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002451 bw_used, max_bandwidth, bw_reserved,
2452 (max_bandwidth - bw_used - bw_reserved) * 100 /
2453 max_bandwidth);
2454
2455 bw_used += bw_reserved;
2456 if (bw_used > max_bandwidth) {
2457 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2458 bw_used, max_bandwidth);
2459 return -ENOMEM;
2460 }
2461
2462 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002463 return 0;
2464}
2465
2466static bool xhci_is_async_ep(unsigned int ep_type)
2467{
2468 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2469 ep_type != ISOC_IN_EP &&
2470 ep_type != INT_IN_EP);
2471}
2472
Sarah Sharp2b698992011-09-13 16:41:13 -07002473static bool xhci_is_sync_in_ep(unsigned int ep_type)
2474{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002475 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002476}
2477
2478static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2479{
2480 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2481
2482 if (ep_bw->ep_interval == 0)
2483 return SS_OVERHEAD_BURST +
2484 (ep_bw->mult * ep_bw->num_packets *
2485 (SS_OVERHEAD + mps));
2486 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2487 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2488 1 << ep_bw->ep_interval);
2489
2490}
2491
Lu Baolu39693842017-04-07 17:57:04 +03002492static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
Sarah Sharp2e279802011-09-02 11:05:50 -07002493 struct xhci_bw_info *ep_bw,
2494 struct xhci_interval_bw_table *bw_table,
2495 struct usb_device *udev,
2496 struct xhci_virt_ep *virt_ep,
2497 struct xhci_tt_bw_info *tt_info)
2498{
2499 struct xhci_interval_bw *interval_bw;
2500 int normalized_interval;
2501
Sarah Sharp2b698992011-09-13 16:41:13 -07002502 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002503 return;
2504
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002505 if (udev->speed >= USB_SPEED_SUPER) {
Sarah Sharp2b698992011-09-13 16:41:13 -07002506 if (xhci_is_sync_in_ep(ep_bw->type))
2507 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2508 xhci_get_ss_bw_consumed(ep_bw);
2509 else
2510 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2511 xhci_get_ss_bw_consumed(ep_bw);
2512 return;
2513 }
2514
2515 /* SuperSpeed endpoints never get added to intervals in the table, so
2516 * this check is only valid for HS/FS/LS devices.
2517 */
2518 if (list_empty(&virt_ep->bw_endpoint_list))
2519 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002520 /* For LS/FS devices, we need to translate the interval expressed in
2521 * microframes to frames.
2522 */
2523 if (udev->speed == USB_SPEED_HIGH)
2524 normalized_interval = ep_bw->ep_interval;
2525 else
2526 normalized_interval = ep_bw->ep_interval - 3;
2527
2528 if (normalized_interval == 0)
2529 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2530 interval_bw = &bw_table->interval_bw[normalized_interval];
2531 interval_bw->num_packets -= ep_bw->num_packets;
2532 switch (udev->speed) {
2533 case USB_SPEED_LOW:
2534 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2535 break;
2536 case USB_SPEED_FULL:
2537 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2538 break;
2539 case USB_SPEED_HIGH:
2540 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2541 break;
2542 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002543 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002544 case USB_SPEED_UNKNOWN:
2545 case USB_SPEED_WIRELESS:
2546 /* Should never happen because only LS/FS/HS endpoints will get
2547 * added to the endpoint list.
2548 */
2549 return;
2550 }
2551 if (tt_info)
2552 tt_info->active_eps -= 1;
2553 list_del_init(&virt_ep->bw_endpoint_list);
2554}
2555
2556static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2557 struct xhci_bw_info *ep_bw,
2558 struct xhci_interval_bw_table *bw_table,
2559 struct usb_device *udev,
2560 struct xhci_virt_ep *virt_ep,
2561 struct xhci_tt_bw_info *tt_info)
2562{
2563 struct xhci_interval_bw *interval_bw;
2564 struct xhci_virt_ep *smaller_ep;
2565 int normalized_interval;
2566
2567 if (xhci_is_async_ep(ep_bw->type))
2568 return;
2569
Sarah Sharp2b698992011-09-13 16:41:13 -07002570 if (udev->speed == USB_SPEED_SUPER) {
2571 if (xhci_is_sync_in_ep(ep_bw->type))
2572 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2573 xhci_get_ss_bw_consumed(ep_bw);
2574 else
2575 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2576 xhci_get_ss_bw_consumed(ep_bw);
2577 return;
2578 }
2579
Sarah Sharp2e279802011-09-02 11:05:50 -07002580 /* For LS/FS devices, we need to translate the interval expressed in
2581 * microframes to frames.
2582 */
2583 if (udev->speed == USB_SPEED_HIGH)
2584 normalized_interval = ep_bw->ep_interval;
2585 else
2586 normalized_interval = ep_bw->ep_interval - 3;
2587
2588 if (normalized_interval == 0)
2589 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2590 interval_bw = &bw_table->interval_bw[normalized_interval];
2591 interval_bw->num_packets += ep_bw->num_packets;
2592 switch (udev->speed) {
2593 case USB_SPEED_LOW:
2594 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2595 break;
2596 case USB_SPEED_FULL:
2597 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2598 break;
2599 case USB_SPEED_HIGH:
2600 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2601 break;
2602 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002603 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002604 case USB_SPEED_UNKNOWN:
2605 case USB_SPEED_WIRELESS:
2606 /* Should never happen because only LS/FS/HS endpoints will get
2607 * added to the endpoint list.
2608 */
2609 return;
2610 }
2611
2612 if (tt_info)
2613 tt_info->active_eps += 1;
2614 /* Insert the endpoint into the list, largest max packet size first. */
2615 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2616 bw_endpoint_list) {
2617 if (ep_bw->max_packet_size >=
2618 smaller_ep->bw_info.max_packet_size) {
2619 /* Add the new ep before the smaller endpoint */
2620 list_add_tail(&virt_ep->bw_endpoint_list,
2621 &smaller_ep->bw_endpoint_list);
2622 return;
2623 }
2624 }
2625 /* Add the new endpoint at the end of the list. */
2626 list_add_tail(&virt_ep->bw_endpoint_list,
2627 &interval_bw->endpoints);
2628}
2629
2630void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2631 struct xhci_virt_device *virt_dev,
2632 int old_active_eps)
2633{
2634 struct xhci_root_port_bw_info *rh_bw_info;
2635 if (!virt_dev->tt_info)
2636 return;
2637
2638 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2639 if (old_active_eps == 0 &&
2640 virt_dev->tt_info->active_eps != 0) {
2641 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002642 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002643 } else if (old_active_eps != 0 &&
2644 virt_dev->tt_info->active_eps == 0) {
2645 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002646 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002647 }
2648}
2649
2650static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2651 struct xhci_virt_device *virt_dev,
2652 struct xhci_container_ctx *in_ctx)
2653{
2654 struct xhci_bw_info ep_bw_info[31];
2655 int i;
2656 struct xhci_input_control_ctx *ctrl_ctx;
2657 int old_active_eps = 0;
2658
Sarah Sharp2e279802011-09-02 11:05:50 -07002659 if (virt_dev->tt_info)
2660 old_active_eps = virt_dev->tt_info->active_eps;
2661
Lin Wang4daf9df2015-01-09 16:06:31 +02002662 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002663 if (!ctrl_ctx) {
2664 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2665 __func__);
2666 return -ENOMEM;
2667 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002668
2669 for (i = 0; i < 31; i++) {
2670 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2671 continue;
2672
2673 /* Make a copy of the BW info in case we need to revert this */
2674 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2675 sizeof(ep_bw_info[i]));
2676 /* Drop the endpoint from the interval table if the endpoint is
2677 * being dropped or changed.
2678 */
2679 if (EP_IS_DROPPED(ctrl_ctx, i))
2680 xhci_drop_ep_from_interval_table(xhci,
2681 &virt_dev->eps[i].bw_info,
2682 virt_dev->bw_table,
2683 virt_dev->udev,
2684 &virt_dev->eps[i],
2685 virt_dev->tt_info);
2686 }
2687 /* Overwrite the information stored in the endpoints' bw_info */
2688 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2689 for (i = 0; i < 31; i++) {
2690 /* Add any changed or added endpoints to the interval table */
2691 if (EP_IS_ADDED(ctrl_ctx, i))
2692 xhci_add_ep_to_interval_table(xhci,
2693 &virt_dev->eps[i].bw_info,
2694 virt_dev->bw_table,
2695 virt_dev->udev,
2696 &virt_dev->eps[i],
2697 virt_dev->tt_info);
2698 }
2699
2700 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2701 /* Ok, this fits in the bandwidth we have.
2702 * Update the number of active TTs.
2703 */
2704 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2705 return 0;
2706 }
2707
2708 /* We don't have enough bandwidth for this, revert the stored info. */
2709 for (i = 0; i < 31; i++) {
2710 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2711 continue;
2712
2713 /* Drop the new copies of any added or changed endpoints from
2714 * the interval table.
2715 */
2716 if (EP_IS_ADDED(ctrl_ctx, i)) {
2717 xhci_drop_ep_from_interval_table(xhci,
2718 &virt_dev->eps[i].bw_info,
2719 virt_dev->bw_table,
2720 virt_dev->udev,
2721 &virt_dev->eps[i],
2722 virt_dev->tt_info);
2723 }
2724 /* Revert the endpoint back to its old information */
2725 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2726 sizeof(ep_bw_info[i]));
2727 /* Add any changed or dropped endpoints back into the table */
2728 if (EP_IS_DROPPED(ctrl_ctx, i))
2729 xhci_add_ep_to_interval_table(xhci,
2730 &virt_dev->eps[i].bw_info,
2731 virt_dev->bw_table,
2732 virt_dev->udev,
2733 &virt_dev->eps[i],
2734 virt_dev->tt_info);
2735 }
2736 return -ENOMEM;
2737}
2738
2739
Sarah Sharpf2217e82009-08-07 14:04:43 -07002740/* Issue a configure endpoint command or evaluate context command
2741 * and wait for it to finish.
2742 */
2743static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002744 struct usb_device *udev,
2745 struct xhci_command *command,
2746 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002747{
2748 int ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002749 unsigned long flags;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002750 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002751 struct xhci_virt_device *virt_dev;
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002752 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002753
2754 if (!command)
2755 return -EINVAL;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002756
2757 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03002758
2759 if (xhci->xhc_state & XHCI_STATE_DYING) {
2760 spin_unlock_irqrestore(&xhci->lock, flags);
2761 return -ESHUTDOWN;
2762 }
2763
Sarah Sharp913a8a32009-09-04 10:53:13 -07002764 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002765
Lin Wang4daf9df2015-01-09 16:06:31 +02002766 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002767 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002768 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002769 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2770 __func__);
2771 return -ENOMEM;
2772 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002773
2774 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002775 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002776 spin_unlock_irqrestore(&xhci->lock, flags);
2777 xhci_warn(xhci, "Not enough host resources, "
2778 "active endpoint contexts = %u\n",
2779 xhci->num_active_eps);
2780 return -ENOMEM;
2781 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002782 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002783 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
Sarah Sharp2e279802011-09-02 11:05:50 -07002784 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002785 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002786 spin_unlock_irqrestore(&xhci->lock, flags);
2787 xhci_warn(xhci, "Not enough bandwidth\n");
2788 return -ENOMEM;
2789 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002790
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002791 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
Mathias Nyman90d6d572019-04-26 16:23:31 +03002792
2793 trace_xhci_configure_endpoint_ctrl_ctx(ctrl_ctx);
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002794 trace_xhci_configure_endpoint(slot_ctx);
2795
Sarah Sharpf2217e82009-08-07 14:04:43 -07002796 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002797 ret = xhci_queue_configure_endpoint(xhci, command,
2798 command->in_ctx->dma,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002799 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002800 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002801 ret = xhci_queue_evaluate_context(xhci, command,
2802 command->in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002803 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002804 if (ret < 0) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002805 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002806 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002807 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002808 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2809 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002810 return -ENOMEM;
2811 }
2812 xhci_ring_cmd_db(xhci);
2813 spin_unlock_irqrestore(&xhci->lock, flags);
2814
2815 /* Wait for the configure endpoint command to complete */
Mathias Nymanc311e392014-05-08 19:26:03 +03002816 wait_for_completion(command->completion);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002817
2818 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002819 ret = xhci_configure_endpoint_result(xhci, udev,
2820 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002821 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002822 ret = xhci_evaluate_context_result(xhci, udev,
2823 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002824
2825 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2826 spin_lock_irqsave(&xhci->lock, flags);
2827 /* If the command failed, remove the reserved resources.
2828 * Otherwise, clean up the estimate to include dropped eps.
2829 */
2830 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002831 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002832 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002833 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002834 spin_unlock_irqrestore(&xhci->lock, flags);
2835 }
2836 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002837}
2838
Hans de Goededf613832013-10-04 00:29:45 +02002839static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2840 struct xhci_virt_device *vdev, int i)
2841{
2842 struct xhci_virt_ep *ep = &vdev->eps[i];
2843
2844 if (ep->ep_state & EP_HAS_STREAMS) {
2845 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2846 xhci_get_endpoint_address(i));
2847 xhci_free_stream_info(xhci, ep->stream_info);
2848 ep->stream_info = NULL;
2849 ep->ep_state &= ~EP_HAS_STREAMS;
2850 }
2851}
2852
Sarah Sharpf88ba782009-05-14 11:44:22 -07002853/* Called after one or more calls to xhci_add_endpoint() or
2854 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2855 * to call xhci_reset_bandwidth().
2856 *
2857 * Since we are in the middle of changing either configuration or
2858 * installing a new alt setting, the USB core won't allow URBs to be
2859 * enqueued for any endpoint on the old config or interface. Nothing
2860 * else should be touching the xhci->devs[slot_id] structure, so we
2861 * don't need to take the xhci->lock for manipulating that.
2862 */
Lu Baolu39693842017-04-07 17:57:04 +03002863static int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002864{
2865 int i;
2866 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002867 struct xhci_hcd *xhci;
2868 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002869 struct xhci_input_control_ctx *ctrl_ctx;
2870 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002871 struct xhci_command *command;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002872
Andiry Xu64927732010-10-14 07:22:45 -07002873 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002874 if (ret <= 0)
2875 return ret;
2876 xhci = hcd_to_xhci(hcd);
Mathias Nyman98d74f92016-04-08 16:25:10 +03002877 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
2878 (xhci->xhc_state & XHCI_STATE_REMOVING))
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002879 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002880
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002881 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002882 virt_dev = xhci->devs[udev->slot_id];
2883
Mathias Nyman103afda2017-12-08 17:59:08 +02002884 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002885 if (!command)
2886 return -ENOMEM;
2887
2888 command->in_ctx = virt_dev->in_ctx;
2889
Sarah Sharpf94e01862009-04-27 19:58:38 -07002890 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
Lin Wang4daf9df2015-01-09 16:06:31 +02002891 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002892 if (!ctrl_ctx) {
2893 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2894 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002895 ret = -ENOMEM;
2896 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002897 }
Matt Evans28ccd292011-03-29 13:40:46 +11002898 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2899 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2900 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002901
2902 /* Don't issue the command if there's no endpoints to update. */
2903 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002904 ctrl_ctx->drop_flags == 0) {
2905 ret = 0;
2906 goto command_cleanup;
2907 }
Julius Wernerd6759132014-06-24 17:14:42 +03002908 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
John Yound115b042009-07-27 12:05:15 -07002909 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Julius Wernerd6759132014-06-24 17:14:42 +03002910 for (i = 31; i >= 1; i--) {
2911 __le32 le32 = cpu_to_le32(BIT(i));
2912
2913 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2914 || (ctrl_ctx->add_flags & le32) || i == 1) {
2915 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2916 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2917 break;
2918 }
2919 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07002920
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002921 ret = xhci_configure_endpoint(xhci, udev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002922 false, false);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002923 if (ret)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002924 /* Callee should call reset_bandwidth() */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002925 goto command_cleanup;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002926
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002927 /* Free any rings that were dropped, but not changed. */
Felipe Balbi98871e92017-01-23 14:20:04 +02002928 for (i = 1; i < 31; i++) {
Matt Evans4819fef2011-06-01 13:01:07 +10002929 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002930 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Mathias Nymanc5628a22017-06-15 11:55:42 +03002931 xhci_free_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002932 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2933 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002934 }
John Yound115b042009-07-27 12:05:15 -07002935 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002936 /*
2937 * Install any rings for completely new endpoints or changed endpoints,
Mathias Nymanc5628a22017-06-15 11:55:42 +03002938 * and free any old rings from changed endpoints.
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002939 */
Felipe Balbi98871e92017-01-23 14:20:04 +02002940 for (i = 1; i < 31; i++) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002941 if (!virt_dev->eps[i].new_ring)
2942 continue;
Mathias Nymanc5628a22017-06-15 11:55:42 +03002943 /* Only free the old ring if it exists.
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002944 * It may not if this is the first add of an endpoint.
2945 */
2946 if (virt_dev->eps[i].ring) {
Mathias Nymanc5628a22017-06-15 11:55:42 +03002947 xhci_free_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002948 }
Hans de Goededf613832013-10-04 00:29:45 +02002949 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002950 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2951 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002952 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002953command_cleanup:
2954 kfree(command->completion);
2955 kfree(command);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002956
Sarah Sharpf94e01862009-04-27 19:58:38 -07002957 return ret;
2958}
2959
Lu Baolu39693842017-04-07 17:57:04 +03002960static void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002961{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002962 struct xhci_hcd *xhci;
2963 struct xhci_virt_device *virt_dev;
2964 int i, ret;
2965
Andiry Xu64927732010-10-14 07:22:45 -07002966 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002967 if (ret <= 0)
2968 return;
2969 xhci = hcd_to_xhci(hcd);
2970
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002971 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002972 virt_dev = xhci->devs[udev->slot_id];
2973 /* Free any rings allocated for added endpoints */
Felipe Balbi98871e92017-01-23 14:20:04 +02002974 for (i = 0; i < 31; i++) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002975 if (virt_dev->eps[i].new_ring) {
Lu Baolu02b6fdc2017-10-05 11:21:39 +03002976 xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002977 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2978 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002979 }
2980 }
John Yound115b042009-07-27 12:05:15 -07002981 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002982}
2983
Sarah Sharp5270b952009-09-04 10:53:11 -07002984static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002985 struct xhci_container_ctx *in_ctx,
2986 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002987 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002988 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002989{
Matt Evans28ccd292011-03-29 13:40:46 +11002990 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2991 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002992 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002993 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002994}
2995
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002996static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002997 unsigned int slot_id, unsigned int ep_index,
2998 struct xhci_dequeue_state *deq_state)
2999{
Sarah Sharp92f8e762013-04-23 17:11:14 -07003000 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003001 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003002 struct xhci_ep_ctx *ep_ctx;
3003 u32 added_ctxs;
3004 dma_addr_t addr;
3005
Sarah Sharp92f8e762013-04-23 17:11:14 -07003006 in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02003007 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003008 if (!ctrl_ctx) {
3009 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3010 __func__);
3011 return;
3012 }
3013
Sarah Sharp913a8a32009-09-04 10:53:13 -07003014 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
3015 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003016 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
3017 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3018 deq_state->new_deq_ptr);
3019 if (addr == 0) {
3020 xhci_warn(xhci, "WARN Cannot submit config ep after "
3021 "reset ep command\n");
3022 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
3023 deq_state->new_deq_seg,
3024 deq_state->new_deq_ptr);
3025 return;
3026 }
Matt Evans28ccd292011-03-29 13:40:46 +11003027 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003028
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003029 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07003030 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003031 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
3032 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003033}
3034
Mathias Nymand36374f2017-06-15 11:55:47 +03003035void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
3036 unsigned int stream_id, struct xhci_td *td)
Sarah Sharp82d10092009-08-07 14:04:52 -07003037{
3038 struct xhci_dequeue_state deq_state;
Mathias Nymand97b4f82014-11-27 18:19:16 +02003039 struct usb_device *udev = td->urb->dev;
Sarah Sharp82d10092009-08-07 14:04:52 -07003040
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03003041 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
3042 "Cleaning up stalled endpoint ring");
Sarah Sharp82d10092009-08-07 14:04:52 -07003043 /* We need to move the HW's dequeue pointer past this TD,
3044 * or it will attempt to resend it on the next doorbell ring.
3045 */
3046 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Mathias Nymand36374f2017-06-15 11:55:47 +03003047 ep_index, stream_id, td, &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07003048
Mathias Nyman365038d2014-08-19 15:17:58 +03003049 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
3050 return;
3051
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003052 /* HW with the reset endpoint quirk will use the saved dequeue state to
3053 * issue a configure endpoint command later.
3054 */
3055 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03003056 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
3057 "Queueing new dequeue state");
Hans de Goede1e3452e2014-08-20 16:41:52 +03003058 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Mathias Nyman87907362017-06-02 16:36:23 +03003059 ep_index, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003060 } else {
3061 /* Better hope no one uses the input context between now and the
3062 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003063 * XXX: No idea how this hardware will react when stream rings
3064 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003065 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003066 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3067 "Setting up input context for "
3068 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003069 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
3070 ep_index, &deq_state);
3071 }
Sarah Sharp82d10092009-08-07 14:04:52 -07003072}
3073
Mathias Nymanf5249462018-03-16 16:33:04 +02003074/*
3075 * Called after usb core issues a clear halt control message.
3076 * The host side of the halt should already be cleared by a reset endpoint
3077 * command issued when the STALL event was received.
Mathias Nymand0167ad2015-03-10 19:49:00 +02003078 *
Mathias Nymanf5249462018-03-16 16:33:04 +02003079 * The reset endpoint command may only be issued to endpoints in the halted
3080 * state. For software that wishes to reset the data toggle or sequence number
3081 * of an endpoint that isn't in the halted state this function will issue a
3082 * configure endpoint command with the Drop and Add bits set for the target
3083 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
Sarah Sharpa1587d92009-07-27 12:03:15 -07003084 */
Mathias Nyman8e71a322014-11-18 11:27:12 +02003085
Lu Baolu39693842017-04-07 17:57:04 +03003086static void xhci_endpoint_reset(struct usb_hcd *hcd,
Mathias Nymanf5249462018-03-16 16:33:04 +02003087 struct usb_host_endpoint *host_ep)
Sarah Sharpa1587d92009-07-27 12:03:15 -07003088{
3089 struct xhci_hcd *xhci;
Mathias Nymanf5249462018-03-16 16:33:04 +02003090 struct usb_device *udev;
3091 struct xhci_virt_device *vdev;
3092 struct xhci_virt_ep *ep;
3093 struct xhci_input_control_ctx *ctrl_ctx;
3094 struct xhci_command *stop_cmd, *cfg_cmd;
3095 unsigned int ep_index;
3096 unsigned long flags;
3097 u32 ep_flag;
Bill Kuzeja8de66b02019-10-04 14:59:31 +03003098 int err;
Sarah Sharpa1587d92009-07-27 12:03:15 -07003099
3100 xhci = hcd_to_xhci(hcd);
Mathias Nymanf5249462018-03-16 16:33:04 +02003101 if (!host_ep->hcpriv)
3102 return;
3103 udev = (struct usb_device *) host_ep->hcpriv;
3104 vdev = xhci->devs[udev->slot_id];
Mathias Nymancb53c512019-08-02 18:00:44 +03003105
3106 /*
3107 * vdev may be lost due to xHC restore error and re-initialization
3108 * during S3/S4 resume. A new vdev will be allocated later by
3109 * xhci_discover_or_reset_device()
3110 */
3111 if (!udev->slot_id || !vdev)
3112 return;
Mathias Nymanf5249462018-03-16 16:33:04 +02003113 ep_index = xhci_get_endpoint_index(&host_ep->desc);
3114 ep = &vdev->eps[ep_index];
Mathias Nymancb53c512019-08-02 18:00:44 +03003115 if (!ep)
3116 return;
Mathias Nymanf5249462018-03-16 16:33:04 +02003117
3118 /* Bail out if toggle is already being cleared by a endpoint reset */
3119 if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
3120 ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
3121 return;
3122 }
3123 /* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
3124 if (usb_endpoint_xfer_control(&host_ep->desc) ||
3125 usb_endpoint_xfer_isoc(&host_ep->desc))
3126 return;
3127
3128 ep_flag = xhci_get_endpoint_flag(&host_ep->desc);
3129
3130 if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
3131 return;
3132
3133 stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
3134 if (!stop_cmd)
3135 return;
3136
3137 cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
3138 if (!cfg_cmd)
3139 goto cleanup;
3140
3141 spin_lock_irqsave(&xhci->lock, flags);
3142
3143 /* block queuing new trbs and ringing ep doorbell */
3144 ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
Sarah Sharpa1587d92009-07-27 12:03:15 -07003145
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003146 /*
Mathias Nymanf5249462018-03-16 16:33:04 +02003147 * Make sure endpoint ring is empty before resetting the toggle/seq.
3148 * Driver is required to synchronously cancel all transfer request.
3149 * Stop the endpoint to force xHC to update the output context
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003150 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07003151
Mathias Nymanf5249462018-03-16 16:33:04 +02003152 if (!list_empty(&ep->ring->td_list)) {
3153 dev_err(&udev->dev, "EP not empty, refuse reset\n");
3154 spin_unlock_irqrestore(&xhci->lock, flags);
Zheng Xiaoweid89b7662018-07-20 18:05:11 +03003155 xhci_free_command(xhci, cfg_cmd);
Mathias Nymanf5249462018-03-16 16:33:04 +02003156 goto cleanup;
3157 }
Bill Kuzeja8de66b02019-10-04 14:59:31 +03003158
3159 err = xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id,
3160 ep_index, 0);
3161 if (err < 0) {
3162 spin_unlock_irqrestore(&xhci->lock, flags);
3163 xhci_free_command(xhci, cfg_cmd);
3164 xhci_dbg(xhci, "%s: Failed to queue stop ep command, %d ",
3165 __func__, err);
3166 goto cleanup;
3167 }
3168
Mathias Nymanf5249462018-03-16 16:33:04 +02003169 xhci_ring_cmd_db(xhci);
3170 spin_unlock_irqrestore(&xhci->lock, flags);
3171
3172 wait_for_completion(stop_cmd->completion);
3173
3174 spin_lock_irqsave(&xhci->lock, flags);
3175
3176 /* config ep command clears toggle if add and drop ep flags are set */
3177 ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
3178 xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
3179 ctrl_ctx, ep_flag, ep_flag);
3180 xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);
3181
Bill Kuzeja8de66b02019-10-04 14:59:31 +03003182 err = xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
Mathias Nymanf5249462018-03-16 16:33:04 +02003183 udev->slot_id, false);
Bill Kuzeja8de66b02019-10-04 14:59:31 +03003184 if (err < 0) {
3185 spin_unlock_irqrestore(&xhci->lock, flags);
3186 xhci_free_command(xhci, cfg_cmd);
3187 xhci_dbg(xhci, "%s: Failed to queue config ep command, %d ",
3188 __func__, err);
3189 goto cleanup;
3190 }
3191
Mathias Nymanf5249462018-03-16 16:33:04 +02003192 xhci_ring_cmd_db(xhci);
3193 spin_unlock_irqrestore(&xhci->lock, flags);
3194
3195 wait_for_completion(cfg_cmd->completion);
3196
3197 ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
3198 xhci_free_command(xhci, cfg_cmd);
3199cleanup:
3200 xhci_free_command(xhci, stop_cmd);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003201}
3202
Sarah Sharp8df75f42010-04-02 15:34:16 -07003203static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
3204 struct usb_device *udev, struct usb_host_endpoint *ep,
3205 unsigned int slot_id)
3206{
3207 int ret;
3208 unsigned int ep_index;
3209 unsigned int ep_state;
3210
3211 if (!ep)
3212 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07003213 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003214 if (ret <= 0)
3215 return -EINVAL;
Hans de Goedea3901532013-10-04 17:05:55 +02003216 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07003217 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
3218 " descriptor for ep 0x%x does not support streams\n",
3219 ep->desc.bEndpointAddress);
3220 return -EINVAL;
3221 }
3222
3223 ep_index = xhci_get_endpoint_index(&ep->desc);
3224 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3225 if (ep_state & EP_HAS_STREAMS ||
3226 ep_state & EP_GETTING_STREAMS) {
3227 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3228 "already has streams set up.\n",
3229 ep->desc.bEndpointAddress);
3230 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3231 "dynamic stream context array reallocation.\n");
3232 return -EINVAL;
3233 }
3234 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3235 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3236 "endpoint 0x%x; URBs are pending.\n",
3237 ep->desc.bEndpointAddress);
3238 return -EINVAL;
3239 }
3240 return 0;
3241}
3242
3243static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3244 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3245{
3246 unsigned int max_streams;
3247
3248 /* The stream context array size must be a power of two */
3249 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3250 /*
3251 * Find out how many primary stream array entries the host controller
3252 * supports. Later we may use secondary stream arrays (similar to 2nd
3253 * level page entries), but that's an optional feature for xHCI host
3254 * controllers. xHCs must support at least 4 stream IDs.
3255 */
3256 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3257 if (*num_stream_ctxs > max_streams) {
3258 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3259 max_streams);
3260 *num_stream_ctxs = max_streams;
3261 *num_streams = max_streams;
3262 }
3263}
3264
3265/* Returns an error code if one of the endpoint already has streams.
3266 * This does not change any data structures, it only checks and gathers
3267 * information.
3268 */
3269static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3270 struct usb_device *udev,
3271 struct usb_host_endpoint **eps, unsigned int num_eps,
3272 unsigned int *num_streams, u32 *changed_ep_bitmask)
3273{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003274 unsigned int max_streams;
3275 unsigned int endpoint_flag;
3276 int i;
3277 int ret;
3278
3279 for (i = 0; i < num_eps; i++) {
3280 ret = xhci_check_streams_endpoint(xhci, udev,
3281 eps[i], udev->slot_id);
3282 if (ret < 0)
3283 return ret;
3284
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003285 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003286 if (max_streams < (*num_streams - 1)) {
3287 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3288 eps[i]->desc.bEndpointAddress,
3289 max_streams);
3290 *num_streams = max_streams+1;
3291 }
3292
3293 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3294 if (*changed_ep_bitmask & endpoint_flag)
3295 return -EINVAL;
3296 *changed_ep_bitmask |= endpoint_flag;
3297 }
3298 return 0;
3299}
3300
3301static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3302 struct usb_device *udev,
3303 struct usb_host_endpoint **eps, unsigned int num_eps)
3304{
3305 u32 changed_ep_bitmask = 0;
3306 unsigned int slot_id;
3307 unsigned int ep_index;
3308 unsigned int ep_state;
3309 int i;
3310
3311 slot_id = udev->slot_id;
3312 if (!xhci->devs[slot_id])
3313 return 0;
3314
3315 for (i = 0; i < num_eps; i++) {
3316 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3317 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3318 /* Are streams already being freed for the endpoint? */
3319 if (ep_state & EP_GETTING_NO_STREAMS) {
3320 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003321 "endpoint 0x%x, "
3322 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003323 eps[i]->desc.bEndpointAddress);
3324 return 0;
3325 }
3326 /* Are there actually any streams to free? */
3327 if (!(ep_state & EP_HAS_STREAMS) &&
3328 !(ep_state & EP_GETTING_STREAMS)) {
3329 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003330 "endpoint 0x%x, "
3331 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003332 eps[i]->desc.bEndpointAddress);
3333 xhci_warn(xhci, "WARN xhci_free_streams() called "
3334 "with non-streams endpoint\n");
3335 return 0;
3336 }
3337 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3338 }
3339 return changed_ep_bitmask;
3340}
3341
3342/*
Luis de Bethencourtc2a298d2015-06-30 16:48:54 +02003343 * The USB device drivers use this function (through the HCD interface in USB
Sarah Sharp8df75f42010-04-02 15:34:16 -07003344 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3345 * coordinate mass storage command queueing across multiple endpoints (basically
3346 * a stream ID == a task ID).
3347 *
3348 * Setting up streams involves allocating the same size stream context array
3349 * for each endpoint and issuing a configure endpoint command for all endpoints.
3350 *
3351 * Don't allow the call to succeed if one endpoint only supports one stream
3352 * (which means it doesn't support streams at all).
3353 *
3354 * Drivers may get less stream IDs than they asked for, if the host controller
3355 * hardware or endpoints claim they can't support the number of requested
3356 * stream IDs.
3357 */
Lu Baolu39693842017-04-07 17:57:04 +03003358static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003359 struct usb_host_endpoint **eps, unsigned int num_eps,
3360 unsigned int num_streams, gfp_t mem_flags)
3361{
3362 int i, ret;
3363 struct xhci_hcd *xhci;
3364 struct xhci_virt_device *vdev;
3365 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003366 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003367 unsigned int ep_index;
3368 unsigned int num_stream_ctxs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003369 unsigned int max_packet;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003370 unsigned long flags;
3371 u32 changed_ep_bitmask = 0;
3372
3373 if (!eps)
3374 return -EINVAL;
3375
3376 /* Add one to the number of streams requested to account for
3377 * stream 0 that is reserved for xHCI usage.
3378 */
3379 num_streams += 1;
3380 xhci = hcd_to_xhci(hcd);
3381 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3382 num_streams);
3383
Hans de Goedef7920882013-11-15 12:14:38 +01003384 /* MaxPSASize value 0 (2 streams) means streams are not supported */
Hans de Goede8f873c12014-07-25 22:01:18 +02003385 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3386 HCC_MAX_PSA(xhci->hcc_params) < 4) {
Hans de Goedef7920882013-11-15 12:14:38 +01003387 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3388 return -ENOSYS;
3389 }
3390
Mathias Nyman14d49b72017-12-08 17:59:07 +02003391 config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
Lu Baolu74e0b562017-04-07 17:57:05 +03003392 if (!config_cmd)
Sarah Sharp8df75f42010-04-02 15:34:16 -07003393 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +03003394
Lin Wang4daf9df2015-01-09 16:06:31 +02003395 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003396 if (!ctrl_ctx) {
3397 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3398 __func__);
3399 xhci_free_command(xhci, config_cmd);
3400 return -ENOMEM;
3401 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003402
3403 /* Check to make sure all endpoints are not already configured for
3404 * streams. While we're at it, find the maximum number of streams that
3405 * all the endpoints will support and check for duplicate endpoints.
3406 */
3407 spin_lock_irqsave(&xhci->lock, flags);
3408 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3409 num_eps, &num_streams, &changed_ep_bitmask);
3410 if (ret < 0) {
3411 xhci_free_command(xhci, config_cmd);
3412 spin_unlock_irqrestore(&xhci->lock, flags);
3413 return ret;
3414 }
3415 if (num_streams <= 1) {
3416 xhci_warn(xhci, "WARN: endpoints can't handle "
3417 "more than one stream.\n");
3418 xhci_free_command(xhci, config_cmd);
3419 spin_unlock_irqrestore(&xhci->lock, flags);
3420 return -EINVAL;
3421 }
3422 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003423 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003424 * xhci_urb_enqueue() will reject all URBs.
3425 */
3426 for (i = 0; i < num_eps; i++) {
3427 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3428 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3429 }
3430 spin_unlock_irqrestore(&xhci->lock, flags);
3431
3432 /* Setup internal data structures and allocate HW data structures for
3433 * streams (but don't install the HW structures in the input context
3434 * until we're sure all memory allocation succeeded).
3435 */
3436 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3437 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3438 num_stream_ctxs, num_streams);
3439
3440 for (i = 0; i < num_eps; i++) {
3441 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003442 max_packet = usb_endpoint_maxp(&eps[i]->desc);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003443 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3444 num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003445 num_streams,
3446 max_packet, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003447 if (!vdev->eps[ep_index].stream_info)
3448 goto cleanup;
3449 /* Set maxPstreams in endpoint context and update deq ptr to
3450 * point to stream context array. FIXME
3451 */
3452 }
3453
3454 /* Set up the input context for a configure endpoint command. */
3455 for (i = 0; i < num_eps; i++) {
3456 struct xhci_ep_ctx *ep_ctx;
3457
3458 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3459 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3460
3461 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3462 vdev->out_ctx, ep_index);
3463 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3464 vdev->eps[ep_index].stream_info);
3465 }
3466 /* Tell the HW to drop its old copy of the endpoint context info
3467 * and add the updated copy from the input context.
3468 */
3469 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003470 vdev->out_ctx, ctrl_ctx,
3471 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003472
3473 /* Issue and wait for the configure endpoint command */
3474 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3475 false, false);
3476
3477 /* xHC rejected the configure endpoint command for some reason, so we
3478 * leave the old ring intact and free our internal streams data
3479 * structure.
3480 */
3481 if (ret < 0)
3482 goto cleanup;
3483
3484 spin_lock_irqsave(&xhci->lock, flags);
3485 for (i = 0; i < num_eps; i++) {
3486 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3487 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3488 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3489 udev->slot_id, ep_index);
3490 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3491 }
3492 xhci_free_command(xhci, config_cmd);
3493 spin_unlock_irqrestore(&xhci->lock, flags);
3494
3495 /* Subtract 1 for stream 0, which drivers can't use */
3496 return num_streams - 1;
3497
3498cleanup:
3499 /* If it didn't work, free the streams! */
3500 for (i = 0; i < num_eps; i++) {
3501 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3502 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003503 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003504 /* FIXME Unset maxPstreams in endpoint context and
3505 * update deq ptr to point to normal string ring.
3506 */
3507 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3508 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3509 xhci_endpoint_zero(xhci, vdev, eps[i]);
3510 }
3511 xhci_free_command(xhci, config_cmd);
3512 return -ENOMEM;
3513}
3514
3515/* Transition the endpoint from using streams to being a "normal" endpoint
3516 * without streams.
3517 *
3518 * Modify the endpoint context state, submit a configure endpoint command,
3519 * and free all endpoint rings for streams if that completes successfully.
3520 */
Lu Baolu39693842017-04-07 17:57:04 +03003521static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003522 struct usb_host_endpoint **eps, unsigned int num_eps,
3523 gfp_t mem_flags)
3524{
3525 int i, ret;
3526 struct xhci_hcd *xhci;
3527 struct xhci_virt_device *vdev;
3528 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003529 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003530 unsigned int ep_index;
3531 unsigned long flags;
3532 u32 changed_ep_bitmask;
3533
3534 xhci = hcd_to_xhci(hcd);
3535 vdev = xhci->devs[udev->slot_id];
3536
3537 /* Set up a configure endpoint command to remove the streams rings */
3538 spin_lock_irqsave(&xhci->lock, flags);
3539 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3540 udev, eps, num_eps);
3541 if (changed_ep_bitmask == 0) {
3542 spin_unlock_irqrestore(&xhci->lock, flags);
3543 return -EINVAL;
3544 }
3545
3546 /* Use the xhci_command structure from the first endpoint. We may have
3547 * allocated too many, but the driver may call xhci_free_streams() for
3548 * each endpoint it grouped into one call to xhci_alloc_streams().
3549 */
3550 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3551 command = vdev->eps[ep_index].stream_info->free_streams_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02003552 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003553 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003554 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003555 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3556 __func__);
3557 return -EINVAL;
3558 }
3559
Sarah Sharp8df75f42010-04-02 15:34:16 -07003560 for (i = 0; i < num_eps; i++) {
3561 struct xhci_ep_ctx *ep_ctx;
3562
3563 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3564 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3565 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3566 EP_GETTING_NO_STREAMS;
3567
3568 xhci_endpoint_copy(xhci, command->in_ctx,
3569 vdev->out_ctx, ep_index);
Lin Wang4daf9df2015-01-09 16:06:31 +02003570 xhci_setup_no_streams_ep_input_ctx(ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003571 &vdev->eps[ep_index]);
3572 }
3573 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003574 vdev->out_ctx, ctrl_ctx,
3575 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003576 spin_unlock_irqrestore(&xhci->lock, flags);
3577
3578 /* Issue and wait for the configure endpoint command,
3579 * which must succeed.
3580 */
3581 ret = xhci_configure_endpoint(xhci, udev, command,
3582 false, true);
3583
3584 /* xHC rejected the configure endpoint command for some reason, so we
3585 * leave the streams rings intact.
3586 */
3587 if (ret < 0)
3588 return ret;
3589
3590 spin_lock_irqsave(&xhci->lock, flags);
3591 for (i = 0; i < num_eps; i++) {
3592 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3593 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003594 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003595 /* FIXME Unset maxPstreams in endpoint context and
3596 * update deq ptr to point to normal string ring.
3597 */
3598 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3599 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3600 }
3601 spin_unlock_irqrestore(&xhci->lock, flags);
3602
3603 return 0;
3604}
3605
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003606/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003607 * Deletes endpoint resources for endpoints that were active before a Reset
3608 * Device command, or a Disable Slot command. The Reset Device command leaves
3609 * the control endpoint intact, whereas the Disable Slot command deletes it.
3610 *
3611 * Must be called with xhci->lock held.
3612 */
3613void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3614 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3615{
3616 int i;
3617 unsigned int num_dropped_eps = 0;
3618 unsigned int drop_flags = 0;
3619
3620 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3621 if (virt_dev->eps[i].ring) {
3622 drop_flags |= 1 << i;
3623 num_dropped_eps++;
3624 }
3625 }
3626 xhci->num_active_eps -= num_dropped_eps;
3627 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003628 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3629 "Dropped %u ep ctxs, flags = 0x%x, "
3630 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003631 num_dropped_eps, drop_flags,
3632 xhci->num_active_eps);
3633}
3634
3635/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003636 * This submits a Reset Device Command, which will set the device state to 0,
3637 * set the device address to 0, and disable all the endpoints except the default
3638 * control endpoint. The USB core should come back and call
3639 * xhci_address_device(), and then re-set up the configuration. If this is
3640 * called because of a usb_reset_and_verify_device(), then the old alternate
3641 * settings will be re-installed through the normal bandwidth allocation
3642 * functions.
3643 *
3644 * Wait for the Reset Device command to finish. Remove all structures
3645 * associated with the endpoints that were disabled. Clear the input device
Mathias Nymanc5628a22017-06-15 11:55:42 +03003646 * structure? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003647 *
3648 * If the virt_dev to be reset does not exist or does not match the udev,
3649 * it means the device is lost, possibly due to the xHC restore error and
3650 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3651 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003652 */
Lu Baolu39693842017-04-07 17:57:04 +03003653static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
3654 struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003655{
3656 int ret, i;
3657 unsigned long flags;
3658 struct xhci_hcd *xhci;
3659 unsigned int slot_id;
3660 struct xhci_virt_device *virt_dev;
3661 struct xhci_command *reset_device_cmd;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003662 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003663 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003664
Andiry Xuf0615c42010-10-14 07:22:48 -07003665 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003666 if (ret <= 0)
3667 return ret;
3668 xhci = hcd_to_xhci(hcd);
3669 slot_id = udev->slot_id;
3670 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003671 if (!virt_dev) {
3672 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3673 "not exist. Re-allocate the device\n", slot_id);
3674 ret = xhci_alloc_dev(hcd, udev);
3675 if (ret == 1)
3676 return 0;
3677 else
3678 return -EINVAL;
3679 }
3680
Brian Campbell326124a2015-07-21 17:20:28 +03003681 if (virt_dev->tt_info)
3682 old_active_eps = virt_dev->tt_info->active_eps;
3683
Andiry Xuf0615c42010-10-14 07:22:48 -07003684 if (virt_dev->udev != udev) {
3685 /* If the virt_dev and the udev does not match, this virt_dev
3686 * may belong to another udev.
3687 * Re-allocate the device.
3688 */
3689 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3690 "not match the udev. Re-allocate the device\n",
3691 slot_id);
3692 ret = xhci_alloc_dev(hcd, udev);
3693 if (ret == 1)
3694 return 0;
3695 else
3696 return -EINVAL;
3697 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003698
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003699 /* If device is not setup, there is no point in resetting it */
3700 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3701 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3702 SLOT_STATE_DISABLED)
3703 return 0;
3704
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003705 trace_xhci_discover_or_reset_device(slot_ctx);
3706
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003707 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3708 /* Allocate the command structure that holds the struct completion.
3709 * Assume we're in process context, since the normal device reset
3710 * process has to wait for the device anyway. Storage devices are
3711 * reset as part of error handling, so use GFP_NOIO instead of
3712 * GFP_KERNEL.
3713 */
Mathias Nyman103afda2017-12-08 17:59:08 +02003714 reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003715 if (!reset_device_cmd) {
3716 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3717 return -ENOMEM;
3718 }
3719
3720 /* Attempt to submit the Reset Device command to the command ring */
3721 spin_lock_irqsave(&xhci->lock, flags);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003722
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003723 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003724 if (ret) {
3725 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003726 spin_unlock_irqrestore(&xhci->lock, flags);
3727 goto command_cleanup;
3728 }
3729 xhci_ring_cmd_db(xhci);
3730 spin_unlock_irqrestore(&xhci->lock, flags);
3731
3732 /* Wait for the Reset Device command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +03003733 wait_for_completion(reset_device_cmd->completion);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003734
3735 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3736 * unless we tried to reset a slot ID that wasn't enabled,
3737 * or the device wasn't in the addressed or configured state.
3738 */
3739 ret = reset_device_cmd->status;
3740 switch (ret) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003741 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03003742 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03003743 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3744 ret = -ETIME;
3745 goto command_cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003746 case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
3747 case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003748 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003749 slot_id,
3750 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003751 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003752 /* Don't treat this as an error. May change my mind later. */
3753 ret = 0;
3754 goto command_cleanup;
3755 case COMP_SUCCESS:
3756 xhci_dbg(xhci, "Successful reset device command.\n");
3757 break;
3758 default:
3759 if (xhci_is_vendor_info_code(xhci, ret))
3760 break;
3761 xhci_warn(xhci, "Unknown completion code %u for "
3762 "reset device command.\n", ret);
3763 ret = -EINVAL;
3764 goto command_cleanup;
3765 }
3766
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003767 /* Free up host controller endpoint resources */
3768 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3769 spin_lock_irqsave(&xhci->lock, flags);
3770 /* Don't delete the default control endpoint resources */
3771 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3772 spin_unlock_irqrestore(&xhci->lock, flags);
3773 }
3774
Mathias Nymanc5628a22017-06-15 11:55:42 +03003775 /* Everything but endpoint 0 is disabled, so free the rings. */
Felipe Balbi98871e92017-01-23 14:20:04 +02003776 for (i = 1; i < 31; i++) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003777 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3778
3779 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003780 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3781 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003782 xhci_free_stream_info(xhci, ep->stream_info);
3783 ep->stream_info = NULL;
3784 ep->ep_state &= ~EP_HAS_STREAMS;
3785 }
3786
3787 if (ep->ring) {
Lu Baolu02b6fdc2017-10-05 11:21:39 +03003788 xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
Mathias Nymanc5628a22017-06-15 11:55:42 +03003789 xhci_free_endpoint_ring(xhci, virt_dev, i);
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003790 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003791 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3792 xhci_drop_ep_from_interval_table(xhci,
3793 &virt_dev->eps[i].bw_info,
3794 virt_dev->bw_table,
3795 udev,
3796 &virt_dev->eps[i],
3797 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003798 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003799 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003800 /* If necessary, update the number of active TTs on this root port */
3801 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
Mathias Nymanb8c3b712019-06-18 17:27:47 +03003802 virt_dev->flags = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003803 ret = 0;
3804
3805command_cleanup:
3806 xhci_free_command(xhci, reset_device_cmd);
3807 return ret;
3808}
3809
3810/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003811 * At this point, the struct usb_device is about to go away, the device has
3812 * disconnected, and all traffic has been stopped and the endpoints have been
3813 * disabled. Free any HC data structures associated with that device.
3814 */
Lu Baolu39693842017-04-07 17:57:04 +03003815static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003816{
3817 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003818 struct xhci_virt_device *virt_dev;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003819 struct xhci_slot_ctx *slot_ctx;
Andiry Xu64927732010-10-14 07:22:45 -07003820 int i, ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003821
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003822#ifndef CONFIG_USB_DEFAULT_PERSIST
3823 /*
3824 * We called pm_runtime_get_noresume when the device was attached.
3825 * Decrement the counter here to allow controller to runtime suspend
3826 * if no devices remain.
3827 */
3828 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003829 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003830#endif
3831
Andiry Xu64927732010-10-14 07:22:45 -07003832 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003833 /* If the host is halted due to driver unload, we still need to free the
3834 * device.
3835 */
Lu Baolucd3f1792017-10-05 11:21:41 +03003836 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003837 return;
Andiry Xu64927732010-10-14 07:22:45 -07003838
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003839 virt_dev = xhci->devs[udev->slot_id];
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003840 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3841 trace_xhci_free_dev(slot_ctx);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003842
3843 /* Stop any wayward timer functions (which may grab the lock) */
Felipe Balbi98871e92017-01-23 14:20:04 +02003844 for (i = 0; i < 31; i++) {
Mathias Nyman9983a5f2017-01-23 14:19:52 +02003845 virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003846 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3847 }
Mathias Nyman44a182b2018-05-03 17:30:07 +03003848 virt_dev->udev = NULL;
Lu Baolu11ec7582017-10-05 11:21:42 +03003849 ret = xhci_disable_slot(xhci, udev->slot_id);
Zhengjun Xing8c5a93e2018-02-12 14:24:50 +02003850 if (ret)
Lu Baolu11ec7582017-10-05 11:21:42 +03003851 xhci_free_virt_device(xhci, udev->slot_id);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003852}
3853
Lu Baolucd3f1792017-10-05 11:21:41 +03003854int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003855{
Lu Baolucd3f1792017-10-05 11:21:41 +03003856 struct xhci_command *command;
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003857 unsigned long flags;
3858 u32 state;
3859 int ret = 0;
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003860
Mathias Nyman103afda2017-12-08 17:59:08 +02003861 command = xhci_alloc_command(xhci, false, GFP_KERNEL);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003862 if (!command)
3863 return -ENOMEM;
3864
Ikjoon Jang93343672019-08-30 16:39:16 +03003865 xhci_debugfs_remove_slot(xhci, slot_id);
3866
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003867 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003868 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003869 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003870 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3871 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003872 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003873 kfree(command);
Lu Baoludcabc76f2017-10-05 11:21:43 +03003874 return -ENODEV;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003875 }
3876
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003877 ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3878 slot_id);
3879 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003880 spin_unlock_irqrestore(&xhci->lock, flags);
Lu Baolucd3f1792017-10-05 11:21:41 +03003881 kfree(command);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003882 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003883 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003884 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003885 spin_unlock_irqrestore(&xhci->lock, flags);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003886 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003887}
3888
3889/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003890 * Checks if we have enough host controller resources for the default control
3891 * endpoint.
3892 *
3893 * Must be called with xhci->lock held.
3894 */
3895static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3896{
3897 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003898 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3899 "Not enough ep ctxs: "
3900 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003901 xhci->num_active_eps, xhci->limit_active_eps);
3902 return -ENOMEM;
3903 }
3904 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003905 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3906 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003907 xhci->num_active_eps);
3908 return 0;
3909}
3910
3911
3912/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003913 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3914 * timed out, or allocating memory failed. Returns 1 on success.
3915 */
3916int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3917{
3918 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003919 struct xhci_virt_device *vdev;
3920 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003921 unsigned long flags;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003922 int ret, slot_id;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003923 struct xhci_command *command;
3924
Mathias Nyman103afda2017-12-08 17:59:08 +02003925 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003926 if (!command)
3927 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003928
3929 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003930 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003931 if (ret) {
3932 spin_unlock_irqrestore(&xhci->lock, flags);
3933 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Lu Baolu87e44f22016-11-11 15:13:30 +02003934 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003935 return 0;
3936 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003937 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003938 spin_unlock_irqrestore(&xhci->lock, flags);
3939
Mathias Nymanc311e392014-05-08 19:26:03 +03003940 wait_for_completion(command->completion);
Lu Baoluc2d3d492016-11-11 15:13:31 +02003941 slot_id = command->slot_id;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003942
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003943 if (!slot_id || command->status != COMP_SUCCESS) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003944 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharpbe982032014-05-08 19:25:59 +03003945 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3946 HCS_MAX_SLOTS(
3947 readl(&xhci->cap_regs->hcs_params1)));
Lu Baolu87e44f22016-11-11 15:13:30 +02003948 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003949 return 0;
3950 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003951
Lu Baolucd3f1792017-10-05 11:21:41 +03003952 xhci_free_command(xhci, command);
3953
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003954 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3955 spin_lock_irqsave(&xhci->lock, flags);
3956 ret = xhci_reserve_host_control_ep_resources(xhci);
3957 if (ret) {
3958 spin_unlock_irqrestore(&xhci->lock, flags);
3959 xhci_warn(xhci, "Not enough host resources, "
3960 "active endpoint contexts = %u\n",
3961 xhci->num_active_eps);
3962 goto disable_slot;
3963 }
3964 spin_unlock_irqrestore(&xhci->lock, flags);
3965 }
3966 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003967 * xhci_discover_or_reset_device(), which may be called as part of
3968 * mass storage driver error handling.
3969 */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003970 if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003971 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003972 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003973 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003974 vdev = xhci->devs[slot_id];
3975 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
3976 trace_xhci_alloc_dev(slot_ctx);
3977
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003978 udev->slot_id = slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003979
Lu Baolu02b6fdc2017-10-05 11:21:39 +03003980 xhci_debugfs_create_slot(xhci, slot_id);
3981
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003982#ifndef CONFIG_USB_DEFAULT_PERSIST
3983 /*
3984 * If resetting upon resume, we can't put the controller into runtime
3985 * suspend if there is a device attached.
3986 */
3987 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003988 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003989#endif
3990
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003991 /* Is this a LS or FS device under a HS hub? */
3992 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003993 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003994
3995disable_slot:
Lu Baolu11ec7582017-10-05 11:21:42 +03003996 ret = xhci_disable_slot(xhci, udev->slot_id);
3997 if (ret)
3998 xhci_free_virt_device(xhci, udev->slot_id);
3999
4000 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004001}
4002
4003/*
Dan Williams48fc7db2013-12-05 17:07:27 -08004004 * Issue an Address Device command and optionally send a corresponding
4005 * SetAddress request to the device.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004006 */
Dan Williams48fc7db2013-12-05 17:07:27 -08004007static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
4008 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004009{
Dan Williams6f8ffc02013-11-22 01:20:01 -08004010 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004011 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004012 struct xhci_virt_device *virt_dev;
4013 int ret = 0;
4014 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07004015 struct xhci_slot_ctx *slot_ctx;
4016 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004017 u64 temp_64;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004018 struct xhci_command *command = NULL;
4019
4020 mutex_lock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004021
Lu Baolu90797ae2017-01-03 18:28:44 +02004022 if (xhci->xhc_state) { /* dying, removing or halted */
4023 ret = -ESHUTDOWN;
Roger Quadros448116b2015-09-21 17:46:15 +03004024 goto out;
Lu Baolu90797ae2017-01-03 18:28:44 +02004025 }
Roger Quadros448116b2015-09-21 17:46:15 +03004026
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004027 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004028 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4029 "Bad Slot ID %d", udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004030 ret = -EINVAL;
4031 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004032 }
4033
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004034 virt_dev = xhci->devs[udev->slot_id];
4035
Matt Evans7ed603e2011-03-29 13:40:56 +11004036 if (WARN_ON(!virt_dev)) {
4037 /*
4038 * In plug/unplug torture test with an NEC controller,
4039 * a zero-dereference was observed once due to virt_dev = 0.
4040 * Print useful debug rather than crash if it is observed again!
4041 */
4042 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
4043 udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004044 ret = -EINVAL;
4045 goto out;
Matt Evans7ed603e2011-03-29 13:40:56 +11004046 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03004047 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4048 trace_xhci_setup_device_slot(slot_ctx);
Matt Evans7ed603e2011-03-29 13:40:56 +11004049
Mathias Nymanf161ead2015-01-09 17:18:28 +02004050 if (setup == SETUP_CONTEXT_ONLY) {
Mathias Nymanf161ead2015-01-09 17:18:28 +02004051 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
4052 SLOT_STATE_DEFAULT) {
4053 xhci_dbg(xhci, "Slot already in default state\n");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004054 goto out;
Mathias Nymanf161ead2015-01-09 17:18:28 +02004055 }
4056 }
4057
Mathias Nyman103afda2017-12-08 17:59:08 +02004058 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004059 if (!command) {
4060 ret = -ENOMEM;
4061 goto out;
4062 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004063
4064 command->in_ctx = virt_dev->in_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004065
Andiry Xuf0615c42010-10-14 07:22:48 -07004066 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Lin Wang4daf9df2015-01-09 16:06:31 +02004067 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004068 if (!ctrl_ctx) {
4069 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4070 __func__);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004071 ret = -EINVAL;
4072 goto out;
Sarah Sharp92f8e762013-04-23 17:11:14 -07004073 }
Andiry Xuf0615c42010-10-14 07:22:48 -07004074 /*
4075 * If this is the first Set Address since device plug-in or
4076 * virt_device realloaction after a resume with an xHCI power loss,
4077 * then set up the slot context.
4078 */
4079 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004080 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07004081 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02004082 else
4083 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07004084 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
4085 ctrl_ctx->drop_flags = 0;
4086
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004087 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004088 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004089
Mathias Nyman90d6d572019-04-26 16:23:31 +03004090 trace_xhci_address_ctrl_ctx(ctrl_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07004091 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbia711ede2017-01-23 14:20:23 +02004092 trace_xhci_setup_device(virt_dev);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004093 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08004094 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004095 if (ret) {
4096 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004097 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4098 "FIXME: allocate a command ring segment");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004099 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004100 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07004101 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004102 spin_unlock_irqrestore(&xhci->lock, flags);
4103
4104 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
Mathias Nymanc311e392014-05-08 19:26:03 +03004105 wait_for_completion(command->completion);
4106
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004107 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
4108 * the SetAddress() "recovery interval" required by USB and aborting the
4109 * command on a timeout.
4110 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03004111 switch (command->status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004112 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03004113 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03004114 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
4115 ret = -ETIME;
4116 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004117 case COMP_CONTEXT_STATE_ERROR:
4118 case COMP_SLOT_NOT_ENABLED_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004119 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
4120 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004121 ret = -EINVAL;
4122 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004123 case COMP_USB_TRANSACTION_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004124 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Lu Baolu651aaf32017-10-05 11:21:45 +03004125
4126 mutex_unlock(&xhci->mutex);
4127 ret = xhci_disable_slot(xhci, udev->slot_id);
4128 if (!ret)
4129 xhci_alloc_dev(hcd, udev);
4130 kfree(command->completion);
4131 kfree(command);
4132 return -EPROTO;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004133 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004134 dev_warn(&udev->dev,
4135 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08004136 ret = -ENODEV;
4137 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004138 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004139 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08004140 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004141 break;
4142 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004143 xhci_err(xhci,
4144 "ERROR: unexpected setup %s command completion code 0x%x.\n",
Mathias Nyman9ea18332014-05-08 19:26:02 +03004145 act, command->status);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004146 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004147 ret = -EINVAL;
4148 break;
4149 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004150 if (ret)
4151 goto out;
Sarah Sharpf7b2e402014-01-30 13:27:49 -08004152 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004153 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4154 "Op regs DCBAA ptr = %#016llx", temp_64);
4155 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4156 "Slot ID %d dcbaa entry @%p = %#016llx",
4157 udev->slot_id,
4158 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
4159 (unsigned long long)
4160 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
4161 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4162 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07004163 (unsigned long long)virt_dev->out_ctx->dma);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004164 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004165 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004166 /*
4167 * USB core uses address 1 for the roothubs, so we add one to the
4168 * address given back to us by the HC.
4169 */
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004170 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004171 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004172 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07004173 ctrl_ctx->add_flags = 0;
4174 ctrl_ctx->drop_flags = 0;
Jim Lin4998f1e2019-06-03 18:53:43 +08004175 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4176 udev->devaddr = (u8)(le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004177
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004178 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07004179 "Internal device address = %d",
4180 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004181out:
4182 mutex_unlock(&xhci->mutex);
Lu Baolu87e44f22016-11-11 15:13:30 +02004183 if (command) {
4184 kfree(command->completion);
4185 kfree(command);
4186 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004187 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004188}
4189
Lu Baolu39693842017-04-07 17:57:04 +03004190static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
Dan Williams48fc7db2013-12-05 17:07:27 -08004191{
4192 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
4193}
4194
Lu Baolu39693842017-04-07 17:57:04 +03004195static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
Dan Williams48fc7db2013-12-05 17:07:27 -08004196{
4197 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
4198}
4199
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004200/*
4201 * Transfer the port index into real index in the HW port status
4202 * registers. Caculate offset between the port's PORTSC register
4203 * and port status base. Divide the number of per port register
4204 * to get the real index. The raw port number bases 1.
4205 */
4206int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
4207{
Mathias Nyman38986ff2018-05-21 16:40:01 +03004208 struct xhci_hub *rhub;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004209
Mathias Nyman38986ff2018-05-21 16:40:01 +03004210 rhub = xhci_get_rhub(hcd);
4211 return rhub->ports[port1 - 1]->hw_portnum + 1;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004212}
4213
Mathias Nymana558ccd2013-05-23 17:14:30 +03004214/*
4215 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
4216 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
4217 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07004218static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03004219 struct usb_device *udev, u16 max_exit_latency)
4220{
4221 struct xhci_virt_device *virt_dev;
4222 struct xhci_command *command;
4223 struct xhci_input_control_ctx *ctrl_ctx;
4224 struct xhci_slot_ctx *slot_ctx;
4225 unsigned long flags;
4226 int ret;
4227
4228 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nyman96044692014-09-11 13:55:50 +03004229
4230 virt_dev = xhci->devs[udev->slot_id];
4231
4232 /*
4233 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
4234 * xHC was re-initialized. Exit latency will be set later after
4235 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
4236 */
4237
4238 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004239 spin_unlock_irqrestore(&xhci->lock, flags);
4240 return 0;
4241 }
4242
4243 /* Attempt to issue an Evaluate Context command to change the MEL. */
Mathias Nymana558ccd2013-05-23 17:14:30 +03004244 command = xhci->lpm_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02004245 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004246 if (!ctrl_ctx) {
4247 spin_unlock_irqrestore(&xhci->lock, flags);
4248 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4249 __func__);
4250 return -ENOMEM;
4251 }
4252
Mathias Nymana558ccd2013-05-23 17:14:30 +03004253 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4254 spin_unlock_irqrestore(&xhci->lock, flags);
4255
Mathias Nymana558ccd2013-05-23 17:14:30 +03004256 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4257 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4258 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4259 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
Mathias Nyman4801d4ea2014-11-27 18:19:15 +02004260 slot_ctx->dev_state = 0;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004261
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03004262 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4263 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03004264
4265 /* Issue and wait for the evaluate context command. */
4266 ret = xhci_configure_endpoint(xhci, udev, command,
4267 true, true);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004268
4269 if (!ret) {
4270 spin_lock_irqsave(&xhci->lock, flags);
4271 virt_dev->current_mel = max_exit_latency;
4272 spin_unlock_irqrestore(&xhci->lock, flags);
4273 }
4274 return ret;
4275}
4276
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004277#ifdef CONFIG_PM
Andiry Xu95743232011-09-23 14:19:51 -07004278
4279/* BESL to HIRD Encoding array for USB2 LPM */
4280static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4281 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4282
4283/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08004284static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4285 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07004286{
Andiry Xuf99298b2011-12-12 16:45:28 +08004287 int u2del, besl, besl_host;
4288 int besl_device = 0;
4289 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004290
Andiry Xuf99298b2011-12-12 16:45:28 +08004291 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4292 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4293
4294 if (field & USB_BESL_SUPPORT) {
4295 for (besl_host = 0; besl_host < 16; besl_host++) {
4296 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004297 break;
4298 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004299 /* Use baseline BESL value as default */
4300 if (field & USB_BESL_BASELINE_VALID)
4301 besl_device = USB_GET_BESL_BASELINE(field);
4302 else if (field & USB_BESL_DEEP_VALID)
4303 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004304 } else {
4305 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004306 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004307 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004308 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004309 }
4310
Andiry Xuf99298b2011-12-12 16:45:28 +08004311 besl = besl_host + besl_device;
4312 if (besl > 15)
4313 besl = 15;
4314
4315 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004316}
4317
Mathias Nymana558ccd2013-05-23 17:14:30 +03004318/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4319static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4320{
4321 u32 field;
4322 int l1;
4323 int besld = 0;
4324 int hirdm = 0;
4325
4326 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4327
4328 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004329 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004330
4331 /* device has preferred BESLD */
4332 if (field & USB_BESL_DEEP_VALID) {
4333 besld = USB_GET_BESL_DEEP(field);
4334 hirdm = 1;
4335 }
4336
4337 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4338}
4339
Lu Baolu39693842017-04-07 17:57:04 +03004340static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
Andiry Xu65580b432011-09-23 14:19:52 -07004341 struct usb_device *udev, int enable)
4342{
4343 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nyman38986ff2018-05-21 16:40:01 +03004344 struct xhci_port **ports;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004345 __le32 __iomem *pm_addr, *hlpm_addr;
4346 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004347 unsigned int port_num;
4348 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004349 int hird, exit_latency;
4350 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004351
Mathias Nymanb50107b2015-10-01 18:40:38 +03004352 if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
Andiry Xu65580b432011-09-23 14:19:52 -07004353 !udev->lpm_capable)
4354 return -EPERM;
4355
4356 if (!udev->parent || udev->parent->parent ||
4357 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4358 return -EPERM;
4359
4360 if (udev->usb2_hw_lpm_capable != 1)
4361 return -EPERM;
4362
4363 spin_lock_irqsave(&xhci->lock, flags);
4364
Mathias Nyman38986ff2018-05-21 16:40:01 +03004365 ports = xhci->usb2_rhub.ports;
Andiry Xu65580b432011-09-23 14:19:52 -07004366 port_num = udev->portnum - 1;
Mathias Nyman38986ff2018-05-21 16:40:01 +03004367 pm_addr = ports[port_num]->addr + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004368 pm_val = readl(pm_addr);
Mathias Nyman38986ff2018-05-21 16:40:01 +03004369 hlpm_addr = ports[port_num]->addr + PORTHLPMC;
Andiry Xu65580b432011-09-23 14:19:52 -07004370
4371 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
Lin Wang654a55d2014-05-08 19:25:54 +03004372 enable ? "enable" : "disable", port_num + 1);
Andiry Xu65580b432011-09-23 14:19:52 -07004373
Thang Q. Nguyen4750bc72017-10-05 11:21:37 +03004374 if (enable && !(xhci->quirks & XHCI_HW_LPM_DISABLE)) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004375 /* Host supports BESL timeout instead of HIRD */
4376 if (udev->usb2_hw_lpm_besl_capable) {
4377 /* if device doesn't have a preferred BESL value use a
4378 * default one which works with mixed HIRD and BESL
4379 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4380 */
Carsten Schmid7aa1bb22019-05-22 14:33:59 +03004381 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004382 if ((field & USB_BESL_SUPPORT) &&
4383 (field & USB_BESL_BASELINE_VALID))
4384 hird = USB_GET_BESL_BASELINE(field);
4385 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004386 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004387
4388 exit_latency = xhci_besl_encoding[hird];
4389 spin_unlock_irqrestore(&xhci->lock, flags);
4390
4391 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4392 * input context for link powermanagement evaluate
4393 * context commands. It is protected by hcd->bandwidth
4394 * mutex and is shared by all devices. We need to set
4395 * the max ext latency in USB 2 BESL LPM as well, so
4396 * use the same mutex and xhci_change_max_exit_latency()
4397 */
4398 mutex_lock(hcd->bandwidth_mutex);
4399 ret = xhci_change_max_exit_latency(xhci, udev,
4400 exit_latency);
4401 mutex_unlock(hcd->bandwidth_mutex);
4402
4403 if (ret < 0)
4404 return ret;
4405 spin_lock_irqsave(&xhci->lock, flags);
4406
4407 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004408 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004409 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004410 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004411 } else {
4412 hird = xhci_calculate_hird_besl(xhci, udev);
4413 }
4414
4415 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004416 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004417 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004418 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004419 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004420 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004421 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004422 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004423 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004424 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004425 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004426 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004427 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004428 if (udev->usb2_hw_lpm_besl_capable) {
4429 spin_unlock_irqrestore(&xhci->lock, flags);
4430 mutex_lock(hcd->bandwidth_mutex);
4431 xhci_change_max_exit_latency(xhci, udev, 0);
4432 mutex_unlock(hcd->bandwidth_mutex);
4433 return 0;
4434 }
Andiry Xu65580b432011-09-23 14:19:52 -07004435 }
4436
4437 spin_unlock_irqrestore(&xhci->lock, flags);
4438 return 0;
4439}
4440
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004441/* check if a usb2 port supports a given extened capability protocol
4442 * only USB2 ports extended protocol capability values are cached.
4443 * Return 1 if capability is supported
4444 */
4445static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4446 unsigned capability)
4447{
4448 u32 port_offset, port_count;
4449 int i;
4450
4451 for (i = 0; i < xhci->num_ext_caps; i++) {
4452 if (xhci->ext_caps[i] & capability) {
4453 /* port offsets starts at 1 */
4454 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4455 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4456 if (port >= port_offset &&
4457 port < port_offset + port_count)
4458 return 1;
4459 }
4460 }
4461 return 0;
4462}
4463
Lu Baolu39693842017-04-07 17:57:04 +03004464static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004465{
4466 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004467 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004468
Zeng Taof1fd62a2018-12-07 16:19:29 +02004469 if (hcd->speed >= HCD_USB3 || !udev->lpm_capable)
Sarah Sharpde68bab2013-09-30 17:26:28 +03004470 return 0;
4471
4472 /* we only support lpm for non-hub device connected to root hub yet */
4473 if (!udev->parent || udev->parent->parent ||
4474 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4475 return 0;
4476
4477 if (xhci->hw_lpm_support == 1 &&
4478 xhci_check_usb2_port_capability(
4479 xhci, portnum, XHCI_HLC)) {
4480 udev->usb2_hw_lpm_capable = 1;
4481 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4482 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4483 if (xhci_check_usb2_port_capability(xhci, portnum,
4484 XHCI_BLC))
4485 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004486 }
4487
4488 return 0;
4489}
4490
Sarah Sharp3b3db022012-05-09 10:55:03 -07004491/*---------------------- USB 3.0 Link PM functions ------------------------*/
4492
Sarah Sharpe3567d22012-05-16 13:36:24 -07004493/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4494static unsigned long long xhci_service_interval_to_ns(
4495 struct usb_endpoint_descriptor *desc)
4496{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004497 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004498}
4499
Sarah Sharp3b3db022012-05-09 10:55:03 -07004500static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4501 enum usb3_link_state state)
4502{
4503 unsigned long long sel;
4504 unsigned long long pel;
4505 unsigned int max_sel_pel;
4506 char *state_name;
4507
4508 switch (state) {
4509 case USB3_LPM_U1:
4510 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4511 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4512 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4513 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4514 state_name = "U1";
4515 break;
4516 case USB3_LPM_U2:
4517 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4518 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4519 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4520 state_name = "U2";
4521 break;
4522 default:
4523 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4524 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004525 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004526 }
4527
4528 if (sel <= max_sel_pel && pel <= max_sel_pel)
4529 return USB3_LPM_DEVICE_INITIATED;
4530
4531 if (sel > max_sel_pel)
4532 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4533 "due to long SEL %llu ms\n",
4534 state_name, sel);
4535 else
4536 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004537 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004538 state_name, pel);
4539 return USB3_LPM_DISABLED;
4540}
4541
Pratyush Anand9502c462014-07-04 17:01:23 +03004542/* The U1 timeout should be the maximum of the following values:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004543 * - For control endpoints, U1 system exit latency (SEL) * 3
4544 * - For bulk endpoints, U1 SEL * 5
4545 * - For interrupt endpoints:
4546 * - Notification EPs, U1 SEL * 3
4547 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4548 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4549 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004550static unsigned long long xhci_calculate_intel_u1_timeout(
4551 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004552 struct usb_endpoint_descriptor *desc)
4553{
4554 unsigned long long timeout_ns;
4555 int ep_type;
4556 int intr_type;
4557
4558 ep_type = usb_endpoint_type(desc);
4559 switch (ep_type) {
4560 case USB_ENDPOINT_XFER_CONTROL:
4561 timeout_ns = udev->u1_params.sel * 3;
4562 break;
4563 case USB_ENDPOINT_XFER_BULK:
4564 timeout_ns = udev->u1_params.sel * 5;
4565 break;
4566 case USB_ENDPOINT_XFER_INT:
4567 intr_type = usb_endpoint_interrupt_type(desc);
4568 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4569 timeout_ns = udev->u1_params.sel * 3;
4570 break;
4571 }
4572 /* Otherwise the calculation is the same as isoc eps */
Gustavo A. R. Silva7d864992017-10-25 13:49:01 -05004573 /* fall through */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004574 case USB_ENDPOINT_XFER_ISOC:
4575 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004576 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004577 if (timeout_ns < udev->u1_params.sel * 2)
4578 timeout_ns = udev->u1_params.sel * 2;
4579 break;
4580 default:
4581 return 0;
4582 }
4583
Pratyush Anand9502c462014-07-04 17:01:23 +03004584 return timeout_ns;
4585}
4586
4587/* Returns the hub-encoded U1 timeout value. */
4588static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4589 struct usb_device *udev,
4590 struct usb_endpoint_descriptor *desc)
4591{
4592 unsigned long long timeout_ns;
4593
Mathias Nyman0472bf02018-12-05 14:22:39 +02004594 /* Prevent U1 if service interval is shorter than U1 exit latency */
4595 if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4596 if (xhci_service_interval_to_ns(desc) <= udev->u1_params.mel) {
4597 dev_dbg(&udev->dev, "Disable U1, ESIT shorter than exit latency\n");
4598 return USB3_LPM_DISABLED;
4599 }
4600 }
4601
Pratyush Anand9502c462014-07-04 17:01:23 +03004602 if (xhci->quirks & XHCI_INTEL_HOST)
4603 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4604 else
4605 timeout_ns = udev->u1_params.sel;
4606
4607 /* The U1 timeout is encoded in 1us intervals.
4608 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4609 */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004610 if (timeout_ns == USB3_LPM_DISABLED)
Pratyush Anand9502c462014-07-04 17:01:23 +03004611 timeout_ns = 1;
4612 else
4613 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004614
4615 /* If the necessary timeout value is bigger than what we can set in the
4616 * USB 3.0 hub, we have to disable hub-initiated U1.
4617 */
4618 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4619 return timeout_ns;
4620 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4621 "due to long timeout %llu ms\n", timeout_ns);
4622 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4623}
4624
Pratyush Anand9502c462014-07-04 17:01:23 +03004625/* The U2 timeout should be the maximum of:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004626 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4627 * - largest bInterval of any active periodic endpoint (to avoid going
4628 * into lower power link states between intervals).
4629 * - the U2 Exit Latency of the device
4630 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004631static unsigned long long xhci_calculate_intel_u2_timeout(
4632 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004633 struct usb_endpoint_descriptor *desc)
4634{
4635 unsigned long long timeout_ns;
4636 unsigned long long u2_del_ns;
4637
4638 timeout_ns = 10 * 1000 * 1000;
4639
4640 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4641 (xhci_service_interval_to_ns(desc) > timeout_ns))
4642 timeout_ns = xhci_service_interval_to_ns(desc);
4643
Oliver Neukum966e7a82012-10-17 12:17:50 +02004644 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004645 if (u2_del_ns > timeout_ns)
4646 timeout_ns = u2_del_ns;
4647
Pratyush Anand9502c462014-07-04 17:01:23 +03004648 return timeout_ns;
4649}
4650
4651/* Returns the hub-encoded U2 timeout value. */
4652static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4653 struct usb_device *udev,
4654 struct usb_endpoint_descriptor *desc)
4655{
4656 unsigned long long timeout_ns;
4657
Mathias Nyman0472bf02018-12-05 14:22:39 +02004658 /* Prevent U2 if service interval is shorter than U2 exit latency */
4659 if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4660 if (xhci_service_interval_to_ns(desc) <= udev->u2_params.mel) {
4661 dev_dbg(&udev->dev, "Disable U2, ESIT shorter than exit latency\n");
4662 return USB3_LPM_DISABLED;
4663 }
4664 }
4665
Pratyush Anand9502c462014-07-04 17:01:23 +03004666 if (xhci->quirks & XHCI_INTEL_HOST)
4667 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4668 else
4669 timeout_ns = udev->u2_params.sel;
4670
Sarah Sharpe3567d22012-05-16 13:36:24 -07004671 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004672 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004673 /* If the necessary timeout value is bigger than what we can set in the
4674 * USB 3.0 hub, we have to disable hub-initiated U2.
4675 */
4676 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4677 return timeout_ns;
4678 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4679 "due to long timeout %llu ms\n", timeout_ns);
4680 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4681}
4682
Sarah Sharp3b3db022012-05-09 10:55:03 -07004683static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4684 struct usb_device *udev,
4685 struct usb_endpoint_descriptor *desc,
4686 enum usb3_link_state state,
4687 u16 *timeout)
4688{
Pratyush Anand9502c462014-07-04 17:01:23 +03004689 if (state == USB3_LPM_U1)
4690 return xhci_calculate_u1_timeout(xhci, udev, desc);
4691 else if (state == USB3_LPM_U2)
4692 return xhci_calculate_u2_timeout(xhci, udev, desc);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004693
Sarah Sharp3b3db022012-05-09 10:55:03 -07004694 return USB3_LPM_DISABLED;
4695}
4696
4697static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4698 struct usb_device *udev,
4699 struct usb_endpoint_descriptor *desc,
4700 enum usb3_link_state state,
4701 u16 *timeout)
4702{
4703 u16 alt_timeout;
4704
4705 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4706 desc, state, timeout);
4707
Jan Schmidtd500c632019-10-04 14:59:28 +03004708 /* If we found we can't enable hub-initiated LPM, and
Sarah Sharp3b3db022012-05-09 10:55:03 -07004709 * the U1 or U2 exit latency was too high to allow
Jan Schmidtd500c632019-10-04 14:59:28 +03004710 * device-initiated LPM as well, then we will disable LPM
4711 * for this device, so stop searching any further.
Sarah Sharp3b3db022012-05-09 10:55:03 -07004712 */
Jan Schmidtd500c632019-10-04 14:59:28 +03004713 if (alt_timeout == USB3_LPM_DISABLED) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004714 *timeout = alt_timeout;
4715 return -E2BIG;
4716 }
4717 if (alt_timeout > *timeout)
4718 *timeout = alt_timeout;
4719 return 0;
4720}
4721
4722static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4723 struct usb_device *udev,
4724 struct usb_host_interface *alt,
4725 enum usb3_link_state state,
4726 u16 *timeout)
4727{
4728 int j;
4729
4730 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4731 if (xhci_update_timeout_for_endpoint(xhci, udev,
4732 &alt->endpoint[j].desc, state, timeout))
4733 return -E2BIG;
4734 continue;
4735 }
4736 return 0;
4737}
4738
Sarah Sharpe3567d22012-05-16 13:36:24 -07004739static int xhci_check_intel_tier_policy(struct usb_device *udev,
4740 enum usb3_link_state state)
4741{
4742 struct usb_device *parent;
4743 unsigned int num_hubs;
4744
4745 if (state == USB3_LPM_U2)
4746 return 0;
4747
4748 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4749 for (parent = udev->parent, num_hubs = 0; parent->parent;
4750 parent = parent->parent)
4751 num_hubs++;
4752
4753 if (num_hubs < 2)
4754 return 0;
4755
4756 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4757 " below second-tier hub.\n");
4758 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4759 "to decrease power consumption.\n");
4760 return -E2BIG;
4761}
4762
Sarah Sharp3b3db022012-05-09 10:55:03 -07004763static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4764 struct usb_device *udev,
4765 enum usb3_link_state state)
4766{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004767 if (xhci->quirks & XHCI_INTEL_HOST)
4768 return xhci_check_intel_tier_policy(udev, state);
Pratyush Anand9502c462014-07-04 17:01:23 +03004769 else
4770 return 0;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004771}
4772
4773/* Returns the U1 or U2 timeout that should be enabled.
4774 * If the tier check or timeout setting functions return with a non-zero exit
4775 * code, that means the timeout value has been finalized and we shouldn't look
4776 * at any more endpoints.
4777 */
4778static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4779 struct usb_device *udev, enum usb3_link_state state)
4780{
4781 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4782 struct usb_host_config *config;
4783 char *state_name;
4784 int i;
4785 u16 timeout = USB3_LPM_DISABLED;
4786
4787 if (state == USB3_LPM_U1)
4788 state_name = "U1";
4789 else if (state == USB3_LPM_U2)
4790 state_name = "U2";
4791 else {
4792 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4793 state);
4794 return timeout;
4795 }
4796
4797 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4798 return timeout;
4799
4800 /* Gather some information about the currently installed configuration
4801 * and alternate interface settings.
4802 */
4803 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4804 state, &timeout))
4805 return timeout;
4806
4807 config = udev->actconfig;
4808 if (!config)
4809 return timeout;
4810
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004811 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004812 struct usb_driver *driver;
4813 struct usb_interface *intf = config->interface[i];
4814
4815 if (!intf)
4816 continue;
4817
4818 /* Check if any currently bound drivers want hub-initiated LPM
4819 * disabled.
4820 */
4821 if (intf->dev.driver) {
4822 driver = to_usb_driver(intf->dev.driver);
4823 if (driver && driver->disable_hub_initiated_lpm) {
Mathias Nymancd9d9492019-10-04 14:59:27 +03004824 dev_dbg(&udev->dev, "Hub-initiated %s disabled at request of driver %s\n",
4825 state_name, driver->name);
4826 timeout = xhci_get_timeout_no_hub_lpm(udev,
4827 state);
4828 if (timeout == USB3_LPM_DISABLED)
4829 return timeout;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004830 }
4831 }
4832
4833 /* Not sure how this could happen... */
4834 if (!intf->cur_altsetting)
4835 continue;
4836
4837 if (xhci_update_timeout_for_interface(xhci, udev,
4838 intf->cur_altsetting,
4839 state, &timeout))
4840 return timeout;
4841 }
4842 return timeout;
4843}
4844
Sarah Sharp3b3db022012-05-09 10:55:03 -07004845static int calculate_max_exit_latency(struct usb_device *udev,
4846 enum usb3_link_state state_changed,
4847 u16 hub_encoded_timeout)
4848{
4849 unsigned long long u1_mel_us = 0;
4850 unsigned long long u2_mel_us = 0;
4851 unsigned long long mel_us = 0;
4852 bool disabling_u1;
4853 bool disabling_u2;
4854 bool enabling_u1;
4855 bool enabling_u2;
4856
4857 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4858 hub_encoded_timeout == USB3_LPM_DISABLED);
4859 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4860 hub_encoded_timeout == USB3_LPM_DISABLED);
4861
4862 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4863 hub_encoded_timeout != USB3_LPM_DISABLED);
4864 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4865 hub_encoded_timeout != USB3_LPM_DISABLED);
4866
4867 /* If U1 was already enabled and we're not disabling it,
4868 * or we're going to enable U1, account for the U1 max exit latency.
4869 */
4870 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4871 enabling_u1)
4872 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4873 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4874 enabling_u2)
4875 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4876
4877 if (u1_mel_us > u2_mel_us)
4878 mel_us = u1_mel_us;
4879 else
4880 mel_us = u2_mel_us;
4881 /* xHCI host controller max exit latency field is only 16 bits wide. */
4882 if (mel_us > MAX_EXIT) {
4883 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4884 "is too big.\n", mel_us);
4885 return -E2BIG;
4886 }
4887 return mel_us;
4888}
4889
4890/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
Lu Baolu39693842017-04-07 17:57:04 +03004891static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharp3b3db022012-05-09 10:55:03 -07004892 struct usb_device *udev, enum usb3_link_state state)
4893{
4894 struct xhci_hcd *xhci;
4895 u16 hub_encoded_timeout;
4896 int mel;
4897 int ret;
4898
4899 xhci = hcd_to_xhci(hcd);
4900 /* The LPM timeout values are pretty host-controller specific, so don't
4901 * enable hub-initiated timeouts unless the vendor has provided
4902 * information about their timeout algorithm.
4903 */
4904 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4905 !xhci->devs[udev->slot_id])
4906 return USB3_LPM_DISABLED;
4907
4908 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4909 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4910 if (mel < 0) {
4911 /* Max Exit Latency is too big, disable LPM. */
4912 hub_encoded_timeout = USB3_LPM_DISABLED;
4913 mel = 0;
4914 }
4915
4916 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4917 if (ret)
4918 return ret;
4919 return hub_encoded_timeout;
4920}
4921
Lu Baolu39693842017-04-07 17:57:04 +03004922static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharp3b3db022012-05-09 10:55:03 -07004923 struct usb_device *udev, enum usb3_link_state state)
4924{
4925 struct xhci_hcd *xhci;
4926 u16 mel;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004927
4928 xhci = hcd_to_xhci(hcd);
4929 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4930 !xhci->devs[udev->slot_id])
4931 return 0;
4932
4933 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
Saurabh Karajgaonkarf1cda542015-08-04 14:04:09 +00004934 return xhci_change_max_exit_latency(xhci, udev, mel);
Sarah Sharp3b3db022012-05-09 10:55:03 -07004935}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004936#else /* CONFIG_PM */
4937
Lu Baolu39693842017-04-07 17:57:04 +03004938static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004939 struct usb_device *udev, int enable)
4940{
4941 return 0;
4942}
4943
Lu Baolu39693842017-04-07 17:57:04 +03004944static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004945{
4946 return 0;
4947}
4948
Lu Baolu39693842017-04-07 17:57:04 +03004949static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004950 struct usb_device *udev, enum usb3_link_state state)
4951{
4952 return USB3_LPM_DISABLED;
4953}
4954
Lu Baolu39693842017-04-07 17:57:04 +03004955static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004956 struct usb_device *udev, enum usb3_link_state state)
4957{
4958 return 0;
4959}
4960#endif /* CONFIG_PM */
4961
Sarah Sharp3b3db022012-05-09 10:55:03 -07004962/*-------------------------------------------------------------------------*/
4963
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004964/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4965 * internal data structures for the device.
4966 */
Lu Baolu39693842017-04-07 17:57:04 +03004967static int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004968 struct usb_tt *tt, gfp_t mem_flags)
4969{
4970 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4971 struct xhci_virt_device *vdev;
4972 struct xhci_command *config_cmd;
4973 struct xhci_input_control_ctx *ctrl_ctx;
4974 struct xhci_slot_ctx *slot_ctx;
4975 unsigned long flags;
4976 unsigned think_time;
4977 int ret;
4978
4979 /* Ignore root hubs */
4980 if (!hdev->parent)
4981 return 0;
4982
4983 vdev = xhci->devs[hdev->slot_id];
4984 if (!vdev) {
4985 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4986 return -EINVAL;
4987 }
Lu Baolu74e0b562017-04-07 17:57:05 +03004988
Mathias Nyman14d49b72017-12-08 17:59:07 +02004989 config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
Lu Baolu74e0b562017-04-07 17:57:05 +03004990 if (!config_cmd)
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004991 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +03004992
Lin Wang4daf9df2015-01-09 16:06:31 +02004993 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004994 if (!ctrl_ctx) {
4995 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4996 __func__);
4997 xhci_free_command(xhci, config_cmd);
4998 return -ENOMEM;
4999 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005000
5001 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07005002 if (hdev->speed == USB_SPEED_HIGH &&
5003 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
5004 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
5005 xhci_free_command(xhci, config_cmd);
5006 spin_unlock_irqrestore(&xhci->lock, flags);
5007 return -ENOMEM;
5008 }
5009
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005010 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11005011 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005012 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11005013 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Chunfeng Yun096b1102015-12-04 15:53:43 +02005014 /*
5015 * refer to section 6.2.2: MTT should be 0 for full speed hub,
5016 * but it may be already set to 1 when setup an xHCI virtual
5017 * device, so clear it anyway.
5018 */
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005019 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11005020 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Chunfeng Yun096b1102015-12-04 15:53:43 +02005021 else if (hdev->speed == USB_SPEED_FULL)
5022 slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
5023
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005024 if (xhci->hci_version > 0x95) {
5025 xhci_dbg(xhci, "xHCI version %x needs hub "
5026 "TT think time and number of ports\n",
5027 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11005028 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005029 /* Set TT think time - convert from ns to FS bit times.
5030 * 0 = 8 FS bit times, 1 = 16 FS bit times,
5031 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08005032 *
5033 * xHCI 1.0: this field shall be 0 if the device is not a
5034 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005035 */
5036 think_time = tt->think_time;
5037 if (think_time != 0)
5038 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08005039 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
5040 slot_ctx->tt_info |=
5041 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005042 } else {
5043 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
5044 "TT think time or number of ports\n",
5045 (unsigned int) xhci->hci_version);
5046 }
5047 slot_ctx->dev_state = 0;
5048 spin_unlock_irqrestore(&xhci->lock, flags);
5049
5050 xhci_dbg(xhci, "Set up %s for hub device.\n",
5051 (xhci->hci_version > 0x95) ?
5052 "configure endpoint" : "evaluate context");
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005053
5054 /* Issue and wait for the configure endpoint or
5055 * evaluate context command.
5056 */
5057 if (xhci->hci_version > 0x95)
5058 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5059 false, false);
5060 else
5061 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5062 true, false);
5063
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005064 xhci_free_command(xhci, config_cmd);
5065 return ret;
5066}
5067
Lu Baolu39693842017-04-07 17:57:04 +03005068static int xhci_get_frame(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005069{
5070 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5071 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005072 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005073}
5074
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005075int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
5076{
5077 struct xhci_hcd *xhci;
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +08005078 /*
5079 * TODO: Check with DWC3 clients for sysdev according to
5080 * quirks
5081 */
5082 struct device *dev = hcd->self.sysdev;
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005083 unsigned int minor_rev;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005084 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005085
Sarah Sharp1386ff72014-01-31 11:45:02 -08005086 /* Accept arbitrarily long scatter-gather lists */
5087 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08005088
Mathias Nymane2ed5112014-03-07 17:06:57 +02005089 /* support to build packet from discontinuous buffers */
5090 hcd->self.no_sg_constraint = 1;
5091
Hans de Goede19181bc2012-07-04 09:18:02 +02005092 /* XHCI controllers don't stop the ep queue on short packets :| */
5093 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005094
Mathias Nymanb50107b2015-10-01 18:40:38 +03005095 xhci = hcd_to_xhci(hcd);
5096
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005097 if (usb_hcd_is_primary_hcd(hcd)) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005098 xhci->main_hcd = hcd;
Mathias Nyman9ea95ec2018-05-21 16:39:53 +03005099 xhci->usb2_rhub.hcd = hcd;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005100 /* Mark the first roothub as being USB 2.0.
5101 * The xHCI driver will register the USB 3.0 roothub.
5102 */
5103 hcd->speed = HCD_USB2;
5104 hcd->self.root_hub->speed = USB_SPEED_HIGH;
5105 /*
5106 * USB 2.0 roothub under xHCI has an integrated TT,
5107 * (rate matching hub) as opposed to having an OHCI/UHCI
5108 * companion controller.
5109 */
5110 hcd->has_tt = 1;
5111 } else {
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005112 /*
Mathias Nyman47f50d62019-10-04 14:59:29 +03005113 * Early xHCI 1.1 spec did not mention USB 3.1 capable hosts
5114 * should return 0x31 for sbrn, or that the minor revision
5115 * is a two digit BCD containig minor and sub-minor numbers.
5116 * This was later clarified in xHCI 1.2.
5117 *
5118 * Some USB 3.1 capable hosts therefore have sbrn 0x30, and
5119 * minor revision set to 0x1 instead of 0x10.
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005120 */
Mathias Nyman47f50d62019-10-04 14:59:29 +03005121 if (xhci->usb3_rhub.min_rev == 0x1)
5122 minor_rev = 1;
5123 else
5124 minor_rev = xhci->usb3_rhub.min_rev / 0x10;
Mathias Nymanddd57982019-06-18 17:27:48 +03005125
5126 switch (minor_rev) {
5127 case 2:
5128 hcd->speed = HCD_USB32;
5129 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
5130 hcd->self.root_hub->rx_lanes = 2;
5131 hcd->self.root_hub->tx_lanes = 2;
5132 break;
5133 case 1:
Mathias Nymanb50107b2015-10-01 18:40:38 +03005134 hcd->speed = HCD_USB31;
Mathias Nyman2c0e06f2016-01-25 15:30:45 +02005135 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
Mathias Nymanddd57982019-06-18 17:27:48 +03005136 break;
Mathias Nymanb50107b2015-10-01 18:40:38 +03005137 }
Mathias Nymanddd57982019-06-18 17:27:48 +03005138 xhci_info(xhci, "Host supports USB 3.%x %sSuperSpeed\n",
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005139 minor_rev,
Mathias Nymanddd57982019-06-18 17:27:48 +03005140 minor_rev ? "Enhanced " : "");
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005141
Mathias Nyman9ea95ec2018-05-21 16:39:53 +03005142 xhci->usb3_rhub.hcd = hcd;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005143 /* xHCI private pointer was set in xhci_pci_probe for the second
5144 * registered roothub.
5145 */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005146 return 0;
5147 }
5148
Chris Bainbridgea00918d2015-05-19 16:30:51 +03005149 mutex_init(&xhci->mutex);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005150 xhci->cap_regs = hcd->regs;
5151 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005152 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005153 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005154 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005155 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005156 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
5157 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
5158 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
5159 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005160 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005161 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005162 if (xhci->hci_version > 0x100)
5163 xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005164
Mathias Nyman757de492016-06-01 18:09:10 +03005165 xhci->quirks |= quirks;
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01005166
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005167 get_quirks(dev, xhci);
5168
George Cherian07f3cb72013-07-01 10:59:12 +05305169 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
5170 * success event after a short transfer. This quirk will ignore such
5171 * spurious event.
5172 */
5173 if (xhci->hci_version > 0x96)
5174 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
5175
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005176 /* Make sure the HC is halted. */
5177 retval = xhci_halt(xhci);
5178 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005179 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005180
Marc Zyngier12de0a32018-05-23 18:41:37 +01005181 xhci_zero_64b_regs(xhci);
5182
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005183 xhci_dbg(xhci, "Resetting HCD\n");
5184 /* Reset the internal HC memory state and registers. */
5185 retval = xhci_reset(xhci);
5186 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005187 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005188 xhci_dbg(xhci, "Reset complete\n");
5189
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03005190 /*
5191 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
5192 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
5193 * address memory pointers actually. So, this driver clears the AC64
5194 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
5195 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
5196 */
5197 if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
5198 xhci->hcc_params &= ~BIT(0);
5199
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03005200 /* Set dma_mask and coherent_dma_mask to 64-bits,
5201 * if xHC supports 64-bit addressing */
5202 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
5203 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005204 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03005205 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Duc Dangfda182d2015-10-09 13:30:13 +03005206 } else {
5207 /*
5208 * This is to avoid error in cases where a 32-bit USB
5209 * controller is used on a 64-bit capable system.
5210 */
5211 retval = dma_set_mask(dev, DMA_BIT_MASK(32));
5212 if (retval)
5213 return retval;
5214 xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
5215 dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005216 }
5217
5218 xhci_dbg(xhci, "Calling HCD init\n");
5219 /* Initialize HCD and host controller data structures. */
5220 retval = xhci_init(hcd);
5221 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005222 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005223 xhci_dbg(xhci, "Called HCD init\n");
Hans de Goede99705092015-01-16 17:54:01 +02005224
Marc Zyngier36b68572018-05-23 18:41:36 +01005225 xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
Hans de Goede99705092015-01-16 17:54:01 +02005226 xhci->hcc_params, xhci->hci_version, xhci->quirks);
5227
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005228 return 0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005229}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03005230EXPORT_SYMBOL_GPL(xhci_gen_setup);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005231
Jim Linef513be2019-06-03 18:53:44 +08005232static void xhci_clear_tt_buffer_complete(struct usb_hcd *hcd,
5233 struct usb_host_endpoint *ep)
5234{
5235 struct xhci_hcd *xhci;
5236 struct usb_device *udev;
5237 unsigned int slot_id;
5238 unsigned int ep_index;
5239 unsigned long flags;
5240
Mathias Nymancfbb8a82019-10-04 14:59:33 +03005241 /*
5242 * udev might be NULL if tt buffer is cleared during a failed device
5243 * enumeration due to a halted control endpoint. Usb core might
5244 * have allocated a new udev for the next enumeration attempt.
5245 */
5246
Jim Linef513be2019-06-03 18:53:44 +08005247 xhci = hcd_to_xhci(hcd);
5248 udev = (struct usb_device *)ep->hcpriv;
Mathias Nymancfbb8a82019-10-04 14:59:33 +03005249 if (!udev)
5250 return;
Jim Linef513be2019-06-03 18:53:44 +08005251 slot_id = udev->slot_id;
5252 ep_index = xhci_get_endpoint_index(&ep->desc);
5253
5254 spin_lock_irqsave(&xhci->lock, flags);
5255 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_CLEARING_TT;
5256 xhci_ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
5257 spin_unlock_irqrestore(&xhci->lock, flags);
5258}
5259
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005260static const struct hc_driver xhci_hc_driver = {
5261 .description = "xhci-hcd",
5262 .product_desc = "xHCI Host Controller",
Yoshihiro Shimoda32479d42015-11-24 13:09:47 +02005263 .hcd_priv_size = sizeof(struct xhci_hcd),
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005264
5265 /*
5266 * generic hardware linkage
5267 */
5268 .irq = xhci_irq,
Christoph Hellwig7b81cb62019-08-16 08:24:32 +02005269 .flags = HCD_MEMORY | HCD_DMA | HCD_USB3 | HCD_SHARED,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005270
5271 /*
5272 * basic lifecycle operations
5273 */
5274 .reset = NULL, /* set in xhci_init_driver() */
5275 .start = xhci_run,
5276 .stop = xhci_stop,
5277 .shutdown = xhci_shutdown,
5278
5279 /*
5280 * managing i/o requests and associated device resources
5281 */
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03005282 .map_urb_for_dma = xhci_map_urb_for_dma,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005283 .urb_enqueue = xhci_urb_enqueue,
5284 .urb_dequeue = xhci_urb_dequeue,
5285 .alloc_dev = xhci_alloc_dev,
5286 .free_dev = xhci_free_dev,
5287 .alloc_streams = xhci_alloc_streams,
5288 .free_streams = xhci_free_streams,
5289 .add_endpoint = xhci_add_endpoint,
5290 .drop_endpoint = xhci_drop_endpoint,
5291 .endpoint_reset = xhci_endpoint_reset,
5292 .check_bandwidth = xhci_check_bandwidth,
5293 .reset_bandwidth = xhci_reset_bandwidth,
5294 .address_device = xhci_address_device,
5295 .enable_device = xhci_enable_device,
5296 .update_hub_device = xhci_update_hub_device,
5297 .reset_device = xhci_discover_or_reset_device,
5298
5299 /*
5300 * scheduling support
5301 */
5302 .get_frame_number = xhci_get_frame,
5303
5304 /*
5305 * root hub support
5306 */
5307 .hub_control = xhci_hub_control,
5308 .hub_status_data = xhci_hub_status_data,
5309 .bus_suspend = xhci_bus_suspend,
5310 .bus_resume = xhci_bus_resume,
Alan Stern8f9cc83c2018-06-08 16:59:57 -04005311 .get_resuming_ports = xhci_get_resuming_ports,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005312
5313 /*
5314 * call back when device connected and addressed
5315 */
5316 .update_device = xhci_update_device,
5317 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
5318 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
5319 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
5320 .find_raw_port_number = xhci_find_raw_port_number,
Jim Linef513be2019-06-03 18:53:44 +08005321 .clear_tt_buffer_complete = xhci_clear_tt_buffer_complete,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005322};
5323
Roger Quadroscd33a322015-05-29 17:01:46 +03005324void xhci_init_driver(struct hc_driver *drv,
5325 const struct xhci_driver_overrides *over)
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005326{
Roger Quadroscd33a322015-05-29 17:01:46 +03005327 BUG_ON(!over);
5328
5329 /* Copy the generic table to drv then apply the overrides */
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005330 *drv = xhci_hc_driver;
Roger Quadroscd33a322015-05-29 17:01:46 +03005331
5332 if (over) {
5333 drv->hcd_priv_size += over->extra_priv_size;
5334 if (over->reset)
5335 drv->reset = over->reset;
5336 if (over->start)
5337 drv->start = over->start;
5338 }
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005339}
5340EXPORT_SYMBOL_GPL(xhci_init_driver);
5341
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005342MODULE_DESCRIPTION(DRIVER_DESC);
5343MODULE_AUTHOR(DRIVER_AUTHOR);
5344MODULE_LICENSE("GPL");
5345
5346static int __init xhci_hcd_init(void)
5347{
Sarah Sharp98441972009-05-14 11:44:18 -07005348 /*
5349 * Check the compiler generated sizes of structures that must be laid
5350 * out in specific ways for hardware access.
5351 */
5352 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5353 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5354 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5355 /* xhci_device_control has eight fields, and also
5356 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5357 */
Sarah Sharp98441972009-05-14 11:44:18 -07005358 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5359 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5360 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005361 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
Sarah Sharp98441972009-05-14 11:44:18 -07005362 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5363 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5364 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Oliver Neukum1eaf35e2015-12-03 15:03:34 +01005365
5366 if (usb_disabled())
5367 return -ENODEV;
5368
Lu Baolu02b6fdc2017-10-05 11:21:39 +03005369 xhci_debugfs_create_root();
5370
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005371 return 0;
5372}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005373
5374/*
5375 * If an init function is provided, an exit function must also be provided
5376 * to allow module unload.
5377 */
Lu Baolu02b6fdc2017-10-05 11:21:39 +03005378static void __exit xhci_hcd_fini(void)
5379{
5380 xhci_debugfs_remove_root();
5381}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005382
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005383module_init(xhci_hcd_init);
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005384module_exit(xhci_hcd_fini);