blob: e315c0158e90a50e264179c1a5b89853b0c99b21 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
Sarah Sharp66d4ead2009-04-27 19:52:28 -07009 */
10
Dong Nguyen43b86af2010-07-21 16:56:08 -070011#include <linux/pci.h>
Andrey Smirnovf7fac172019-05-22 14:34:01 +030012#include <linux/iopoll.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070013#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070014#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070015#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070016#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050018#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010019#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070020
21#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030022#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020023#include "xhci-mtk.h"
Lu Baolu02b6fdc2017-10-05 11:21:39 +030024#include "xhci-debugfs.h"
Lu Baoludfba2172017-12-08 17:59:10 +020025#include "xhci-dbgcap.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026
27#define DRIVER_AUTHOR "Sarah Sharp"
28#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
29
Lu Baolua1377e52014-11-18 11:27:14 +020030#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31
Sarah Sharpb0567b32009-08-07 14:04:36 -070032/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
33static int link_quirk;
34module_param(link_quirk, int, S_IRUGO | S_IWUSR);
35MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
36
Marc Zyngier36b68572018-05-23 18:41:36 +010037static unsigned long long quirks;
38module_param(quirks, ullong, S_IRUGO);
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010039MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
40
Mathias Nyman49372132018-08-31 17:24:43 +030041static bool td_on_ring(struct xhci_td *td, struct xhci_ring *ring)
42{
43 struct xhci_segment *seg = ring->first_seg;
44
45 if (!td || !td->start_seg)
46 return false;
47 do {
48 if (seg == td->start_seg)
49 return true;
50 seg = seg->next;
51 } while (seg && seg != ring->first_seg);
52
53 return false;
54}
55
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070057 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070058 * @ptr: address of hc register to be read
59 * @mask: bits to look at in result of read
60 * @done: value of those bits when handshake succeeds
61 * @usec: timeout in microseconds
62 *
63 * Returns negative errno, or zero on success
64 *
65 * Success happens when the "mask" bits have the specified value (hardware
66 * handshake done). There are two failure modes: "usec" have passed (major
67 * hardware flakeout), or the register reads as all-ones (hardware removed).
68 */
Lin Wangdc0b1772015-01-09 16:06:28 +020069int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070{
71 u32 result;
Andrey Smirnovf7fac172019-05-22 14:34:01 +030072 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -070073
Andrey Smirnovf7fac172019-05-22 14:34:01 +030074 ret = readl_poll_timeout_atomic(ptr, result,
75 (result & mask) == done ||
76 result == U32_MAX,
77 1, usec);
78 if (result == U32_MAX) /* card removed */
79 return -ENODEV;
80
81 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -070082}
83
84/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070085 * Disable interrupts and begin the xHCI halting process.
86 */
87void xhci_quiesce(struct xhci_hcd *xhci)
88{
89 u32 halted;
90 u32 cmd;
91 u32 mask;
92
93 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020094 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070095 if (!halted)
96 mask &= ~CMD_RUN;
97
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020098 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070099 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200100 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700101}
102
103/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700104 * Force HC into halt state.
105 *
106 * Disable any IRQs and clear the run/stop bit.
107 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800108 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700109 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700110 */
111int xhci_halt(struct xhci_hcd *xhci)
112{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800113 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300114 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700115 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700116
Lin Wangdc0b1772015-01-09 16:06:28 +0200117 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700118 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Mathias Nyman99154fd2016-11-11 15:13:11 +0200119 if (ret) {
120 xhci_warn(xhci, "Host halt failed, %d\n", ret);
121 return ret;
122 }
123 xhci->xhc_state |= XHCI_STATE_HALTED;
124 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800125 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700126}
127
128/*
Sarah Sharped074532010-05-24 13:25:21 -0700129 * Set the run bit and wait for the host to be running.
130 */
Guoqing Zhang26bba5c2017-04-07 17:56:53 +0300131int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700132{
133 u32 temp;
134 int ret;
135
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200136 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700137 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300138 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700139 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200140 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700141
142 /*
143 * Wait for the HCHalted Status bit to be 0 to indicate the host is
144 * running.
145 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200146 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700147 STS_HALT, 0, XHCI_MAX_HALT_USEC);
148 if (ret == -ETIMEDOUT)
149 xhci_err(xhci, "Host took too long to start, "
150 "waited %u microseconds.\n",
151 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800152 if (!ret)
Mathias Nyman98d74f92016-04-08 16:25:10 +0300153 /* clear state flags. Including dying, halted or removing */
154 xhci->xhc_state = 0;
Roger Quadrose5bfeab2015-09-21 17:46:13 +0300155
Sarah Sharped074532010-05-24 13:25:21 -0700156 return ret;
157}
158
159/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800160 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700161 *
162 * This resets pipelines, timers, counters, state machines, etc.
163 * Transactions will be terminated immediately, and operational registers
164 * will be set to their defaults.
165 */
166int xhci_reset(struct xhci_hcd *xhci)
167{
168 u32 command;
169 u32 state;
Mathias Nymanf6187f42018-12-07 16:19:30 +0200170 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700171
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200172 state = readl(&xhci->op_regs->status);
Mathias Nymanc11ae032016-11-11 15:13:12 +0200173
174 if (state == ~(u32)0) {
175 xhci_warn(xhci, "Host not accessible, reset failed.\n");
176 return -ENODEV;
177 }
178
Sarah Sharpd3512f62009-07-27 12:03:50 -0700179 if ((state & STS_HALT) == 0) {
180 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
181 return 0;
182 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700183
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300184 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200185 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700186 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200187 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700188
Rajmohan Mania5964392015-11-18 10:48:20 +0200189 /* Existing Intel xHCI controllers require a delay of 1 mS,
190 * after setting the CMD_RESET bit, and before accessing any
191 * HC registers. This allows the HC to complete the
192 * reset operation and be ready for HC register access.
193 * Without this delay, the subsequent HC register access,
194 * may result in a system hang very rarely.
195 */
196 if (xhci->quirks & XHCI_INTEL_HOST)
197 udelay(1000);
198
Lin Wangdc0b1772015-01-09 16:06:28 +0200199 ret = xhci_handshake(&xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700200 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700201 if (ret)
202 return ret;
203
Jiahau Chang9da5a102017-07-20 14:48:27 +0300204 if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
205 usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));
206
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300207 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
208 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700209 /*
210 * xHCI cannot write to any doorbells or operational registers other
211 * than status until the "Controller Not Ready" flag is cleared.
212 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200213 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700214 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800215
Mathias Nymanf6187f42018-12-07 16:19:30 +0200216 xhci->usb2_rhub.bus_state.port_c_suspend = 0;
217 xhci->usb2_rhub.bus_state.suspended_ports = 0;
218 xhci->usb2_rhub.bus_state.resuming_ports = 0;
219 xhci->usb3_rhub.bus_state.port_c_suspend = 0;
220 xhci->usb3_rhub.bus_state.suspended_ports = 0;
221 xhci->usb3_rhub.bus_state.resuming_ports = 0;
Andiry Xuf370b992012-04-14 02:54:30 +0800222
223 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700224}
225
Marc Zyngier12de0a32018-05-23 18:41:37 +0100226static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
227{
228 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
229 int err, i;
230 u64 val;
231
232 /*
233 * Some Renesas controllers get into a weird state if they are
234 * reset while programmed with 64bit addresses (they will preserve
235 * the top half of the address in internal, non visible
236 * registers). You end up with half the address coming from the
237 * kernel, and the other half coming from the firmware. Also,
238 * changing the programming leads to extra accesses even if the
239 * controller is supposed to be halted. The controller ends up with
240 * a fatal fault, and is then ripe for being properly reset.
241 *
242 * Special care is taken to only apply this if the device is behind
243 * an iommu. Doing anything when there is no iommu is definitely
244 * unsafe...
245 */
Joerg Roedel05afde12018-11-30 13:16:38 +0100246 if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !device_iommu_mapped(dev))
Marc Zyngier12de0a32018-05-23 18:41:37 +0100247 return;
248
249 xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");
250
251 /* Clear HSEIE so that faults do not get signaled */
252 val = readl(&xhci->op_regs->command);
253 val &= ~CMD_HSEIE;
254 writel(val, &xhci->op_regs->command);
255
256 /* Clear HSE (aka FATAL) */
257 val = readl(&xhci->op_regs->status);
258 val |= STS_FATAL;
259 writel(val, &xhci->op_regs->status);
260
261 /* Now zero the registers, and brace for impact */
262 val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
263 if (upper_32_bits(val))
264 xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
265 val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
266 if (upper_32_bits(val))
267 xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
268
269 for (i = 0; i < HCS_MAX_INTRS(xhci->hcs_params1); i++) {
270 struct xhci_intr_reg __iomem *ir;
271
272 ir = &xhci->run_regs->ir_set[i];
273 val = xhci_read_64(xhci, &ir->erst_base);
274 if (upper_32_bits(val))
275 xhci_write_64(xhci, 0, &ir->erst_base);
276 val= xhci_read_64(xhci, &ir->erst_dequeue);
277 if (upper_32_bits(val))
278 xhci_write_64(xhci, 0, &ir->erst_dequeue);
279 }
280
281 /* Wait for the fault to appear. It will be cleared on reset */
282 err = xhci_handshake(&xhci->op_regs->status,
283 STS_FATAL, STS_FATAL,
284 XHCI_MAX_HALT_USEC);
285 if (!err)
286 xhci_info(xhci, "Fault detected\n");
287}
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300288
yuan linyu2c93e792017-02-25 19:20:55 +0800289#ifdef CONFIG_USB_PCI
Dong Nguyen43b86af2010-07-21 16:56:08 -0700290/*
291 * Set up MSI
292 */
293static int xhci_setup_msi(struct xhci_hcd *xhci)
294{
295 int ret;
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800296 /*
297 * TODO:Check with MSI Soc for sysdev
298 */
Dong Nguyen43b86af2010-07-21 16:56:08 -0700299 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
300
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300301 ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
302 if (ret < 0) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300303 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
304 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700305 return ret;
306 }
307
Alex Shi851ec162013-05-24 10:54:19 +0800308 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700309 0, "xhci_hcd", xhci_to_hcd(xhci));
310 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300311 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
312 "disable MSI interrupt");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300313 pci_free_irq_vectors(pdev);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700314 }
315
316 return ret;
317}
318
319/*
320 * Set up MSI-X
321 */
322static int xhci_setup_msix(struct xhci_hcd *xhci)
323{
324 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800325 struct usb_hcd *hcd = xhci_to_hcd(xhci);
326 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700327
328 /*
329 * calculate number of msi-x vectors supported.
330 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
331 * with max number of interrupters based on the xhci HCSPARAMS1.
332 * - num_online_cpus: maximum msi-x vectors per CPUs core.
333 * Add additional 1 vector to ensure always available interrupt.
334 */
335 xhci->msix_count = min(num_online_cpus() + 1,
336 HCS_MAX_INTRS(xhci->hcs_params1));
337
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300338 ret = pci_alloc_irq_vectors(pdev, xhci->msix_count, xhci->msix_count,
339 PCI_IRQ_MSIX);
340 if (ret < 0) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300341 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
342 "Failed to enable MSI-X");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300343 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700344 }
345
Dong Nguyen43b86af2010-07-21 16:56:08 -0700346 for (i = 0; i < xhci->msix_count; i++) {
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300347 ret = request_irq(pci_irq_vector(pdev, i), xhci_msi_irq, 0,
348 "xhci_hcd", xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700349 if (ret)
350 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700351 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700352
Andiry Xu00292272010-12-27 17:39:02 +0800353 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700354 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700355
356disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300357 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300358 while (--i >= 0)
359 free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
360 pci_free_irq_vectors(pdev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700361 return ret;
362}
363
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700364/* Free any IRQs and disable MSI-X */
365static void xhci_cleanup_msix(struct xhci_hcd *xhci)
366{
Andiry Xu00292272010-12-27 17:39:02 +0800367 struct usb_hcd *hcd = xhci_to_hcd(xhci);
368 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700369
Jack Pham90053552013-11-15 14:53:14 -0800370 if (xhci->quirks & XHCI_PLAT)
371 return;
372
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300373 /* return if using legacy interrupt */
374 if (hcd->irq > 0)
375 return;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700376
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300377 if (hcd->msix_enabled) {
378 int i;
379
380 for (i = 0; i < xhci->msix_count; i++)
381 free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700382 } else {
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300383 free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700384 }
385
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300386 pci_free_irq_vectors(pdev);
Andiry Xu00292272010-12-27 17:39:02 +0800387 hcd->msix_enabled = 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700388}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700389
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700390static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700391{
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300392 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700393
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300394 if (hcd->msix_enabled) {
395 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
396 int i;
397
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700398 for (i = 0; i < xhci->msix_count; i++)
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300399 synchronize_irq(pci_irq_vector(pdev, i));
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700400 }
401}
402
403static int xhci_try_enable_msi(struct usb_hcd *hcd)
404{
405 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700406 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700407 int ret;
408
Sarah Sharp52fb6122013-08-08 10:08:34 -0700409 /* The xhci platform device has set up IRQs through usb_add_hcd. */
410 if (xhci->quirks & XHCI_PLAT)
411 return 0;
412
413 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700414 /*
415 * Some Fresco Logic host controllers advertise MSI, but fail to
416 * generate interrupts. Don't even try to enable MSI.
417 */
418 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100419 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700420
421 /* unregister the legacy interrupt */
422 if (hcd->irq)
423 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200424 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700425
426 ret = xhci_setup_msix(xhci);
427 if (ret)
428 /* fall back to msi*/
429 ret = xhci_setup_msi(xhci);
430
Peter Chen6a29bee2017-05-17 18:32:02 +0300431 if (!ret) {
432 hcd->msi_enabled = 1;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700433 return 0;
Peter Chen6a29bee2017-05-17 18:32:02 +0300434 }
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700435
Sarah Sharp68d07f62012-02-13 16:25:57 -0800436 if (!pdev->irq) {
437 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
438 return -EINVAL;
439 }
440
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100441 legacy_irq:
Adrian Huang79699432014-02-27 11:26:03 +0000442 if (!strlen(hcd->irq_descr))
443 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
444 hcd->driver->description, hcd->self.busnum);
445
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700446 /* fall back to legacy interrupt*/
447 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
448 hcd->irq_descr, hcd);
449 if (ret) {
450 xhci_err(xhci, "request interrupt %d failed\n",
451 pdev->irq);
452 return ret;
453 }
454 hcd->irq = pdev->irq;
455 return 0;
456}
457
458#else
459
David Cohen01bb59e2014-04-25 19:20:16 +0300460static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700461{
462 return 0;
463}
464
David Cohen01bb59e2014-04-25 19:20:16 +0300465static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700466{
467}
468
David Cohen01bb59e2014-04-25 19:20:16 +0300469static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700470{
471}
472
473#endif
474
Kees Cooke99e88a2017-10-16 14:43:17 -0700475static void compliance_mode_recovery(struct timer_list *t)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500476{
477 struct xhci_hcd *xhci;
478 struct usb_hcd *hcd;
Mathias Nyman38986ff2018-05-21 16:40:01 +0300479 struct xhci_hub *rhub;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500480 u32 temp;
481 int i;
482
Kees Cooke99e88a2017-10-16 14:43:17 -0700483 xhci = from_timer(xhci, t, comp_mode_recovery_timer);
Mathias Nyman38986ff2018-05-21 16:40:01 +0300484 rhub = &xhci->usb3_rhub;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500485
Mathias Nyman38986ff2018-05-21 16:40:01 +0300486 for (i = 0; i < rhub->num_ports; i++) {
487 temp = readl(rhub->ports[i]->addr);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500488 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
489 /*
490 * Compliance Mode Detected. Letting USB Core
491 * handle the Warm Reset
492 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300493 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
494 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500495 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300496 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
497 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500498 hcd = xhci->shared_hcd;
499
500 if (hcd->state == HC_STATE_SUSPENDED)
501 usb_hcd_resume_root_hub(hcd);
502
503 usb_hcd_poll_rh_status(hcd);
504 }
505 }
506
Mathias Nyman38986ff2018-05-21 16:40:01 +0300507 if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500508 mod_timer(&xhci->comp_mode_recovery_timer,
509 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
510}
511
512/*
513 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
514 * that causes ports behind that hardware to enter compliance mode sometimes.
515 * The quirk creates a timer that polls every 2 seconds the link state of
516 * each host controller's port and recovers it by issuing a Warm reset
517 * if Compliance mode is detected, otherwise the port will become "dead" (no
518 * device connections or disconnections will be detected anymore). Becasue no
519 * status event is generated when entering compliance mode (per xhci spec),
520 * this quirk is needed on systems that have the failing hardware installed.
521 */
522static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
523{
524 xhci->port_status_u0 = 0;
Kees Cooke99e88a2017-10-16 14:43:17 -0700525 timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
526 0);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500527 xhci->comp_mode_recovery_timer.expires = jiffies +
528 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
529
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500530 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300531 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
532 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500533}
534
535/*
536 * This function identifies the systems that have installed the SN65LVPE502CP
537 * USB3.0 re-driver and that need the Compliance Mode Quirk.
538 * Systems:
539 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
540 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300541static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500542{
543 const char *dmi_product_name, *dmi_sys_vendor;
544
545 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
546 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530547 if (!dmi_product_name || !dmi_sys_vendor)
548 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500549
550 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
551 return false;
552
553 if (strstr(dmi_product_name, "Z420") ||
554 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500555 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600556 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500557 return true;
558
559 return false;
560}
561
562static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
563{
Mathias Nyman38986ff2018-05-21 16:40:01 +0300564 return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500565}
566
567
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700568/*
569 * Initialize memory for HCD and xHC (one-time init).
570 *
571 * Program the PAGESIZE register, initialize the device context array, create
572 * device contexts (?), set up a command ring segment (or two?), create event
573 * ring (one for now).
574 */
Lu Baolu39693842017-04-07 17:57:04 +0300575static int xhci_init(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700576{
577 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
578 int retval = 0;
579
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300580 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700581 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700582 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300583 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
584 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700585 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
586 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300587 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
588 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700589 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700590 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300591 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700592
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500593 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700594 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500595 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
596 compliance_mode_recovery_timer_init(xhci);
597 }
598
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700599 return retval;
600}
601
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700602/*-------------------------------------------------------------------------*/
603
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700604
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800605static int xhci_run_finished(struct xhci_hcd *xhci)
606{
607 if (xhci_start(xhci)) {
608 xhci_halt(xhci);
609 return -ENODEV;
610 }
611 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800612 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800613
614 if (xhci->quirks & XHCI_NEC_HOST)
615 xhci_ring_cmd_db(xhci);
616
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300617 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
618 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800619 return 0;
620}
621
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700622/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700623 * Start the HC after it was halted.
624 *
625 * This function is called by the USB core when the HC driver is added.
626 * Its opposite is xhci_stop().
627 *
628 * xhci_init() must be called once before this function can be called.
629 * Reset the HC, enable device slot contexts, program DCBAAP, and
630 * set command ring pointer and event ring pointer.
631 *
632 * Setup MSI-X vectors and enable interrupts.
633 */
634int xhci_run(struct usb_hcd *hcd)
635{
636 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700637 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700638 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700639 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700640
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800641 /* Start the xHCI host controller running only after the USB 2.0 roothub
642 * is setup.
643 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700644
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700645 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800646 if (!usb_hcd_is_primary_hcd(hcd))
647 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700648
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300649 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700650
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700651 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700652 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700653 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700654
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800655 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700656 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300657 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
658 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700659
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300660 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
661 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200662 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700663 temp &= ~ER_IRQ_INTERVAL_MASK;
Adam Wallisab725cb2017-12-08 17:59:13 +0200664 temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200665 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700666
667 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200668 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700669 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300670 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
671 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200672 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700673
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200674 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300675 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
676 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700677 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200678 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700679
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300680 if (xhci->quirks & XHCI_NEC_HOST) {
681 struct xhci_command *command;
Lu Baolu74e0b562017-04-07 17:57:05 +0300682
Mathias Nyman103afda2017-12-08 17:59:08 +0200683 command = xhci_alloc_command(xhci, false, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300684 if (!command)
685 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +0300686
Shu Wangd6f5f072017-07-20 14:48:31 +0300687 ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
Sarah Sharp02386342010-05-24 13:25:28 -0700688 TRB_TYPE(TRB_NEC_GET_FW));
Shu Wangd6f5f072017-07-20 14:48:31 +0300689 if (ret)
690 xhci_free_command(xhci, command);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300691 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300692 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
693 "Finished xhci_run for USB2 roothub");
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300694
Lu Baoludfba2172017-12-08 17:59:10 +0200695 xhci_dbc_init(xhci);
696
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300697 xhci_debugfs_init(xhci);
698
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700699 return 0;
700}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300701EXPORT_SYMBOL_GPL(xhci_run);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700702
703/*
704 * Stop xHCI driver.
705 *
706 * This function is called by the USB core when the HC driver is removed.
707 * Its opposite is xhci_run().
708 *
709 * Disable device contexts, disable IRQs, and quiesce the HC.
710 * Reset the HC, finish any completed transactions, and cleanup memory.
711 */
Lu Baolu39693842017-04-07 17:57:04 +0300712static void xhci_stop(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700713{
714 u32 temp;
715 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
716
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300717 mutex_lock(&xhci->mutex);
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300718
Joel Stanleyfe190ed2017-04-07 17:57:00 +0300719 /* Only halt host and free memory after both hcds are removed */
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +0300720 if (!usb_hcd_is_primary_hcd(hcd)) {
721 mutex_unlock(&xhci->mutex);
722 return;
723 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700724
Lu Baoludfba2172017-12-08 17:59:10 +0200725 xhci_dbc_exit(xhci);
726
Joel Stanleyfe190ed2017-04-07 17:57:00 +0300727 spin_lock_irq(&xhci->lock);
728 xhci->xhc_state |= XHCI_STATE_HALTED;
729 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
730 xhci_halt(xhci);
731 xhci_reset(xhci);
732 spin_unlock_irq(&xhci->lock);
733
Zhang Rui40a9fb12010-12-17 13:17:04 -0800734 xhci_cleanup_msix(xhci);
735
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500736 /* Deleting Compliance Mode Recovery Timer */
737 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400738 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500739 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300740 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
741 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400742 __func__);
743 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500744
Andiry Xuc41136b2011-03-22 17:08:14 +0800745 if (xhci->quirks & XHCI_AMD_PLL_FIX)
746 usb_amd_dev_put();
747
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300748 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
749 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200750 temp = readl(&xhci->op_regs->status);
Lu Baolud1001ab2017-04-07 17:56:50 +0300751 writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200752 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200753 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700754
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300755 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700756 xhci_mem_cleanup(xhci);
Zhengjun Xing11cd7642018-02-12 14:24:51 +0200757 xhci_debugfs_exit(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300758 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
759 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200760 readl(&xhci->op_regs->status));
Roger Quadros85ac90f2015-09-21 17:46:12 +0300761 mutex_unlock(&xhci->mutex);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700762}
763
764/*
765 * Shutdown HC (not bus-specific)
766 *
767 * This is called when the machine is rebooting or halting. We assume that the
768 * machine will be powered off, and the HC's internal state will be reset.
769 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800770 *
771 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700772 */
Lu Baolu39693842017-04-07 17:57:04 +0300773static void xhci_shutdown(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700774{
775 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
776
Dan Carpenter052c7f92012-08-13 19:57:03 +0300777 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800778 usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
Sarah Sharpe95829f2012-07-23 18:59:30 +0300779
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700780 spin_lock_irq(&xhci->lock);
781 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200782 /* Workaround for spurious wakeups at shutdown with HSW */
783 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
784 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700785 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700786
Zhang Rui40a9fb12010-12-17 13:17:04 -0800787 xhci_cleanup_msix(xhci);
788
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300789 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
790 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200791 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200792
793 /* Yet another workaround for spurious wakeups at shutdown with HSW */
794 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800795 pci_set_power_state(to_pci_dev(hcd->self.sysdev), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700796}
797
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700798#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700799static void xhci_save_registers(struct xhci_hcd *xhci)
800{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200801 xhci->s3.command = readl(&xhci->op_regs->command);
802 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800803 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200804 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
805 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800806 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
807 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200808 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
809 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700810}
811
812static void xhci_restore_registers(struct xhci_hcd *xhci)
813{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200814 writel(xhci->s3.command, &xhci->op_regs->command);
815 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800816 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200817 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
818 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800819 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
820 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200821 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
822 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700823}
824
Sarah Sharp89821322010-11-12 11:59:31 -0800825static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
826{
827 u64 val_64;
828
829 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800830 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800831 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
832 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
833 xhci->cmd_ring->dequeue) &
834 (u64) ~CMD_RING_RSVD_BITS) |
835 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300836 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
837 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800838 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800839 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800840}
841
842/*
843 * The whole command ring must be cleared to zero when we suspend the host.
844 *
845 * The host doesn't save the command ring pointer in the suspend well, so we
846 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
847 * aligned, because of the reserved bits in the command ring dequeue pointer
848 * register. Therefore, we can't just set the dequeue pointer back in the
849 * middle of the ring (TRBs are 16-byte aligned).
850 */
851static void xhci_clear_command_ring(struct xhci_hcd *xhci)
852{
853 struct xhci_ring *ring;
854 struct xhci_segment *seg;
855
856 ring = xhci->cmd_ring;
857 seg = ring->deq_seg;
858 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800859 memset(seg->trbs, 0,
860 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
861 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
862 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800863 seg = seg->next;
864 } while (seg != ring->deq_seg);
865
866 /* Reset the software enqueue and dequeue pointers */
867 ring->deq_seg = ring->first_seg;
868 ring->dequeue = ring->first_seg->trbs;
869 ring->enq_seg = ring->deq_seg;
870 ring->enqueue = ring->dequeue;
871
Andiry Xub008df62012-03-05 17:49:34 +0800872 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800873 /*
874 * Ring is now zeroed, so the HW should look for change of ownership
875 * when the cycle bit is set to 1.
876 */
877 ring->cycle_state = 1;
878
879 /*
880 * Reset the hardware dequeue pointer.
881 * Yes, this will need to be re-written after resume, but we're paranoid
882 * and want to make sure the hardware doesn't access bogus memory
883 * because, say, the BIOS or an SMI started the host without changing
884 * the command ring pointers.
885 */
886 xhci_set_cmd_ring_deq(xhci);
887}
888
Lu Baolua1377e52014-11-18 11:27:14 +0200889static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
890{
Mathias Nyman38986ff2018-05-21 16:40:01 +0300891 struct xhci_port **ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200892 int port_index;
Lu Baolua1377e52014-11-18 11:27:14 +0200893 unsigned long flags;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300894 u32 t1, t2, portsc;
Lu Baolua1377e52014-11-18 11:27:14 +0200895
896 spin_lock_irqsave(&xhci->lock, flags);
897
Masahiro Yamada8a1115f2017-03-09 16:16:31 -0800898 /* disable usb3 ports Wake bits */
Mathias Nyman38986ff2018-05-21 16:40:01 +0300899 port_index = xhci->usb3_rhub.num_ports;
900 ports = xhci->usb3_rhub.ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200901 while (port_index--) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300902 t1 = readl(ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300903 portsc = t1;
Lu Baolua1377e52014-11-18 11:27:14 +0200904 t1 = xhci_port_state_to_neutral(t1);
905 t2 = t1 & ~PORT_WAKE_BITS;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300906 if (t1 != t2) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300907 writel(t2, ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300908 xhci_dbg(xhci, "disable wake bits port %d-%d, portsc: 0x%x, write: 0x%x\n",
909 xhci->usb3_rhub.hcd->self.busnum,
910 port_index + 1, portsc, t2);
911 }
Lu Baolua1377e52014-11-18 11:27:14 +0200912 }
913
Masahiro Yamada8a1115f2017-03-09 16:16:31 -0800914 /* disable usb2 ports Wake bits */
Mathias Nyman38986ff2018-05-21 16:40:01 +0300915 port_index = xhci->usb2_rhub.num_ports;
916 ports = xhci->usb2_rhub.ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200917 while (port_index--) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300918 t1 = readl(ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300919 portsc = t1;
Lu Baolua1377e52014-11-18 11:27:14 +0200920 t1 = xhci_port_state_to_neutral(t1);
921 t2 = t1 & ~PORT_WAKE_BITS;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300922 if (t1 != t2) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300923 writel(t2, ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300924 xhci_dbg(xhci, "disable wake bits port %d-%d, portsc: 0x%x, write: 0x%x\n",
925 xhci->usb2_rhub.hcd->self.busnum,
926 port_index + 1, portsc, t2);
927 }
Lu Baolua1377e52014-11-18 11:27:14 +0200928 }
Lu Baolua1377e52014-11-18 11:27:14 +0200929 spin_unlock_irqrestore(&xhci->lock, flags);
930}
931
Mathias Nyman229bc192018-06-21 16:19:41 +0300932static bool xhci_pending_portevent(struct xhci_hcd *xhci)
933{
934 struct xhci_port **ports;
935 int port_index;
936 u32 status;
937 u32 portsc;
938
939 status = readl(&xhci->op_regs->status);
940 if (status & STS_EINT)
941 return true;
942 /*
943 * Checking STS_EINT is not enough as there is a lag between a change
944 * bit being set and the Port Status Change Event that it generated
945 * being written to the Event Ring. See note in xhci 1.1 section 4.19.2.
946 */
947
948 port_index = xhci->usb2_rhub.num_ports;
949 ports = xhci->usb2_rhub.ports;
950 while (port_index--) {
951 portsc = readl(ports[port_index]->addr);
952 if (portsc & PORT_CHANGE_MASK ||
953 (portsc & PORT_PLS_MASK) == XDEV_RESUME)
954 return true;
955 }
956 port_index = xhci->usb3_rhub.num_ports;
957 ports = xhci->usb3_rhub.ports;
958 while (port_index--) {
959 portsc = readl(ports[port_index]->addr);
960 if (portsc & PORT_CHANGE_MASK ||
961 (portsc & PORT_PLS_MASK) == XDEV_RESUME)
962 return true;
963 }
964 return false;
965}
966
Andiry Xu5535b1d52010-10-14 07:23:06 -0700967/*
968 * Stop HC (not bus-specific)
969 *
970 * This is called when the machine transition into S3/S4 mode.
971 *
972 */
Lu Baolua1377e52014-11-18 11:27:14 +0200973int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700974{
975 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200976 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700977 struct usb_hcd *hcd = xhci_to_hcd(xhci);
978 u32 command;
Sandeep Singha7d57ab2018-12-05 14:22:38 +0200979 u32 res;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700980
Roger Quadros9fa733f2015-05-29 17:01:50 +0300981 if (!hcd->state)
982 return 0;
983
Felipe Balbi77b84762012-10-19 10:55:16 +0300984 if (hcd->state != HC_STATE_SUSPENDED ||
985 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
986 return -EINVAL;
987
Lu Baoludfba2172017-12-08 17:59:10 +0200988 xhci_dbc_suspend(xhci);
989
Lu Baolua1377e52014-11-18 11:27:14 +0200990 /* Clear root port wake on bits if wakeup not allowed. */
991 if (!do_wakeup)
992 xhci_disable_port_wake_on_bits(xhci);
993
Sarah Sharpc52804a2012-11-27 12:30:23 -0800994 /* Don't poll the roothubs on bus suspend. */
995 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
996 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
997 del_timer_sync(&hcd->rh_timer);
Al Cooper14e61a12014-08-20 16:41:57 +0300998 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
999 del_timer_sync(&xhci->shared_hcd->rh_timer);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001000
Kai-Heng Feng191edc52018-03-08 17:17:17 +02001001 if (xhci->quirks & XHCI_SUSPEND_DELAY)
1002 usleep_range(1000, 1500);
1003
Andiry Xu5535b1d52010-10-14 07:23:06 -07001004 spin_lock_irq(&xhci->lock);
1005 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb32093792011-03-07 11:24:07 -08001006 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001007 /* step 1: stop endpoint */
1008 /* skipped assuming that port suspend has done */
1009
1010 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001011 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001012 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001013 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +02001014
1015 /* Some chips from Fresco Logic need an extraordinary delay */
1016 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
1017
Lin Wangdc0b1772015-01-09 16:06:28 +02001018 if (xhci_handshake(&xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +02001019 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d52010-10-14 07:23:06 -07001020 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
1021 spin_unlock_irq(&xhci->lock);
1022 return -ETIMEDOUT;
1023 }
Sarah Sharp89821322010-11-12 11:59:31 -08001024 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001025
1026 /* step 3: save registers */
1027 xhci_save_registers(xhci);
1028
1029 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001030 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001031 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001032 writel(command, &xhci->op_regs->command);
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001033 xhci->broken_suspend = 0;
Lin Wangdc0b1772015-01-09 16:06:28 +02001034 if (xhci_handshake(&xhci->op_regs->status,
Sarah Sharp2611bd182012-10-25 13:27:51 -07001035 STS_SAVE, 0, 10 * 1000)) {
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001036 /*
1037 * AMD SNPS xHC 3.0 occasionally does not clear the
1038 * SSS bit of USBSTS and when driver tries to poll
1039 * to see if the xHC clears BIT(8) which never happens
1040 * and driver assumes that controller is not responding
1041 * and times out. To workaround this, its good to check
1042 * if SRE and HCE bits are not set (as per xhci
1043 * Section 5.4.2) and bypass the timeout.
1044 */
1045 res = readl(&xhci->op_regs->status);
1046 if ((xhci->quirks & XHCI_SNPS_BROKEN_SUSPEND) &&
1047 (((res & STS_SRE) == 0) &&
1048 ((res & STS_HCE) == 0))) {
1049 xhci->broken_suspend = 1;
1050 } else {
1051 xhci_warn(xhci, "WARN: xHC save state timeout\n");
1052 spin_unlock_irq(&xhci->lock);
1053 return -ETIMEDOUT;
1054 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001055 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001056 spin_unlock_irq(&xhci->lock);
1057
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001058 /*
1059 * Deleting Compliance Mode Recovery Timer because the xHCI Host
1060 * is about to be suspended.
1061 */
1062 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1063 (!(xhci_all_ports_seen_u0(xhci)))) {
1064 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001065 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1066 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -04001067 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001068 }
1069
Andiry Xu00292272010-12-27 17:39:02 +08001070 /* step 5: remove core well power */
1071 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -07001072 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +08001073
Andiry Xu5535b1d52010-10-14 07:23:06 -07001074 return rc;
1075}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001076EXPORT_SYMBOL_GPL(xhci_suspend);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001077
1078/*
1079 * start xHC (not bus-specific)
1080 *
1081 * This is called when the machine transition from S3/S4 mode.
1082 *
1083 */
1084int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
1085{
Mathias Nyman229bc192018-06-21 16:19:41 +03001086 u32 command, temp = 0;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001087 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -08001088 struct usb_hcd *secondary_hcd;
Alan Sternf69e31202011-11-03 11:37:10 -04001089 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -05001090 bool comp_timer_running = false;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001091
Roger Quadros9fa733f2015-05-29 17:01:50 +03001092 if (!hcd->state)
1093 return 0;
1094
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001095 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001096 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001097 */
Mathias Nymanf6187f42018-12-07 16:19:30 +02001098
1099 if (time_before(jiffies, xhci->usb2_rhub.bus_state.next_statechange) ||
1100 time_before(jiffies, xhci->usb3_rhub.bus_state.next_statechange))
Andiry Xu5535b1d52010-10-14 07:23:06 -07001101 msleep(100);
1102
Alan Sternf69e31202011-11-03 11:37:10 -04001103 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1104 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1105
Andiry Xu5535b1d52010-10-14 07:23:06 -07001106 spin_lock_irq(&xhci->lock);
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001107 if ((xhci->quirks & XHCI_RESET_ON_RESUME) || xhci->broken_suspend)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001108 hibernated = true;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001109
1110 if (!hibernated) {
1111 /* step 1: restore register */
1112 xhci_restore_registers(xhci);
1113 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -08001114 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001115 /* step 3: restore state and start state*/
1116 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001117 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001118 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001119 writel(command, &xhci->op_regs->command);
Ajay Gupta305886c2018-06-21 16:19:45 +03001120 /*
1121 * Some controllers take up to 55+ ms to complete the controller
1122 * restore so setting the timeout to 100ms. Xhci specification
1123 * doesn't mention any timeout value.
1124 */
Lin Wangdc0b1772015-01-09 16:06:28 +02001125 if (xhci_handshake(&xhci->op_regs->status,
Ajay Gupta305886c2018-06-21 16:19:45 +03001126 STS_RESTORE, 0, 100 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +08001127 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d52010-10-14 07:23:06 -07001128 spin_unlock_irq(&xhci->lock);
1129 return -ETIMEDOUT;
1130 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001131 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001132 }
1133
1134 /* If restore operation fails, re-initialize the HC during resume */
1135 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -05001136
1137 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1138 !(xhci_all_ports_seen_u0(xhci))) {
1139 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001140 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1141 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -05001142 }
1143
Sarah Sharpfedd3832011-04-12 17:43:19 -07001144 /* Let the USB core know _both_ roothubs lost power. */
1145 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1146 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001147
1148 xhci_dbg(xhci, "Stop HCD\n");
1149 xhci_halt(xhci);
Marc Zyngier12de0a32018-05-23 18:41:37 +01001150 xhci_zero_64b_regs(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001151 xhci_reset(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001152 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001153 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001154
Andiry Xu5535b1d52010-10-14 07:23:06 -07001155 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001156 temp = readl(&xhci->op_regs->status);
Lu Baolud1001ab2017-04-07 17:56:50 +03001157 writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001158 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001159 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001160
1161 xhci_dbg(xhci, "cleaning up memory\n");
1162 xhci_mem_cleanup(xhci);
Zhengjun Xingd91676712018-02-12 14:24:49 +02001163 xhci_debugfs_exit(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001164 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001165 readl(&xhci->op_regs->status));
Andiry Xu5535b1d52010-10-14 07:23:06 -07001166
Sarah Sharp65b22f92010-12-17 12:35:05 -08001167 /* USB core calls the PCI reinit and start functions twice:
1168 * first with the primary HCD, and then with the secondary HCD.
1169 * If we don't do the same, the host will never be started.
1170 */
1171 if (!usb_hcd_is_primary_hcd(hcd))
1172 secondary_hcd = hcd;
1173 else
1174 secondary_hcd = xhci->shared_hcd;
1175
1176 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1177 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001178 if (retval)
1179 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001180 comp_timer_running = true;
1181
Sarah Sharp65b22f92010-12-17 12:35:05 -08001182 xhci_dbg(xhci, "Start the primary HCD\n");
1183 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001184 if (!retval) {
Alan Sternf69e31202011-11-03 11:37:10 -04001185 xhci_dbg(xhci, "Start the secondary HCD\n");
1186 retval = xhci_run(secondary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001187 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001188 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb32093792011-03-07 11:24:07 -08001189 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e31202011-11-03 11:37:10 -04001190 goto done;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001191 }
1192
Andiry Xu5535b1d52010-10-14 07:23:06 -07001193 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001194 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001195 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001196 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +02001197 xhci_handshake(&xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d52010-10-14 07:23:06 -07001198 0, 250 * 1000);
1199
1200 /* step 5: walk topology and initialize portsc,
1201 * portpmsc and portli
1202 */
1203 /* this is done in bus_resume */
1204
1205 /* step 6: restart each of the previously
1206 * Running endpoints by ringing their doorbells
1207 */
1208
Andiry Xu5535b1d52010-10-14 07:23:06 -07001209 spin_unlock_irq(&xhci->lock);
Alan Sternf69e31202011-11-03 11:37:10 -04001210
Lu Baoludfba2172017-12-08 17:59:10 +02001211 xhci_dbc_resume(xhci);
1212
Alan Sternf69e31202011-11-03 11:37:10 -04001213 done:
1214 if (retval == 0) {
Wang, Yud6236f62014-06-24 17:14:44 +03001215 /* Resume root hubs only when have pending events. */
Mathias Nyman229bc192018-06-21 16:19:41 +03001216 if (xhci_pending_portevent(xhci)) {
Wang, Yud6236f62014-06-24 17:14:44 +03001217 usb_hcd_resume_root_hub(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001218 usb_hcd_resume_root_hub(hcd);
Wang, Yud6236f62014-06-24 17:14:44 +03001219 }
Alan Sternf69e31202011-11-03 11:37:10 -04001220 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001221
1222 /*
1223 * If system is subject to the Quirk, Compliance Mode Timer needs to
1224 * be re-initialized Always after a system resume. Ports are subject
1225 * to suffer the Compliance Mode issue again. It doesn't matter if
1226 * ports have entered previously to U0 before system's suspension.
1227 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001228 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001229 compliance_mode_recovery_timer_init(xhci);
1230
Jiahau Chang9da5a102017-07-20 14:48:27 +03001231 if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
1232 usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));
1233
Sarah Sharpc52804a2012-11-27 12:30:23 -08001234 /* Re-enable port polling. */
1235 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
Al Cooper14e61a12014-08-20 16:41:57 +03001236 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1237 usb_hcd_poll_rh_status(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001238 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1239 usb_hcd_poll_rh_status(hcd);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001240
Alan Sternf69e31202011-11-03 11:37:10 -04001241 return retval;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001242}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001243EXPORT_SYMBOL_GPL(xhci_resume);
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001244#endif /* CONFIG_PM */
1245
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001246/*-------------------------------------------------------------------------*/
1247
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03001248/*
1249 * Bypass the DMA mapping if URB is suitable for Immediate Transfer (IDT),
1250 * we'll copy the actual data into the TRB address register. This is limited to
1251 * transfers up to 8 bytes on output endpoints of any kind with wMaxPacketSize
1252 * >= 8 bytes. If suitable for IDT only one Transfer TRB per TD is allowed.
1253 */
1254static int xhci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
1255 gfp_t mem_flags)
1256{
1257 if (xhci_urb_suitable_for_idt(urb))
1258 return 0;
1259
1260 return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
1261}
1262
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001263/**
1264 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1265 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1266 * value to right shift 1 for the bitmask.
1267 *
1268 * Index = (epnum * 2) + direction - 1,
1269 * where direction = 0 for OUT, 1 for IN.
1270 * For control endpoints, the IN index is used (OUT index is unused), so
1271 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1272 */
1273unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1274{
1275 unsigned int index;
1276 if (usb_endpoint_xfer_control(desc))
1277 index = (unsigned int) (usb_endpoint_num(desc)*2);
1278 else
1279 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1280 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1281 return index;
1282}
1283
Julius Werner01c5f442013-04-15 15:55:04 -07001284/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1285 * address from the XHCI endpoint index.
1286 */
1287unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1288{
1289 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1290 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1291 return direction | number;
1292}
1293
Sarah Sharpf94e01862009-04-27 19:58:38 -07001294/* Find the flag for this endpoint (for use in the control context). Use the
1295 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1296 * bit 1, etc.
1297 */
Lu Baolu39693842017-04-07 17:57:04 +03001298static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001299{
1300 return 1 << (xhci_get_endpoint_index(desc) + 1);
1301}
1302
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001303/* Find the flag for this endpoint (for use in the control context). Use the
1304 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1305 * bit 1, etc.
1306 */
Lu Baolu39693842017-04-07 17:57:04 +03001307static unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001308{
1309 return 1 << (ep_index + 1);
1310}
1311
Sarah Sharpf94e01862009-04-27 19:58:38 -07001312/* Compute the last valid endpoint context index. Basically, this is the
1313 * endpoint index plus one. For slot contexts with more than valid endpoint,
1314 * we find the most significant bit set in the added contexts flags.
1315 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1316 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1317 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001318unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001319{
1320 return fls(added_ctxs) - 1;
1321}
1322
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001323/* Returns 1 if the arguments are OK;
1324 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1325 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001326static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001327 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1328 const char *func) {
1329 struct xhci_hcd *xhci;
1330 struct xhci_virt_device *virt_dev;
1331
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001332 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001333 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001334 return -EINVAL;
1335 }
1336 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001337 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001338 return 0;
1339 }
Andiry Xu64927732010-10-14 07:22:45 -07001340
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001341 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001342 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001343 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001344 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1345 func);
Andiry Xu64927732010-10-14 07:22:45 -07001346 return -EINVAL;
1347 }
1348
1349 virt_dev = xhci->devs[udev->slot_id];
1350 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001351 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001352 "virt_dev does not match\n", func);
1353 return -EINVAL;
1354 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001355 }
Andiry Xu64927732010-10-14 07:22:45 -07001356
Sarah Sharp203a8662013-07-24 10:27:13 -07001357 if (xhci->xhc_state & XHCI_STATE_HALTED)
1358 return -ENODEV;
1359
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001360 return 1;
1361}
1362
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001363static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001364 struct usb_device *udev, struct xhci_command *command,
1365 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001366
1367/*
1368 * Full speed devices may have a max packet size greater than 8 bytes, but the
1369 * USB core doesn't know that until it reads the first 8 bytes of the
1370 * descriptor. If the usb_device's max packet size changes after that point,
1371 * we need to issue an evaluate context command and wait on it.
1372 */
1373static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1374 unsigned int ep_index, struct urb *urb)
1375{
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001376 struct xhci_container_ctx *out_ctx;
1377 struct xhci_input_control_ctx *ctrl_ctx;
1378 struct xhci_ep_ctx *ep_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001379 struct xhci_command *command;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001380 int max_packet_size;
1381 int hw_max_packet_size;
1382 int ret = 0;
1383
1384 out_ctx = xhci->devs[slot_id]->out_ctx;
1385 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001386 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001387 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001388 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001389 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1390 "Max Packet Size for ep 0 changed.");
1391 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1392 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001393 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001394 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1395 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001396 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001397 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1398 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001399
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001400 /* Set up the input context flags for the command */
1401 /* FIXME: This won't work if a non-default control endpoint
1402 * changes max packet sizes.
1403 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001404
Mathias Nyman103afda2017-12-08 17:59:08 +02001405 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001406 if (!command)
1407 return -ENOMEM;
1408
1409 command->in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001410 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001411 if (!ctrl_ctx) {
1412 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1413 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001414 ret = -ENOMEM;
1415 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07001416 }
1417 /* Set up the modified control endpoint 0 */
1418 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1419 xhci->devs[slot_id]->out_ctx, ep_index);
1420
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001421 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001422 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1423 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1424
Matt Evans28ccd292011-03-29 13:40:46 +11001425 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001426 ctrl_ctx->drop_flags = 0;
1427
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001428 ret = xhci_configure_endpoint(xhci, urb->dev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001429 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001430
1431 /* Clean up the input context for later use by bandwidth
1432 * functions.
1433 */
Matt Evans28ccd292011-03-29 13:40:46 +11001434 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001435command_cleanup:
1436 kfree(command->completion);
1437 kfree(command);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001438 }
1439 return ret;
1440}
1441
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001442/*
1443 * non-error returns are a promise to giveback() the urb later
1444 * we drop ownership so next owner (or urb unlink) can get it
1445 */
Lu Baolu39693842017-04-07 17:57:04 +03001446static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001447{
1448 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1449 unsigned long flags;
1450 int ret = 0;
Mathias Nyman15febf52018-03-16 16:33:03 +02001451 unsigned int slot_id, ep_index;
1452 unsigned int *ep_state;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001453 struct urb_priv *urb_priv;
Mathias Nyman7e64b032017-01-23 14:20:26 +02001454 int num_tds;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001455
Andiry Xu64927732010-10-14 07:22:45 -07001456 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1457 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001458 return -EINVAL;
1459
1460 slot_id = urb->dev->slot_id;
1461 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Mathias Nyman15febf52018-03-16 16:33:03 +02001462 ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001463
Alan Stern541c7d42010-06-22 16:39:10 -04001464 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001465 if (!in_interrupt())
1466 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
Mathias Nyman69694082017-01-23 14:20:27 +02001467 return -ESHUTDOWN;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001468 }
Mathias Nymanb8c3b712019-06-18 17:27:47 +03001469 if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR) {
1470 xhci_dbg(xhci, "Can't queue urb, port error, link inactive\n");
1471 return -ENODEV;
1472 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001473
1474 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001475 num_tds = urb->number_of_packets;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03001476 else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1477 urb->transfer_buffer_length > 0 &&
1478 urb->transfer_flags & URB_ZERO_PACKET &&
1479 !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001480 num_tds = 2;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001481 else
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001482 num_tds = 1;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001483
Gustavo A. R. Silvada79ff62019-01-08 09:40:46 -06001484 urb_priv = kzalloc(struct_size(urb_priv, td, num_tds), mem_flags);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001485 if (!urb_priv)
1486 return -ENOMEM;
1487
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001488 urb_priv->num_tds = num_tds;
1489 urb_priv->num_tds_done = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001490 urb->hcpriv = urb_priv;
1491
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001492 trace_xhci_urb_enqueue(urb);
1493
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001494 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1495 /* Check to see if the max packet size for the default control
1496 * endpoint changed during FS device enumeration
1497 */
1498 if (urb->dev->speed == USB_SPEED_FULL) {
1499 ret = xhci_check_maxpacket(xhci, slot_id,
1500 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001501 if (ret < 0) {
Lin Wang4daf9df2015-01-09 16:06:31 +02001502 xhci_urb_free_priv(urb_priv);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001503 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001504 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001505 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001506 }
Mathias Nyman69694082017-01-23 14:20:27 +02001507 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001508
Mathias Nyman69694082017-01-23 14:20:27 +02001509 spin_lock_irqsave(&xhci->lock, flags);
1510
1511 if (xhci->xhc_state & XHCI_STATE_DYING) {
1512 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
1513 urb->ep->desc.bEndpointAddress, urb);
1514 ret = -ESHUTDOWN;
1515 goto free_priv;
1516 }
Mathias Nyman15febf52018-03-16 16:33:03 +02001517 if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
1518 xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
1519 *ep_state);
1520 ret = -EINVAL;
1521 goto free_priv;
1522 }
Mathias Nymanf5249462018-03-16 16:33:04 +02001523 if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
1524 xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
1525 ret = -EINVAL;
1526 goto free_priv;
1527 }
Mathias Nyman69694082017-01-23 14:20:27 +02001528
1529 switch (usb_endpoint_type(&urb->ep->desc)) {
1530
1531 case USB_ENDPOINT_XFER_CONTROL:
Sarah Sharpb11069f2009-07-27 12:03:23 -07001532 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Mathias Nyman69694082017-01-23 14:20:27 +02001533 slot_id, ep_index);
1534 break;
1535 case USB_ENDPOINT_XFER_BULK:
Mathias Nyman69694082017-01-23 14:20:27 +02001536 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1537 slot_id, ep_index);
1538 break;
Mathias Nyman69694082017-01-23 14:20:27 +02001539 case USB_ENDPOINT_XFER_INT:
Sarah Sharp624defa2009-09-02 12:14:28 -07001540 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1541 slot_id, ep_index);
Mathias Nyman69694082017-01-23 14:20:27 +02001542 break;
Mathias Nyman69694082017-01-23 14:20:27 +02001543 case USB_ENDPOINT_XFER_ISOC:
Andiry Xu787f4e52010-07-22 15:23:52 -07001544 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1545 slot_id, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001546 }
Mathias Nyman69694082017-01-23 14:20:27 +02001547
1548 if (ret) {
Sarah Sharpd13565c2011-07-22 14:34:34 -07001549free_priv:
Mathias Nyman69694082017-01-23 14:20:27 +02001550 xhci_urb_free_priv(urb_priv);
1551 urb->hcpriv = NULL;
1552 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001553 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001554 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001555}
1556
Sarah Sharpae636742009-04-29 19:02:31 -07001557/*
1558 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1559 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1560 * should pick up where it left off in the TD, unless a Set Transfer Ring
1561 * Dequeue Pointer is issued.
1562 *
1563 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1564 * the ring. Since the ring is a contiguous structure, they can't be physically
1565 * removed. Instead, there are two options:
1566 *
1567 * 1) If the HC is in the middle of processing the URB to be canceled, we
1568 * simply move the ring's dequeue pointer past those TRBs using the Set
1569 * Transfer Ring Dequeue Pointer command. This will be the common case,
1570 * when drivers timeout on the last submitted URB and attempt to cancel.
1571 *
1572 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1573 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1574 * HC will need to invalidate the any TRBs it has cached after the stop
1575 * endpoint command, as noted in the xHCI 0.95 errata.
1576 *
1577 * 3) The TD may have completed by the time the Stop Endpoint Command
1578 * completes, so software needs to handle that case too.
1579 *
1580 * This function should protect against the TD enqueueing code ringing the
1581 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1582 * It also needs to account for multiple cancellations on happening at the same
1583 * time for the same endpoint.
1584 *
1585 * Note that this function can be called in any context, or so says
1586 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001587 */
Lu Baolu39693842017-04-07 17:57:04 +03001588static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001589{
Sarah Sharpae636742009-04-29 19:02:31 -07001590 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001591 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001592 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001593 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001594 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001595 struct xhci_td *td;
1596 unsigned int ep_index;
1597 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001598 struct xhci_virt_ep *ep;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001599 struct xhci_command *command;
Mathias Nymand3519b92017-03-28 15:55:30 +03001600 struct xhci_virt_device *vdev;
Sarah Sharpae636742009-04-29 19:02:31 -07001601
1602 xhci = hcd_to_xhci(hcd);
1603 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001604
1605 trace_xhci_urb_dequeue(urb);
1606
Sarah Sharpae636742009-04-29 19:02:31 -07001607 /* Make sure the URB hasn't completed or been unlinked already */
1608 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
Mathias Nymand3519b92017-03-28 15:55:30 +03001609 if (ret)
Sarah Sharpae636742009-04-29 19:02:31 -07001610 goto done;
Mathias Nymand3519b92017-03-28 15:55:30 +03001611
1612 /* give back URB now if we can't queue it for cancel */
1613 vdev = xhci->devs[urb->dev->slot_id];
1614 urb_priv = urb->hcpriv;
1615 if (!vdev || !urb_priv)
1616 goto err_giveback;
1617
1618 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1619 ep = &vdev->eps[ep_index];
1620 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1621 if (!ep || !ep_ring)
1622 goto err_giveback;
1623
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001624 /* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001625 temp = readl(&xhci->op_regs->status);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001626 if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
1627 xhci_hc_died(xhci);
1628 goto done;
1629 }
1630
Mathias Nyman49372132018-08-31 17:24:43 +03001631 /*
1632 * check ring is not re-allocated since URB was enqueued. If it is, then
1633 * make sure none of the ring related pointers in this URB private data
1634 * are touched, such as td_list, otherwise we overwrite freed data
1635 */
1636 if (!td_on_ring(&urb_priv->td[0], ep_ring)) {
1637 xhci_err(xhci, "Canceled URB td not found on endpoint ring");
1638 for (i = urb_priv->num_tds_done; i < urb_priv->num_tds; i++) {
1639 td = &urb_priv->td[i];
1640 if (!list_empty(&td->cancelled_td_list))
1641 list_del_init(&td->cancelled_td_list);
1642 }
1643 goto err_giveback;
1644 }
1645
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001646 if (xhci->xhc_state & XHCI_STATE_HALTED) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001647 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001648 "HC halted, freeing TD manually.");
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001649 for (i = urb_priv->num_tds_done;
Mathias Nymand3519b92017-03-28 15:55:30 +03001650 i < urb_priv->num_tds;
Mathias Nyman5c821712016-01-26 17:50:12 +02001651 i++) {
Mathias Nyman7e64b032017-01-23 14:20:26 +02001652 td = &urb_priv->td[i];
Sarah Sharp585df1d2011-08-02 15:43:40 -07001653 if (!list_empty(&td->td_list))
1654 list_del_init(&td->td_list);
1655 if (!list_empty(&td->cancelled_td_list))
1656 list_del_init(&td->cancelled_td_list);
1657 }
Mathias Nymand3519b92017-03-28 15:55:30 +03001658 goto err_giveback;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001659 }
Sarah Sharpae636742009-04-29 19:02:31 -07001660
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001661 i = urb_priv->num_tds_done;
1662 if (i < urb_priv->num_tds)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001663 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1664 "Cancel URB %p, dev %s, ep 0x%x, "
1665 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001666 urb, urb->dev->devpath,
1667 urb->ep->desc.bEndpointAddress,
1668 (unsigned long long) xhci_trb_virt_to_dma(
Mathias Nyman7e64b032017-01-23 14:20:26 +02001669 urb_priv->td[i].start_seg,
1670 urb_priv->td[i].first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001671
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001672 for (; i < urb_priv->num_tds; i++) {
Mathias Nyman7e64b032017-01-23 14:20:26 +02001673 td = &urb_priv->td[i];
Andiry Xu8e51adc2010-07-22 15:23:31 -07001674 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1675 }
1676
Sarah Sharpae636742009-04-29 19:02:31 -07001677 /* Queue a stop endpoint command, but only if this is
1678 * the first cancellation to be handled.
1679 */
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001680 if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
Mathias Nyman103afda2017-12-08 17:59:08 +02001681 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001682 if (!command) {
1683 ret = -ENOMEM;
1684 goto done;
1685 }
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001686 ep->ep_state |= EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001687 ep->stop_cmd_timer.expires = jiffies +
1688 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1689 add_timer(&ep->stop_cmd_timer);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001690 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1691 ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001692 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001693 }
1694done:
1695 spin_unlock_irqrestore(&xhci->lock, flags);
1696 return ret;
Mathias Nymand3519b92017-03-28 15:55:30 +03001697
1698err_giveback:
1699 if (urb_priv)
1700 xhci_urb_free_priv(urb_priv);
1701 usb_hcd_unlink_urb_from_ep(hcd, urb);
1702 spin_unlock_irqrestore(&xhci->lock, flags);
1703 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
1704 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001705}
1706
Sarah Sharpf94e01862009-04-27 19:58:38 -07001707/* Drop an endpoint from a new bandwidth configuration for this device.
1708 * Only one call to this function is allowed per endpoint before
1709 * check_bandwidth() or reset_bandwidth() must be called.
1710 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1711 * add the endpoint to the schedule with possibly new parameters denoted by a
1712 * different endpoint descriptor in usb_host_endpoint.
1713 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1714 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001715 *
1716 * The USB core will not allow URBs to be queued to an endpoint that is being
1717 * disabled, so there's no need for mutual exclusion to protect
1718 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001719 */
Lu Baolu39693842017-04-07 17:57:04 +03001720static int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001721 struct usb_host_endpoint *ep)
1722{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001723 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001724 struct xhci_container_ctx *in_ctx, *out_ctx;
1725 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001726 unsigned int ep_index;
1727 struct xhci_ep_ctx *ep_ctx;
1728 u32 drop_flag;
Julius Wernerd6759132014-06-24 17:14:42 +03001729 u32 new_add_flags, new_drop_flags;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001730 int ret;
1731
Andiry Xu64927732010-10-14 07:22:45 -07001732 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001733 if (ret <= 0)
1734 return ret;
1735 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001736 if (xhci->xhc_state & XHCI_STATE_DYING)
1737 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001738
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001739 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001740 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1741 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1742 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1743 __func__, drop_flag);
1744 return 0;
1745 }
1746
Sarah Sharpf94e01862009-04-27 19:58:38 -07001747 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001748 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001749 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001750 if (!ctrl_ctx) {
1751 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1752 __func__);
1753 return 0;
1754 }
1755
Sarah Sharpf94e01862009-04-27 19:58:38 -07001756 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001757 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001758 /* If the HC already knows the endpoint is disabled,
1759 * or the HCD has noted it is disabled, ignore this request
1760 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001761 if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001762 le32_to_cpu(ctrl_ctx->drop_flags) &
1763 xhci_get_endpoint_flag(&ep->desc)) {
Hans de Goedea6134132015-01-16 17:54:02 +02001764 /* Do not warn when called after a usb_device_reset */
1765 if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1766 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1767 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001768 return 0;
1769 }
1770
Matt Evans28ccd292011-03-29 13:40:46 +11001771 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1772 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001773
Matt Evans28ccd292011-03-29 13:40:46 +11001774 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1775 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001776
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001777 xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);
1778
Sarah Sharpf94e01862009-04-27 19:58:38 -07001779 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1780
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001781 if (xhci->quirks & XHCI_MTK_HOST)
1782 xhci_mtk_drop_ep_quirk(hcd, udev, ep);
1783
Julius Wernerd6759132014-06-24 17:14:42 +03001784 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001785 (unsigned int) ep->desc.bEndpointAddress,
1786 udev->slot_id,
1787 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001788 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001789 return 0;
1790}
1791
1792/* Add an endpoint to a new possible bandwidth configuration for this device.
1793 * Only one call to this function is allowed per endpoint before
1794 * check_bandwidth() or reset_bandwidth() must be called.
1795 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1796 * add the endpoint to the schedule with possibly new parameters denoted by a
1797 * different endpoint descriptor in usb_host_endpoint.
1798 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1799 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001800 *
1801 * The USB core will not allow URBs to be queued to an endpoint until the
1802 * configuration or alt setting is installed in the device, so there's no need
1803 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001804 */
Lu Baolu39693842017-04-07 17:57:04 +03001805static int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001806 struct usb_host_endpoint *ep)
1807{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001808 struct xhci_hcd *xhci;
Lin Wang92c96912015-01-09 16:06:27 +02001809 struct xhci_container_ctx *in_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001810 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001811 struct xhci_input_control_ctx *ctrl_ctx;
Mathias Nyman5afa0a52019-04-26 16:23:32 +03001812 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001813 u32 added_ctxs;
Julius Wernerd6759132014-06-24 17:14:42 +03001814 u32 new_add_flags, new_drop_flags;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001815 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001816 int ret = 0;
1817
Andiry Xu64927732010-10-14 07:22:45 -07001818 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001819 if (ret <= 0) {
1820 /* So we won't queue a reset ep command for a root hub */
1821 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001822 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001823 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001824 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001825 if (xhci->xhc_state & XHCI_STATE_DYING)
1826 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001827
1828 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001829 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1830 /* FIXME when we have to issue an evaluate endpoint command to
1831 * deal with ep0 max packet size changing once we get the
1832 * descriptors
1833 */
1834 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1835 __func__, added_ctxs);
1836 return 0;
1837 }
1838
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001839 virt_dev = xhci->devs[udev->slot_id];
1840 in_ctx = virt_dev->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001841 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001842 if (!ctrl_ctx) {
1843 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1844 __func__);
1845 return 0;
1846 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001847
Sarah Sharp92f8e762013-04-23 17:11:14 -07001848 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001849 /* If this endpoint is already in use, and the upper layers are trying
1850 * to add it again without dropping it, reject the addition.
1851 */
1852 if (virt_dev->eps[ep_index].ring &&
Lin Wang92c96912015-01-09 16:06:27 +02001853 !(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001854 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1855 "without dropping it.\n",
1856 (unsigned int) ep->desc.bEndpointAddress);
1857 return -EINVAL;
1858 }
1859
Sarah Sharpf94e01862009-04-27 19:58:38 -07001860 /* If the HCD has already noted the endpoint is enabled,
1861 * ignore this request.
1862 */
Lin Wang92c96912015-01-09 16:06:27 +02001863 if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001864 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1865 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001866 return 0;
1867 }
1868
Sarah Sharpf88ba782009-05-14 11:44:22 -07001869 /*
1870 * Configuration and alternate setting changes must be done in
1871 * process context, not interrupt context (or so documenation
1872 * for usb_set_interface() and usb_set_configuration() claim).
1873 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001874 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001875 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1876 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001877 return -ENOMEM;
1878 }
1879
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001880 if (xhci->quirks & XHCI_MTK_HOST) {
1881 ret = xhci_mtk_add_ep_quirk(hcd, udev, ep);
1882 if (ret < 0) {
Lu Baolu98217862017-09-18 17:39:12 +03001883 xhci_ring_free(xhci, virt_dev->eps[ep_index].new_ring);
1884 virt_dev->eps[ep_index].new_ring = NULL;
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001885 return ret;
1886 }
1887 }
1888
Matt Evans28ccd292011-03-29 13:40:46 +11001889 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1890 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001891
1892 /* If xhci_endpoint_disable() was called for this endpoint, but the
1893 * xHC hasn't been notified yet through the check_bandwidth() call,
1894 * this re-adds a new state for the endpoint from the new endpoint
1895 * descriptors. We must drop and re-add this endpoint, so we leave the
1896 * drop flags alone.
1897 */
Matt Evans28ccd292011-03-29 13:40:46 +11001898 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001899
Sarah Sharpa1587d92009-07-27 12:03:15 -07001900 /* Store the usb_device pointer for later use */
1901 ep->hcpriv = udev;
1902
Mathias Nyman5afa0a52019-04-26 16:23:32 +03001903 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1904 trace_xhci_add_endpoint(ep_ctx);
1905
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001906 xhci_debugfs_create_endpoint(xhci, virt_dev, ep_index);
1907
Julius Wernerd6759132014-06-24 17:14:42 +03001908 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001909 (unsigned int) ep->desc.bEndpointAddress,
1910 udev->slot_id,
1911 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001912 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001913 return 0;
1914}
1915
John Yound115b042009-07-27 12:05:15 -07001916static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001917{
John Yound115b042009-07-27 12:05:15 -07001918 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001919 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001920 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001921 int i;
1922
Lin Wang4daf9df2015-01-09 16:06:31 +02001923 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001924 if (!ctrl_ctx) {
1925 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1926 __func__);
1927 return;
1928 }
1929
Sarah Sharpf94e01862009-04-27 19:58:38 -07001930 /* When a device's add flag and drop flag are zero, any subsequent
1931 * configure endpoint command will leave that endpoint's state
1932 * untouched. Make sure we don't leave any old state in the input
1933 * endpoint contexts.
1934 */
John Yound115b042009-07-27 12:05:15 -07001935 ctrl_ctx->drop_flags = 0;
1936 ctrl_ctx->add_flags = 0;
1937 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001938 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001939 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001940 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Felipe Balbi98871e92017-01-23 14:20:04 +02001941 for (i = 1; i < 31; i++) {
John Yound115b042009-07-27 12:05:15 -07001942 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001943 ep_ctx->ep_info = 0;
1944 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001945 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001946 ep_ctx->tx_info = 0;
1947 }
1948}
1949
Sarah Sharpf2217e82009-08-07 14:04:43 -07001950static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001951 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001952{
1953 int ret;
1954
Sarah Sharp913a8a32009-09-04 10:53:13 -07001955 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001956 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03001957 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03001958 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1959 ret = -ETIME;
1960 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001961 case COMP_RESOURCE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001962 dev_warn(&udev->dev,
1963 "Not enough host controller resources for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001964 ret = -ENOMEM;
1965 /* FIXME: can we allocate more resources for the HC? */
1966 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001967 case COMP_BANDWIDTH_ERROR:
1968 case COMP_SECONDARY_BANDWIDTH_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001969 dev_warn(&udev->dev,
1970 "Not enough bandwidth for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001971 ret = -ENOSPC;
1972 /* FIXME: can we go back to the old state? */
1973 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001974 case COMP_TRB_ERROR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001975 /* the HCD set up something wrong */
1976 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1977 "add flag = 1, "
1978 "and endpoint is not disabled.\n");
1979 ret = -EINVAL;
1980 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001981 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001982 dev_warn(&udev->dev,
1983 "ERROR: Incompatible device for endpoint configure command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001984 ret = -ENODEV;
1985 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001986 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001987 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1988 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001989 ret = 0;
1990 break;
1991 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001992 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1993 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001994 ret = -EINVAL;
1995 break;
1996 }
1997 return ret;
1998}
1999
2000static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07002001 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002002{
2003 int ret;
2004
Sarah Sharp913a8a32009-09-04 10:53:13 -07002005 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002006 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03002007 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03002008 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
2009 ret = -ETIME;
2010 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002011 case COMP_PARAMETER_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002012 dev_warn(&udev->dev,
2013 "WARN: xHCI driver setup invalid evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002014 ret = -EINVAL;
2015 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002016 case COMP_SLOT_NOT_ENABLED_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002017 dev_warn(&udev->dev,
2018 "WARN: slot not enabled for evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07002019 ret = -EINVAL;
2020 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002021 case COMP_CONTEXT_STATE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002022 dev_warn(&udev->dev,
2023 "WARN: invalid context state for evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002024 ret = -EINVAL;
2025 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002026 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002027 dev_warn(&udev->dev,
2028 "ERROR: Incompatible device for evaluate context command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08002029 ret = -ENODEV;
2030 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002031 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
Alex He1bb73a82011-05-05 18:14:12 +08002032 /* Max Exit Latency too large error */
2033 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
2034 ret = -EINVAL;
2035 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002036 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002037 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2038 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002039 ret = 0;
2040 break;
2041 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002042 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2043 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002044 ret = -EINVAL;
2045 break;
2046 }
2047 return ret;
2048}
2049
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002050static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002051 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002052{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002053 u32 valid_add_flags;
2054 u32 valid_drop_flags;
2055
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002056 /* Ignore the slot flag (bit 0), and the default control endpoint flag
2057 * (bit 1). The default control endpoint is added during the Address
2058 * Device command and is never removed until the slot is disabled.
2059 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03002060 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2061 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002062
2063 /* Use hweight32 to count the number of ones in the add flags, or
2064 * number of endpoints added. Don't count endpoints that are changed
2065 * (both added and dropped).
2066 */
2067 return hweight32(valid_add_flags) -
2068 hweight32(valid_add_flags & valid_drop_flags);
2069}
2070
2071static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002072 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002073{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002074 u32 valid_add_flags;
2075 u32 valid_drop_flags;
2076
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03002077 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2078 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002079
2080 return hweight32(valid_drop_flags) -
2081 hweight32(valid_add_flags & valid_drop_flags);
2082}
2083
2084/*
2085 * We need to reserve the new number of endpoints before the configure endpoint
2086 * command completes. We can't subtract the dropped endpoints from the number
2087 * of active endpoints until the command completes because we can oversubscribe
2088 * the host in this case:
2089 *
2090 * - the first configure endpoint command drops more endpoints than it adds
2091 * - a second configure endpoint command that adds more endpoints is queued
2092 * - the first configure endpoint command fails, so the config is unchanged
2093 * - the second command may succeed, even though there isn't enough resources
2094 *
2095 * Must be called with xhci->lock held.
2096 */
2097static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002098 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002099{
2100 u32 added_eps;
2101
Sarah Sharp92f8e762013-04-23 17:11:14 -07002102 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002103 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002104 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2105 "Not enough ep ctxs: "
2106 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002107 xhci->num_active_eps, added_eps,
2108 xhci->limit_active_eps);
2109 return -ENOMEM;
2110 }
2111 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002112 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2113 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002114 xhci->num_active_eps);
2115 return 0;
2116}
2117
2118/*
2119 * The configure endpoint was failed by the xHC for some other reason, so we
2120 * need to revert the resources that failed configuration would have used.
2121 *
2122 * Must be called with xhci->lock held.
2123 */
2124static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002125 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002126{
2127 u32 num_failed_eps;
2128
Sarah Sharp92f8e762013-04-23 17:11:14 -07002129 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002130 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002131 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2132 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002133 num_failed_eps,
2134 xhci->num_active_eps);
2135}
2136
2137/*
2138 * Now that the command has completed, clean up the active endpoint count by
2139 * subtracting out the endpoints that were dropped (but not changed).
2140 *
2141 * Must be called with xhci->lock held.
2142 */
2143static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002144 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002145{
2146 u32 num_dropped_eps;
2147
Sarah Sharp92f8e762013-04-23 17:11:14 -07002148 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002149 xhci->num_active_eps -= num_dropped_eps;
2150 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002151 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2152 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002153 num_dropped_eps,
2154 xhci->num_active_eps);
2155}
2156
Felipe Balbied384bd2012-08-07 14:10:03 +03002157static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002158{
2159 switch (udev->speed) {
2160 case USB_SPEED_LOW:
2161 case USB_SPEED_FULL:
2162 return FS_BLOCK;
2163 case USB_SPEED_HIGH:
2164 return HS_BLOCK;
2165 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002166 case USB_SPEED_SUPER_PLUS:
Sarah Sharpc29eea62011-09-02 11:05:52 -07002167 return SS_BLOCK;
2168 case USB_SPEED_UNKNOWN:
2169 case USB_SPEED_WIRELESS:
2170 default:
2171 /* Should never happen */
2172 return 1;
2173 }
2174}
2175
Felipe Balbied384bd2012-08-07 14:10:03 +03002176static unsigned int
2177xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002178{
2179 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2180 return LS_OVERHEAD;
2181 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2182 return FS_OVERHEAD;
2183 return HS_OVERHEAD;
2184}
2185
2186/* If we are changing a LS/FS device under a HS hub,
2187 * make sure (if we are activating a new TT) that the HS bus has enough
2188 * bandwidth for this new TT.
2189 */
2190static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2191 struct xhci_virt_device *virt_dev,
2192 int old_active_eps)
2193{
2194 struct xhci_interval_bw_table *bw_table;
2195 struct xhci_tt_bw_info *tt_info;
2196
2197 /* Find the bandwidth table for the root port this TT is attached to. */
2198 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2199 tt_info = virt_dev->tt_info;
2200 /* If this TT already had active endpoints, the bandwidth for this TT
2201 * has already been added. Removing all periodic endpoints (and thus
2202 * making the TT enactive) will only decrease the bandwidth used.
2203 */
2204 if (old_active_eps)
2205 return 0;
2206 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2207 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2208 return -ENOMEM;
2209 return 0;
2210 }
2211 /* Not sure why we would have no new active endpoints...
2212 *
2213 * Maybe because of an Evaluate Context change for a hub update or a
2214 * control endpoint 0 max packet size change?
2215 * FIXME: skip the bandwidth calculation in that case.
2216 */
2217 return 0;
2218}
2219
Sarah Sharp2b698992011-09-13 16:41:13 -07002220static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2221 struct xhci_virt_device *virt_dev)
2222{
2223 unsigned int bw_reserved;
2224
2225 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2226 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2227 return -ENOMEM;
2228
2229 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2230 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2231 return -ENOMEM;
2232
2233 return 0;
2234}
2235
Sarah Sharpc29eea62011-09-02 11:05:52 -07002236/*
2237 * This algorithm is a very conservative estimate of the worst-case scheduling
2238 * scenario for any one interval. The hardware dynamically schedules the
2239 * packets, so we can't tell which microframe could be the limiting factor in
2240 * the bandwidth scheduling. This only takes into account periodic endpoints.
2241 *
2242 * Obviously, we can't solve an NP complete problem to find the minimum worst
2243 * case scenario. Instead, we come up with an estimate that is no less than
2244 * the worst case bandwidth used for any one microframe, but may be an
2245 * over-estimate.
2246 *
2247 * We walk the requirements for each endpoint by interval, starting with the
2248 * smallest interval, and place packets in the schedule where there is only one
2249 * possible way to schedule packets for that interval. In order to simplify
2250 * this algorithm, we record the largest max packet size for each interval, and
2251 * assume all packets will be that size.
2252 *
2253 * For interval 0, we obviously must schedule all packets for each interval.
2254 * The bandwidth for interval 0 is just the amount of data to be transmitted
2255 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2256 * the number of packets).
2257 *
2258 * For interval 1, we have two possible microframes to schedule those packets
2259 * in. For this algorithm, if we can schedule the same number of packets for
2260 * each possible scheduling opportunity (each microframe), we will do so. The
2261 * remaining number of packets will be saved to be transmitted in the gaps in
2262 * the next interval's scheduling sequence.
2263 *
2264 * As we move those remaining packets to be scheduled with interval 2 packets,
2265 * we have to double the number of remaining packets to transmit. This is
2266 * because the intervals are actually powers of 2, and we would be transmitting
2267 * the previous interval's packets twice in this interval. We also have to be
2268 * sure that when we look at the largest max packet size for this interval, we
2269 * also look at the largest max packet size for the remaining packets and take
2270 * the greater of the two.
2271 *
2272 * The algorithm continues to evenly distribute packets in each scheduling
2273 * opportunity, and push the remaining packets out, until we get to the last
2274 * interval. Then those packets and their associated overhead are just added
2275 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002276 */
2277static int xhci_check_bw_table(struct xhci_hcd *xhci,
2278 struct xhci_virt_device *virt_dev,
2279 int old_active_eps)
2280{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002281 unsigned int bw_reserved;
2282 unsigned int max_bandwidth;
2283 unsigned int bw_used;
2284 unsigned int block_size;
2285 struct xhci_interval_bw_table *bw_table;
2286 unsigned int packet_size = 0;
2287 unsigned int overhead = 0;
2288 unsigned int packets_transmitted = 0;
2289 unsigned int packets_remaining = 0;
2290 unsigned int i;
2291
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002292 if (virt_dev->udev->speed >= USB_SPEED_SUPER)
Sarah Sharp2b698992011-09-13 16:41:13 -07002293 return xhci_check_ss_bw(xhci, virt_dev);
2294
Sarah Sharpc29eea62011-09-02 11:05:52 -07002295 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2296 max_bandwidth = HS_BW_LIMIT;
2297 /* Convert percent of bus BW reserved to blocks reserved */
2298 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2299 } else {
2300 max_bandwidth = FS_BW_LIMIT;
2301 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2302 }
2303
2304 bw_table = virt_dev->bw_table;
2305 /* We need to translate the max packet size and max ESIT payloads into
2306 * the units the hardware uses.
2307 */
2308 block_size = xhci_get_block_size(virt_dev->udev);
2309
2310 /* If we are manipulating a LS/FS device under a HS hub, double check
2311 * that the HS bus has enough bandwidth if we are activing a new TT.
2312 */
2313 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002314 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2315 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002316 virt_dev->real_port);
2317 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2318 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2319 "newly activated TT.\n");
2320 return -ENOMEM;
2321 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002322 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2323 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002324 virt_dev->tt_info->slot_id,
2325 virt_dev->tt_info->ttport);
2326 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002327 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2328 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002329 virt_dev->real_port);
2330 }
2331
2332 /* Add in how much bandwidth will be used for interval zero, or the
2333 * rounded max ESIT payload + number of packets * largest overhead.
2334 */
2335 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2336 bw_table->interval_bw[0].num_packets *
2337 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2338
2339 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2340 unsigned int bw_added;
2341 unsigned int largest_mps;
2342 unsigned int interval_overhead;
2343
2344 /*
2345 * How many packets could we transmit in this interval?
2346 * If packets didn't fit in the previous interval, we will need
2347 * to transmit that many packets twice within this interval.
2348 */
2349 packets_remaining = 2 * packets_remaining +
2350 bw_table->interval_bw[i].num_packets;
2351
2352 /* Find the largest max packet size of this or the previous
2353 * interval.
2354 */
2355 if (list_empty(&bw_table->interval_bw[i].endpoints))
2356 largest_mps = 0;
2357 else {
2358 struct xhci_virt_ep *virt_ep;
2359 struct list_head *ep_entry;
2360
2361 ep_entry = bw_table->interval_bw[i].endpoints.next;
2362 virt_ep = list_entry(ep_entry,
2363 struct xhci_virt_ep, bw_endpoint_list);
2364 /* Convert to blocks, rounding up */
2365 largest_mps = DIV_ROUND_UP(
2366 virt_ep->bw_info.max_packet_size,
2367 block_size);
2368 }
2369 if (largest_mps > packet_size)
2370 packet_size = largest_mps;
2371
2372 /* Use the larger overhead of this or the previous interval. */
2373 interval_overhead = xhci_get_largest_overhead(
2374 &bw_table->interval_bw[i]);
2375 if (interval_overhead > overhead)
2376 overhead = interval_overhead;
2377
2378 /* How many packets can we evenly distribute across
2379 * (1 << (i + 1)) possible scheduling opportunities?
2380 */
2381 packets_transmitted = packets_remaining >> (i + 1);
2382
2383 /* Add in the bandwidth used for those scheduled packets */
2384 bw_added = packets_transmitted * (overhead + packet_size);
2385
2386 /* How many packets do we have remaining to transmit? */
2387 packets_remaining = packets_remaining % (1 << (i + 1));
2388
2389 /* What largest max packet size should those packets have? */
2390 /* If we've transmitted all packets, don't carry over the
2391 * largest packet size.
2392 */
2393 if (packets_remaining == 0) {
2394 packet_size = 0;
2395 overhead = 0;
2396 } else if (packets_transmitted > 0) {
2397 /* Otherwise if we do have remaining packets, and we've
2398 * scheduled some packets in this interval, take the
2399 * largest max packet size from endpoints with this
2400 * interval.
2401 */
2402 packet_size = largest_mps;
2403 overhead = interval_overhead;
2404 }
2405 /* Otherwise carry over packet_size and overhead from the last
2406 * time we had a remainder.
2407 */
2408 bw_used += bw_added;
2409 if (bw_used > max_bandwidth) {
2410 xhci_warn(xhci, "Not enough bandwidth. "
2411 "Proposed: %u, Max: %u\n",
2412 bw_used, max_bandwidth);
2413 return -ENOMEM;
2414 }
2415 }
2416 /*
2417 * Ok, we know we have some packets left over after even-handedly
2418 * scheduling interval 15. We don't know which microframes they will
2419 * fit into, so we over-schedule and say they will be scheduled every
2420 * microframe.
2421 */
2422 if (packets_remaining > 0)
2423 bw_used += overhead + packet_size;
2424
2425 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2426 unsigned int port_index = virt_dev->real_port - 1;
2427
2428 /* OK, we're manipulating a HS device attached to a
2429 * root port bandwidth domain. Include the number of active TTs
2430 * in the bandwidth used.
2431 */
2432 bw_used += TT_HS_OVERHEAD *
2433 xhci->rh_bw[port_index].num_active_tts;
2434 }
2435
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002436 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2437 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2438 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002439 bw_used, max_bandwidth, bw_reserved,
2440 (max_bandwidth - bw_used - bw_reserved) * 100 /
2441 max_bandwidth);
2442
2443 bw_used += bw_reserved;
2444 if (bw_used > max_bandwidth) {
2445 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2446 bw_used, max_bandwidth);
2447 return -ENOMEM;
2448 }
2449
2450 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002451 return 0;
2452}
2453
2454static bool xhci_is_async_ep(unsigned int ep_type)
2455{
2456 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2457 ep_type != ISOC_IN_EP &&
2458 ep_type != INT_IN_EP);
2459}
2460
Sarah Sharp2b698992011-09-13 16:41:13 -07002461static bool xhci_is_sync_in_ep(unsigned int ep_type)
2462{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002463 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002464}
2465
2466static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2467{
2468 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2469
2470 if (ep_bw->ep_interval == 0)
2471 return SS_OVERHEAD_BURST +
2472 (ep_bw->mult * ep_bw->num_packets *
2473 (SS_OVERHEAD + mps));
2474 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2475 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2476 1 << ep_bw->ep_interval);
2477
2478}
2479
Lu Baolu39693842017-04-07 17:57:04 +03002480static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
Sarah Sharp2e279802011-09-02 11:05:50 -07002481 struct xhci_bw_info *ep_bw,
2482 struct xhci_interval_bw_table *bw_table,
2483 struct usb_device *udev,
2484 struct xhci_virt_ep *virt_ep,
2485 struct xhci_tt_bw_info *tt_info)
2486{
2487 struct xhci_interval_bw *interval_bw;
2488 int normalized_interval;
2489
Sarah Sharp2b698992011-09-13 16:41:13 -07002490 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002491 return;
2492
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002493 if (udev->speed >= USB_SPEED_SUPER) {
Sarah Sharp2b698992011-09-13 16:41:13 -07002494 if (xhci_is_sync_in_ep(ep_bw->type))
2495 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2496 xhci_get_ss_bw_consumed(ep_bw);
2497 else
2498 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2499 xhci_get_ss_bw_consumed(ep_bw);
2500 return;
2501 }
2502
2503 /* SuperSpeed endpoints never get added to intervals in the table, so
2504 * this check is only valid for HS/FS/LS devices.
2505 */
2506 if (list_empty(&virt_ep->bw_endpoint_list))
2507 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002508 /* For LS/FS devices, we need to translate the interval expressed in
2509 * microframes to frames.
2510 */
2511 if (udev->speed == USB_SPEED_HIGH)
2512 normalized_interval = ep_bw->ep_interval;
2513 else
2514 normalized_interval = ep_bw->ep_interval - 3;
2515
2516 if (normalized_interval == 0)
2517 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2518 interval_bw = &bw_table->interval_bw[normalized_interval];
2519 interval_bw->num_packets -= ep_bw->num_packets;
2520 switch (udev->speed) {
2521 case USB_SPEED_LOW:
2522 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2523 break;
2524 case USB_SPEED_FULL:
2525 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2526 break;
2527 case USB_SPEED_HIGH:
2528 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2529 break;
2530 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002531 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002532 case USB_SPEED_UNKNOWN:
2533 case USB_SPEED_WIRELESS:
2534 /* Should never happen because only LS/FS/HS endpoints will get
2535 * added to the endpoint list.
2536 */
2537 return;
2538 }
2539 if (tt_info)
2540 tt_info->active_eps -= 1;
2541 list_del_init(&virt_ep->bw_endpoint_list);
2542}
2543
2544static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2545 struct xhci_bw_info *ep_bw,
2546 struct xhci_interval_bw_table *bw_table,
2547 struct usb_device *udev,
2548 struct xhci_virt_ep *virt_ep,
2549 struct xhci_tt_bw_info *tt_info)
2550{
2551 struct xhci_interval_bw *interval_bw;
2552 struct xhci_virt_ep *smaller_ep;
2553 int normalized_interval;
2554
2555 if (xhci_is_async_ep(ep_bw->type))
2556 return;
2557
Sarah Sharp2b698992011-09-13 16:41:13 -07002558 if (udev->speed == USB_SPEED_SUPER) {
2559 if (xhci_is_sync_in_ep(ep_bw->type))
2560 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2561 xhci_get_ss_bw_consumed(ep_bw);
2562 else
2563 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2564 xhci_get_ss_bw_consumed(ep_bw);
2565 return;
2566 }
2567
Sarah Sharp2e279802011-09-02 11:05:50 -07002568 /* For LS/FS devices, we need to translate the interval expressed in
2569 * microframes to frames.
2570 */
2571 if (udev->speed == USB_SPEED_HIGH)
2572 normalized_interval = ep_bw->ep_interval;
2573 else
2574 normalized_interval = ep_bw->ep_interval - 3;
2575
2576 if (normalized_interval == 0)
2577 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2578 interval_bw = &bw_table->interval_bw[normalized_interval];
2579 interval_bw->num_packets += ep_bw->num_packets;
2580 switch (udev->speed) {
2581 case USB_SPEED_LOW:
2582 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2583 break;
2584 case USB_SPEED_FULL:
2585 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2586 break;
2587 case USB_SPEED_HIGH:
2588 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2589 break;
2590 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002591 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002592 case USB_SPEED_UNKNOWN:
2593 case USB_SPEED_WIRELESS:
2594 /* Should never happen because only LS/FS/HS endpoints will get
2595 * added to the endpoint list.
2596 */
2597 return;
2598 }
2599
2600 if (tt_info)
2601 tt_info->active_eps += 1;
2602 /* Insert the endpoint into the list, largest max packet size first. */
2603 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2604 bw_endpoint_list) {
2605 if (ep_bw->max_packet_size >=
2606 smaller_ep->bw_info.max_packet_size) {
2607 /* Add the new ep before the smaller endpoint */
2608 list_add_tail(&virt_ep->bw_endpoint_list,
2609 &smaller_ep->bw_endpoint_list);
2610 return;
2611 }
2612 }
2613 /* Add the new endpoint at the end of the list. */
2614 list_add_tail(&virt_ep->bw_endpoint_list,
2615 &interval_bw->endpoints);
2616}
2617
2618void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2619 struct xhci_virt_device *virt_dev,
2620 int old_active_eps)
2621{
2622 struct xhci_root_port_bw_info *rh_bw_info;
2623 if (!virt_dev->tt_info)
2624 return;
2625
2626 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2627 if (old_active_eps == 0 &&
2628 virt_dev->tt_info->active_eps != 0) {
2629 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002630 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002631 } else if (old_active_eps != 0 &&
2632 virt_dev->tt_info->active_eps == 0) {
2633 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002634 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002635 }
2636}
2637
2638static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2639 struct xhci_virt_device *virt_dev,
2640 struct xhci_container_ctx *in_ctx)
2641{
2642 struct xhci_bw_info ep_bw_info[31];
2643 int i;
2644 struct xhci_input_control_ctx *ctrl_ctx;
2645 int old_active_eps = 0;
2646
Sarah Sharp2e279802011-09-02 11:05:50 -07002647 if (virt_dev->tt_info)
2648 old_active_eps = virt_dev->tt_info->active_eps;
2649
Lin Wang4daf9df2015-01-09 16:06:31 +02002650 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002651 if (!ctrl_ctx) {
2652 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2653 __func__);
2654 return -ENOMEM;
2655 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002656
2657 for (i = 0; i < 31; i++) {
2658 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2659 continue;
2660
2661 /* Make a copy of the BW info in case we need to revert this */
2662 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2663 sizeof(ep_bw_info[i]));
2664 /* Drop the endpoint from the interval table if the endpoint is
2665 * being dropped or changed.
2666 */
2667 if (EP_IS_DROPPED(ctrl_ctx, i))
2668 xhci_drop_ep_from_interval_table(xhci,
2669 &virt_dev->eps[i].bw_info,
2670 virt_dev->bw_table,
2671 virt_dev->udev,
2672 &virt_dev->eps[i],
2673 virt_dev->tt_info);
2674 }
2675 /* Overwrite the information stored in the endpoints' bw_info */
2676 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2677 for (i = 0; i < 31; i++) {
2678 /* Add any changed or added endpoints to the interval table */
2679 if (EP_IS_ADDED(ctrl_ctx, i))
2680 xhci_add_ep_to_interval_table(xhci,
2681 &virt_dev->eps[i].bw_info,
2682 virt_dev->bw_table,
2683 virt_dev->udev,
2684 &virt_dev->eps[i],
2685 virt_dev->tt_info);
2686 }
2687
2688 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2689 /* Ok, this fits in the bandwidth we have.
2690 * Update the number of active TTs.
2691 */
2692 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2693 return 0;
2694 }
2695
2696 /* We don't have enough bandwidth for this, revert the stored info. */
2697 for (i = 0; i < 31; i++) {
2698 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2699 continue;
2700
2701 /* Drop the new copies of any added or changed endpoints from
2702 * the interval table.
2703 */
2704 if (EP_IS_ADDED(ctrl_ctx, i)) {
2705 xhci_drop_ep_from_interval_table(xhci,
2706 &virt_dev->eps[i].bw_info,
2707 virt_dev->bw_table,
2708 virt_dev->udev,
2709 &virt_dev->eps[i],
2710 virt_dev->tt_info);
2711 }
2712 /* Revert the endpoint back to its old information */
2713 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2714 sizeof(ep_bw_info[i]));
2715 /* Add any changed or dropped endpoints back into the table */
2716 if (EP_IS_DROPPED(ctrl_ctx, i))
2717 xhci_add_ep_to_interval_table(xhci,
2718 &virt_dev->eps[i].bw_info,
2719 virt_dev->bw_table,
2720 virt_dev->udev,
2721 &virt_dev->eps[i],
2722 virt_dev->tt_info);
2723 }
2724 return -ENOMEM;
2725}
2726
2727
Sarah Sharpf2217e82009-08-07 14:04:43 -07002728/* Issue a configure endpoint command or evaluate context command
2729 * and wait for it to finish.
2730 */
2731static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002732 struct usb_device *udev,
2733 struct xhci_command *command,
2734 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002735{
2736 int ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002737 unsigned long flags;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002738 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002739 struct xhci_virt_device *virt_dev;
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002740 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002741
2742 if (!command)
2743 return -EINVAL;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002744
2745 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03002746
2747 if (xhci->xhc_state & XHCI_STATE_DYING) {
2748 spin_unlock_irqrestore(&xhci->lock, flags);
2749 return -ESHUTDOWN;
2750 }
2751
Sarah Sharp913a8a32009-09-04 10:53:13 -07002752 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002753
Lin Wang4daf9df2015-01-09 16:06:31 +02002754 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002755 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002756 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002757 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2758 __func__);
2759 return -ENOMEM;
2760 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002761
2762 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002763 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002764 spin_unlock_irqrestore(&xhci->lock, flags);
2765 xhci_warn(xhci, "Not enough host resources, "
2766 "active endpoint contexts = %u\n",
2767 xhci->num_active_eps);
2768 return -ENOMEM;
2769 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002770 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002771 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
Sarah Sharp2e279802011-09-02 11:05:50 -07002772 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002773 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002774 spin_unlock_irqrestore(&xhci->lock, flags);
2775 xhci_warn(xhci, "Not enough bandwidth\n");
2776 return -ENOMEM;
2777 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002778
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002779 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
Mathias Nyman90d6d572019-04-26 16:23:31 +03002780
2781 trace_xhci_configure_endpoint_ctrl_ctx(ctrl_ctx);
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002782 trace_xhci_configure_endpoint(slot_ctx);
2783
Sarah Sharpf2217e82009-08-07 14:04:43 -07002784 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002785 ret = xhci_queue_configure_endpoint(xhci, command,
2786 command->in_ctx->dma,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002787 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002788 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002789 ret = xhci_queue_evaluate_context(xhci, command,
2790 command->in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002791 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002792 if (ret < 0) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002793 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002794 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002795 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002796 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2797 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002798 return -ENOMEM;
2799 }
2800 xhci_ring_cmd_db(xhci);
2801 spin_unlock_irqrestore(&xhci->lock, flags);
2802
2803 /* Wait for the configure endpoint command to complete */
Mathias Nymanc311e392014-05-08 19:26:03 +03002804 wait_for_completion(command->completion);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002805
2806 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002807 ret = xhci_configure_endpoint_result(xhci, udev,
2808 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002809 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002810 ret = xhci_evaluate_context_result(xhci, udev,
2811 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002812
2813 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2814 spin_lock_irqsave(&xhci->lock, flags);
2815 /* If the command failed, remove the reserved resources.
2816 * Otherwise, clean up the estimate to include dropped eps.
2817 */
2818 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002819 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002820 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002821 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002822 spin_unlock_irqrestore(&xhci->lock, flags);
2823 }
2824 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002825}
2826
Hans de Goededf613832013-10-04 00:29:45 +02002827static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2828 struct xhci_virt_device *vdev, int i)
2829{
2830 struct xhci_virt_ep *ep = &vdev->eps[i];
2831
2832 if (ep->ep_state & EP_HAS_STREAMS) {
2833 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2834 xhci_get_endpoint_address(i));
2835 xhci_free_stream_info(xhci, ep->stream_info);
2836 ep->stream_info = NULL;
2837 ep->ep_state &= ~EP_HAS_STREAMS;
2838 }
2839}
2840
Sarah Sharpf88ba782009-05-14 11:44:22 -07002841/* Called after one or more calls to xhci_add_endpoint() or
2842 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2843 * to call xhci_reset_bandwidth().
2844 *
2845 * Since we are in the middle of changing either configuration or
2846 * installing a new alt setting, the USB core won't allow URBs to be
2847 * enqueued for any endpoint on the old config or interface. Nothing
2848 * else should be touching the xhci->devs[slot_id] structure, so we
2849 * don't need to take the xhci->lock for manipulating that.
2850 */
Lu Baolu39693842017-04-07 17:57:04 +03002851static int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002852{
2853 int i;
2854 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002855 struct xhci_hcd *xhci;
2856 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002857 struct xhci_input_control_ctx *ctrl_ctx;
2858 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002859 struct xhci_command *command;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002860
Andiry Xu64927732010-10-14 07:22:45 -07002861 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002862 if (ret <= 0)
2863 return ret;
2864 xhci = hcd_to_xhci(hcd);
Mathias Nyman98d74f92016-04-08 16:25:10 +03002865 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
2866 (xhci->xhc_state & XHCI_STATE_REMOVING))
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002867 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002868
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002869 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002870 virt_dev = xhci->devs[udev->slot_id];
2871
Mathias Nyman103afda2017-12-08 17:59:08 +02002872 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002873 if (!command)
2874 return -ENOMEM;
2875
2876 command->in_ctx = virt_dev->in_ctx;
2877
Sarah Sharpf94e01862009-04-27 19:58:38 -07002878 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
Lin Wang4daf9df2015-01-09 16:06:31 +02002879 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002880 if (!ctrl_ctx) {
2881 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2882 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002883 ret = -ENOMEM;
2884 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002885 }
Matt Evans28ccd292011-03-29 13:40:46 +11002886 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2887 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2888 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002889
2890 /* Don't issue the command if there's no endpoints to update. */
2891 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002892 ctrl_ctx->drop_flags == 0) {
2893 ret = 0;
2894 goto command_cleanup;
2895 }
Julius Wernerd6759132014-06-24 17:14:42 +03002896 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
John Yound115b042009-07-27 12:05:15 -07002897 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Julius Wernerd6759132014-06-24 17:14:42 +03002898 for (i = 31; i >= 1; i--) {
2899 __le32 le32 = cpu_to_le32(BIT(i));
2900
2901 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2902 || (ctrl_ctx->add_flags & le32) || i == 1) {
2903 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2904 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2905 break;
2906 }
2907 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07002908
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002909 ret = xhci_configure_endpoint(xhci, udev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002910 false, false);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002911 if (ret)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002912 /* Callee should call reset_bandwidth() */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002913 goto command_cleanup;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002914
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002915 /* Free any rings that were dropped, but not changed. */
Felipe Balbi98871e92017-01-23 14:20:04 +02002916 for (i = 1; i < 31; i++) {
Matt Evans4819fef2011-06-01 13:01:07 +10002917 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002918 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Mathias Nymanc5628a22017-06-15 11:55:42 +03002919 xhci_free_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002920 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2921 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002922 }
John Yound115b042009-07-27 12:05:15 -07002923 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002924 /*
2925 * Install any rings for completely new endpoints or changed endpoints,
Mathias Nymanc5628a22017-06-15 11:55:42 +03002926 * and free any old rings from changed endpoints.
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002927 */
Felipe Balbi98871e92017-01-23 14:20:04 +02002928 for (i = 1; i < 31; i++) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002929 if (!virt_dev->eps[i].new_ring)
2930 continue;
Mathias Nymanc5628a22017-06-15 11:55:42 +03002931 /* Only free the old ring if it exists.
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002932 * It may not if this is the first add of an endpoint.
2933 */
2934 if (virt_dev->eps[i].ring) {
Mathias Nymanc5628a22017-06-15 11:55:42 +03002935 xhci_free_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002936 }
Hans de Goededf613832013-10-04 00:29:45 +02002937 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002938 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2939 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002940 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002941command_cleanup:
2942 kfree(command->completion);
2943 kfree(command);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002944
Sarah Sharpf94e01862009-04-27 19:58:38 -07002945 return ret;
2946}
2947
Lu Baolu39693842017-04-07 17:57:04 +03002948static void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002949{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002950 struct xhci_hcd *xhci;
2951 struct xhci_virt_device *virt_dev;
2952 int i, ret;
2953
Andiry Xu64927732010-10-14 07:22:45 -07002954 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002955 if (ret <= 0)
2956 return;
2957 xhci = hcd_to_xhci(hcd);
2958
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002959 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002960 virt_dev = xhci->devs[udev->slot_id];
2961 /* Free any rings allocated for added endpoints */
Felipe Balbi98871e92017-01-23 14:20:04 +02002962 for (i = 0; i < 31; i++) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002963 if (virt_dev->eps[i].new_ring) {
Lu Baolu02b6fdc2017-10-05 11:21:39 +03002964 xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002965 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2966 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002967 }
2968 }
John Yound115b042009-07-27 12:05:15 -07002969 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002970}
2971
Sarah Sharp5270b952009-09-04 10:53:11 -07002972static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002973 struct xhci_container_ctx *in_ctx,
2974 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002975 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002976 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002977{
Matt Evans28ccd292011-03-29 13:40:46 +11002978 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2979 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002980 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002981 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002982}
2983
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002984static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002985 unsigned int slot_id, unsigned int ep_index,
2986 struct xhci_dequeue_state *deq_state)
2987{
Sarah Sharp92f8e762013-04-23 17:11:14 -07002988 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002989 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002990 struct xhci_ep_ctx *ep_ctx;
2991 u32 added_ctxs;
2992 dma_addr_t addr;
2993
Sarah Sharp92f8e762013-04-23 17:11:14 -07002994 in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02002995 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002996 if (!ctrl_ctx) {
2997 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2998 __func__);
2999 return;
3000 }
3001
Sarah Sharp913a8a32009-09-04 10:53:13 -07003002 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
3003 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003004 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
3005 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3006 deq_state->new_deq_ptr);
3007 if (addr == 0) {
3008 xhci_warn(xhci, "WARN Cannot submit config ep after "
3009 "reset ep command\n");
3010 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
3011 deq_state->new_deq_seg,
3012 deq_state->new_deq_ptr);
3013 return;
3014 }
Matt Evans28ccd292011-03-29 13:40:46 +11003015 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003016
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003017 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07003018 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003019 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
3020 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003021}
3022
Mathias Nymand36374f2017-06-15 11:55:47 +03003023void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
3024 unsigned int stream_id, struct xhci_td *td)
Sarah Sharp82d10092009-08-07 14:04:52 -07003025{
3026 struct xhci_dequeue_state deq_state;
Mathias Nymand97b4f82014-11-27 18:19:16 +02003027 struct usb_device *udev = td->urb->dev;
Sarah Sharp82d10092009-08-07 14:04:52 -07003028
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03003029 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
3030 "Cleaning up stalled endpoint ring");
Sarah Sharp82d10092009-08-07 14:04:52 -07003031 /* We need to move the HW's dequeue pointer past this TD,
3032 * or it will attempt to resend it on the next doorbell ring.
3033 */
3034 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Mathias Nymand36374f2017-06-15 11:55:47 +03003035 ep_index, stream_id, td, &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07003036
Mathias Nyman365038d2014-08-19 15:17:58 +03003037 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
3038 return;
3039
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003040 /* HW with the reset endpoint quirk will use the saved dequeue state to
3041 * issue a configure endpoint command later.
3042 */
3043 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03003044 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
3045 "Queueing new dequeue state");
Hans de Goede1e3452e2014-08-20 16:41:52 +03003046 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Mathias Nyman87907362017-06-02 16:36:23 +03003047 ep_index, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003048 } else {
3049 /* Better hope no one uses the input context between now and the
3050 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003051 * XXX: No idea how this hardware will react when stream rings
3052 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003053 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003054 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3055 "Setting up input context for "
3056 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003057 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
3058 ep_index, &deq_state);
3059 }
Sarah Sharp82d10092009-08-07 14:04:52 -07003060}
3061
Mathias Nymanf5249462018-03-16 16:33:04 +02003062/*
3063 * Called after usb core issues a clear halt control message.
3064 * The host side of the halt should already be cleared by a reset endpoint
3065 * command issued when the STALL event was received.
Mathias Nymand0167ad2015-03-10 19:49:00 +02003066 *
Mathias Nymanf5249462018-03-16 16:33:04 +02003067 * The reset endpoint command may only be issued to endpoints in the halted
3068 * state. For software that wishes to reset the data toggle or sequence number
3069 * of an endpoint that isn't in the halted state this function will issue a
3070 * configure endpoint command with the Drop and Add bits set for the target
3071 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
Sarah Sharpa1587d92009-07-27 12:03:15 -07003072 */
Mathias Nyman8e71a322014-11-18 11:27:12 +02003073
Lu Baolu39693842017-04-07 17:57:04 +03003074static void xhci_endpoint_reset(struct usb_hcd *hcd,
Mathias Nymanf5249462018-03-16 16:33:04 +02003075 struct usb_host_endpoint *host_ep)
Sarah Sharpa1587d92009-07-27 12:03:15 -07003076{
3077 struct xhci_hcd *xhci;
Mathias Nymanf5249462018-03-16 16:33:04 +02003078 struct usb_device *udev;
3079 struct xhci_virt_device *vdev;
3080 struct xhci_virt_ep *ep;
3081 struct xhci_input_control_ctx *ctrl_ctx;
3082 struct xhci_command *stop_cmd, *cfg_cmd;
3083 unsigned int ep_index;
3084 unsigned long flags;
3085 u32 ep_flag;
Sarah Sharpa1587d92009-07-27 12:03:15 -07003086
3087 xhci = hcd_to_xhci(hcd);
Mathias Nymanf5249462018-03-16 16:33:04 +02003088 if (!host_ep->hcpriv)
3089 return;
3090 udev = (struct usb_device *) host_ep->hcpriv;
3091 vdev = xhci->devs[udev->slot_id];
Mathias Nymancb53c512019-08-02 18:00:44 +03003092
3093 /*
3094 * vdev may be lost due to xHC restore error and re-initialization
3095 * during S3/S4 resume. A new vdev will be allocated later by
3096 * xhci_discover_or_reset_device()
3097 */
3098 if (!udev->slot_id || !vdev)
3099 return;
Mathias Nymanf5249462018-03-16 16:33:04 +02003100 ep_index = xhci_get_endpoint_index(&host_ep->desc);
3101 ep = &vdev->eps[ep_index];
Mathias Nymancb53c512019-08-02 18:00:44 +03003102 if (!ep)
3103 return;
Mathias Nymanf5249462018-03-16 16:33:04 +02003104
3105 /* Bail out if toggle is already being cleared by a endpoint reset */
3106 if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
3107 ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
3108 return;
3109 }
3110 /* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
3111 if (usb_endpoint_xfer_control(&host_ep->desc) ||
3112 usb_endpoint_xfer_isoc(&host_ep->desc))
3113 return;
3114
3115 ep_flag = xhci_get_endpoint_flag(&host_ep->desc);
3116
3117 if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
3118 return;
3119
3120 stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
3121 if (!stop_cmd)
3122 return;
3123
3124 cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
3125 if (!cfg_cmd)
3126 goto cleanup;
3127
3128 spin_lock_irqsave(&xhci->lock, flags);
3129
3130 /* block queuing new trbs and ringing ep doorbell */
3131 ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
Sarah Sharpa1587d92009-07-27 12:03:15 -07003132
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003133 /*
Mathias Nymanf5249462018-03-16 16:33:04 +02003134 * Make sure endpoint ring is empty before resetting the toggle/seq.
3135 * Driver is required to synchronously cancel all transfer request.
3136 * Stop the endpoint to force xHC to update the output context
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003137 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07003138
Mathias Nymanf5249462018-03-16 16:33:04 +02003139 if (!list_empty(&ep->ring->td_list)) {
3140 dev_err(&udev->dev, "EP not empty, refuse reset\n");
3141 spin_unlock_irqrestore(&xhci->lock, flags);
Zheng Xiaoweid89b7662018-07-20 18:05:11 +03003142 xhci_free_command(xhci, cfg_cmd);
Mathias Nymanf5249462018-03-16 16:33:04 +02003143 goto cleanup;
3144 }
3145 xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id, ep_index, 0);
3146 xhci_ring_cmd_db(xhci);
3147 spin_unlock_irqrestore(&xhci->lock, flags);
3148
3149 wait_for_completion(stop_cmd->completion);
3150
3151 spin_lock_irqsave(&xhci->lock, flags);
3152
3153 /* config ep command clears toggle if add and drop ep flags are set */
3154 ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
3155 xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
3156 ctrl_ctx, ep_flag, ep_flag);
3157 xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);
3158
3159 xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
3160 udev->slot_id, false);
3161 xhci_ring_cmd_db(xhci);
3162 spin_unlock_irqrestore(&xhci->lock, flags);
3163
3164 wait_for_completion(cfg_cmd->completion);
3165
3166 ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
3167 xhci_free_command(xhci, cfg_cmd);
3168cleanup:
3169 xhci_free_command(xhci, stop_cmd);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003170}
3171
Sarah Sharp8df75f42010-04-02 15:34:16 -07003172static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
3173 struct usb_device *udev, struct usb_host_endpoint *ep,
3174 unsigned int slot_id)
3175{
3176 int ret;
3177 unsigned int ep_index;
3178 unsigned int ep_state;
3179
3180 if (!ep)
3181 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07003182 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003183 if (ret <= 0)
3184 return -EINVAL;
Hans de Goedea3901532013-10-04 17:05:55 +02003185 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07003186 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
3187 " descriptor for ep 0x%x does not support streams\n",
3188 ep->desc.bEndpointAddress);
3189 return -EINVAL;
3190 }
3191
3192 ep_index = xhci_get_endpoint_index(&ep->desc);
3193 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3194 if (ep_state & EP_HAS_STREAMS ||
3195 ep_state & EP_GETTING_STREAMS) {
3196 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3197 "already has streams set up.\n",
3198 ep->desc.bEndpointAddress);
3199 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3200 "dynamic stream context array reallocation.\n");
3201 return -EINVAL;
3202 }
3203 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3204 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3205 "endpoint 0x%x; URBs are pending.\n",
3206 ep->desc.bEndpointAddress);
3207 return -EINVAL;
3208 }
3209 return 0;
3210}
3211
3212static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3213 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3214{
3215 unsigned int max_streams;
3216
3217 /* The stream context array size must be a power of two */
3218 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3219 /*
3220 * Find out how many primary stream array entries the host controller
3221 * supports. Later we may use secondary stream arrays (similar to 2nd
3222 * level page entries), but that's an optional feature for xHCI host
3223 * controllers. xHCs must support at least 4 stream IDs.
3224 */
3225 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3226 if (*num_stream_ctxs > max_streams) {
3227 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3228 max_streams);
3229 *num_stream_ctxs = max_streams;
3230 *num_streams = max_streams;
3231 }
3232}
3233
3234/* Returns an error code if one of the endpoint already has streams.
3235 * This does not change any data structures, it only checks and gathers
3236 * information.
3237 */
3238static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3239 struct usb_device *udev,
3240 struct usb_host_endpoint **eps, unsigned int num_eps,
3241 unsigned int *num_streams, u32 *changed_ep_bitmask)
3242{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003243 unsigned int max_streams;
3244 unsigned int endpoint_flag;
3245 int i;
3246 int ret;
3247
3248 for (i = 0; i < num_eps; i++) {
3249 ret = xhci_check_streams_endpoint(xhci, udev,
3250 eps[i], udev->slot_id);
3251 if (ret < 0)
3252 return ret;
3253
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003254 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003255 if (max_streams < (*num_streams - 1)) {
3256 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3257 eps[i]->desc.bEndpointAddress,
3258 max_streams);
3259 *num_streams = max_streams+1;
3260 }
3261
3262 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3263 if (*changed_ep_bitmask & endpoint_flag)
3264 return -EINVAL;
3265 *changed_ep_bitmask |= endpoint_flag;
3266 }
3267 return 0;
3268}
3269
3270static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3271 struct usb_device *udev,
3272 struct usb_host_endpoint **eps, unsigned int num_eps)
3273{
3274 u32 changed_ep_bitmask = 0;
3275 unsigned int slot_id;
3276 unsigned int ep_index;
3277 unsigned int ep_state;
3278 int i;
3279
3280 slot_id = udev->slot_id;
3281 if (!xhci->devs[slot_id])
3282 return 0;
3283
3284 for (i = 0; i < num_eps; i++) {
3285 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3286 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3287 /* Are streams already being freed for the endpoint? */
3288 if (ep_state & EP_GETTING_NO_STREAMS) {
3289 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003290 "endpoint 0x%x, "
3291 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003292 eps[i]->desc.bEndpointAddress);
3293 return 0;
3294 }
3295 /* Are there actually any streams to free? */
3296 if (!(ep_state & EP_HAS_STREAMS) &&
3297 !(ep_state & EP_GETTING_STREAMS)) {
3298 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003299 "endpoint 0x%x, "
3300 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003301 eps[i]->desc.bEndpointAddress);
3302 xhci_warn(xhci, "WARN xhci_free_streams() called "
3303 "with non-streams endpoint\n");
3304 return 0;
3305 }
3306 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3307 }
3308 return changed_ep_bitmask;
3309}
3310
3311/*
Luis de Bethencourtc2a298d2015-06-30 16:48:54 +02003312 * The USB device drivers use this function (through the HCD interface in USB
Sarah Sharp8df75f42010-04-02 15:34:16 -07003313 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3314 * coordinate mass storage command queueing across multiple endpoints (basically
3315 * a stream ID == a task ID).
3316 *
3317 * Setting up streams involves allocating the same size stream context array
3318 * for each endpoint and issuing a configure endpoint command for all endpoints.
3319 *
3320 * Don't allow the call to succeed if one endpoint only supports one stream
3321 * (which means it doesn't support streams at all).
3322 *
3323 * Drivers may get less stream IDs than they asked for, if the host controller
3324 * hardware or endpoints claim they can't support the number of requested
3325 * stream IDs.
3326 */
Lu Baolu39693842017-04-07 17:57:04 +03003327static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003328 struct usb_host_endpoint **eps, unsigned int num_eps,
3329 unsigned int num_streams, gfp_t mem_flags)
3330{
3331 int i, ret;
3332 struct xhci_hcd *xhci;
3333 struct xhci_virt_device *vdev;
3334 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003335 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003336 unsigned int ep_index;
3337 unsigned int num_stream_ctxs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003338 unsigned int max_packet;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003339 unsigned long flags;
3340 u32 changed_ep_bitmask = 0;
3341
3342 if (!eps)
3343 return -EINVAL;
3344
3345 /* Add one to the number of streams requested to account for
3346 * stream 0 that is reserved for xHCI usage.
3347 */
3348 num_streams += 1;
3349 xhci = hcd_to_xhci(hcd);
3350 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3351 num_streams);
3352
Hans de Goedef7920882013-11-15 12:14:38 +01003353 /* MaxPSASize value 0 (2 streams) means streams are not supported */
Hans de Goede8f873c12014-07-25 22:01:18 +02003354 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3355 HCC_MAX_PSA(xhci->hcc_params) < 4) {
Hans de Goedef7920882013-11-15 12:14:38 +01003356 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3357 return -ENOSYS;
3358 }
3359
Mathias Nyman14d49b72017-12-08 17:59:07 +02003360 config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
Lu Baolu74e0b562017-04-07 17:57:05 +03003361 if (!config_cmd)
Sarah Sharp8df75f42010-04-02 15:34:16 -07003362 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +03003363
Lin Wang4daf9df2015-01-09 16:06:31 +02003364 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003365 if (!ctrl_ctx) {
3366 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3367 __func__);
3368 xhci_free_command(xhci, config_cmd);
3369 return -ENOMEM;
3370 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003371
3372 /* Check to make sure all endpoints are not already configured for
3373 * streams. While we're at it, find the maximum number of streams that
3374 * all the endpoints will support and check for duplicate endpoints.
3375 */
3376 spin_lock_irqsave(&xhci->lock, flags);
3377 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3378 num_eps, &num_streams, &changed_ep_bitmask);
3379 if (ret < 0) {
3380 xhci_free_command(xhci, config_cmd);
3381 spin_unlock_irqrestore(&xhci->lock, flags);
3382 return ret;
3383 }
3384 if (num_streams <= 1) {
3385 xhci_warn(xhci, "WARN: endpoints can't handle "
3386 "more than one stream.\n");
3387 xhci_free_command(xhci, config_cmd);
3388 spin_unlock_irqrestore(&xhci->lock, flags);
3389 return -EINVAL;
3390 }
3391 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003392 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003393 * xhci_urb_enqueue() will reject all URBs.
3394 */
3395 for (i = 0; i < num_eps; i++) {
3396 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3397 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3398 }
3399 spin_unlock_irqrestore(&xhci->lock, flags);
3400
3401 /* Setup internal data structures and allocate HW data structures for
3402 * streams (but don't install the HW structures in the input context
3403 * until we're sure all memory allocation succeeded).
3404 */
3405 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3406 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3407 num_stream_ctxs, num_streams);
3408
3409 for (i = 0; i < num_eps; i++) {
3410 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003411 max_packet = usb_endpoint_maxp(&eps[i]->desc);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003412 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3413 num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003414 num_streams,
3415 max_packet, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003416 if (!vdev->eps[ep_index].stream_info)
3417 goto cleanup;
3418 /* Set maxPstreams in endpoint context and update deq ptr to
3419 * point to stream context array. FIXME
3420 */
3421 }
3422
3423 /* Set up the input context for a configure endpoint command. */
3424 for (i = 0; i < num_eps; i++) {
3425 struct xhci_ep_ctx *ep_ctx;
3426
3427 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3428 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3429
3430 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3431 vdev->out_ctx, ep_index);
3432 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3433 vdev->eps[ep_index].stream_info);
3434 }
3435 /* Tell the HW to drop its old copy of the endpoint context info
3436 * and add the updated copy from the input context.
3437 */
3438 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003439 vdev->out_ctx, ctrl_ctx,
3440 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003441
3442 /* Issue and wait for the configure endpoint command */
3443 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3444 false, false);
3445
3446 /* xHC rejected the configure endpoint command for some reason, so we
3447 * leave the old ring intact and free our internal streams data
3448 * structure.
3449 */
3450 if (ret < 0)
3451 goto cleanup;
3452
3453 spin_lock_irqsave(&xhci->lock, flags);
3454 for (i = 0; i < num_eps; i++) {
3455 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3456 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3457 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3458 udev->slot_id, ep_index);
3459 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3460 }
3461 xhci_free_command(xhci, config_cmd);
3462 spin_unlock_irqrestore(&xhci->lock, flags);
3463
3464 /* Subtract 1 for stream 0, which drivers can't use */
3465 return num_streams - 1;
3466
3467cleanup:
3468 /* If it didn't work, free the streams! */
3469 for (i = 0; i < num_eps; i++) {
3470 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3471 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003472 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003473 /* FIXME Unset maxPstreams in endpoint context and
3474 * update deq ptr to point to normal string ring.
3475 */
3476 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3477 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3478 xhci_endpoint_zero(xhci, vdev, eps[i]);
3479 }
3480 xhci_free_command(xhci, config_cmd);
3481 return -ENOMEM;
3482}
3483
3484/* Transition the endpoint from using streams to being a "normal" endpoint
3485 * without streams.
3486 *
3487 * Modify the endpoint context state, submit a configure endpoint command,
3488 * and free all endpoint rings for streams if that completes successfully.
3489 */
Lu Baolu39693842017-04-07 17:57:04 +03003490static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003491 struct usb_host_endpoint **eps, unsigned int num_eps,
3492 gfp_t mem_flags)
3493{
3494 int i, ret;
3495 struct xhci_hcd *xhci;
3496 struct xhci_virt_device *vdev;
3497 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003498 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003499 unsigned int ep_index;
3500 unsigned long flags;
3501 u32 changed_ep_bitmask;
3502
3503 xhci = hcd_to_xhci(hcd);
3504 vdev = xhci->devs[udev->slot_id];
3505
3506 /* Set up a configure endpoint command to remove the streams rings */
3507 spin_lock_irqsave(&xhci->lock, flags);
3508 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3509 udev, eps, num_eps);
3510 if (changed_ep_bitmask == 0) {
3511 spin_unlock_irqrestore(&xhci->lock, flags);
3512 return -EINVAL;
3513 }
3514
3515 /* Use the xhci_command structure from the first endpoint. We may have
3516 * allocated too many, but the driver may call xhci_free_streams() for
3517 * each endpoint it grouped into one call to xhci_alloc_streams().
3518 */
3519 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3520 command = vdev->eps[ep_index].stream_info->free_streams_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02003521 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003522 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003523 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003524 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3525 __func__);
3526 return -EINVAL;
3527 }
3528
Sarah Sharp8df75f42010-04-02 15:34:16 -07003529 for (i = 0; i < num_eps; i++) {
3530 struct xhci_ep_ctx *ep_ctx;
3531
3532 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3533 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3534 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3535 EP_GETTING_NO_STREAMS;
3536
3537 xhci_endpoint_copy(xhci, command->in_ctx,
3538 vdev->out_ctx, ep_index);
Lin Wang4daf9df2015-01-09 16:06:31 +02003539 xhci_setup_no_streams_ep_input_ctx(ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003540 &vdev->eps[ep_index]);
3541 }
3542 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003543 vdev->out_ctx, ctrl_ctx,
3544 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003545 spin_unlock_irqrestore(&xhci->lock, flags);
3546
3547 /* Issue and wait for the configure endpoint command,
3548 * which must succeed.
3549 */
3550 ret = xhci_configure_endpoint(xhci, udev, command,
3551 false, true);
3552
3553 /* xHC rejected the configure endpoint command for some reason, so we
3554 * leave the streams rings intact.
3555 */
3556 if (ret < 0)
3557 return ret;
3558
3559 spin_lock_irqsave(&xhci->lock, flags);
3560 for (i = 0; i < num_eps; i++) {
3561 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3562 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003563 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003564 /* FIXME Unset maxPstreams in endpoint context and
3565 * update deq ptr to point to normal string ring.
3566 */
3567 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3568 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3569 }
3570 spin_unlock_irqrestore(&xhci->lock, flags);
3571
3572 return 0;
3573}
3574
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003575/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003576 * Deletes endpoint resources for endpoints that were active before a Reset
3577 * Device command, or a Disable Slot command. The Reset Device command leaves
3578 * the control endpoint intact, whereas the Disable Slot command deletes it.
3579 *
3580 * Must be called with xhci->lock held.
3581 */
3582void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3583 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3584{
3585 int i;
3586 unsigned int num_dropped_eps = 0;
3587 unsigned int drop_flags = 0;
3588
3589 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3590 if (virt_dev->eps[i].ring) {
3591 drop_flags |= 1 << i;
3592 num_dropped_eps++;
3593 }
3594 }
3595 xhci->num_active_eps -= num_dropped_eps;
3596 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003597 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3598 "Dropped %u ep ctxs, flags = 0x%x, "
3599 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003600 num_dropped_eps, drop_flags,
3601 xhci->num_active_eps);
3602}
3603
3604/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003605 * This submits a Reset Device Command, which will set the device state to 0,
3606 * set the device address to 0, and disable all the endpoints except the default
3607 * control endpoint. The USB core should come back and call
3608 * xhci_address_device(), and then re-set up the configuration. If this is
3609 * called because of a usb_reset_and_verify_device(), then the old alternate
3610 * settings will be re-installed through the normal bandwidth allocation
3611 * functions.
3612 *
3613 * Wait for the Reset Device command to finish. Remove all structures
3614 * associated with the endpoints that were disabled. Clear the input device
Mathias Nymanc5628a22017-06-15 11:55:42 +03003615 * structure? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003616 *
3617 * If the virt_dev to be reset does not exist or does not match the udev,
3618 * it means the device is lost, possibly due to the xHC restore error and
3619 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3620 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003621 */
Lu Baolu39693842017-04-07 17:57:04 +03003622static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
3623 struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003624{
3625 int ret, i;
3626 unsigned long flags;
3627 struct xhci_hcd *xhci;
3628 unsigned int slot_id;
3629 struct xhci_virt_device *virt_dev;
3630 struct xhci_command *reset_device_cmd;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003631 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003632 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003633
Andiry Xuf0615c42010-10-14 07:22:48 -07003634 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003635 if (ret <= 0)
3636 return ret;
3637 xhci = hcd_to_xhci(hcd);
3638 slot_id = udev->slot_id;
3639 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003640 if (!virt_dev) {
3641 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3642 "not exist. Re-allocate the device\n", slot_id);
3643 ret = xhci_alloc_dev(hcd, udev);
3644 if (ret == 1)
3645 return 0;
3646 else
3647 return -EINVAL;
3648 }
3649
Brian Campbell326124a2015-07-21 17:20:28 +03003650 if (virt_dev->tt_info)
3651 old_active_eps = virt_dev->tt_info->active_eps;
3652
Andiry Xuf0615c42010-10-14 07:22:48 -07003653 if (virt_dev->udev != udev) {
3654 /* If the virt_dev and the udev does not match, this virt_dev
3655 * may belong to another udev.
3656 * Re-allocate the device.
3657 */
3658 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3659 "not match the udev. Re-allocate the device\n",
3660 slot_id);
3661 ret = xhci_alloc_dev(hcd, udev);
3662 if (ret == 1)
3663 return 0;
3664 else
3665 return -EINVAL;
3666 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003667
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003668 /* If device is not setup, there is no point in resetting it */
3669 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3670 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3671 SLOT_STATE_DISABLED)
3672 return 0;
3673
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003674 trace_xhci_discover_or_reset_device(slot_ctx);
3675
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003676 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3677 /* Allocate the command structure that holds the struct completion.
3678 * Assume we're in process context, since the normal device reset
3679 * process has to wait for the device anyway. Storage devices are
3680 * reset as part of error handling, so use GFP_NOIO instead of
3681 * GFP_KERNEL.
3682 */
Mathias Nyman103afda2017-12-08 17:59:08 +02003683 reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003684 if (!reset_device_cmd) {
3685 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3686 return -ENOMEM;
3687 }
3688
3689 /* Attempt to submit the Reset Device command to the command ring */
3690 spin_lock_irqsave(&xhci->lock, flags);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003691
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003692 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003693 if (ret) {
3694 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003695 spin_unlock_irqrestore(&xhci->lock, flags);
3696 goto command_cleanup;
3697 }
3698 xhci_ring_cmd_db(xhci);
3699 spin_unlock_irqrestore(&xhci->lock, flags);
3700
3701 /* Wait for the Reset Device command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +03003702 wait_for_completion(reset_device_cmd->completion);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003703
3704 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3705 * unless we tried to reset a slot ID that wasn't enabled,
3706 * or the device wasn't in the addressed or configured state.
3707 */
3708 ret = reset_device_cmd->status;
3709 switch (ret) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003710 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03003711 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03003712 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3713 ret = -ETIME;
3714 goto command_cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003715 case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
3716 case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003717 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003718 slot_id,
3719 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003720 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003721 /* Don't treat this as an error. May change my mind later. */
3722 ret = 0;
3723 goto command_cleanup;
3724 case COMP_SUCCESS:
3725 xhci_dbg(xhci, "Successful reset device command.\n");
3726 break;
3727 default:
3728 if (xhci_is_vendor_info_code(xhci, ret))
3729 break;
3730 xhci_warn(xhci, "Unknown completion code %u for "
3731 "reset device command.\n", ret);
3732 ret = -EINVAL;
3733 goto command_cleanup;
3734 }
3735
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003736 /* Free up host controller endpoint resources */
3737 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3738 spin_lock_irqsave(&xhci->lock, flags);
3739 /* Don't delete the default control endpoint resources */
3740 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3741 spin_unlock_irqrestore(&xhci->lock, flags);
3742 }
3743
Mathias Nymanc5628a22017-06-15 11:55:42 +03003744 /* Everything but endpoint 0 is disabled, so free the rings. */
Felipe Balbi98871e92017-01-23 14:20:04 +02003745 for (i = 1; i < 31; i++) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003746 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3747
3748 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003749 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3750 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003751 xhci_free_stream_info(xhci, ep->stream_info);
3752 ep->stream_info = NULL;
3753 ep->ep_state &= ~EP_HAS_STREAMS;
3754 }
3755
3756 if (ep->ring) {
Lu Baolu02b6fdc2017-10-05 11:21:39 +03003757 xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
Mathias Nymanc5628a22017-06-15 11:55:42 +03003758 xhci_free_endpoint_ring(xhci, virt_dev, i);
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003759 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003760 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3761 xhci_drop_ep_from_interval_table(xhci,
3762 &virt_dev->eps[i].bw_info,
3763 virt_dev->bw_table,
3764 udev,
3765 &virt_dev->eps[i],
3766 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003767 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003768 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003769 /* If necessary, update the number of active TTs on this root port */
3770 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
Mathias Nymanb8c3b712019-06-18 17:27:47 +03003771 virt_dev->flags = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003772 ret = 0;
3773
3774command_cleanup:
3775 xhci_free_command(xhci, reset_device_cmd);
3776 return ret;
3777}
3778
3779/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003780 * At this point, the struct usb_device is about to go away, the device has
3781 * disconnected, and all traffic has been stopped and the endpoints have been
3782 * disabled. Free any HC data structures associated with that device.
3783 */
Lu Baolu39693842017-04-07 17:57:04 +03003784static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003785{
3786 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003787 struct xhci_virt_device *virt_dev;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003788 struct xhci_slot_ctx *slot_ctx;
Andiry Xu64927732010-10-14 07:22:45 -07003789 int i, ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003790
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003791#ifndef CONFIG_USB_DEFAULT_PERSIST
3792 /*
3793 * We called pm_runtime_get_noresume when the device was attached.
3794 * Decrement the counter here to allow controller to runtime suspend
3795 * if no devices remain.
3796 */
3797 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003798 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003799#endif
3800
Andiry Xu64927732010-10-14 07:22:45 -07003801 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003802 /* If the host is halted due to driver unload, we still need to free the
3803 * device.
3804 */
Lu Baolucd3f1792017-10-05 11:21:41 +03003805 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003806 return;
Andiry Xu64927732010-10-14 07:22:45 -07003807
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003808 virt_dev = xhci->devs[udev->slot_id];
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003809 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3810 trace_xhci_free_dev(slot_ctx);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003811
3812 /* Stop any wayward timer functions (which may grab the lock) */
Felipe Balbi98871e92017-01-23 14:20:04 +02003813 for (i = 0; i < 31; i++) {
Mathias Nyman9983a5f2017-01-23 14:19:52 +02003814 virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003815 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3816 }
Zhengjun Xing8c5a93e2018-02-12 14:24:50 +02003817 xhci_debugfs_remove_slot(xhci, udev->slot_id);
Mathias Nyman44a182b2018-05-03 17:30:07 +03003818 virt_dev->udev = NULL;
Lu Baolu11ec7582017-10-05 11:21:42 +03003819 ret = xhci_disable_slot(xhci, udev->slot_id);
Zhengjun Xing8c5a93e2018-02-12 14:24:50 +02003820 if (ret)
Lu Baolu11ec7582017-10-05 11:21:42 +03003821 xhci_free_virt_device(xhci, udev->slot_id);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003822}
3823
Lu Baolucd3f1792017-10-05 11:21:41 +03003824int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003825{
Lu Baolucd3f1792017-10-05 11:21:41 +03003826 struct xhci_command *command;
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003827 unsigned long flags;
3828 u32 state;
3829 int ret = 0;
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003830
Mathias Nyman103afda2017-12-08 17:59:08 +02003831 command = xhci_alloc_command(xhci, false, GFP_KERNEL);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003832 if (!command)
3833 return -ENOMEM;
3834
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003835 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003836 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003837 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003838 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3839 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003840 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003841 kfree(command);
Lu Baoludcabc76f2017-10-05 11:21:43 +03003842 return -ENODEV;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003843 }
3844
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003845 ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3846 slot_id);
3847 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003848 spin_unlock_irqrestore(&xhci->lock, flags);
Lu Baolucd3f1792017-10-05 11:21:41 +03003849 kfree(command);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003850 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003851 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003852 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003853 spin_unlock_irqrestore(&xhci->lock, flags);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003854 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003855}
3856
3857/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003858 * Checks if we have enough host controller resources for the default control
3859 * endpoint.
3860 *
3861 * Must be called with xhci->lock held.
3862 */
3863static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3864{
3865 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003866 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3867 "Not enough ep ctxs: "
3868 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003869 xhci->num_active_eps, xhci->limit_active_eps);
3870 return -ENOMEM;
3871 }
3872 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003873 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3874 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003875 xhci->num_active_eps);
3876 return 0;
3877}
3878
3879
3880/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003881 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3882 * timed out, or allocating memory failed. Returns 1 on success.
3883 */
3884int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3885{
3886 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003887 struct xhci_virt_device *vdev;
3888 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003889 unsigned long flags;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003890 int ret, slot_id;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003891 struct xhci_command *command;
3892
Mathias Nyman103afda2017-12-08 17:59:08 +02003893 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003894 if (!command)
3895 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003896
3897 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003898 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003899 if (ret) {
3900 spin_unlock_irqrestore(&xhci->lock, flags);
3901 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Lu Baolu87e44f22016-11-11 15:13:30 +02003902 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003903 return 0;
3904 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003905 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003906 spin_unlock_irqrestore(&xhci->lock, flags);
3907
Mathias Nymanc311e392014-05-08 19:26:03 +03003908 wait_for_completion(command->completion);
Lu Baoluc2d3d492016-11-11 15:13:31 +02003909 slot_id = command->slot_id;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003910
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003911 if (!slot_id || command->status != COMP_SUCCESS) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003912 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharpbe982032014-05-08 19:25:59 +03003913 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3914 HCS_MAX_SLOTS(
3915 readl(&xhci->cap_regs->hcs_params1)));
Lu Baolu87e44f22016-11-11 15:13:30 +02003916 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003917 return 0;
3918 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003919
Lu Baolucd3f1792017-10-05 11:21:41 +03003920 xhci_free_command(xhci, command);
3921
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003922 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3923 spin_lock_irqsave(&xhci->lock, flags);
3924 ret = xhci_reserve_host_control_ep_resources(xhci);
3925 if (ret) {
3926 spin_unlock_irqrestore(&xhci->lock, flags);
3927 xhci_warn(xhci, "Not enough host resources, "
3928 "active endpoint contexts = %u\n",
3929 xhci->num_active_eps);
3930 goto disable_slot;
3931 }
3932 spin_unlock_irqrestore(&xhci->lock, flags);
3933 }
3934 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003935 * xhci_discover_or_reset_device(), which may be called as part of
3936 * mass storage driver error handling.
3937 */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003938 if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003939 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003940 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003941 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003942 vdev = xhci->devs[slot_id];
3943 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
3944 trace_xhci_alloc_dev(slot_ctx);
3945
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003946 udev->slot_id = slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003947
Lu Baolu02b6fdc2017-10-05 11:21:39 +03003948 xhci_debugfs_create_slot(xhci, slot_id);
3949
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003950#ifndef CONFIG_USB_DEFAULT_PERSIST
3951 /*
3952 * If resetting upon resume, we can't put the controller into runtime
3953 * suspend if there is a device attached.
3954 */
3955 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003956 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003957#endif
3958
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003959 /* Is this a LS or FS device under a HS hub? */
3960 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003961 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003962
3963disable_slot:
Lu Baolu11ec7582017-10-05 11:21:42 +03003964 ret = xhci_disable_slot(xhci, udev->slot_id);
3965 if (ret)
3966 xhci_free_virt_device(xhci, udev->slot_id);
3967
3968 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003969}
3970
3971/*
Dan Williams48fc7db2013-12-05 17:07:27 -08003972 * Issue an Address Device command and optionally send a corresponding
3973 * SetAddress request to the device.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003974 */
Dan Williams48fc7db2013-12-05 17:07:27 -08003975static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3976 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003977{
Dan Williams6f8ffc02013-11-22 01:20:01 -08003978 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003979 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003980 struct xhci_virt_device *virt_dev;
3981 int ret = 0;
3982 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003983 struct xhci_slot_ctx *slot_ctx;
3984 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003985 u64 temp_64;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003986 struct xhci_command *command = NULL;
3987
3988 mutex_lock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003989
Lu Baolu90797ae2017-01-03 18:28:44 +02003990 if (xhci->xhc_state) { /* dying, removing or halted */
3991 ret = -ESHUTDOWN;
Roger Quadros448116b2015-09-21 17:46:15 +03003992 goto out;
Lu Baolu90797ae2017-01-03 18:28:44 +02003993 }
Roger Quadros448116b2015-09-21 17:46:15 +03003994
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003995 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003996 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3997 "Bad Slot ID %d", udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003998 ret = -EINVAL;
3999 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004000 }
4001
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004002 virt_dev = xhci->devs[udev->slot_id];
4003
Matt Evans7ed603e2011-03-29 13:40:56 +11004004 if (WARN_ON(!virt_dev)) {
4005 /*
4006 * In plug/unplug torture test with an NEC controller,
4007 * a zero-dereference was observed once due to virt_dev = 0.
4008 * Print useful debug rather than crash if it is observed again!
4009 */
4010 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
4011 udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004012 ret = -EINVAL;
4013 goto out;
Matt Evans7ed603e2011-03-29 13:40:56 +11004014 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03004015 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4016 trace_xhci_setup_device_slot(slot_ctx);
Matt Evans7ed603e2011-03-29 13:40:56 +11004017
Mathias Nymanf161ead2015-01-09 17:18:28 +02004018 if (setup == SETUP_CONTEXT_ONLY) {
Mathias Nymanf161ead2015-01-09 17:18:28 +02004019 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
4020 SLOT_STATE_DEFAULT) {
4021 xhci_dbg(xhci, "Slot already in default state\n");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004022 goto out;
Mathias Nymanf161ead2015-01-09 17:18:28 +02004023 }
4024 }
4025
Mathias Nyman103afda2017-12-08 17:59:08 +02004026 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004027 if (!command) {
4028 ret = -ENOMEM;
4029 goto out;
4030 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004031
4032 command->in_ctx = virt_dev->in_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004033
Andiry Xuf0615c42010-10-14 07:22:48 -07004034 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Lin Wang4daf9df2015-01-09 16:06:31 +02004035 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004036 if (!ctrl_ctx) {
4037 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4038 __func__);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004039 ret = -EINVAL;
4040 goto out;
Sarah Sharp92f8e762013-04-23 17:11:14 -07004041 }
Andiry Xuf0615c42010-10-14 07:22:48 -07004042 /*
4043 * If this is the first Set Address since device plug-in or
4044 * virt_device realloaction after a resume with an xHCI power loss,
4045 * then set up the slot context.
4046 */
4047 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004048 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07004049 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02004050 else
4051 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07004052 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
4053 ctrl_ctx->drop_flags = 0;
4054
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004055 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004056 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004057
Mathias Nyman90d6d572019-04-26 16:23:31 +03004058 trace_xhci_address_ctrl_ctx(ctrl_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07004059 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbia711ede2017-01-23 14:20:23 +02004060 trace_xhci_setup_device(virt_dev);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004061 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08004062 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004063 if (ret) {
4064 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004065 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4066 "FIXME: allocate a command ring segment");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004067 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004068 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07004069 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004070 spin_unlock_irqrestore(&xhci->lock, flags);
4071
4072 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
Mathias Nymanc311e392014-05-08 19:26:03 +03004073 wait_for_completion(command->completion);
4074
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004075 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
4076 * the SetAddress() "recovery interval" required by USB and aborting the
4077 * command on a timeout.
4078 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03004079 switch (command->status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004080 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03004081 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03004082 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
4083 ret = -ETIME;
4084 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004085 case COMP_CONTEXT_STATE_ERROR:
4086 case COMP_SLOT_NOT_ENABLED_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004087 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
4088 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004089 ret = -EINVAL;
4090 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004091 case COMP_USB_TRANSACTION_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004092 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Lu Baolu651aaf32017-10-05 11:21:45 +03004093
4094 mutex_unlock(&xhci->mutex);
4095 ret = xhci_disable_slot(xhci, udev->slot_id);
4096 if (!ret)
4097 xhci_alloc_dev(hcd, udev);
4098 kfree(command->completion);
4099 kfree(command);
4100 return -EPROTO;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004101 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004102 dev_warn(&udev->dev,
4103 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08004104 ret = -ENODEV;
4105 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004106 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004107 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08004108 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004109 break;
4110 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004111 xhci_err(xhci,
4112 "ERROR: unexpected setup %s command completion code 0x%x.\n",
Mathias Nyman9ea18332014-05-08 19:26:02 +03004113 act, command->status);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004114 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004115 ret = -EINVAL;
4116 break;
4117 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004118 if (ret)
4119 goto out;
Sarah Sharpf7b2e402014-01-30 13:27:49 -08004120 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004121 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4122 "Op regs DCBAA ptr = %#016llx", temp_64);
4123 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4124 "Slot ID %d dcbaa entry @%p = %#016llx",
4125 udev->slot_id,
4126 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
4127 (unsigned long long)
4128 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
4129 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4130 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07004131 (unsigned long long)virt_dev->out_ctx->dma);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004132 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004133 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004134 /*
4135 * USB core uses address 1 for the roothubs, so we add one to the
4136 * address given back to us by the HC.
4137 */
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004138 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004139 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004140 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07004141 ctrl_ctx->add_flags = 0;
4142 ctrl_ctx->drop_flags = 0;
Jim Lin4998f1e2019-06-03 18:53:43 +08004143 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4144 udev->devaddr = (u8)(le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004145
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004146 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07004147 "Internal device address = %d",
4148 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004149out:
4150 mutex_unlock(&xhci->mutex);
Lu Baolu87e44f22016-11-11 15:13:30 +02004151 if (command) {
4152 kfree(command->completion);
4153 kfree(command);
4154 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004155 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004156}
4157
Lu Baolu39693842017-04-07 17:57:04 +03004158static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
Dan Williams48fc7db2013-12-05 17:07:27 -08004159{
4160 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
4161}
4162
Lu Baolu39693842017-04-07 17:57:04 +03004163static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
Dan Williams48fc7db2013-12-05 17:07:27 -08004164{
4165 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
4166}
4167
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004168/*
4169 * Transfer the port index into real index in the HW port status
4170 * registers. Caculate offset between the port's PORTSC register
4171 * and port status base. Divide the number of per port register
4172 * to get the real index. The raw port number bases 1.
4173 */
4174int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
4175{
Mathias Nyman38986ff2018-05-21 16:40:01 +03004176 struct xhci_hub *rhub;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004177
Mathias Nyman38986ff2018-05-21 16:40:01 +03004178 rhub = xhci_get_rhub(hcd);
4179 return rhub->ports[port1 - 1]->hw_portnum + 1;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004180}
4181
Mathias Nymana558ccd2013-05-23 17:14:30 +03004182/*
4183 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
4184 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
4185 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07004186static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03004187 struct usb_device *udev, u16 max_exit_latency)
4188{
4189 struct xhci_virt_device *virt_dev;
4190 struct xhci_command *command;
4191 struct xhci_input_control_ctx *ctrl_ctx;
4192 struct xhci_slot_ctx *slot_ctx;
4193 unsigned long flags;
4194 int ret;
4195
4196 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nyman96044692014-09-11 13:55:50 +03004197
4198 virt_dev = xhci->devs[udev->slot_id];
4199
4200 /*
4201 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
4202 * xHC was re-initialized. Exit latency will be set later after
4203 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
4204 */
4205
4206 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004207 spin_unlock_irqrestore(&xhci->lock, flags);
4208 return 0;
4209 }
4210
4211 /* Attempt to issue an Evaluate Context command to change the MEL. */
Mathias Nymana558ccd2013-05-23 17:14:30 +03004212 command = xhci->lpm_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02004213 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004214 if (!ctrl_ctx) {
4215 spin_unlock_irqrestore(&xhci->lock, flags);
4216 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4217 __func__);
4218 return -ENOMEM;
4219 }
4220
Mathias Nymana558ccd2013-05-23 17:14:30 +03004221 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4222 spin_unlock_irqrestore(&xhci->lock, flags);
4223
Mathias Nymana558ccd2013-05-23 17:14:30 +03004224 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4225 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4226 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4227 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
Mathias Nyman4801d4ea2014-11-27 18:19:15 +02004228 slot_ctx->dev_state = 0;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004229
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03004230 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4231 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03004232
4233 /* Issue and wait for the evaluate context command. */
4234 ret = xhci_configure_endpoint(xhci, udev, command,
4235 true, true);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004236
4237 if (!ret) {
4238 spin_lock_irqsave(&xhci->lock, flags);
4239 virt_dev->current_mel = max_exit_latency;
4240 spin_unlock_irqrestore(&xhci->lock, flags);
4241 }
4242 return ret;
4243}
4244
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004245#ifdef CONFIG_PM
Andiry Xu95743232011-09-23 14:19:51 -07004246
4247/* BESL to HIRD Encoding array for USB2 LPM */
4248static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4249 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4250
4251/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08004252static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4253 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07004254{
Andiry Xuf99298b2011-12-12 16:45:28 +08004255 int u2del, besl, besl_host;
4256 int besl_device = 0;
4257 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004258
Andiry Xuf99298b2011-12-12 16:45:28 +08004259 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4260 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4261
4262 if (field & USB_BESL_SUPPORT) {
4263 for (besl_host = 0; besl_host < 16; besl_host++) {
4264 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004265 break;
4266 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004267 /* Use baseline BESL value as default */
4268 if (field & USB_BESL_BASELINE_VALID)
4269 besl_device = USB_GET_BESL_BASELINE(field);
4270 else if (field & USB_BESL_DEEP_VALID)
4271 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004272 } else {
4273 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004274 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004275 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004276 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004277 }
4278
Andiry Xuf99298b2011-12-12 16:45:28 +08004279 besl = besl_host + besl_device;
4280 if (besl > 15)
4281 besl = 15;
4282
4283 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004284}
4285
Mathias Nymana558ccd2013-05-23 17:14:30 +03004286/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4287static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4288{
4289 u32 field;
4290 int l1;
4291 int besld = 0;
4292 int hirdm = 0;
4293
4294 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4295
4296 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004297 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004298
4299 /* device has preferred BESLD */
4300 if (field & USB_BESL_DEEP_VALID) {
4301 besld = USB_GET_BESL_DEEP(field);
4302 hirdm = 1;
4303 }
4304
4305 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4306}
4307
Lu Baolu39693842017-04-07 17:57:04 +03004308static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
Andiry Xu65580b432011-09-23 14:19:52 -07004309 struct usb_device *udev, int enable)
4310{
4311 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nyman38986ff2018-05-21 16:40:01 +03004312 struct xhci_port **ports;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004313 __le32 __iomem *pm_addr, *hlpm_addr;
4314 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004315 unsigned int port_num;
4316 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004317 int hird, exit_latency;
4318 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004319
Mathias Nymanb50107b2015-10-01 18:40:38 +03004320 if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
Andiry Xu65580b432011-09-23 14:19:52 -07004321 !udev->lpm_capable)
4322 return -EPERM;
4323
4324 if (!udev->parent || udev->parent->parent ||
4325 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4326 return -EPERM;
4327
4328 if (udev->usb2_hw_lpm_capable != 1)
4329 return -EPERM;
4330
4331 spin_lock_irqsave(&xhci->lock, flags);
4332
Mathias Nyman38986ff2018-05-21 16:40:01 +03004333 ports = xhci->usb2_rhub.ports;
Andiry Xu65580b432011-09-23 14:19:52 -07004334 port_num = udev->portnum - 1;
Mathias Nyman38986ff2018-05-21 16:40:01 +03004335 pm_addr = ports[port_num]->addr + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004336 pm_val = readl(pm_addr);
Mathias Nyman38986ff2018-05-21 16:40:01 +03004337 hlpm_addr = ports[port_num]->addr + PORTHLPMC;
Andiry Xu65580b432011-09-23 14:19:52 -07004338
4339 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
Lin Wang654a55d2014-05-08 19:25:54 +03004340 enable ? "enable" : "disable", port_num + 1);
Andiry Xu65580b432011-09-23 14:19:52 -07004341
Thang Q. Nguyen4750bc72017-10-05 11:21:37 +03004342 if (enable && !(xhci->quirks & XHCI_HW_LPM_DISABLE)) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004343 /* Host supports BESL timeout instead of HIRD */
4344 if (udev->usb2_hw_lpm_besl_capable) {
4345 /* if device doesn't have a preferred BESL value use a
4346 * default one which works with mixed HIRD and BESL
4347 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4348 */
Carsten Schmid7aa1bb22019-05-22 14:33:59 +03004349 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004350 if ((field & USB_BESL_SUPPORT) &&
4351 (field & USB_BESL_BASELINE_VALID))
4352 hird = USB_GET_BESL_BASELINE(field);
4353 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004354 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004355
4356 exit_latency = xhci_besl_encoding[hird];
4357 spin_unlock_irqrestore(&xhci->lock, flags);
4358
4359 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4360 * input context for link powermanagement evaluate
4361 * context commands. It is protected by hcd->bandwidth
4362 * mutex and is shared by all devices. We need to set
4363 * the max ext latency in USB 2 BESL LPM as well, so
4364 * use the same mutex and xhci_change_max_exit_latency()
4365 */
4366 mutex_lock(hcd->bandwidth_mutex);
4367 ret = xhci_change_max_exit_latency(xhci, udev,
4368 exit_latency);
4369 mutex_unlock(hcd->bandwidth_mutex);
4370
4371 if (ret < 0)
4372 return ret;
4373 spin_lock_irqsave(&xhci->lock, flags);
4374
4375 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004376 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004377 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004378 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004379 } else {
4380 hird = xhci_calculate_hird_besl(xhci, udev);
4381 }
4382
4383 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004384 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004385 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004386 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004387 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004388 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004389 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004390 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004391 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004392 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004393 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004394 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004395 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004396 if (udev->usb2_hw_lpm_besl_capable) {
4397 spin_unlock_irqrestore(&xhci->lock, flags);
4398 mutex_lock(hcd->bandwidth_mutex);
4399 xhci_change_max_exit_latency(xhci, udev, 0);
4400 mutex_unlock(hcd->bandwidth_mutex);
4401 return 0;
4402 }
Andiry Xu65580b432011-09-23 14:19:52 -07004403 }
4404
4405 spin_unlock_irqrestore(&xhci->lock, flags);
4406 return 0;
4407}
4408
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004409/* check if a usb2 port supports a given extened capability protocol
4410 * only USB2 ports extended protocol capability values are cached.
4411 * Return 1 if capability is supported
4412 */
4413static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4414 unsigned capability)
4415{
4416 u32 port_offset, port_count;
4417 int i;
4418
4419 for (i = 0; i < xhci->num_ext_caps; i++) {
4420 if (xhci->ext_caps[i] & capability) {
4421 /* port offsets starts at 1 */
4422 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4423 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4424 if (port >= port_offset &&
4425 port < port_offset + port_count)
4426 return 1;
4427 }
4428 }
4429 return 0;
4430}
4431
Lu Baolu39693842017-04-07 17:57:04 +03004432static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004433{
4434 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004435 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004436
Zeng Taof1fd62a2018-12-07 16:19:29 +02004437 if (hcd->speed >= HCD_USB3 || !udev->lpm_capable)
Sarah Sharpde68bab2013-09-30 17:26:28 +03004438 return 0;
4439
4440 /* we only support lpm for non-hub device connected to root hub yet */
4441 if (!udev->parent || udev->parent->parent ||
4442 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4443 return 0;
4444
4445 if (xhci->hw_lpm_support == 1 &&
4446 xhci_check_usb2_port_capability(
4447 xhci, portnum, XHCI_HLC)) {
4448 udev->usb2_hw_lpm_capable = 1;
4449 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4450 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4451 if (xhci_check_usb2_port_capability(xhci, portnum,
4452 XHCI_BLC))
4453 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004454 }
4455
4456 return 0;
4457}
4458
Sarah Sharp3b3db022012-05-09 10:55:03 -07004459/*---------------------- USB 3.0 Link PM functions ------------------------*/
4460
Sarah Sharpe3567d22012-05-16 13:36:24 -07004461/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4462static unsigned long long xhci_service_interval_to_ns(
4463 struct usb_endpoint_descriptor *desc)
4464{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004465 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004466}
4467
Sarah Sharp3b3db022012-05-09 10:55:03 -07004468static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4469 enum usb3_link_state state)
4470{
4471 unsigned long long sel;
4472 unsigned long long pel;
4473 unsigned int max_sel_pel;
4474 char *state_name;
4475
4476 switch (state) {
4477 case USB3_LPM_U1:
4478 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4479 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4480 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4481 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4482 state_name = "U1";
4483 break;
4484 case USB3_LPM_U2:
4485 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4486 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4487 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4488 state_name = "U2";
4489 break;
4490 default:
4491 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4492 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004493 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004494 }
4495
4496 if (sel <= max_sel_pel && pel <= max_sel_pel)
4497 return USB3_LPM_DEVICE_INITIATED;
4498
4499 if (sel > max_sel_pel)
4500 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4501 "due to long SEL %llu ms\n",
4502 state_name, sel);
4503 else
4504 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004505 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004506 state_name, pel);
4507 return USB3_LPM_DISABLED;
4508}
4509
Pratyush Anand9502c462014-07-04 17:01:23 +03004510/* The U1 timeout should be the maximum of the following values:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004511 * - For control endpoints, U1 system exit latency (SEL) * 3
4512 * - For bulk endpoints, U1 SEL * 5
4513 * - For interrupt endpoints:
4514 * - Notification EPs, U1 SEL * 3
4515 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4516 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4517 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004518static unsigned long long xhci_calculate_intel_u1_timeout(
4519 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004520 struct usb_endpoint_descriptor *desc)
4521{
4522 unsigned long long timeout_ns;
4523 int ep_type;
4524 int intr_type;
4525
4526 ep_type = usb_endpoint_type(desc);
4527 switch (ep_type) {
4528 case USB_ENDPOINT_XFER_CONTROL:
4529 timeout_ns = udev->u1_params.sel * 3;
4530 break;
4531 case USB_ENDPOINT_XFER_BULK:
4532 timeout_ns = udev->u1_params.sel * 5;
4533 break;
4534 case USB_ENDPOINT_XFER_INT:
4535 intr_type = usb_endpoint_interrupt_type(desc);
4536 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4537 timeout_ns = udev->u1_params.sel * 3;
4538 break;
4539 }
4540 /* Otherwise the calculation is the same as isoc eps */
Gustavo A. R. Silva7d864992017-10-25 13:49:01 -05004541 /* fall through */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004542 case USB_ENDPOINT_XFER_ISOC:
4543 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004544 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004545 if (timeout_ns < udev->u1_params.sel * 2)
4546 timeout_ns = udev->u1_params.sel * 2;
4547 break;
4548 default:
4549 return 0;
4550 }
4551
Pratyush Anand9502c462014-07-04 17:01:23 +03004552 return timeout_ns;
4553}
4554
4555/* Returns the hub-encoded U1 timeout value. */
4556static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4557 struct usb_device *udev,
4558 struct usb_endpoint_descriptor *desc)
4559{
4560 unsigned long long timeout_ns;
4561
Mathias Nyman0472bf02018-12-05 14:22:39 +02004562 /* Prevent U1 if service interval is shorter than U1 exit latency */
4563 if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4564 if (xhci_service_interval_to_ns(desc) <= udev->u1_params.mel) {
4565 dev_dbg(&udev->dev, "Disable U1, ESIT shorter than exit latency\n");
4566 return USB3_LPM_DISABLED;
4567 }
4568 }
4569
Pratyush Anand9502c462014-07-04 17:01:23 +03004570 if (xhci->quirks & XHCI_INTEL_HOST)
4571 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4572 else
4573 timeout_ns = udev->u1_params.sel;
4574
4575 /* The U1 timeout is encoded in 1us intervals.
4576 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4577 */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004578 if (timeout_ns == USB3_LPM_DISABLED)
Pratyush Anand9502c462014-07-04 17:01:23 +03004579 timeout_ns = 1;
4580 else
4581 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004582
4583 /* If the necessary timeout value is bigger than what we can set in the
4584 * USB 3.0 hub, we have to disable hub-initiated U1.
4585 */
4586 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4587 return timeout_ns;
4588 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4589 "due to long timeout %llu ms\n", timeout_ns);
4590 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4591}
4592
Pratyush Anand9502c462014-07-04 17:01:23 +03004593/* The U2 timeout should be the maximum of:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004594 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4595 * - largest bInterval of any active periodic endpoint (to avoid going
4596 * into lower power link states between intervals).
4597 * - the U2 Exit Latency of the device
4598 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004599static unsigned long long xhci_calculate_intel_u2_timeout(
4600 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004601 struct usb_endpoint_descriptor *desc)
4602{
4603 unsigned long long timeout_ns;
4604 unsigned long long u2_del_ns;
4605
4606 timeout_ns = 10 * 1000 * 1000;
4607
4608 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4609 (xhci_service_interval_to_ns(desc) > timeout_ns))
4610 timeout_ns = xhci_service_interval_to_ns(desc);
4611
Oliver Neukum966e7a82012-10-17 12:17:50 +02004612 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004613 if (u2_del_ns > timeout_ns)
4614 timeout_ns = u2_del_ns;
4615
Pratyush Anand9502c462014-07-04 17:01:23 +03004616 return timeout_ns;
4617}
4618
4619/* Returns the hub-encoded U2 timeout value. */
4620static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4621 struct usb_device *udev,
4622 struct usb_endpoint_descriptor *desc)
4623{
4624 unsigned long long timeout_ns;
4625
Mathias Nyman0472bf02018-12-05 14:22:39 +02004626 /* Prevent U2 if service interval is shorter than U2 exit latency */
4627 if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4628 if (xhci_service_interval_to_ns(desc) <= udev->u2_params.mel) {
4629 dev_dbg(&udev->dev, "Disable U2, ESIT shorter than exit latency\n");
4630 return USB3_LPM_DISABLED;
4631 }
4632 }
4633
Pratyush Anand9502c462014-07-04 17:01:23 +03004634 if (xhci->quirks & XHCI_INTEL_HOST)
4635 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4636 else
4637 timeout_ns = udev->u2_params.sel;
4638
Sarah Sharpe3567d22012-05-16 13:36:24 -07004639 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004640 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004641 /* If the necessary timeout value is bigger than what we can set in the
4642 * USB 3.0 hub, we have to disable hub-initiated U2.
4643 */
4644 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4645 return timeout_ns;
4646 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4647 "due to long timeout %llu ms\n", timeout_ns);
4648 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4649}
4650
Sarah Sharp3b3db022012-05-09 10:55:03 -07004651static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4652 struct usb_device *udev,
4653 struct usb_endpoint_descriptor *desc,
4654 enum usb3_link_state state,
4655 u16 *timeout)
4656{
Pratyush Anand9502c462014-07-04 17:01:23 +03004657 if (state == USB3_LPM_U1)
4658 return xhci_calculate_u1_timeout(xhci, udev, desc);
4659 else if (state == USB3_LPM_U2)
4660 return xhci_calculate_u2_timeout(xhci, udev, desc);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004661
Sarah Sharp3b3db022012-05-09 10:55:03 -07004662 return USB3_LPM_DISABLED;
4663}
4664
4665static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4666 struct usb_device *udev,
4667 struct usb_endpoint_descriptor *desc,
4668 enum usb3_link_state state,
4669 u16 *timeout)
4670{
4671 u16 alt_timeout;
4672
4673 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4674 desc, state, timeout);
4675
4676 /* If we found we can't enable hub-initiated LPM, or
4677 * the U1 or U2 exit latency was too high to allow
4678 * device-initiated LPM as well, just stop searching.
4679 */
4680 if (alt_timeout == USB3_LPM_DISABLED ||
4681 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4682 *timeout = alt_timeout;
4683 return -E2BIG;
4684 }
4685 if (alt_timeout > *timeout)
4686 *timeout = alt_timeout;
4687 return 0;
4688}
4689
4690static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4691 struct usb_device *udev,
4692 struct usb_host_interface *alt,
4693 enum usb3_link_state state,
4694 u16 *timeout)
4695{
4696 int j;
4697
4698 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4699 if (xhci_update_timeout_for_endpoint(xhci, udev,
4700 &alt->endpoint[j].desc, state, timeout))
4701 return -E2BIG;
4702 continue;
4703 }
4704 return 0;
4705}
4706
Sarah Sharpe3567d22012-05-16 13:36:24 -07004707static int xhci_check_intel_tier_policy(struct usb_device *udev,
4708 enum usb3_link_state state)
4709{
4710 struct usb_device *parent;
4711 unsigned int num_hubs;
4712
4713 if (state == USB3_LPM_U2)
4714 return 0;
4715
4716 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4717 for (parent = udev->parent, num_hubs = 0; parent->parent;
4718 parent = parent->parent)
4719 num_hubs++;
4720
4721 if (num_hubs < 2)
4722 return 0;
4723
4724 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4725 " below second-tier hub.\n");
4726 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4727 "to decrease power consumption.\n");
4728 return -E2BIG;
4729}
4730
Sarah Sharp3b3db022012-05-09 10:55:03 -07004731static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4732 struct usb_device *udev,
4733 enum usb3_link_state state)
4734{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004735 if (xhci->quirks & XHCI_INTEL_HOST)
4736 return xhci_check_intel_tier_policy(udev, state);
Pratyush Anand9502c462014-07-04 17:01:23 +03004737 else
4738 return 0;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004739}
4740
4741/* Returns the U1 or U2 timeout that should be enabled.
4742 * If the tier check or timeout setting functions return with a non-zero exit
4743 * code, that means the timeout value has been finalized and we shouldn't look
4744 * at any more endpoints.
4745 */
4746static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4747 struct usb_device *udev, enum usb3_link_state state)
4748{
4749 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4750 struct usb_host_config *config;
4751 char *state_name;
4752 int i;
4753 u16 timeout = USB3_LPM_DISABLED;
4754
4755 if (state == USB3_LPM_U1)
4756 state_name = "U1";
4757 else if (state == USB3_LPM_U2)
4758 state_name = "U2";
4759 else {
4760 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4761 state);
4762 return timeout;
4763 }
4764
4765 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4766 return timeout;
4767
4768 /* Gather some information about the currently installed configuration
4769 * and alternate interface settings.
4770 */
4771 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4772 state, &timeout))
4773 return timeout;
4774
4775 config = udev->actconfig;
4776 if (!config)
4777 return timeout;
4778
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004779 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004780 struct usb_driver *driver;
4781 struct usb_interface *intf = config->interface[i];
4782
4783 if (!intf)
4784 continue;
4785
4786 /* Check if any currently bound drivers want hub-initiated LPM
4787 * disabled.
4788 */
4789 if (intf->dev.driver) {
4790 driver = to_usb_driver(intf->dev.driver);
4791 if (driver && driver->disable_hub_initiated_lpm) {
4792 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4793 "at request of driver %s\n",
4794 state_name, driver->name);
4795 return xhci_get_timeout_no_hub_lpm(udev, state);
4796 }
4797 }
4798
4799 /* Not sure how this could happen... */
4800 if (!intf->cur_altsetting)
4801 continue;
4802
4803 if (xhci_update_timeout_for_interface(xhci, udev,
4804 intf->cur_altsetting,
4805 state, &timeout))
4806 return timeout;
4807 }
4808 return timeout;
4809}
4810
Sarah Sharp3b3db022012-05-09 10:55:03 -07004811static int calculate_max_exit_latency(struct usb_device *udev,
4812 enum usb3_link_state state_changed,
4813 u16 hub_encoded_timeout)
4814{
4815 unsigned long long u1_mel_us = 0;
4816 unsigned long long u2_mel_us = 0;
4817 unsigned long long mel_us = 0;
4818 bool disabling_u1;
4819 bool disabling_u2;
4820 bool enabling_u1;
4821 bool enabling_u2;
4822
4823 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4824 hub_encoded_timeout == USB3_LPM_DISABLED);
4825 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4826 hub_encoded_timeout == USB3_LPM_DISABLED);
4827
4828 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4829 hub_encoded_timeout != USB3_LPM_DISABLED);
4830 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4831 hub_encoded_timeout != USB3_LPM_DISABLED);
4832
4833 /* If U1 was already enabled and we're not disabling it,
4834 * or we're going to enable U1, account for the U1 max exit latency.
4835 */
4836 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4837 enabling_u1)
4838 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4839 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4840 enabling_u2)
4841 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4842
4843 if (u1_mel_us > u2_mel_us)
4844 mel_us = u1_mel_us;
4845 else
4846 mel_us = u2_mel_us;
4847 /* xHCI host controller max exit latency field is only 16 bits wide. */
4848 if (mel_us > MAX_EXIT) {
4849 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4850 "is too big.\n", mel_us);
4851 return -E2BIG;
4852 }
4853 return mel_us;
4854}
4855
4856/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
Lu Baolu39693842017-04-07 17:57:04 +03004857static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharp3b3db022012-05-09 10:55:03 -07004858 struct usb_device *udev, enum usb3_link_state state)
4859{
4860 struct xhci_hcd *xhci;
4861 u16 hub_encoded_timeout;
4862 int mel;
4863 int ret;
4864
4865 xhci = hcd_to_xhci(hcd);
4866 /* The LPM timeout values are pretty host-controller specific, so don't
4867 * enable hub-initiated timeouts unless the vendor has provided
4868 * information about their timeout algorithm.
4869 */
4870 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4871 !xhci->devs[udev->slot_id])
4872 return USB3_LPM_DISABLED;
4873
4874 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4875 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4876 if (mel < 0) {
4877 /* Max Exit Latency is too big, disable LPM. */
4878 hub_encoded_timeout = USB3_LPM_DISABLED;
4879 mel = 0;
4880 }
4881
4882 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4883 if (ret)
4884 return ret;
4885 return hub_encoded_timeout;
4886}
4887
Lu Baolu39693842017-04-07 17:57:04 +03004888static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharp3b3db022012-05-09 10:55:03 -07004889 struct usb_device *udev, enum usb3_link_state state)
4890{
4891 struct xhci_hcd *xhci;
4892 u16 mel;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004893
4894 xhci = hcd_to_xhci(hcd);
4895 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4896 !xhci->devs[udev->slot_id])
4897 return 0;
4898
4899 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
Saurabh Karajgaonkarf1cda542015-08-04 14:04:09 +00004900 return xhci_change_max_exit_latency(xhci, udev, mel);
Sarah Sharp3b3db022012-05-09 10:55:03 -07004901}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004902#else /* CONFIG_PM */
4903
Lu Baolu39693842017-04-07 17:57:04 +03004904static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004905 struct usb_device *udev, int enable)
4906{
4907 return 0;
4908}
4909
Lu Baolu39693842017-04-07 17:57:04 +03004910static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004911{
4912 return 0;
4913}
4914
Lu Baolu39693842017-04-07 17:57:04 +03004915static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004916 struct usb_device *udev, enum usb3_link_state state)
4917{
4918 return USB3_LPM_DISABLED;
4919}
4920
Lu Baolu39693842017-04-07 17:57:04 +03004921static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004922 struct usb_device *udev, enum usb3_link_state state)
4923{
4924 return 0;
4925}
4926#endif /* CONFIG_PM */
4927
Sarah Sharp3b3db022012-05-09 10:55:03 -07004928/*-------------------------------------------------------------------------*/
4929
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004930/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4931 * internal data structures for the device.
4932 */
Lu Baolu39693842017-04-07 17:57:04 +03004933static int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004934 struct usb_tt *tt, gfp_t mem_flags)
4935{
4936 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4937 struct xhci_virt_device *vdev;
4938 struct xhci_command *config_cmd;
4939 struct xhci_input_control_ctx *ctrl_ctx;
4940 struct xhci_slot_ctx *slot_ctx;
4941 unsigned long flags;
4942 unsigned think_time;
4943 int ret;
4944
4945 /* Ignore root hubs */
4946 if (!hdev->parent)
4947 return 0;
4948
4949 vdev = xhci->devs[hdev->slot_id];
4950 if (!vdev) {
4951 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4952 return -EINVAL;
4953 }
Lu Baolu74e0b562017-04-07 17:57:05 +03004954
Mathias Nyman14d49b72017-12-08 17:59:07 +02004955 config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
Lu Baolu74e0b562017-04-07 17:57:05 +03004956 if (!config_cmd)
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004957 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +03004958
Lin Wang4daf9df2015-01-09 16:06:31 +02004959 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004960 if (!ctrl_ctx) {
4961 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4962 __func__);
4963 xhci_free_command(xhci, config_cmd);
4964 return -ENOMEM;
4965 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004966
4967 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004968 if (hdev->speed == USB_SPEED_HIGH &&
4969 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4970 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4971 xhci_free_command(xhci, config_cmd);
4972 spin_unlock_irqrestore(&xhci->lock, flags);
4973 return -ENOMEM;
4974 }
4975
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004976 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004977 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004978 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004979 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004980 /*
4981 * refer to section 6.2.2: MTT should be 0 for full speed hub,
4982 * but it may be already set to 1 when setup an xHCI virtual
4983 * device, so clear it anyway.
4984 */
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004985 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004986 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004987 else if (hdev->speed == USB_SPEED_FULL)
4988 slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
4989
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004990 if (xhci->hci_version > 0x95) {
4991 xhci_dbg(xhci, "xHCI version %x needs hub "
4992 "TT think time and number of ports\n",
4993 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004994 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004995 /* Set TT think time - convert from ns to FS bit times.
4996 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4997 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004998 *
4999 * xHCI 1.0: this field shall be 0 if the device is not a
5000 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005001 */
5002 think_time = tt->think_time;
5003 if (think_time != 0)
5004 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08005005 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
5006 slot_ctx->tt_info |=
5007 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005008 } else {
5009 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
5010 "TT think time or number of ports\n",
5011 (unsigned int) xhci->hci_version);
5012 }
5013 slot_ctx->dev_state = 0;
5014 spin_unlock_irqrestore(&xhci->lock, flags);
5015
5016 xhci_dbg(xhci, "Set up %s for hub device.\n",
5017 (xhci->hci_version > 0x95) ?
5018 "configure endpoint" : "evaluate context");
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005019
5020 /* Issue and wait for the configure endpoint or
5021 * evaluate context command.
5022 */
5023 if (xhci->hci_version > 0x95)
5024 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5025 false, false);
5026 else
5027 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5028 true, false);
5029
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005030 xhci_free_command(xhci, config_cmd);
5031 return ret;
5032}
5033
Lu Baolu39693842017-04-07 17:57:04 +03005034static int xhci_get_frame(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005035{
5036 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5037 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005038 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005039}
5040
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005041int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
5042{
5043 struct xhci_hcd *xhci;
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +08005044 /*
5045 * TODO: Check with DWC3 clients for sysdev according to
5046 * quirks
5047 */
5048 struct device *dev = hcd->self.sysdev;
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005049 unsigned int minor_rev;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005050 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005051
Sarah Sharp1386ff72014-01-31 11:45:02 -08005052 /* Accept arbitrarily long scatter-gather lists */
5053 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08005054
Mathias Nymane2ed5112014-03-07 17:06:57 +02005055 /* support to build packet from discontinuous buffers */
5056 hcd->self.no_sg_constraint = 1;
5057
Hans de Goede19181bc2012-07-04 09:18:02 +02005058 /* XHCI controllers don't stop the ep queue on short packets :| */
5059 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005060
Mathias Nymanb50107b2015-10-01 18:40:38 +03005061 xhci = hcd_to_xhci(hcd);
5062
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005063 if (usb_hcd_is_primary_hcd(hcd)) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005064 xhci->main_hcd = hcd;
Mathias Nyman9ea95ec2018-05-21 16:39:53 +03005065 xhci->usb2_rhub.hcd = hcd;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005066 /* Mark the first roothub as being USB 2.0.
5067 * The xHCI driver will register the USB 3.0 roothub.
5068 */
5069 hcd->speed = HCD_USB2;
5070 hcd->self.root_hub->speed = USB_SPEED_HIGH;
5071 /*
5072 * USB 2.0 roothub under xHCI has an integrated TT,
5073 * (rate matching hub) as opposed to having an OHCI/UHCI
5074 * companion controller.
5075 */
5076 hcd->has_tt = 1;
5077 } else {
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005078 /*
5079 * Some 3.1 hosts return sbrn 0x30, use xhci supported protocol
Mathias Nymanddd57982019-06-18 17:27:48 +03005080 * minor revision instead of sbrn. Minor revision is a two digit
5081 * BCD containing minor and sub-minor numbers, only show minor.
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005082 */
Mathias Nymanddd57982019-06-18 17:27:48 +03005083 minor_rev = xhci->usb3_rhub.min_rev / 0x10;
5084
5085 switch (minor_rev) {
5086 case 2:
5087 hcd->speed = HCD_USB32;
5088 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
5089 hcd->self.root_hub->rx_lanes = 2;
5090 hcd->self.root_hub->tx_lanes = 2;
5091 break;
5092 case 1:
Mathias Nymanb50107b2015-10-01 18:40:38 +03005093 hcd->speed = HCD_USB31;
Mathias Nyman2c0e06f2016-01-25 15:30:45 +02005094 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
Mathias Nymanddd57982019-06-18 17:27:48 +03005095 break;
Mathias Nymanb50107b2015-10-01 18:40:38 +03005096 }
Mathias Nymanddd57982019-06-18 17:27:48 +03005097 xhci_info(xhci, "Host supports USB 3.%x %sSuperSpeed\n",
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005098 minor_rev,
Mathias Nymanddd57982019-06-18 17:27:48 +03005099 minor_rev ? "Enhanced " : "");
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005100
Mathias Nyman9ea95ec2018-05-21 16:39:53 +03005101 xhci->usb3_rhub.hcd = hcd;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005102 /* xHCI private pointer was set in xhci_pci_probe for the second
5103 * registered roothub.
5104 */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005105 return 0;
5106 }
5107
Chris Bainbridgea00918d2015-05-19 16:30:51 +03005108 mutex_init(&xhci->mutex);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005109 xhci->cap_regs = hcd->regs;
5110 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005111 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005112 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005113 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005114 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005115 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
5116 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
5117 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
5118 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005119 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005120 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005121 if (xhci->hci_version > 0x100)
5122 xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005123
Mathias Nyman757de492016-06-01 18:09:10 +03005124 xhci->quirks |= quirks;
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01005125
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005126 get_quirks(dev, xhci);
5127
George Cherian07f3cb72013-07-01 10:59:12 +05305128 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
5129 * success event after a short transfer. This quirk will ignore such
5130 * spurious event.
5131 */
5132 if (xhci->hci_version > 0x96)
5133 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
5134
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005135 /* Make sure the HC is halted. */
5136 retval = xhci_halt(xhci);
5137 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005138 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005139
Marc Zyngier12de0a32018-05-23 18:41:37 +01005140 xhci_zero_64b_regs(xhci);
5141
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005142 xhci_dbg(xhci, "Resetting HCD\n");
5143 /* Reset the internal HC memory state and registers. */
5144 retval = xhci_reset(xhci);
5145 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005146 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005147 xhci_dbg(xhci, "Reset complete\n");
5148
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03005149 /*
5150 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
5151 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
5152 * address memory pointers actually. So, this driver clears the AC64
5153 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
5154 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
5155 */
5156 if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
5157 xhci->hcc_params &= ~BIT(0);
5158
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03005159 /* Set dma_mask and coherent_dma_mask to 64-bits,
5160 * if xHC supports 64-bit addressing */
5161 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
5162 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005163 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03005164 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Duc Dangfda182d2015-10-09 13:30:13 +03005165 } else {
5166 /*
5167 * This is to avoid error in cases where a 32-bit USB
5168 * controller is used on a 64-bit capable system.
5169 */
5170 retval = dma_set_mask(dev, DMA_BIT_MASK(32));
5171 if (retval)
5172 return retval;
5173 xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
5174 dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005175 }
5176
5177 xhci_dbg(xhci, "Calling HCD init\n");
5178 /* Initialize HCD and host controller data structures. */
5179 retval = xhci_init(hcd);
5180 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005181 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005182 xhci_dbg(xhci, "Called HCD init\n");
Hans de Goede99705092015-01-16 17:54:01 +02005183
Marc Zyngier36b68572018-05-23 18:41:36 +01005184 xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
Hans de Goede99705092015-01-16 17:54:01 +02005185 xhci->hcc_params, xhci->hci_version, xhci->quirks);
5186
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005187 return 0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005188}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03005189EXPORT_SYMBOL_GPL(xhci_gen_setup);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005190
Jim Linef513be2019-06-03 18:53:44 +08005191static void xhci_clear_tt_buffer_complete(struct usb_hcd *hcd,
5192 struct usb_host_endpoint *ep)
5193{
5194 struct xhci_hcd *xhci;
5195 struct usb_device *udev;
5196 unsigned int slot_id;
5197 unsigned int ep_index;
5198 unsigned long flags;
5199
5200 xhci = hcd_to_xhci(hcd);
5201 udev = (struct usb_device *)ep->hcpriv;
5202 slot_id = udev->slot_id;
5203 ep_index = xhci_get_endpoint_index(&ep->desc);
5204
5205 spin_lock_irqsave(&xhci->lock, flags);
5206 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_CLEARING_TT;
5207 xhci_ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
5208 spin_unlock_irqrestore(&xhci->lock, flags);
5209}
5210
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005211static const struct hc_driver xhci_hc_driver = {
5212 .description = "xhci-hcd",
5213 .product_desc = "xHCI Host Controller",
Yoshihiro Shimoda32479d42015-11-24 13:09:47 +02005214 .hcd_priv_size = sizeof(struct xhci_hcd),
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005215
5216 /*
5217 * generic hardware linkage
5218 */
5219 .irq = xhci_irq,
Christoph Hellwig7b81cb62019-08-16 08:24:32 +02005220 .flags = HCD_MEMORY | HCD_DMA | HCD_USB3 | HCD_SHARED,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005221
5222 /*
5223 * basic lifecycle operations
5224 */
5225 .reset = NULL, /* set in xhci_init_driver() */
5226 .start = xhci_run,
5227 .stop = xhci_stop,
5228 .shutdown = xhci_shutdown,
5229
5230 /*
5231 * managing i/o requests and associated device resources
5232 */
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03005233 .map_urb_for_dma = xhci_map_urb_for_dma,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005234 .urb_enqueue = xhci_urb_enqueue,
5235 .urb_dequeue = xhci_urb_dequeue,
5236 .alloc_dev = xhci_alloc_dev,
5237 .free_dev = xhci_free_dev,
5238 .alloc_streams = xhci_alloc_streams,
5239 .free_streams = xhci_free_streams,
5240 .add_endpoint = xhci_add_endpoint,
5241 .drop_endpoint = xhci_drop_endpoint,
5242 .endpoint_reset = xhci_endpoint_reset,
5243 .check_bandwidth = xhci_check_bandwidth,
5244 .reset_bandwidth = xhci_reset_bandwidth,
5245 .address_device = xhci_address_device,
5246 .enable_device = xhci_enable_device,
5247 .update_hub_device = xhci_update_hub_device,
5248 .reset_device = xhci_discover_or_reset_device,
5249
5250 /*
5251 * scheduling support
5252 */
5253 .get_frame_number = xhci_get_frame,
5254
5255 /*
5256 * root hub support
5257 */
5258 .hub_control = xhci_hub_control,
5259 .hub_status_data = xhci_hub_status_data,
5260 .bus_suspend = xhci_bus_suspend,
5261 .bus_resume = xhci_bus_resume,
Alan Stern8f9cc83c2018-06-08 16:59:57 -04005262 .get_resuming_ports = xhci_get_resuming_ports,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005263
5264 /*
5265 * call back when device connected and addressed
5266 */
5267 .update_device = xhci_update_device,
5268 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
5269 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
5270 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
5271 .find_raw_port_number = xhci_find_raw_port_number,
Jim Linef513be2019-06-03 18:53:44 +08005272 .clear_tt_buffer_complete = xhci_clear_tt_buffer_complete,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005273};
5274
Roger Quadroscd33a322015-05-29 17:01:46 +03005275void xhci_init_driver(struct hc_driver *drv,
5276 const struct xhci_driver_overrides *over)
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005277{
Roger Quadroscd33a322015-05-29 17:01:46 +03005278 BUG_ON(!over);
5279
5280 /* Copy the generic table to drv then apply the overrides */
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005281 *drv = xhci_hc_driver;
Roger Quadroscd33a322015-05-29 17:01:46 +03005282
5283 if (over) {
5284 drv->hcd_priv_size += over->extra_priv_size;
5285 if (over->reset)
5286 drv->reset = over->reset;
5287 if (over->start)
5288 drv->start = over->start;
5289 }
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005290}
5291EXPORT_SYMBOL_GPL(xhci_init_driver);
5292
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005293MODULE_DESCRIPTION(DRIVER_DESC);
5294MODULE_AUTHOR(DRIVER_AUTHOR);
5295MODULE_LICENSE("GPL");
5296
5297static int __init xhci_hcd_init(void)
5298{
Sarah Sharp98441972009-05-14 11:44:18 -07005299 /*
5300 * Check the compiler generated sizes of structures that must be laid
5301 * out in specific ways for hardware access.
5302 */
5303 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5304 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5305 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5306 /* xhci_device_control has eight fields, and also
5307 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5308 */
Sarah Sharp98441972009-05-14 11:44:18 -07005309 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5310 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5311 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005312 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
Sarah Sharp98441972009-05-14 11:44:18 -07005313 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5314 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5315 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Oliver Neukum1eaf35e2015-12-03 15:03:34 +01005316
5317 if (usb_disabled())
5318 return -ENODEV;
5319
Lu Baolu02b6fdc2017-10-05 11:21:39 +03005320 xhci_debugfs_create_root();
5321
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005322 return 0;
5323}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005324
5325/*
5326 * If an init function is provided, an exit function must also be provided
5327 * to allow module unload.
5328 */
Lu Baolu02b6fdc2017-10-05 11:21:39 +03005329static void __exit xhci_hcd_fini(void)
5330{
5331 xhci_debugfs_remove_root();
5332}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005333
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005334module_init(xhci_hcd_init);
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005335module_exit(xhci_hcd_fini);