blob: ef5702a450679a5c9585e0316450bb16b277a306 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
Sarah Sharp66d4ead2009-04-27 19:52:28 -07009 */
10
Dong Nguyen43b86af2010-07-21 16:56:08 -070011#include <linux/pci.h>
Andrey Smirnovf7fac172019-05-22 14:34:01 +030012#include <linux/iopoll.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070013#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070014#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070015#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070016#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050018#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010019#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070020
21#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030022#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020023#include "xhci-mtk.h"
Lu Baolu02b6fdc2017-10-05 11:21:39 +030024#include "xhci-debugfs.h"
Lu Baoludfba2172017-12-08 17:59:10 +020025#include "xhci-dbgcap.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026
27#define DRIVER_AUTHOR "Sarah Sharp"
28#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
29
Lu Baolua1377e52014-11-18 11:27:14 +020030#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31
Sarah Sharpb0567b32009-08-07 14:04:36 -070032/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
33static int link_quirk;
34module_param(link_quirk, int, S_IRUGO | S_IWUSR);
35MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
36
Marc Zyngier36b68572018-05-23 18:41:36 +010037static unsigned long long quirks;
38module_param(quirks, ullong, S_IRUGO);
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010039MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
40
Mathias Nyman49372132018-08-31 17:24:43 +030041static bool td_on_ring(struct xhci_td *td, struct xhci_ring *ring)
42{
43 struct xhci_segment *seg = ring->first_seg;
44
45 if (!td || !td->start_seg)
46 return false;
47 do {
48 if (seg == td->start_seg)
49 return true;
50 seg = seg->next;
51 } while (seg && seg != ring->first_seg);
52
53 return false;
54}
55
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070057 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070058 * @ptr: address of hc register to be read
59 * @mask: bits to look at in result of read
60 * @done: value of those bits when handshake succeeds
61 * @usec: timeout in microseconds
62 *
63 * Returns negative errno, or zero on success
64 *
65 * Success happens when the "mask" bits have the specified value (hardware
66 * handshake done). There are two failure modes: "usec" have passed (major
67 * hardware flakeout), or the register reads as all-ones (hardware removed).
68 */
Lin Wangdc0b1772015-01-09 16:06:28 +020069int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070{
71 u32 result;
Andrey Smirnovf7fac172019-05-22 14:34:01 +030072 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -070073
Andrey Smirnovf7fac172019-05-22 14:34:01 +030074 ret = readl_poll_timeout_atomic(ptr, result,
75 (result & mask) == done ||
76 result == U32_MAX,
77 1, usec);
78 if (result == U32_MAX) /* card removed */
79 return -ENODEV;
80
81 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -070082}
83
84/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070085 * Disable interrupts and begin the xHCI halting process.
86 */
87void xhci_quiesce(struct xhci_hcd *xhci)
88{
89 u32 halted;
90 u32 cmd;
91 u32 mask;
92
93 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020094 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070095 if (!halted)
96 mask &= ~CMD_RUN;
97
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020098 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070099 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200100 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700101}
102
103/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700104 * Force HC into halt state.
105 *
106 * Disable any IRQs and clear the run/stop bit.
107 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800108 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700109 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700110 */
111int xhci_halt(struct xhci_hcd *xhci)
112{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800113 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300114 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700115 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700116
Lin Wangdc0b1772015-01-09 16:06:28 +0200117 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700118 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Mathias Nyman99154fd2016-11-11 15:13:11 +0200119 if (ret) {
120 xhci_warn(xhci, "Host halt failed, %d\n", ret);
121 return ret;
122 }
123 xhci->xhc_state |= XHCI_STATE_HALTED;
124 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800125 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700126}
127
128/*
Sarah Sharped074532010-05-24 13:25:21 -0700129 * Set the run bit and wait for the host to be running.
130 */
Guoqing Zhang26bba5c2017-04-07 17:56:53 +0300131int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700132{
133 u32 temp;
134 int ret;
135
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200136 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700137 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300138 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700139 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200140 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700141
142 /*
143 * Wait for the HCHalted Status bit to be 0 to indicate the host is
144 * running.
145 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200146 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700147 STS_HALT, 0, XHCI_MAX_HALT_USEC);
148 if (ret == -ETIMEDOUT)
149 xhci_err(xhci, "Host took too long to start, "
150 "waited %u microseconds.\n",
151 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800152 if (!ret)
Mathias Nyman98d74f92016-04-08 16:25:10 +0300153 /* clear state flags. Including dying, halted or removing */
154 xhci->xhc_state = 0;
Roger Quadrose5bfeab2015-09-21 17:46:13 +0300155
Sarah Sharped074532010-05-24 13:25:21 -0700156 return ret;
157}
158
159/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800160 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700161 *
162 * This resets pipelines, timers, counters, state machines, etc.
163 * Transactions will be terminated immediately, and operational registers
164 * will be set to their defaults.
165 */
166int xhci_reset(struct xhci_hcd *xhci)
167{
168 u32 command;
169 u32 state;
Mathias Nymanf6187f42018-12-07 16:19:30 +0200170 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700171
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200172 state = readl(&xhci->op_regs->status);
Mathias Nymanc11ae032016-11-11 15:13:12 +0200173
174 if (state == ~(u32)0) {
175 xhci_warn(xhci, "Host not accessible, reset failed.\n");
176 return -ENODEV;
177 }
178
Sarah Sharpd3512f62009-07-27 12:03:50 -0700179 if ((state & STS_HALT) == 0) {
180 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
181 return 0;
182 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700183
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300184 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200185 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700186 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200187 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700188
Rajmohan Mania5964392015-11-18 10:48:20 +0200189 /* Existing Intel xHCI controllers require a delay of 1 mS,
190 * after setting the CMD_RESET bit, and before accessing any
191 * HC registers. This allows the HC to complete the
192 * reset operation and be ready for HC register access.
193 * Without this delay, the subsequent HC register access,
194 * may result in a system hang very rarely.
195 */
196 if (xhci->quirks & XHCI_INTEL_HOST)
197 udelay(1000);
198
Lin Wangdc0b1772015-01-09 16:06:28 +0200199 ret = xhci_handshake(&xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700200 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700201 if (ret)
202 return ret;
203
Jiahau Chang9da5a102017-07-20 14:48:27 +0300204 if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
205 usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));
206
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300207 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
208 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700209 /*
210 * xHCI cannot write to any doorbells or operational registers other
211 * than status until the "Controller Not Ready" flag is cleared.
212 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200213 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700214 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800215
Mathias Nymanf6187f42018-12-07 16:19:30 +0200216 xhci->usb2_rhub.bus_state.port_c_suspend = 0;
217 xhci->usb2_rhub.bus_state.suspended_ports = 0;
218 xhci->usb2_rhub.bus_state.resuming_ports = 0;
219 xhci->usb3_rhub.bus_state.port_c_suspend = 0;
220 xhci->usb3_rhub.bus_state.suspended_ports = 0;
221 xhci->usb3_rhub.bus_state.resuming_ports = 0;
Andiry Xuf370b992012-04-14 02:54:30 +0800222
223 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700224}
225
Marc Zyngier12de0a32018-05-23 18:41:37 +0100226static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
227{
228 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
229 int err, i;
230 u64 val;
231
232 /*
233 * Some Renesas controllers get into a weird state if they are
234 * reset while programmed with 64bit addresses (they will preserve
235 * the top half of the address in internal, non visible
236 * registers). You end up with half the address coming from the
237 * kernel, and the other half coming from the firmware. Also,
238 * changing the programming leads to extra accesses even if the
239 * controller is supposed to be halted. The controller ends up with
240 * a fatal fault, and is then ripe for being properly reset.
241 *
242 * Special care is taken to only apply this if the device is behind
243 * an iommu. Doing anything when there is no iommu is definitely
244 * unsafe...
245 */
Joerg Roedel05afde12018-11-30 13:16:38 +0100246 if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !device_iommu_mapped(dev))
Marc Zyngier12de0a32018-05-23 18:41:37 +0100247 return;
248
249 xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");
250
251 /* Clear HSEIE so that faults do not get signaled */
252 val = readl(&xhci->op_regs->command);
253 val &= ~CMD_HSEIE;
254 writel(val, &xhci->op_regs->command);
255
256 /* Clear HSE (aka FATAL) */
257 val = readl(&xhci->op_regs->status);
258 val |= STS_FATAL;
259 writel(val, &xhci->op_regs->status);
260
261 /* Now zero the registers, and brace for impact */
262 val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
263 if (upper_32_bits(val))
264 xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
265 val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
266 if (upper_32_bits(val))
267 xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
268
269 for (i = 0; i < HCS_MAX_INTRS(xhci->hcs_params1); i++) {
270 struct xhci_intr_reg __iomem *ir;
271
272 ir = &xhci->run_regs->ir_set[i];
273 val = xhci_read_64(xhci, &ir->erst_base);
274 if (upper_32_bits(val))
275 xhci_write_64(xhci, 0, &ir->erst_base);
276 val= xhci_read_64(xhci, &ir->erst_dequeue);
277 if (upper_32_bits(val))
278 xhci_write_64(xhci, 0, &ir->erst_dequeue);
279 }
280
281 /* Wait for the fault to appear. It will be cleared on reset */
282 err = xhci_handshake(&xhci->op_regs->status,
283 STS_FATAL, STS_FATAL,
284 XHCI_MAX_HALT_USEC);
285 if (!err)
286 xhci_info(xhci, "Fault detected\n");
287}
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300288
yuan linyu2c93e792017-02-25 19:20:55 +0800289#ifdef CONFIG_USB_PCI
Dong Nguyen43b86af2010-07-21 16:56:08 -0700290/*
291 * Set up MSI
292 */
293static int xhci_setup_msi(struct xhci_hcd *xhci)
294{
295 int ret;
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800296 /*
297 * TODO:Check with MSI Soc for sysdev
298 */
Dong Nguyen43b86af2010-07-21 16:56:08 -0700299 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
300
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300301 ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
302 if (ret < 0) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300303 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
304 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700305 return ret;
306 }
307
Alex Shi851ec162013-05-24 10:54:19 +0800308 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700309 0, "xhci_hcd", xhci_to_hcd(xhci));
310 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300311 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
312 "disable MSI interrupt");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300313 pci_free_irq_vectors(pdev);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700314 }
315
316 return ret;
317}
318
319/*
320 * Set up MSI-X
321 */
322static int xhci_setup_msix(struct xhci_hcd *xhci)
323{
324 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800325 struct usb_hcd *hcd = xhci_to_hcd(xhci);
326 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700327
328 /*
329 * calculate number of msi-x vectors supported.
330 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
331 * with max number of interrupters based on the xhci HCSPARAMS1.
332 * - num_online_cpus: maximum msi-x vectors per CPUs core.
333 * Add additional 1 vector to ensure always available interrupt.
334 */
335 xhci->msix_count = min(num_online_cpus() + 1,
336 HCS_MAX_INTRS(xhci->hcs_params1));
337
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300338 ret = pci_alloc_irq_vectors(pdev, xhci->msix_count, xhci->msix_count,
339 PCI_IRQ_MSIX);
340 if (ret < 0) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300341 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
342 "Failed to enable MSI-X");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300343 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700344 }
345
Dong Nguyen43b86af2010-07-21 16:56:08 -0700346 for (i = 0; i < xhci->msix_count; i++) {
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300347 ret = request_irq(pci_irq_vector(pdev, i), xhci_msi_irq, 0,
348 "xhci_hcd", xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700349 if (ret)
350 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700351 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700352
Andiry Xu00292272010-12-27 17:39:02 +0800353 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700354 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700355
356disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300357 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300358 while (--i >= 0)
359 free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
360 pci_free_irq_vectors(pdev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700361 return ret;
362}
363
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700364/* Free any IRQs and disable MSI-X */
365static void xhci_cleanup_msix(struct xhci_hcd *xhci)
366{
Andiry Xu00292272010-12-27 17:39:02 +0800367 struct usb_hcd *hcd = xhci_to_hcd(xhci);
368 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700369
Jack Pham90053552013-11-15 14:53:14 -0800370 if (xhci->quirks & XHCI_PLAT)
371 return;
372
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300373 /* return if using legacy interrupt */
374 if (hcd->irq > 0)
375 return;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700376
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300377 if (hcd->msix_enabled) {
378 int i;
379
380 for (i = 0; i < xhci->msix_count; i++)
381 free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700382 } else {
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300383 free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700384 }
385
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300386 pci_free_irq_vectors(pdev);
Andiry Xu00292272010-12-27 17:39:02 +0800387 hcd->msix_enabled = 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700388}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700389
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700390static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700391{
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300392 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700393
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300394 if (hcd->msix_enabled) {
395 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
396 int i;
397
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700398 for (i = 0; i < xhci->msix_count; i++)
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300399 synchronize_irq(pci_irq_vector(pdev, i));
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700400 }
401}
402
403static int xhci_try_enable_msi(struct usb_hcd *hcd)
404{
405 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700406 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700407 int ret;
408
Sarah Sharp52fb6122013-08-08 10:08:34 -0700409 /* The xhci platform device has set up IRQs through usb_add_hcd. */
410 if (xhci->quirks & XHCI_PLAT)
411 return 0;
412
413 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700414 /*
415 * Some Fresco Logic host controllers advertise MSI, but fail to
416 * generate interrupts. Don't even try to enable MSI.
417 */
418 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100419 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700420
421 /* unregister the legacy interrupt */
422 if (hcd->irq)
423 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200424 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700425
426 ret = xhci_setup_msix(xhci);
427 if (ret)
428 /* fall back to msi*/
429 ret = xhci_setup_msi(xhci);
430
Peter Chen6a29bee2017-05-17 18:32:02 +0300431 if (!ret) {
432 hcd->msi_enabled = 1;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700433 return 0;
Peter Chen6a29bee2017-05-17 18:32:02 +0300434 }
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700435
Sarah Sharp68d07f62012-02-13 16:25:57 -0800436 if (!pdev->irq) {
437 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
438 return -EINVAL;
439 }
440
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100441 legacy_irq:
Adrian Huang79699432014-02-27 11:26:03 +0000442 if (!strlen(hcd->irq_descr))
443 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
444 hcd->driver->description, hcd->self.busnum);
445
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700446 /* fall back to legacy interrupt*/
447 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
448 hcd->irq_descr, hcd);
449 if (ret) {
450 xhci_err(xhci, "request interrupt %d failed\n",
451 pdev->irq);
452 return ret;
453 }
454 hcd->irq = pdev->irq;
455 return 0;
456}
457
458#else
459
David Cohen01bb59e2014-04-25 19:20:16 +0300460static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700461{
462 return 0;
463}
464
David Cohen01bb59e2014-04-25 19:20:16 +0300465static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700466{
467}
468
David Cohen01bb59e2014-04-25 19:20:16 +0300469static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700470{
471}
472
473#endif
474
Kees Cooke99e88a2017-10-16 14:43:17 -0700475static void compliance_mode_recovery(struct timer_list *t)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500476{
477 struct xhci_hcd *xhci;
478 struct usb_hcd *hcd;
Mathias Nyman38986ff2018-05-21 16:40:01 +0300479 struct xhci_hub *rhub;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500480 u32 temp;
481 int i;
482
Kees Cooke99e88a2017-10-16 14:43:17 -0700483 xhci = from_timer(xhci, t, comp_mode_recovery_timer);
Mathias Nyman38986ff2018-05-21 16:40:01 +0300484 rhub = &xhci->usb3_rhub;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500485
Mathias Nyman38986ff2018-05-21 16:40:01 +0300486 for (i = 0; i < rhub->num_ports; i++) {
487 temp = readl(rhub->ports[i]->addr);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500488 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
489 /*
490 * Compliance Mode Detected. Letting USB Core
491 * handle the Warm Reset
492 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300493 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
494 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500495 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300496 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
497 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500498 hcd = xhci->shared_hcd;
499
500 if (hcd->state == HC_STATE_SUSPENDED)
501 usb_hcd_resume_root_hub(hcd);
502
503 usb_hcd_poll_rh_status(hcd);
504 }
505 }
506
Mathias Nyman38986ff2018-05-21 16:40:01 +0300507 if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500508 mod_timer(&xhci->comp_mode_recovery_timer,
509 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
510}
511
512/*
513 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
514 * that causes ports behind that hardware to enter compliance mode sometimes.
515 * The quirk creates a timer that polls every 2 seconds the link state of
516 * each host controller's port and recovers it by issuing a Warm reset
517 * if Compliance mode is detected, otherwise the port will become "dead" (no
518 * device connections or disconnections will be detected anymore). Becasue no
519 * status event is generated when entering compliance mode (per xhci spec),
520 * this quirk is needed on systems that have the failing hardware installed.
521 */
522static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
523{
524 xhci->port_status_u0 = 0;
Kees Cooke99e88a2017-10-16 14:43:17 -0700525 timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
526 0);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500527 xhci->comp_mode_recovery_timer.expires = jiffies +
528 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
529
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500530 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300531 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
532 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500533}
534
535/*
536 * This function identifies the systems that have installed the SN65LVPE502CP
537 * USB3.0 re-driver and that need the Compliance Mode Quirk.
538 * Systems:
539 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
540 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300541static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500542{
543 const char *dmi_product_name, *dmi_sys_vendor;
544
545 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
546 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530547 if (!dmi_product_name || !dmi_sys_vendor)
548 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500549
550 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
551 return false;
552
553 if (strstr(dmi_product_name, "Z420") ||
554 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500555 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600556 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500557 return true;
558
559 return false;
560}
561
562static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
563{
Mathias Nyman38986ff2018-05-21 16:40:01 +0300564 return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500565}
566
567
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700568/*
569 * Initialize memory for HCD and xHC (one-time init).
570 *
571 * Program the PAGESIZE register, initialize the device context array, create
572 * device contexts (?), set up a command ring segment (or two?), create event
573 * ring (one for now).
574 */
Lu Baolu39693842017-04-07 17:57:04 +0300575static int xhci_init(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700576{
577 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
578 int retval = 0;
579
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300580 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700581 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700582 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300583 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
584 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700585 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
586 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300587 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
588 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700589 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700590 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300591 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700592
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500593 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700594 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500595 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
596 compliance_mode_recovery_timer_init(xhci);
597 }
598
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700599 return retval;
600}
601
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700602/*-------------------------------------------------------------------------*/
603
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700604
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800605static int xhci_run_finished(struct xhci_hcd *xhci)
606{
607 if (xhci_start(xhci)) {
608 xhci_halt(xhci);
609 return -ENODEV;
610 }
611 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800612 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800613
614 if (xhci->quirks & XHCI_NEC_HOST)
615 xhci_ring_cmd_db(xhci);
616
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300617 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
618 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800619 return 0;
620}
621
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700622/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700623 * Start the HC after it was halted.
624 *
625 * This function is called by the USB core when the HC driver is added.
626 * Its opposite is xhci_stop().
627 *
628 * xhci_init() must be called once before this function can be called.
629 * Reset the HC, enable device slot contexts, program DCBAAP, and
630 * set command ring pointer and event ring pointer.
631 *
632 * Setup MSI-X vectors and enable interrupts.
633 */
634int xhci_run(struct usb_hcd *hcd)
635{
636 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700637 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700638 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700639 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700640
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800641 /* Start the xHCI host controller running only after the USB 2.0 roothub
642 * is setup.
643 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700644
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700645 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800646 if (!usb_hcd_is_primary_hcd(hcd))
647 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700648
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300649 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700650
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700651 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700652 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700653 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700654
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800655 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700656 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300657 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
658 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700659
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300660 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
661 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200662 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700663 temp &= ~ER_IRQ_INTERVAL_MASK;
Adam Wallisab725cb2017-12-08 17:59:13 +0200664 temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200665 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700666
667 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200668 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700669 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300670 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
671 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200672 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700673
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200674 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300675 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
676 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700677 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200678 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700679
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300680 if (xhci->quirks & XHCI_NEC_HOST) {
681 struct xhci_command *command;
Lu Baolu74e0b562017-04-07 17:57:05 +0300682
Mathias Nyman103afda2017-12-08 17:59:08 +0200683 command = xhci_alloc_command(xhci, false, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300684 if (!command)
685 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +0300686
Shu Wangd6f5f072017-07-20 14:48:31 +0300687 ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
Sarah Sharp02386342010-05-24 13:25:28 -0700688 TRB_TYPE(TRB_NEC_GET_FW));
Shu Wangd6f5f072017-07-20 14:48:31 +0300689 if (ret)
690 xhci_free_command(xhci, command);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300691 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300692 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
693 "Finished xhci_run for USB2 roothub");
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300694
Lu Baoludfba2172017-12-08 17:59:10 +0200695 xhci_dbc_init(xhci);
696
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300697 xhci_debugfs_init(xhci);
698
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700699 return 0;
700}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300701EXPORT_SYMBOL_GPL(xhci_run);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700702
703/*
704 * Stop xHCI driver.
705 *
706 * This function is called by the USB core when the HC driver is removed.
707 * Its opposite is xhci_run().
708 *
709 * Disable device contexts, disable IRQs, and quiesce the HC.
710 * Reset the HC, finish any completed transactions, and cleanup memory.
711 */
Lu Baolu39693842017-04-07 17:57:04 +0300712static void xhci_stop(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700713{
714 u32 temp;
715 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
716
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300717 mutex_lock(&xhci->mutex);
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300718
Joel Stanleyfe190ed2017-04-07 17:57:00 +0300719 /* Only halt host and free memory after both hcds are removed */
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +0300720 if (!usb_hcd_is_primary_hcd(hcd)) {
721 mutex_unlock(&xhci->mutex);
722 return;
723 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700724
Lu Baoludfba2172017-12-08 17:59:10 +0200725 xhci_dbc_exit(xhci);
726
Joel Stanleyfe190ed2017-04-07 17:57:00 +0300727 spin_lock_irq(&xhci->lock);
728 xhci->xhc_state |= XHCI_STATE_HALTED;
729 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
730 xhci_halt(xhci);
731 xhci_reset(xhci);
732 spin_unlock_irq(&xhci->lock);
733
Zhang Rui40a9fb12010-12-17 13:17:04 -0800734 xhci_cleanup_msix(xhci);
735
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500736 /* Deleting Compliance Mode Recovery Timer */
737 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400738 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500739 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300740 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
741 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400742 __func__);
743 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500744
Andiry Xuc41136b2011-03-22 17:08:14 +0800745 if (xhci->quirks & XHCI_AMD_PLL_FIX)
746 usb_amd_dev_put();
747
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300748 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
749 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200750 temp = readl(&xhci->op_regs->status);
Lu Baolud1001ab2017-04-07 17:56:50 +0300751 writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200752 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200753 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700754
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300755 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700756 xhci_mem_cleanup(xhci);
Zhengjun Xing11cd7642018-02-12 14:24:51 +0200757 xhci_debugfs_exit(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300758 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
759 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200760 readl(&xhci->op_regs->status));
Roger Quadros85ac90f2015-09-21 17:46:12 +0300761 mutex_unlock(&xhci->mutex);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700762}
763
764/*
765 * Shutdown HC (not bus-specific)
766 *
767 * This is called when the machine is rebooting or halting. We assume that the
768 * machine will be powered off, and the HC's internal state will be reset.
769 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800770 *
771 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700772 */
Lu Baolu39693842017-04-07 17:57:04 +0300773static void xhci_shutdown(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700774{
775 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
776
Dan Carpenter052c7f92012-08-13 19:57:03 +0300777 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800778 usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
Sarah Sharpe95829f2012-07-23 18:59:30 +0300779
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700780 spin_lock_irq(&xhci->lock);
781 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200782 /* Workaround for spurious wakeups at shutdown with HSW */
783 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
784 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700785 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700786
Zhang Rui40a9fb12010-12-17 13:17:04 -0800787 xhci_cleanup_msix(xhci);
788
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300789 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
790 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200791 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200792
793 /* Yet another workaround for spurious wakeups at shutdown with HSW */
794 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800795 pci_set_power_state(to_pci_dev(hcd->self.sysdev), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700796}
797
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700798#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700799static void xhci_save_registers(struct xhci_hcd *xhci)
800{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200801 xhci->s3.command = readl(&xhci->op_regs->command);
802 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800803 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200804 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
805 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800806 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
807 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200808 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
809 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700810}
811
812static void xhci_restore_registers(struct xhci_hcd *xhci)
813{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200814 writel(xhci->s3.command, &xhci->op_regs->command);
815 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800816 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200817 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
818 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800819 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
820 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200821 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
822 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700823}
824
Sarah Sharp89821322010-11-12 11:59:31 -0800825static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
826{
827 u64 val_64;
828
829 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800830 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800831 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
832 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
833 xhci->cmd_ring->dequeue) &
834 (u64) ~CMD_RING_RSVD_BITS) |
835 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300836 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
837 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800838 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800839 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800840}
841
842/*
843 * The whole command ring must be cleared to zero when we suspend the host.
844 *
845 * The host doesn't save the command ring pointer in the suspend well, so we
846 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
847 * aligned, because of the reserved bits in the command ring dequeue pointer
848 * register. Therefore, we can't just set the dequeue pointer back in the
849 * middle of the ring (TRBs are 16-byte aligned).
850 */
851static void xhci_clear_command_ring(struct xhci_hcd *xhci)
852{
853 struct xhci_ring *ring;
854 struct xhci_segment *seg;
855
856 ring = xhci->cmd_ring;
857 seg = ring->deq_seg;
858 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800859 memset(seg->trbs, 0,
860 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
861 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
862 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800863 seg = seg->next;
864 } while (seg != ring->deq_seg);
865
866 /* Reset the software enqueue and dequeue pointers */
867 ring->deq_seg = ring->first_seg;
868 ring->dequeue = ring->first_seg->trbs;
869 ring->enq_seg = ring->deq_seg;
870 ring->enqueue = ring->dequeue;
871
Andiry Xub008df62012-03-05 17:49:34 +0800872 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800873 /*
874 * Ring is now zeroed, so the HW should look for change of ownership
875 * when the cycle bit is set to 1.
876 */
877 ring->cycle_state = 1;
878
879 /*
880 * Reset the hardware dequeue pointer.
881 * Yes, this will need to be re-written after resume, but we're paranoid
882 * and want to make sure the hardware doesn't access bogus memory
883 * because, say, the BIOS or an SMI started the host without changing
884 * the command ring pointers.
885 */
886 xhci_set_cmd_ring_deq(xhci);
887}
888
Lu Baolua1377e52014-11-18 11:27:14 +0200889static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
890{
Mathias Nyman38986ff2018-05-21 16:40:01 +0300891 struct xhci_port **ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200892 int port_index;
Lu Baolua1377e52014-11-18 11:27:14 +0200893 unsigned long flags;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300894 u32 t1, t2, portsc;
Lu Baolua1377e52014-11-18 11:27:14 +0200895
896 spin_lock_irqsave(&xhci->lock, flags);
897
Masahiro Yamada8a1115f2017-03-09 16:16:31 -0800898 /* disable usb3 ports Wake bits */
Mathias Nyman38986ff2018-05-21 16:40:01 +0300899 port_index = xhci->usb3_rhub.num_ports;
900 ports = xhci->usb3_rhub.ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200901 while (port_index--) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300902 t1 = readl(ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300903 portsc = t1;
Lu Baolua1377e52014-11-18 11:27:14 +0200904 t1 = xhci_port_state_to_neutral(t1);
905 t2 = t1 & ~PORT_WAKE_BITS;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300906 if (t1 != t2) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300907 writel(t2, ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300908 xhci_dbg(xhci, "disable wake bits port %d-%d, portsc: 0x%x, write: 0x%x\n",
909 xhci->usb3_rhub.hcd->self.busnum,
910 port_index + 1, portsc, t2);
911 }
Lu Baolua1377e52014-11-18 11:27:14 +0200912 }
913
Masahiro Yamada8a1115f2017-03-09 16:16:31 -0800914 /* disable usb2 ports Wake bits */
Mathias Nyman38986ff2018-05-21 16:40:01 +0300915 port_index = xhci->usb2_rhub.num_ports;
916 ports = xhci->usb2_rhub.ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200917 while (port_index--) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300918 t1 = readl(ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300919 portsc = t1;
Lu Baolua1377e52014-11-18 11:27:14 +0200920 t1 = xhci_port_state_to_neutral(t1);
921 t2 = t1 & ~PORT_WAKE_BITS;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300922 if (t1 != t2) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300923 writel(t2, ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300924 xhci_dbg(xhci, "disable wake bits port %d-%d, portsc: 0x%x, write: 0x%x\n",
925 xhci->usb2_rhub.hcd->self.busnum,
926 port_index + 1, portsc, t2);
927 }
Lu Baolua1377e52014-11-18 11:27:14 +0200928 }
Lu Baolua1377e52014-11-18 11:27:14 +0200929 spin_unlock_irqrestore(&xhci->lock, flags);
930}
931
Mathias Nyman229bc192018-06-21 16:19:41 +0300932static bool xhci_pending_portevent(struct xhci_hcd *xhci)
933{
934 struct xhci_port **ports;
935 int port_index;
936 u32 status;
937 u32 portsc;
938
939 status = readl(&xhci->op_regs->status);
940 if (status & STS_EINT)
941 return true;
942 /*
943 * Checking STS_EINT is not enough as there is a lag between a change
944 * bit being set and the Port Status Change Event that it generated
945 * being written to the Event Ring. See note in xhci 1.1 section 4.19.2.
946 */
947
948 port_index = xhci->usb2_rhub.num_ports;
949 ports = xhci->usb2_rhub.ports;
950 while (port_index--) {
951 portsc = readl(ports[port_index]->addr);
952 if (portsc & PORT_CHANGE_MASK ||
953 (portsc & PORT_PLS_MASK) == XDEV_RESUME)
954 return true;
955 }
956 port_index = xhci->usb3_rhub.num_ports;
957 ports = xhci->usb3_rhub.ports;
958 while (port_index--) {
959 portsc = readl(ports[port_index]->addr);
960 if (portsc & PORT_CHANGE_MASK ||
961 (portsc & PORT_PLS_MASK) == XDEV_RESUME)
962 return true;
963 }
964 return false;
965}
966
Andiry Xu5535b1d52010-10-14 07:23:06 -0700967/*
968 * Stop HC (not bus-specific)
969 *
970 * This is called when the machine transition into S3/S4 mode.
971 *
972 */
Lu Baolua1377e52014-11-18 11:27:14 +0200973int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700974{
975 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200976 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700977 struct usb_hcd *hcd = xhci_to_hcd(xhci);
978 u32 command;
Sandeep Singha7d57ab2018-12-05 14:22:38 +0200979 u32 res;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700980
Roger Quadros9fa733f2015-05-29 17:01:50 +0300981 if (!hcd->state)
982 return 0;
983
Felipe Balbi77b84762012-10-19 10:55:16 +0300984 if (hcd->state != HC_STATE_SUSPENDED ||
985 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
986 return -EINVAL;
987
Lu Baoludfba2172017-12-08 17:59:10 +0200988 xhci_dbc_suspend(xhci);
989
Lu Baolua1377e52014-11-18 11:27:14 +0200990 /* Clear root port wake on bits if wakeup not allowed. */
991 if (!do_wakeup)
992 xhci_disable_port_wake_on_bits(xhci);
993
Sarah Sharpc52804a2012-11-27 12:30:23 -0800994 /* Don't poll the roothubs on bus suspend. */
995 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
996 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
997 del_timer_sync(&hcd->rh_timer);
Al Cooper14e61a12014-08-20 16:41:57 +0300998 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
999 del_timer_sync(&xhci->shared_hcd->rh_timer);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001000
Kai-Heng Feng191edc52018-03-08 17:17:17 +02001001 if (xhci->quirks & XHCI_SUSPEND_DELAY)
1002 usleep_range(1000, 1500);
1003
Andiry Xu5535b1d52010-10-14 07:23:06 -07001004 spin_lock_irq(&xhci->lock);
1005 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb32093792011-03-07 11:24:07 -08001006 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001007 /* step 1: stop endpoint */
1008 /* skipped assuming that port suspend has done */
1009
1010 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001011 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001012 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001013 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +02001014
1015 /* Some chips from Fresco Logic need an extraordinary delay */
1016 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
1017
Lin Wangdc0b1772015-01-09 16:06:28 +02001018 if (xhci_handshake(&xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +02001019 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d52010-10-14 07:23:06 -07001020 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
1021 spin_unlock_irq(&xhci->lock);
1022 return -ETIMEDOUT;
1023 }
Sarah Sharp89821322010-11-12 11:59:31 -08001024 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001025
1026 /* step 3: save registers */
1027 xhci_save_registers(xhci);
1028
1029 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001030 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001031 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001032 writel(command, &xhci->op_regs->command);
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001033 xhci->broken_suspend = 0;
Lin Wangdc0b1772015-01-09 16:06:28 +02001034 if (xhci_handshake(&xhci->op_regs->status,
Sarah Sharp2611bd182012-10-25 13:27:51 -07001035 STS_SAVE, 0, 10 * 1000)) {
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001036 /*
1037 * AMD SNPS xHC 3.0 occasionally does not clear the
1038 * SSS bit of USBSTS and when driver tries to poll
1039 * to see if the xHC clears BIT(8) which never happens
1040 * and driver assumes that controller is not responding
1041 * and times out. To workaround this, its good to check
1042 * if SRE and HCE bits are not set (as per xhci
1043 * Section 5.4.2) and bypass the timeout.
1044 */
1045 res = readl(&xhci->op_regs->status);
1046 if ((xhci->quirks & XHCI_SNPS_BROKEN_SUSPEND) &&
1047 (((res & STS_SRE) == 0) &&
1048 ((res & STS_HCE) == 0))) {
1049 xhci->broken_suspend = 1;
1050 } else {
1051 xhci_warn(xhci, "WARN: xHC save state timeout\n");
1052 spin_unlock_irq(&xhci->lock);
1053 return -ETIMEDOUT;
1054 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001055 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001056 spin_unlock_irq(&xhci->lock);
1057
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001058 /*
1059 * Deleting Compliance Mode Recovery Timer because the xHCI Host
1060 * is about to be suspended.
1061 */
1062 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1063 (!(xhci_all_ports_seen_u0(xhci)))) {
1064 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001065 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1066 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -04001067 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001068 }
1069
Andiry Xu00292272010-12-27 17:39:02 +08001070 /* step 5: remove core well power */
1071 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -07001072 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +08001073
Andiry Xu5535b1d52010-10-14 07:23:06 -07001074 return rc;
1075}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001076EXPORT_SYMBOL_GPL(xhci_suspend);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001077
1078/*
1079 * start xHC (not bus-specific)
1080 *
1081 * This is called when the machine transition from S3/S4 mode.
1082 *
1083 */
1084int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
1085{
Mathias Nyman229bc192018-06-21 16:19:41 +03001086 u32 command, temp = 0;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001087 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -08001088 struct usb_hcd *secondary_hcd;
Alan Sternf69e31202011-11-03 11:37:10 -04001089 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -05001090 bool comp_timer_running = false;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001091
Roger Quadros9fa733f2015-05-29 17:01:50 +03001092 if (!hcd->state)
1093 return 0;
1094
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001095 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001096 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001097 */
Mathias Nymanf6187f42018-12-07 16:19:30 +02001098
1099 if (time_before(jiffies, xhci->usb2_rhub.bus_state.next_statechange) ||
1100 time_before(jiffies, xhci->usb3_rhub.bus_state.next_statechange))
Andiry Xu5535b1d52010-10-14 07:23:06 -07001101 msleep(100);
1102
Alan Sternf69e31202011-11-03 11:37:10 -04001103 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1104 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1105
Andiry Xu5535b1d52010-10-14 07:23:06 -07001106 spin_lock_irq(&xhci->lock);
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001107 if ((xhci->quirks & XHCI_RESET_ON_RESUME) || xhci->broken_suspend)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001108 hibernated = true;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001109
1110 if (!hibernated) {
1111 /* step 1: restore register */
1112 xhci_restore_registers(xhci);
1113 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -08001114 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001115 /* step 3: restore state and start state*/
1116 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001117 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001118 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001119 writel(command, &xhci->op_regs->command);
Ajay Gupta305886c2018-06-21 16:19:45 +03001120 /*
1121 * Some controllers take up to 55+ ms to complete the controller
1122 * restore so setting the timeout to 100ms. Xhci specification
1123 * doesn't mention any timeout value.
1124 */
Lin Wangdc0b1772015-01-09 16:06:28 +02001125 if (xhci_handshake(&xhci->op_regs->status,
Ajay Gupta305886c2018-06-21 16:19:45 +03001126 STS_RESTORE, 0, 100 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +08001127 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d52010-10-14 07:23:06 -07001128 spin_unlock_irq(&xhci->lock);
1129 return -ETIMEDOUT;
1130 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001131 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001132 }
1133
1134 /* If restore operation fails, re-initialize the HC during resume */
1135 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -05001136
1137 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1138 !(xhci_all_ports_seen_u0(xhci))) {
1139 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001140 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1141 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -05001142 }
1143
Sarah Sharpfedd3832011-04-12 17:43:19 -07001144 /* Let the USB core know _both_ roothubs lost power. */
1145 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1146 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001147
1148 xhci_dbg(xhci, "Stop HCD\n");
1149 xhci_halt(xhci);
Marc Zyngier12de0a32018-05-23 18:41:37 +01001150 xhci_zero_64b_regs(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001151 xhci_reset(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001152 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001153 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001154
Andiry Xu5535b1d52010-10-14 07:23:06 -07001155 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001156 temp = readl(&xhci->op_regs->status);
Lu Baolud1001ab2017-04-07 17:56:50 +03001157 writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001158 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001159 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001160
1161 xhci_dbg(xhci, "cleaning up memory\n");
1162 xhci_mem_cleanup(xhci);
Zhengjun Xingd91676712018-02-12 14:24:49 +02001163 xhci_debugfs_exit(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001164 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001165 readl(&xhci->op_regs->status));
Andiry Xu5535b1d52010-10-14 07:23:06 -07001166
Sarah Sharp65b22f92010-12-17 12:35:05 -08001167 /* USB core calls the PCI reinit and start functions twice:
1168 * first with the primary HCD, and then with the secondary HCD.
1169 * If we don't do the same, the host will never be started.
1170 */
1171 if (!usb_hcd_is_primary_hcd(hcd))
1172 secondary_hcd = hcd;
1173 else
1174 secondary_hcd = xhci->shared_hcd;
1175
1176 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1177 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001178 if (retval)
1179 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001180 comp_timer_running = true;
1181
Sarah Sharp65b22f92010-12-17 12:35:05 -08001182 xhci_dbg(xhci, "Start the primary HCD\n");
1183 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001184 if (!retval) {
Alan Sternf69e31202011-11-03 11:37:10 -04001185 xhci_dbg(xhci, "Start the secondary HCD\n");
1186 retval = xhci_run(secondary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001187 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001188 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb32093792011-03-07 11:24:07 -08001189 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e31202011-11-03 11:37:10 -04001190 goto done;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001191 }
1192
Andiry Xu5535b1d52010-10-14 07:23:06 -07001193 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001194 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001195 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001196 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +02001197 xhci_handshake(&xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d52010-10-14 07:23:06 -07001198 0, 250 * 1000);
1199
1200 /* step 5: walk topology and initialize portsc,
1201 * portpmsc and portli
1202 */
1203 /* this is done in bus_resume */
1204
1205 /* step 6: restart each of the previously
1206 * Running endpoints by ringing their doorbells
1207 */
1208
Andiry Xu5535b1d52010-10-14 07:23:06 -07001209 spin_unlock_irq(&xhci->lock);
Alan Sternf69e31202011-11-03 11:37:10 -04001210
Lu Baoludfba2172017-12-08 17:59:10 +02001211 xhci_dbc_resume(xhci);
1212
Alan Sternf69e31202011-11-03 11:37:10 -04001213 done:
1214 if (retval == 0) {
Wang, Yud6236f62014-06-24 17:14:44 +03001215 /* Resume root hubs only when have pending events. */
Mathias Nyman229bc192018-06-21 16:19:41 +03001216 if (xhci_pending_portevent(xhci)) {
Wang, Yud6236f62014-06-24 17:14:44 +03001217 usb_hcd_resume_root_hub(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001218 usb_hcd_resume_root_hub(hcd);
Wang, Yud6236f62014-06-24 17:14:44 +03001219 }
Alan Sternf69e31202011-11-03 11:37:10 -04001220 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001221
1222 /*
1223 * If system is subject to the Quirk, Compliance Mode Timer needs to
1224 * be re-initialized Always after a system resume. Ports are subject
1225 * to suffer the Compliance Mode issue again. It doesn't matter if
1226 * ports have entered previously to U0 before system's suspension.
1227 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001228 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001229 compliance_mode_recovery_timer_init(xhci);
1230
Jiahau Chang9da5a102017-07-20 14:48:27 +03001231 if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
1232 usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));
1233
Sarah Sharpc52804a2012-11-27 12:30:23 -08001234 /* Re-enable port polling. */
1235 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
Al Cooper14e61a12014-08-20 16:41:57 +03001236 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1237 usb_hcd_poll_rh_status(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001238 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1239 usb_hcd_poll_rh_status(hcd);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001240
Alan Sternf69e31202011-11-03 11:37:10 -04001241 return retval;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001242}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001243EXPORT_SYMBOL_GPL(xhci_resume);
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001244#endif /* CONFIG_PM */
1245
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001246/*-------------------------------------------------------------------------*/
1247
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03001248/*
1249 * Bypass the DMA mapping if URB is suitable for Immediate Transfer (IDT),
1250 * we'll copy the actual data into the TRB address register. This is limited to
1251 * transfers up to 8 bytes on output endpoints of any kind with wMaxPacketSize
1252 * >= 8 bytes. If suitable for IDT only one Transfer TRB per TD is allowed.
1253 */
1254static int xhci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
1255 gfp_t mem_flags)
1256{
1257 if (xhci_urb_suitable_for_idt(urb))
1258 return 0;
1259
1260 return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
1261}
1262
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001263/**
1264 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1265 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1266 * value to right shift 1 for the bitmask.
1267 *
1268 * Index = (epnum * 2) + direction - 1,
1269 * where direction = 0 for OUT, 1 for IN.
1270 * For control endpoints, the IN index is used (OUT index is unused), so
1271 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1272 */
1273unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1274{
1275 unsigned int index;
1276 if (usb_endpoint_xfer_control(desc))
1277 index = (unsigned int) (usb_endpoint_num(desc)*2);
1278 else
1279 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1280 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1281 return index;
1282}
1283
Julius Werner01c5f442013-04-15 15:55:04 -07001284/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1285 * address from the XHCI endpoint index.
1286 */
1287unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1288{
1289 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1290 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1291 return direction | number;
1292}
1293
Sarah Sharpf94e01862009-04-27 19:58:38 -07001294/* Find the flag for this endpoint (for use in the control context). Use the
1295 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1296 * bit 1, etc.
1297 */
Lu Baolu39693842017-04-07 17:57:04 +03001298static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001299{
1300 return 1 << (xhci_get_endpoint_index(desc) + 1);
1301}
1302
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001303/* Find the flag for this endpoint (for use in the control context). Use the
1304 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1305 * bit 1, etc.
1306 */
Lu Baolu39693842017-04-07 17:57:04 +03001307static unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001308{
1309 return 1 << (ep_index + 1);
1310}
1311
Sarah Sharpf94e01862009-04-27 19:58:38 -07001312/* Compute the last valid endpoint context index. Basically, this is the
1313 * endpoint index plus one. For slot contexts with more than valid endpoint,
1314 * we find the most significant bit set in the added contexts flags.
1315 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1316 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1317 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001318unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001319{
1320 return fls(added_ctxs) - 1;
1321}
1322
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001323/* Returns 1 if the arguments are OK;
1324 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1325 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001326static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001327 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1328 const char *func) {
1329 struct xhci_hcd *xhci;
1330 struct xhci_virt_device *virt_dev;
1331
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001332 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001333 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001334 return -EINVAL;
1335 }
1336 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001337 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001338 return 0;
1339 }
Andiry Xu64927732010-10-14 07:22:45 -07001340
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001341 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001342 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001343 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001344 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1345 func);
Andiry Xu64927732010-10-14 07:22:45 -07001346 return -EINVAL;
1347 }
1348
1349 virt_dev = xhci->devs[udev->slot_id];
1350 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001351 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001352 "virt_dev does not match\n", func);
1353 return -EINVAL;
1354 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001355 }
Andiry Xu64927732010-10-14 07:22:45 -07001356
Sarah Sharp203a8662013-07-24 10:27:13 -07001357 if (xhci->xhc_state & XHCI_STATE_HALTED)
1358 return -ENODEV;
1359
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001360 return 1;
1361}
1362
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001363static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001364 struct usb_device *udev, struct xhci_command *command,
1365 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001366
1367/*
1368 * Full speed devices may have a max packet size greater than 8 bytes, but the
1369 * USB core doesn't know that until it reads the first 8 bytes of the
1370 * descriptor. If the usb_device's max packet size changes after that point,
1371 * we need to issue an evaluate context command and wait on it.
1372 */
1373static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1374 unsigned int ep_index, struct urb *urb)
1375{
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001376 struct xhci_container_ctx *out_ctx;
1377 struct xhci_input_control_ctx *ctrl_ctx;
1378 struct xhci_ep_ctx *ep_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001379 struct xhci_command *command;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001380 int max_packet_size;
1381 int hw_max_packet_size;
1382 int ret = 0;
1383
1384 out_ctx = xhci->devs[slot_id]->out_ctx;
1385 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001386 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001387 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001388 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001389 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1390 "Max Packet Size for ep 0 changed.");
1391 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1392 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001393 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001394 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1395 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001396 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001397 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1398 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001399
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001400 /* Set up the input context flags for the command */
1401 /* FIXME: This won't work if a non-default control endpoint
1402 * changes max packet sizes.
1403 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001404
Mathias Nyman103afda2017-12-08 17:59:08 +02001405 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001406 if (!command)
1407 return -ENOMEM;
1408
1409 command->in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001410 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001411 if (!ctrl_ctx) {
1412 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1413 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001414 ret = -ENOMEM;
1415 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07001416 }
1417 /* Set up the modified control endpoint 0 */
1418 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1419 xhci->devs[slot_id]->out_ctx, ep_index);
1420
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001421 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001422 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1423 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1424
Matt Evans28ccd292011-03-29 13:40:46 +11001425 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001426 ctrl_ctx->drop_flags = 0;
1427
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001428 ret = xhci_configure_endpoint(xhci, urb->dev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001429 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001430
1431 /* Clean up the input context for later use by bandwidth
1432 * functions.
1433 */
Matt Evans28ccd292011-03-29 13:40:46 +11001434 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001435command_cleanup:
1436 kfree(command->completion);
1437 kfree(command);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001438 }
1439 return ret;
1440}
1441
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001442/*
1443 * non-error returns are a promise to giveback() the urb later
1444 * we drop ownership so next owner (or urb unlink) can get it
1445 */
Lu Baolu39693842017-04-07 17:57:04 +03001446static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001447{
1448 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1449 unsigned long flags;
1450 int ret = 0;
Mathias Nyman15febf52018-03-16 16:33:03 +02001451 unsigned int slot_id, ep_index;
1452 unsigned int *ep_state;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001453 struct urb_priv *urb_priv;
Mathias Nyman7e64b032017-01-23 14:20:26 +02001454 int num_tds;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001455
Andiry Xu64927732010-10-14 07:22:45 -07001456 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1457 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001458 return -EINVAL;
1459
1460 slot_id = urb->dev->slot_id;
1461 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Mathias Nyman15febf52018-03-16 16:33:03 +02001462 ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001463
Alan Stern541c7d42010-06-22 16:39:10 -04001464 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001465 if (!in_interrupt())
1466 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
Mathias Nyman69694082017-01-23 14:20:27 +02001467 return -ESHUTDOWN;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001468 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001469
1470 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001471 num_tds = urb->number_of_packets;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03001472 else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1473 urb->transfer_buffer_length > 0 &&
1474 urb->transfer_flags & URB_ZERO_PACKET &&
1475 !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001476 num_tds = 2;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001477 else
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001478 num_tds = 1;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001479
Gustavo A. R. Silvada79ff62019-01-08 09:40:46 -06001480 urb_priv = kzalloc(struct_size(urb_priv, td, num_tds), mem_flags);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001481 if (!urb_priv)
1482 return -ENOMEM;
1483
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001484 urb_priv->num_tds = num_tds;
1485 urb_priv->num_tds_done = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001486 urb->hcpriv = urb_priv;
1487
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001488 trace_xhci_urb_enqueue(urb);
1489
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001490 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1491 /* Check to see if the max packet size for the default control
1492 * endpoint changed during FS device enumeration
1493 */
1494 if (urb->dev->speed == USB_SPEED_FULL) {
1495 ret = xhci_check_maxpacket(xhci, slot_id,
1496 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001497 if (ret < 0) {
Lin Wang4daf9df2015-01-09 16:06:31 +02001498 xhci_urb_free_priv(urb_priv);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001499 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001500 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001501 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001502 }
Mathias Nyman69694082017-01-23 14:20:27 +02001503 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001504
Mathias Nyman69694082017-01-23 14:20:27 +02001505 spin_lock_irqsave(&xhci->lock, flags);
1506
1507 if (xhci->xhc_state & XHCI_STATE_DYING) {
1508 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
1509 urb->ep->desc.bEndpointAddress, urb);
1510 ret = -ESHUTDOWN;
1511 goto free_priv;
1512 }
Mathias Nyman15febf52018-03-16 16:33:03 +02001513 if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
1514 xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
1515 *ep_state);
1516 ret = -EINVAL;
1517 goto free_priv;
1518 }
Mathias Nymanf5249462018-03-16 16:33:04 +02001519 if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
1520 xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
1521 ret = -EINVAL;
1522 goto free_priv;
1523 }
Mathias Nyman69694082017-01-23 14:20:27 +02001524
1525 switch (usb_endpoint_type(&urb->ep->desc)) {
1526
1527 case USB_ENDPOINT_XFER_CONTROL:
Sarah Sharpb11069f2009-07-27 12:03:23 -07001528 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Mathias Nyman69694082017-01-23 14:20:27 +02001529 slot_id, ep_index);
1530 break;
1531 case USB_ENDPOINT_XFER_BULK:
Mathias Nyman69694082017-01-23 14:20:27 +02001532 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1533 slot_id, ep_index);
1534 break;
Mathias Nyman69694082017-01-23 14:20:27 +02001535 case USB_ENDPOINT_XFER_INT:
Sarah Sharp624defa2009-09-02 12:14:28 -07001536 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1537 slot_id, ep_index);
Mathias Nyman69694082017-01-23 14:20:27 +02001538 break;
Mathias Nyman69694082017-01-23 14:20:27 +02001539 case USB_ENDPOINT_XFER_ISOC:
Andiry Xu787f4e52010-07-22 15:23:52 -07001540 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1541 slot_id, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001542 }
Mathias Nyman69694082017-01-23 14:20:27 +02001543
1544 if (ret) {
Sarah Sharpd13565c2011-07-22 14:34:34 -07001545free_priv:
Mathias Nyman69694082017-01-23 14:20:27 +02001546 xhci_urb_free_priv(urb_priv);
1547 urb->hcpriv = NULL;
1548 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001549 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001550 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001551}
1552
Sarah Sharpae636742009-04-29 19:02:31 -07001553/*
1554 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1555 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1556 * should pick up where it left off in the TD, unless a Set Transfer Ring
1557 * Dequeue Pointer is issued.
1558 *
1559 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1560 * the ring. Since the ring is a contiguous structure, they can't be physically
1561 * removed. Instead, there are two options:
1562 *
1563 * 1) If the HC is in the middle of processing the URB to be canceled, we
1564 * simply move the ring's dequeue pointer past those TRBs using the Set
1565 * Transfer Ring Dequeue Pointer command. This will be the common case,
1566 * when drivers timeout on the last submitted URB and attempt to cancel.
1567 *
1568 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1569 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1570 * HC will need to invalidate the any TRBs it has cached after the stop
1571 * endpoint command, as noted in the xHCI 0.95 errata.
1572 *
1573 * 3) The TD may have completed by the time the Stop Endpoint Command
1574 * completes, so software needs to handle that case too.
1575 *
1576 * This function should protect against the TD enqueueing code ringing the
1577 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1578 * It also needs to account for multiple cancellations on happening at the same
1579 * time for the same endpoint.
1580 *
1581 * Note that this function can be called in any context, or so says
1582 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001583 */
Lu Baolu39693842017-04-07 17:57:04 +03001584static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001585{
Sarah Sharpae636742009-04-29 19:02:31 -07001586 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001587 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001588 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001589 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001590 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001591 struct xhci_td *td;
1592 unsigned int ep_index;
1593 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001594 struct xhci_virt_ep *ep;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001595 struct xhci_command *command;
Mathias Nymand3519b92017-03-28 15:55:30 +03001596 struct xhci_virt_device *vdev;
Sarah Sharpae636742009-04-29 19:02:31 -07001597
1598 xhci = hcd_to_xhci(hcd);
1599 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001600
1601 trace_xhci_urb_dequeue(urb);
1602
Sarah Sharpae636742009-04-29 19:02:31 -07001603 /* Make sure the URB hasn't completed or been unlinked already */
1604 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
Mathias Nymand3519b92017-03-28 15:55:30 +03001605 if (ret)
Sarah Sharpae636742009-04-29 19:02:31 -07001606 goto done;
Mathias Nymand3519b92017-03-28 15:55:30 +03001607
1608 /* give back URB now if we can't queue it for cancel */
1609 vdev = xhci->devs[urb->dev->slot_id];
1610 urb_priv = urb->hcpriv;
1611 if (!vdev || !urb_priv)
1612 goto err_giveback;
1613
1614 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1615 ep = &vdev->eps[ep_index];
1616 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1617 if (!ep || !ep_ring)
1618 goto err_giveback;
1619
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001620 /* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001621 temp = readl(&xhci->op_regs->status);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001622 if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
1623 xhci_hc_died(xhci);
1624 goto done;
1625 }
1626
Mathias Nyman49372132018-08-31 17:24:43 +03001627 /*
1628 * check ring is not re-allocated since URB was enqueued. If it is, then
1629 * make sure none of the ring related pointers in this URB private data
1630 * are touched, such as td_list, otherwise we overwrite freed data
1631 */
1632 if (!td_on_ring(&urb_priv->td[0], ep_ring)) {
1633 xhci_err(xhci, "Canceled URB td not found on endpoint ring");
1634 for (i = urb_priv->num_tds_done; i < urb_priv->num_tds; i++) {
1635 td = &urb_priv->td[i];
1636 if (!list_empty(&td->cancelled_td_list))
1637 list_del_init(&td->cancelled_td_list);
1638 }
1639 goto err_giveback;
1640 }
1641
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001642 if (xhci->xhc_state & XHCI_STATE_HALTED) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001643 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001644 "HC halted, freeing TD manually.");
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001645 for (i = urb_priv->num_tds_done;
Mathias Nymand3519b92017-03-28 15:55:30 +03001646 i < urb_priv->num_tds;
Mathias Nyman5c821712016-01-26 17:50:12 +02001647 i++) {
Mathias Nyman7e64b032017-01-23 14:20:26 +02001648 td = &urb_priv->td[i];
Sarah Sharp585df1d2011-08-02 15:43:40 -07001649 if (!list_empty(&td->td_list))
1650 list_del_init(&td->td_list);
1651 if (!list_empty(&td->cancelled_td_list))
1652 list_del_init(&td->cancelled_td_list);
1653 }
Mathias Nymand3519b92017-03-28 15:55:30 +03001654 goto err_giveback;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001655 }
Sarah Sharpae636742009-04-29 19:02:31 -07001656
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001657 i = urb_priv->num_tds_done;
1658 if (i < urb_priv->num_tds)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001659 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1660 "Cancel URB %p, dev %s, ep 0x%x, "
1661 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001662 urb, urb->dev->devpath,
1663 urb->ep->desc.bEndpointAddress,
1664 (unsigned long long) xhci_trb_virt_to_dma(
Mathias Nyman7e64b032017-01-23 14:20:26 +02001665 urb_priv->td[i].start_seg,
1666 urb_priv->td[i].first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001667
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001668 for (; i < urb_priv->num_tds; i++) {
Mathias Nyman7e64b032017-01-23 14:20:26 +02001669 td = &urb_priv->td[i];
Andiry Xu8e51adc2010-07-22 15:23:31 -07001670 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1671 }
1672
Sarah Sharpae636742009-04-29 19:02:31 -07001673 /* Queue a stop endpoint command, but only if this is
1674 * the first cancellation to be handled.
1675 */
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001676 if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
Mathias Nyman103afda2017-12-08 17:59:08 +02001677 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001678 if (!command) {
1679 ret = -ENOMEM;
1680 goto done;
1681 }
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001682 ep->ep_state |= EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001683 ep->stop_cmd_timer.expires = jiffies +
1684 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1685 add_timer(&ep->stop_cmd_timer);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001686 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1687 ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001688 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001689 }
1690done:
1691 spin_unlock_irqrestore(&xhci->lock, flags);
1692 return ret;
Mathias Nymand3519b92017-03-28 15:55:30 +03001693
1694err_giveback:
1695 if (urb_priv)
1696 xhci_urb_free_priv(urb_priv);
1697 usb_hcd_unlink_urb_from_ep(hcd, urb);
1698 spin_unlock_irqrestore(&xhci->lock, flags);
1699 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
1700 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001701}
1702
Sarah Sharpf94e01862009-04-27 19:58:38 -07001703/* Drop an endpoint from a new bandwidth configuration for this device.
1704 * Only one call to this function is allowed per endpoint before
1705 * check_bandwidth() or reset_bandwidth() must be called.
1706 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1707 * add the endpoint to the schedule with possibly new parameters denoted by a
1708 * different endpoint descriptor in usb_host_endpoint.
1709 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1710 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001711 *
1712 * The USB core will not allow URBs to be queued to an endpoint that is being
1713 * disabled, so there's no need for mutual exclusion to protect
1714 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001715 */
Lu Baolu39693842017-04-07 17:57:04 +03001716static int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001717 struct usb_host_endpoint *ep)
1718{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001719 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001720 struct xhci_container_ctx *in_ctx, *out_ctx;
1721 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001722 unsigned int ep_index;
1723 struct xhci_ep_ctx *ep_ctx;
1724 u32 drop_flag;
Julius Wernerd6759132014-06-24 17:14:42 +03001725 u32 new_add_flags, new_drop_flags;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001726 int ret;
1727
Andiry Xu64927732010-10-14 07:22:45 -07001728 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001729 if (ret <= 0)
1730 return ret;
1731 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001732 if (xhci->xhc_state & XHCI_STATE_DYING)
1733 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001734
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001735 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001736 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1737 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1738 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1739 __func__, drop_flag);
1740 return 0;
1741 }
1742
Sarah Sharpf94e01862009-04-27 19:58:38 -07001743 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001744 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001745 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001746 if (!ctrl_ctx) {
1747 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1748 __func__);
1749 return 0;
1750 }
1751
Sarah Sharpf94e01862009-04-27 19:58:38 -07001752 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001753 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001754 /* If the HC already knows the endpoint is disabled,
1755 * or the HCD has noted it is disabled, ignore this request
1756 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001757 if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001758 le32_to_cpu(ctrl_ctx->drop_flags) &
1759 xhci_get_endpoint_flag(&ep->desc)) {
Hans de Goedea6134132015-01-16 17:54:02 +02001760 /* Do not warn when called after a usb_device_reset */
1761 if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1762 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1763 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001764 return 0;
1765 }
1766
Matt Evans28ccd292011-03-29 13:40:46 +11001767 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1768 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001769
Matt Evans28ccd292011-03-29 13:40:46 +11001770 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1771 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001772
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001773 xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);
1774
Sarah Sharpf94e01862009-04-27 19:58:38 -07001775 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1776
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001777 if (xhci->quirks & XHCI_MTK_HOST)
1778 xhci_mtk_drop_ep_quirk(hcd, udev, ep);
1779
Julius Wernerd6759132014-06-24 17:14:42 +03001780 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001781 (unsigned int) ep->desc.bEndpointAddress,
1782 udev->slot_id,
1783 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001784 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001785 return 0;
1786}
1787
1788/* Add an endpoint to a new possible bandwidth configuration for this device.
1789 * Only one call to this function is allowed per endpoint before
1790 * check_bandwidth() or reset_bandwidth() must be called.
1791 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1792 * add the endpoint to the schedule with possibly new parameters denoted by a
1793 * different endpoint descriptor in usb_host_endpoint.
1794 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1795 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001796 *
1797 * The USB core will not allow URBs to be queued to an endpoint until the
1798 * configuration or alt setting is installed in the device, so there's no need
1799 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001800 */
Lu Baolu39693842017-04-07 17:57:04 +03001801static int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001802 struct usb_host_endpoint *ep)
1803{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001804 struct xhci_hcd *xhci;
Lin Wang92c96912015-01-09 16:06:27 +02001805 struct xhci_container_ctx *in_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001806 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001807 struct xhci_input_control_ctx *ctrl_ctx;
Mathias Nyman5afa0a52019-04-26 16:23:32 +03001808 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001809 u32 added_ctxs;
Julius Wernerd6759132014-06-24 17:14:42 +03001810 u32 new_add_flags, new_drop_flags;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001811 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001812 int ret = 0;
1813
Andiry Xu64927732010-10-14 07:22:45 -07001814 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001815 if (ret <= 0) {
1816 /* So we won't queue a reset ep command for a root hub */
1817 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001818 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001819 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001820 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001821 if (xhci->xhc_state & XHCI_STATE_DYING)
1822 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001823
1824 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001825 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1826 /* FIXME when we have to issue an evaluate endpoint command to
1827 * deal with ep0 max packet size changing once we get the
1828 * descriptors
1829 */
1830 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1831 __func__, added_ctxs);
1832 return 0;
1833 }
1834
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001835 virt_dev = xhci->devs[udev->slot_id];
1836 in_ctx = virt_dev->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001837 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001838 if (!ctrl_ctx) {
1839 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1840 __func__);
1841 return 0;
1842 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001843
Sarah Sharp92f8e762013-04-23 17:11:14 -07001844 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001845 /* If this endpoint is already in use, and the upper layers are trying
1846 * to add it again without dropping it, reject the addition.
1847 */
1848 if (virt_dev->eps[ep_index].ring &&
Lin Wang92c96912015-01-09 16:06:27 +02001849 !(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001850 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1851 "without dropping it.\n",
1852 (unsigned int) ep->desc.bEndpointAddress);
1853 return -EINVAL;
1854 }
1855
Sarah Sharpf94e01862009-04-27 19:58:38 -07001856 /* If the HCD has already noted the endpoint is enabled,
1857 * ignore this request.
1858 */
Lin Wang92c96912015-01-09 16:06:27 +02001859 if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001860 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1861 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001862 return 0;
1863 }
1864
Sarah Sharpf88ba782009-05-14 11:44:22 -07001865 /*
1866 * Configuration and alternate setting changes must be done in
1867 * process context, not interrupt context (or so documenation
1868 * for usb_set_interface() and usb_set_configuration() claim).
1869 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001870 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001871 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1872 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001873 return -ENOMEM;
1874 }
1875
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001876 if (xhci->quirks & XHCI_MTK_HOST) {
1877 ret = xhci_mtk_add_ep_quirk(hcd, udev, ep);
1878 if (ret < 0) {
Lu Baolu98217862017-09-18 17:39:12 +03001879 xhci_ring_free(xhci, virt_dev->eps[ep_index].new_ring);
1880 virt_dev->eps[ep_index].new_ring = NULL;
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001881 return ret;
1882 }
1883 }
1884
Matt Evans28ccd292011-03-29 13:40:46 +11001885 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1886 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001887
1888 /* If xhci_endpoint_disable() was called for this endpoint, but the
1889 * xHC hasn't been notified yet through the check_bandwidth() call,
1890 * this re-adds a new state for the endpoint from the new endpoint
1891 * descriptors. We must drop and re-add this endpoint, so we leave the
1892 * drop flags alone.
1893 */
Matt Evans28ccd292011-03-29 13:40:46 +11001894 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001895
Sarah Sharpa1587d92009-07-27 12:03:15 -07001896 /* Store the usb_device pointer for later use */
1897 ep->hcpriv = udev;
1898
Mathias Nyman5afa0a52019-04-26 16:23:32 +03001899 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1900 trace_xhci_add_endpoint(ep_ctx);
1901
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001902 xhci_debugfs_create_endpoint(xhci, virt_dev, ep_index);
1903
Julius Wernerd6759132014-06-24 17:14:42 +03001904 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001905 (unsigned int) ep->desc.bEndpointAddress,
1906 udev->slot_id,
1907 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001908 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001909 return 0;
1910}
1911
John Yound115b042009-07-27 12:05:15 -07001912static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001913{
John Yound115b042009-07-27 12:05:15 -07001914 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001915 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001916 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001917 int i;
1918
Lin Wang4daf9df2015-01-09 16:06:31 +02001919 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001920 if (!ctrl_ctx) {
1921 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1922 __func__);
1923 return;
1924 }
1925
Sarah Sharpf94e01862009-04-27 19:58:38 -07001926 /* When a device's add flag and drop flag are zero, any subsequent
1927 * configure endpoint command will leave that endpoint's state
1928 * untouched. Make sure we don't leave any old state in the input
1929 * endpoint contexts.
1930 */
John Yound115b042009-07-27 12:05:15 -07001931 ctrl_ctx->drop_flags = 0;
1932 ctrl_ctx->add_flags = 0;
1933 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001934 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001935 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001936 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Felipe Balbi98871e92017-01-23 14:20:04 +02001937 for (i = 1; i < 31; i++) {
John Yound115b042009-07-27 12:05:15 -07001938 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001939 ep_ctx->ep_info = 0;
1940 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001941 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001942 ep_ctx->tx_info = 0;
1943 }
1944}
1945
Sarah Sharpf2217e82009-08-07 14:04:43 -07001946static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001947 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001948{
1949 int ret;
1950
Sarah Sharp913a8a32009-09-04 10:53:13 -07001951 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001952 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03001953 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03001954 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1955 ret = -ETIME;
1956 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001957 case COMP_RESOURCE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001958 dev_warn(&udev->dev,
1959 "Not enough host controller resources for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001960 ret = -ENOMEM;
1961 /* FIXME: can we allocate more resources for the HC? */
1962 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001963 case COMP_BANDWIDTH_ERROR:
1964 case COMP_SECONDARY_BANDWIDTH_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001965 dev_warn(&udev->dev,
1966 "Not enough bandwidth for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001967 ret = -ENOSPC;
1968 /* FIXME: can we go back to the old state? */
1969 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001970 case COMP_TRB_ERROR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001971 /* the HCD set up something wrong */
1972 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1973 "add flag = 1, "
1974 "and endpoint is not disabled.\n");
1975 ret = -EINVAL;
1976 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001977 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001978 dev_warn(&udev->dev,
1979 "ERROR: Incompatible device for endpoint configure command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001980 ret = -ENODEV;
1981 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001982 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001983 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1984 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001985 ret = 0;
1986 break;
1987 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001988 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1989 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001990 ret = -EINVAL;
1991 break;
1992 }
1993 return ret;
1994}
1995
1996static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001997 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001998{
1999 int ret;
2000
Sarah Sharp913a8a32009-09-04 10:53:13 -07002001 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002002 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03002003 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03002004 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
2005 ret = -ETIME;
2006 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002007 case COMP_PARAMETER_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002008 dev_warn(&udev->dev,
2009 "WARN: xHCI driver setup invalid evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002010 ret = -EINVAL;
2011 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002012 case COMP_SLOT_NOT_ENABLED_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002013 dev_warn(&udev->dev,
2014 "WARN: slot not enabled for evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07002015 ret = -EINVAL;
2016 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002017 case COMP_CONTEXT_STATE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002018 dev_warn(&udev->dev,
2019 "WARN: invalid context state for evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002020 ret = -EINVAL;
2021 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002022 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002023 dev_warn(&udev->dev,
2024 "ERROR: Incompatible device for evaluate context command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08002025 ret = -ENODEV;
2026 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002027 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
Alex He1bb73a82011-05-05 18:14:12 +08002028 /* Max Exit Latency too large error */
2029 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
2030 ret = -EINVAL;
2031 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002032 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002033 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2034 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002035 ret = 0;
2036 break;
2037 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002038 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2039 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002040 ret = -EINVAL;
2041 break;
2042 }
2043 return ret;
2044}
2045
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002046static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002047 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002048{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002049 u32 valid_add_flags;
2050 u32 valid_drop_flags;
2051
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002052 /* Ignore the slot flag (bit 0), and the default control endpoint flag
2053 * (bit 1). The default control endpoint is added during the Address
2054 * Device command and is never removed until the slot is disabled.
2055 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03002056 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2057 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002058
2059 /* Use hweight32 to count the number of ones in the add flags, or
2060 * number of endpoints added. Don't count endpoints that are changed
2061 * (both added and dropped).
2062 */
2063 return hweight32(valid_add_flags) -
2064 hweight32(valid_add_flags & valid_drop_flags);
2065}
2066
2067static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002068 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002069{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002070 u32 valid_add_flags;
2071 u32 valid_drop_flags;
2072
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03002073 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2074 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002075
2076 return hweight32(valid_drop_flags) -
2077 hweight32(valid_add_flags & valid_drop_flags);
2078}
2079
2080/*
2081 * We need to reserve the new number of endpoints before the configure endpoint
2082 * command completes. We can't subtract the dropped endpoints from the number
2083 * of active endpoints until the command completes because we can oversubscribe
2084 * the host in this case:
2085 *
2086 * - the first configure endpoint command drops more endpoints than it adds
2087 * - a second configure endpoint command that adds more endpoints is queued
2088 * - the first configure endpoint command fails, so the config is unchanged
2089 * - the second command may succeed, even though there isn't enough resources
2090 *
2091 * Must be called with xhci->lock held.
2092 */
2093static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002094 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002095{
2096 u32 added_eps;
2097
Sarah Sharp92f8e762013-04-23 17:11:14 -07002098 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002099 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002100 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2101 "Not enough ep ctxs: "
2102 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002103 xhci->num_active_eps, added_eps,
2104 xhci->limit_active_eps);
2105 return -ENOMEM;
2106 }
2107 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002108 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2109 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002110 xhci->num_active_eps);
2111 return 0;
2112}
2113
2114/*
2115 * The configure endpoint was failed by the xHC for some other reason, so we
2116 * need to revert the resources that failed configuration would have used.
2117 *
2118 * Must be called with xhci->lock held.
2119 */
2120static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002121 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002122{
2123 u32 num_failed_eps;
2124
Sarah Sharp92f8e762013-04-23 17:11:14 -07002125 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002126 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002127 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2128 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002129 num_failed_eps,
2130 xhci->num_active_eps);
2131}
2132
2133/*
2134 * Now that the command has completed, clean up the active endpoint count by
2135 * subtracting out the endpoints that were dropped (but not changed).
2136 *
2137 * Must be called with xhci->lock held.
2138 */
2139static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002140 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002141{
2142 u32 num_dropped_eps;
2143
Sarah Sharp92f8e762013-04-23 17:11:14 -07002144 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002145 xhci->num_active_eps -= num_dropped_eps;
2146 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002147 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2148 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002149 num_dropped_eps,
2150 xhci->num_active_eps);
2151}
2152
Felipe Balbied384bd2012-08-07 14:10:03 +03002153static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002154{
2155 switch (udev->speed) {
2156 case USB_SPEED_LOW:
2157 case USB_SPEED_FULL:
2158 return FS_BLOCK;
2159 case USB_SPEED_HIGH:
2160 return HS_BLOCK;
2161 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002162 case USB_SPEED_SUPER_PLUS:
Sarah Sharpc29eea62011-09-02 11:05:52 -07002163 return SS_BLOCK;
2164 case USB_SPEED_UNKNOWN:
2165 case USB_SPEED_WIRELESS:
2166 default:
2167 /* Should never happen */
2168 return 1;
2169 }
2170}
2171
Felipe Balbied384bd2012-08-07 14:10:03 +03002172static unsigned int
2173xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002174{
2175 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2176 return LS_OVERHEAD;
2177 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2178 return FS_OVERHEAD;
2179 return HS_OVERHEAD;
2180}
2181
2182/* If we are changing a LS/FS device under a HS hub,
2183 * make sure (if we are activating a new TT) that the HS bus has enough
2184 * bandwidth for this new TT.
2185 */
2186static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2187 struct xhci_virt_device *virt_dev,
2188 int old_active_eps)
2189{
2190 struct xhci_interval_bw_table *bw_table;
2191 struct xhci_tt_bw_info *tt_info;
2192
2193 /* Find the bandwidth table for the root port this TT is attached to. */
2194 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2195 tt_info = virt_dev->tt_info;
2196 /* If this TT already had active endpoints, the bandwidth for this TT
2197 * has already been added. Removing all periodic endpoints (and thus
2198 * making the TT enactive) will only decrease the bandwidth used.
2199 */
2200 if (old_active_eps)
2201 return 0;
2202 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2203 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2204 return -ENOMEM;
2205 return 0;
2206 }
2207 /* Not sure why we would have no new active endpoints...
2208 *
2209 * Maybe because of an Evaluate Context change for a hub update or a
2210 * control endpoint 0 max packet size change?
2211 * FIXME: skip the bandwidth calculation in that case.
2212 */
2213 return 0;
2214}
2215
Sarah Sharp2b698992011-09-13 16:41:13 -07002216static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2217 struct xhci_virt_device *virt_dev)
2218{
2219 unsigned int bw_reserved;
2220
2221 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2222 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2223 return -ENOMEM;
2224
2225 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2226 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2227 return -ENOMEM;
2228
2229 return 0;
2230}
2231
Sarah Sharpc29eea62011-09-02 11:05:52 -07002232/*
2233 * This algorithm is a very conservative estimate of the worst-case scheduling
2234 * scenario for any one interval. The hardware dynamically schedules the
2235 * packets, so we can't tell which microframe could be the limiting factor in
2236 * the bandwidth scheduling. This only takes into account periodic endpoints.
2237 *
2238 * Obviously, we can't solve an NP complete problem to find the minimum worst
2239 * case scenario. Instead, we come up with an estimate that is no less than
2240 * the worst case bandwidth used for any one microframe, but may be an
2241 * over-estimate.
2242 *
2243 * We walk the requirements for each endpoint by interval, starting with the
2244 * smallest interval, and place packets in the schedule where there is only one
2245 * possible way to schedule packets for that interval. In order to simplify
2246 * this algorithm, we record the largest max packet size for each interval, and
2247 * assume all packets will be that size.
2248 *
2249 * For interval 0, we obviously must schedule all packets for each interval.
2250 * The bandwidth for interval 0 is just the amount of data to be transmitted
2251 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2252 * the number of packets).
2253 *
2254 * For interval 1, we have two possible microframes to schedule those packets
2255 * in. For this algorithm, if we can schedule the same number of packets for
2256 * each possible scheduling opportunity (each microframe), we will do so. The
2257 * remaining number of packets will be saved to be transmitted in the gaps in
2258 * the next interval's scheduling sequence.
2259 *
2260 * As we move those remaining packets to be scheduled with interval 2 packets,
2261 * we have to double the number of remaining packets to transmit. This is
2262 * because the intervals are actually powers of 2, and we would be transmitting
2263 * the previous interval's packets twice in this interval. We also have to be
2264 * sure that when we look at the largest max packet size for this interval, we
2265 * also look at the largest max packet size for the remaining packets and take
2266 * the greater of the two.
2267 *
2268 * The algorithm continues to evenly distribute packets in each scheduling
2269 * opportunity, and push the remaining packets out, until we get to the last
2270 * interval. Then those packets and their associated overhead are just added
2271 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002272 */
2273static int xhci_check_bw_table(struct xhci_hcd *xhci,
2274 struct xhci_virt_device *virt_dev,
2275 int old_active_eps)
2276{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002277 unsigned int bw_reserved;
2278 unsigned int max_bandwidth;
2279 unsigned int bw_used;
2280 unsigned int block_size;
2281 struct xhci_interval_bw_table *bw_table;
2282 unsigned int packet_size = 0;
2283 unsigned int overhead = 0;
2284 unsigned int packets_transmitted = 0;
2285 unsigned int packets_remaining = 0;
2286 unsigned int i;
2287
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002288 if (virt_dev->udev->speed >= USB_SPEED_SUPER)
Sarah Sharp2b698992011-09-13 16:41:13 -07002289 return xhci_check_ss_bw(xhci, virt_dev);
2290
Sarah Sharpc29eea62011-09-02 11:05:52 -07002291 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2292 max_bandwidth = HS_BW_LIMIT;
2293 /* Convert percent of bus BW reserved to blocks reserved */
2294 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2295 } else {
2296 max_bandwidth = FS_BW_LIMIT;
2297 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2298 }
2299
2300 bw_table = virt_dev->bw_table;
2301 /* We need to translate the max packet size and max ESIT payloads into
2302 * the units the hardware uses.
2303 */
2304 block_size = xhci_get_block_size(virt_dev->udev);
2305
2306 /* If we are manipulating a LS/FS device under a HS hub, double check
2307 * that the HS bus has enough bandwidth if we are activing a new TT.
2308 */
2309 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002310 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2311 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002312 virt_dev->real_port);
2313 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2314 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2315 "newly activated TT.\n");
2316 return -ENOMEM;
2317 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002318 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2319 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002320 virt_dev->tt_info->slot_id,
2321 virt_dev->tt_info->ttport);
2322 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002323 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2324 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002325 virt_dev->real_port);
2326 }
2327
2328 /* Add in how much bandwidth will be used for interval zero, or the
2329 * rounded max ESIT payload + number of packets * largest overhead.
2330 */
2331 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2332 bw_table->interval_bw[0].num_packets *
2333 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2334
2335 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2336 unsigned int bw_added;
2337 unsigned int largest_mps;
2338 unsigned int interval_overhead;
2339
2340 /*
2341 * How many packets could we transmit in this interval?
2342 * If packets didn't fit in the previous interval, we will need
2343 * to transmit that many packets twice within this interval.
2344 */
2345 packets_remaining = 2 * packets_remaining +
2346 bw_table->interval_bw[i].num_packets;
2347
2348 /* Find the largest max packet size of this or the previous
2349 * interval.
2350 */
2351 if (list_empty(&bw_table->interval_bw[i].endpoints))
2352 largest_mps = 0;
2353 else {
2354 struct xhci_virt_ep *virt_ep;
2355 struct list_head *ep_entry;
2356
2357 ep_entry = bw_table->interval_bw[i].endpoints.next;
2358 virt_ep = list_entry(ep_entry,
2359 struct xhci_virt_ep, bw_endpoint_list);
2360 /* Convert to blocks, rounding up */
2361 largest_mps = DIV_ROUND_UP(
2362 virt_ep->bw_info.max_packet_size,
2363 block_size);
2364 }
2365 if (largest_mps > packet_size)
2366 packet_size = largest_mps;
2367
2368 /* Use the larger overhead of this or the previous interval. */
2369 interval_overhead = xhci_get_largest_overhead(
2370 &bw_table->interval_bw[i]);
2371 if (interval_overhead > overhead)
2372 overhead = interval_overhead;
2373
2374 /* How many packets can we evenly distribute across
2375 * (1 << (i + 1)) possible scheduling opportunities?
2376 */
2377 packets_transmitted = packets_remaining >> (i + 1);
2378
2379 /* Add in the bandwidth used for those scheduled packets */
2380 bw_added = packets_transmitted * (overhead + packet_size);
2381
2382 /* How many packets do we have remaining to transmit? */
2383 packets_remaining = packets_remaining % (1 << (i + 1));
2384
2385 /* What largest max packet size should those packets have? */
2386 /* If we've transmitted all packets, don't carry over the
2387 * largest packet size.
2388 */
2389 if (packets_remaining == 0) {
2390 packet_size = 0;
2391 overhead = 0;
2392 } else if (packets_transmitted > 0) {
2393 /* Otherwise if we do have remaining packets, and we've
2394 * scheduled some packets in this interval, take the
2395 * largest max packet size from endpoints with this
2396 * interval.
2397 */
2398 packet_size = largest_mps;
2399 overhead = interval_overhead;
2400 }
2401 /* Otherwise carry over packet_size and overhead from the last
2402 * time we had a remainder.
2403 */
2404 bw_used += bw_added;
2405 if (bw_used > max_bandwidth) {
2406 xhci_warn(xhci, "Not enough bandwidth. "
2407 "Proposed: %u, Max: %u\n",
2408 bw_used, max_bandwidth);
2409 return -ENOMEM;
2410 }
2411 }
2412 /*
2413 * Ok, we know we have some packets left over after even-handedly
2414 * scheduling interval 15. We don't know which microframes they will
2415 * fit into, so we over-schedule and say they will be scheduled every
2416 * microframe.
2417 */
2418 if (packets_remaining > 0)
2419 bw_used += overhead + packet_size;
2420
2421 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2422 unsigned int port_index = virt_dev->real_port - 1;
2423
2424 /* OK, we're manipulating a HS device attached to a
2425 * root port bandwidth domain. Include the number of active TTs
2426 * in the bandwidth used.
2427 */
2428 bw_used += TT_HS_OVERHEAD *
2429 xhci->rh_bw[port_index].num_active_tts;
2430 }
2431
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002432 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2433 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2434 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002435 bw_used, max_bandwidth, bw_reserved,
2436 (max_bandwidth - bw_used - bw_reserved) * 100 /
2437 max_bandwidth);
2438
2439 bw_used += bw_reserved;
2440 if (bw_used > max_bandwidth) {
2441 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2442 bw_used, max_bandwidth);
2443 return -ENOMEM;
2444 }
2445
2446 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002447 return 0;
2448}
2449
2450static bool xhci_is_async_ep(unsigned int ep_type)
2451{
2452 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2453 ep_type != ISOC_IN_EP &&
2454 ep_type != INT_IN_EP);
2455}
2456
Sarah Sharp2b698992011-09-13 16:41:13 -07002457static bool xhci_is_sync_in_ep(unsigned int ep_type)
2458{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002459 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002460}
2461
2462static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2463{
2464 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2465
2466 if (ep_bw->ep_interval == 0)
2467 return SS_OVERHEAD_BURST +
2468 (ep_bw->mult * ep_bw->num_packets *
2469 (SS_OVERHEAD + mps));
2470 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2471 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2472 1 << ep_bw->ep_interval);
2473
2474}
2475
Lu Baolu39693842017-04-07 17:57:04 +03002476static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
Sarah Sharp2e279802011-09-02 11:05:50 -07002477 struct xhci_bw_info *ep_bw,
2478 struct xhci_interval_bw_table *bw_table,
2479 struct usb_device *udev,
2480 struct xhci_virt_ep *virt_ep,
2481 struct xhci_tt_bw_info *tt_info)
2482{
2483 struct xhci_interval_bw *interval_bw;
2484 int normalized_interval;
2485
Sarah Sharp2b698992011-09-13 16:41:13 -07002486 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002487 return;
2488
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002489 if (udev->speed >= USB_SPEED_SUPER) {
Sarah Sharp2b698992011-09-13 16:41:13 -07002490 if (xhci_is_sync_in_ep(ep_bw->type))
2491 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2492 xhci_get_ss_bw_consumed(ep_bw);
2493 else
2494 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2495 xhci_get_ss_bw_consumed(ep_bw);
2496 return;
2497 }
2498
2499 /* SuperSpeed endpoints never get added to intervals in the table, so
2500 * this check is only valid for HS/FS/LS devices.
2501 */
2502 if (list_empty(&virt_ep->bw_endpoint_list))
2503 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002504 /* For LS/FS devices, we need to translate the interval expressed in
2505 * microframes to frames.
2506 */
2507 if (udev->speed == USB_SPEED_HIGH)
2508 normalized_interval = ep_bw->ep_interval;
2509 else
2510 normalized_interval = ep_bw->ep_interval - 3;
2511
2512 if (normalized_interval == 0)
2513 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2514 interval_bw = &bw_table->interval_bw[normalized_interval];
2515 interval_bw->num_packets -= ep_bw->num_packets;
2516 switch (udev->speed) {
2517 case USB_SPEED_LOW:
2518 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2519 break;
2520 case USB_SPEED_FULL:
2521 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2522 break;
2523 case USB_SPEED_HIGH:
2524 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2525 break;
2526 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002527 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002528 case USB_SPEED_UNKNOWN:
2529 case USB_SPEED_WIRELESS:
2530 /* Should never happen because only LS/FS/HS endpoints will get
2531 * added to the endpoint list.
2532 */
2533 return;
2534 }
2535 if (tt_info)
2536 tt_info->active_eps -= 1;
2537 list_del_init(&virt_ep->bw_endpoint_list);
2538}
2539
2540static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2541 struct xhci_bw_info *ep_bw,
2542 struct xhci_interval_bw_table *bw_table,
2543 struct usb_device *udev,
2544 struct xhci_virt_ep *virt_ep,
2545 struct xhci_tt_bw_info *tt_info)
2546{
2547 struct xhci_interval_bw *interval_bw;
2548 struct xhci_virt_ep *smaller_ep;
2549 int normalized_interval;
2550
2551 if (xhci_is_async_ep(ep_bw->type))
2552 return;
2553
Sarah Sharp2b698992011-09-13 16:41:13 -07002554 if (udev->speed == USB_SPEED_SUPER) {
2555 if (xhci_is_sync_in_ep(ep_bw->type))
2556 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2557 xhci_get_ss_bw_consumed(ep_bw);
2558 else
2559 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2560 xhci_get_ss_bw_consumed(ep_bw);
2561 return;
2562 }
2563
Sarah Sharp2e279802011-09-02 11:05:50 -07002564 /* For LS/FS devices, we need to translate the interval expressed in
2565 * microframes to frames.
2566 */
2567 if (udev->speed == USB_SPEED_HIGH)
2568 normalized_interval = ep_bw->ep_interval;
2569 else
2570 normalized_interval = ep_bw->ep_interval - 3;
2571
2572 if (normalized_interval == 0)
2573 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2574 interval_bw = &bw_table->interval_bw[normalized_interval];
2575 interval_bw->num_packets += ep_bw->num_packets;
2576 switch (udev->speed) {
2577 case USB_SPEED_LOW:
2578 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2579 break;
2580 case USB_SPEED_FULL:
2581 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2582 break;
2583 case USB_SPEED_HIGH:
2584 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2585 break;
2586 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002587 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002588 case USB_SPEED_UNKNOWN:
2589 case USB_SPEED_WIRELESS:
2590 /* Should never happen because only LS/FS/HS endpoints will get
2591 * added to the endpoint list.
2592 */
2593 return;
2594 }
2595
2596 if (tt_info)
2597 tt_info->active_eps += 1;
2598 /* Insert the endpoint into the list, largest max packet size first. */
2599 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2600 bw_endpoint_list) {
2601 if (ep_bw->max_packet_size >=
2602 smaller_ep->bw_info.max_packet_size) {
2603 /* Add the new ep before the smaller endpoint */
2604 list_add_tail(&virt_ep->bw_endpoint_list,
2605 &smaller_ep->bw_endpoint_list);
2606 return;
2607 }
2608 }
2609 /* Add the new endpoint at the end of the list. */
2610 list_add_tail(&virt_ep->bw_endpoint_list,
2611 &interval_bw->endpoints);
2612}
2613
2614void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2615 struct xhci_virt_device *virt_dev,
2616 int old_active_eps)
2617{
2618 struct xhci_root_port_bw_info *rh_bw_info;
2619 if (!virt_dev->tt_info)
2620 return;
2621
2622 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2623 if (old_active_eps == 0 &&
2624 virt_dev->tt_info->active_eps != 0) {
2625 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002626 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002627 } else if (old_active_eps != 0 &&
2628 virt_dev->tt_info->active_eps == 0) {
2629 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002630 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002631 }
2632}
2633
2634static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2635 struct xhci_virt_device *virt_dev,
2636 struct xhci_container_ctx *in_ctx)
2637{
2638 struct xhci_bw_info ep_bw_info[31];
2639 int i;
2640 struct xhci_input_control_ctx *ctrl_ctx;
2641 int old_active_eps = 0;
2642
Sarah Sharp2e279802011-09-02 11:05:50 -07002643 if (virt_dev->tt_info)
2644 old_active_eps = virt_dev->tt_info->active_eps;
2645
Lin Wang4daf9df2015-01-09 16:06:31 +02002646 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002647 if (!ctrl_ctx) {
2648 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2649 __func__);
2650 return -ENOMEM;
2651 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002652
2653 for (i = 0; i < 31; i++) {
2654 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2655 continue;
2656
2657 /* Make a copy of the BW info in case we need to revert this */
2658 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2659 sizeof(ep_bw_info[i]));
2660 /* Drop the endpoint from the interval table if the endpoint is
2661 * being dropped or changed.
2662 */
2663 if (EP_IS_DROPPED(ctrl_ctx, i))
2664 xhci_drop_ep_from_interval_table(xhci,
2665 &virt_dev->eps[i].bw_info,
2666 virt_dev->bw_table,
2667 virt_dev->udev,
2668 &virt_dev->eps[i],
2669 virt_dev->tt_info);
2670 }
2671 /* Overwrite the information stored in the endpoints' bw_info */
2672 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2673 for (i = 0; i < 31; i++) {
2674 /* Add any changed or added endpoints to the interval table */
2675 if (EP_IS_ADDED(ctrl_ctx, i))
2676 xhci_add_ep_to_interval_table(xhci,
2677 &virt_dev->eps[i].bw_info,
2678 virt_dev->bw_table,
2679 virt_dev->udev,
2680 &virt_dev->eps[i],
2681 virt_dev->tt_info);
2682 }
2683
2684 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2685 /* Ok, this fits in the bandwidth we have.
2686 * Update the number of active TTs.
2687 */
2688 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2689 return 0;
2690 }
2691
2692 /* We don't have enough bandwidth for this, revert the stored info. */
2693 for (i = 0; i < 31; i++) {
2694 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2695 continue;
2696
2697 /* Drop the new copies of any added or changed endpoints from
2698 * the interval table.
2699 */
2700 if (EP_IS_ADDED(ctrl_ctx, i)) {
2701 xhci_drop_ep_from_interval_table(xhci,
2702 &virt_dev->eps[i].bw_info,
2703 virt_dev->bw_table,
2704 virt_dev->udev,
2705 &virt_dev->eps[i],
2706 virt_dev->tt_info);
2707 }
2708 /* Revert the endpoint back to its old information */
2709 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2710 sizeof(ep_bw_info[i]));
2711 /* Add any changed or dropped endpoints back into the table */
2712 if (EP_IS_DROPPED(ctrl_ctx, i))
2713 xhci_add_ep_to_interval_table(xhci,
2714 &virt_dev->eps[i].bw_info,
2715 virt_dev->bw_table,
2716 virt_dev->udev,
2717 &virt_dev->eps[i],
2718 virt_dev->tt_info);
2719 }
2720 return -ENOMEM;
2721}
2722
2723
Sarah Sharpf2217e82009-08-07 14:04:43 -07002724/* Issue a configure endpoint command or evaluate context command
2725 * and wait for it to finish.
2726 */
2727static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002728 struct usb_device *udev,
2729 struct xhci_command *command,
2730 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002731{
2732 int ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002733 unsigned long flags;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002734 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002735 struct xhci_virt_device *virt_dev;
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002736 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002737
2738 if (!command)
2739 return -EINVAL;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002740
2741 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03002742
2743 if (xhci->xhc_state & XHCI_STATE_DYING) {
2744 spin_unlock_irqrestore(&xhci->lock, flags);
2745 return -ESHUTDOWN;
2746 }
2747
Sarah Sharp913a8a32009-09-04 10:53:13 -07002748 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002749
Lin Wang4daf9df2015-01-09 16:06:31 +02002750 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002751 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002752 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002753 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2754 __func__);
2755 return -ENOMEM;
2756 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002757
2758 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002759 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002760 spin_unlock_irqrestore(&xhci->lock, flags);
2761 xhci_warn(xhci, "Not enough host resources, "
2762 "active endpoint contexts = %u\n",
2763 xhci->num_active_eps);
2764 return -ENOMEM;
2765 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002766 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002767 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
Sarah Sharp2e279802011-09-02 11:05:50 -07002768 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002769 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002770 spin_unlock_irqrestore(&xhci->lock, flags);
2771 xhci_warn(xhci, "Not enough bandwidth\n");
2772 return -ENOMEM;
2773 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002774
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002775 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
Mathias Nyman90d6d572019-04-26 16:23:31 +03002776
2777 trace_xhci_configure_endpoint_ctrl_ctx(ctrl_ctx);
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002778 trace_xhci_configure_endpoint(slot_ctx);
2779
Sarah Sharpf2217e82009-08-07 14:04:43 -07002780 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002781 ret = xhci_queue_configure_endpoint(xhci, command,
2782 command->in_ctx->dma,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002783 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002784 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002785 ret = xhci_queue_evaluate_context(xhci, command,
2786 command->in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002787 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002788 if (ret < 0) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002789 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002790 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002791 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002792 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2793 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002794 return -ENOMEM;
2795 }
2796 xhci_ring_cmd_db(xhci);
2797 spin_unlock_irqrestore(&xhci->lock, flags);
2798
2799 /* Wait for the configure endpoint command to complete */
Mathias Nymanc311e392014-05-08 19:26:03 +03002800 wait_for_completion(command->completion);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002801
2802 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002803 ret = xhci_configure_endpoint_result(xhci, udev,
2804 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002805 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002806 ret = xhci_evaluate_context_result(xhci, udev,
2807 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002808
2809 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2810 spin_lock_irqsave(&xhci->lock, flags);
2811 /* If the command failed, remove the reserved resources.
2812 * Otherwise, clean up the estimate to include dropped eps.
2813 */
2814 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002815 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002816 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002817 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002818 spin_unlock_irqrestore(&xhci->lock, flags);
2819 }
2820 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002821}
2822
Hans de Goededf613832013-10-04 00:29:45 +02002823static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2824 struct xhci_virt_device *vdev, int i)
2825{
2826 struct xhci_virt_ep *ep = &vdev->eps[i];
2827
2828 if (ep->ep_state & EP_HAS_STREAMS) {
2829 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2830 xhci_get_endpoint_address(i));
2831 xhci_free_stream_info(xhci, ep->stream_info);
2832 ep->stream_info = NULL;
2833 ep->ep_state &= ~EP_HAS_STREAMS;
2834 }
2835}
2836
Sarah Sharpf88ba782009-05-14 11:44:22 -07002837/* Called after one or more calls to xhci_add_endpoint() or
2838 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2839 * to call xhci_reset_bandwidth().
2840 *
2841 * Since we are in the middle of changing either configuration or
2842 * installing a new alt setting, the USB core won't allow URBs to be
2843 * enqueued for any endpoint on the old config or interface. Nothing
2844 * else should be touching the xhci->devs[slot_id] structure, so we
2845 * don't need to take the xhci->lock for manipulating that.
2846 */
Lu Baolu39693842017-04-07 17:57:04 +03002847static int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002848{
2849 int i;
2850 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002851 struct xhci_hcd *xhci;
2852 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002853 struct xhci_input_control_ctx *ctrl_ctx;
2854 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002855 struct xhci_command *command;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002856
Andiry Xu64927732010-10-14 07:22:45 -07002857 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002858 if (ret <= 0)
2859 return ret;
2860 xhci = hcd_to_xhci(hcd);
Mathias Nyman98d74f92016-04-08 16:25:10 +03002861 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
2862 (xhci->xhc_state & XHCI_STATE_REMOVING))
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002863 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002864
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002865 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002866 virt_dev = xhci->devs[udev->slot_id];
2867
Mathias Nyman103afda2017-12-08 17:59:08 +02002868 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002869 if (!command)
2870 return -ENOMEM;
2871
2872 command->in_ctx = virt_dev->in_ctx;
2873
Sarah Sharpf94e01862009-04-27 19:58:38 -07002874 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
Lin Wang4daf9df2015-01-09 16:06:31 +02002875 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002876 if (!ctrl_ctx) {
2877 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2878 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002879 ret = -ENOMEM;
2880 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002881 }
Matt Evans28ccd292011-03-29 13:40:46 +11002882 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2883 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2884 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002885
2886 /* Don't issue the command if there's no endpoints to update. */
2887 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002888 ctrl_ctx->drop_flags == 0) {
2889 ret = 0;
2890 goto command_cleanup;
2891 }
Julius Wernerd6759132014-06-24 17:14:42 +03002892 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
John Yound115b042009-07-27 12:05:15 -07002893 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Julius Wernerd6759132014-06-24 17:14:42 +03002894 for (i = 31; i >= 1; i--) {
2895 __le32 le32 = cpu_to_le32(BIT(i));
2896
2897 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2898 || (ctrl_ctx->add_flags & le32) || i == 1) {
2899 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2900 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2901 break;
2902 }
2903 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07002904
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002905 ret = xhci_configure_endpoint(xhci, udev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002906 false, false);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002907 if (ret)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002908 /* Callee should call reset_bandwidth() */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002909 goto command_cleanup;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002910
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002911 /* Free any rings that were dropped, but not changed. */
Felipe Balbi98871e92017-01-23 14:20:04 +02002912 for (i = 1; i < 31; i++) {
Matt Evans4819fef2011-06-01 13:01:07 +10002913 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002914 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Mathias Nymanc5628a22017-06-15 11:55:42 +03002915 xhci_free_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002916 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2917 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002918 }
John Yound115b042009-07-27 12:05:15 -07002919 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002920 /*
2921 * Install any rings for completely new endpoints or changed endpoints,
Mathias Nymanc5628a22017-06-15 11:55:42 +03002922 * and free any old rings from changed endpoints.
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002923 */
Felipe Balbi98871e92017-01-23 14:20:04 +02002924 for (i = 1; i < 31; i++) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002925 if (!virt_dev->eps[i].new_ring)
2926 continue;
Mathias Nymanc5628a22017-06-15 11:55:42 +03002927 /* Only free the old ring if it exists.
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002928 * It may not if this is the first add of an endpoint.
2929 */
2930 if (virt_dev->eps[i].ring) {
Mathias Nymanc5628a22017-06-15 11:55:42 +03002931 xhci_free_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002932 }
Hans de Goededf613832013-10-04 00:29:45 +02002933 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002934 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2935 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002936 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002937command_cleanup:
2938 kfree(command->completion);
2939 kfree(command);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002940
Sarah Sharpf94e01862009-04-27 19:58:38 -07002941 return ret;
2942}
2943
Lu Baolu39693842017-04-07 17:57:04 +03002944static void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002945{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002946 struct xhci_hcd *xhci;
2947 struct xhci_virt_device *virt_dev;
2948 int i, ret;
2949
Andiry Xu64927732010-10-14 07:22:45 -07002950 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002951 if (ret <= 0)
2952 return;
2953 xhci = hcd_to_xhci(hcd);
2954
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002955 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002956 virt_dev = xhci->devs[udev->slot_id];
2957 /* Free any rings allocated for added endpoints */
Felipe Balbi98871e92017-01-23 14:20:04 +02002958 for (i = 0; i < 31; i++) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002959 if (virt_dev->eps[i].new_ring) {
Lu Baolu02b6fdc2017-10-05 11:21:39 +03002960 xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002961 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2962 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002963 }
2964 }
John Yound115b042009-07-27 12:05:15 -07002965 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002966}
2967
Sarah Sharp5270b952009-09-04 10:53:11 -07002968static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002969 struct xhci_container_ctx *in_ctx,
2970 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002971 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002972 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002973{
Matt Evans28ccd292011-03-29 13:40:46 +11002974 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2975 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002976 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002977 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002978}
2979
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002980static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002981 unsigned int slot_id, unsigned int ep_index,
2982 struct xhci_dequeue_state *deq_state)
2983{
Sarah Sharp92f8e762013-04-23 17:11:14 -07002984 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002985 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002986 struct xhci_ep_ctx *ep_ctx;
2987 u32 added_ctxs;
2988 dma_addr_t addr;
2989
Sarah Sharp92f8e762013-04-23 17:11:14 -07002990 in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02002991 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002992 if (!ctrl_ctx) {
2993 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2994 __func__);
2995 return;
2996 }
2997
Sarah Sharp913a8a32009-09-04 10:53:13 -07002998 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2999 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003000 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
3001 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3002 deq_state->new_deq_ptr);
3003 if (addr == 0) {
3004 xhci_warn(xhci, "WARN Cannot submit config ep after "
3005 "reset ep command\n");
3006 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
3007 deq_state->new_deq_seg,
3008 deq_state->new_deq_ptr);
3009 return;
3010 }
Matt Evans28ccd292011-03-29 13:40:46 +11003011 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003012
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003013 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07003014 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003015 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
3016 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003017}
3018
Mathias Nymand36374f2017-06-15 11:55:47 +03003019void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
3020 unsigned int stream_id, struct xhci_td *td)
Sarah Sharp82d10092009-08-07 14:04:52 -07003021{
3022 struct xhci_dequeue_state deq_state;
Mathias Nymand97b4f82014-11-27 18:19:16 +02003023 struct usb_device *udev = td->urb->dev;
Sarah Sharp82d10092009-08-07 14:04:52 -07003024
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03003025 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
3026 "Cleaning up stalled endpoint ring");
Sarah Sharp82d10092009-08-07 14:04:52 -07003027 /* We need to move the HW's dequeue pointer past this TD,
3028 * or it will attempt to resend it on the next doorbell ring.
3029 */
3030 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Mathias Nymand36374f2017-06-15 11:55:47 +03003031 ep_index, stream_id, td, &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07003032
Mathias Nyman365038d2014-08-19 15:17:58 +03003033 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
3034 return;
3035
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003036 /* HW with the reset endpoint quirk will use the saved dequeue state to
3037 * issue a configure endpoint command later.
3038 */
3039 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03003040 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
3041 "Queueing new dequeue state");
Hans de Goede1e3452e2014-08-20 16:41:52 +03003042 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Mathias Nyman87907362017-06-02 16:36:23 +03003043 ep_index, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003044 } else {
3045 /* Better hope no one uses the input context between now and the
3046 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003047 * XXX: No idea how this hardware will react when stream rings
3048 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003049 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003050 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3051 "Setting up input context for "
3052 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003053 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
3054 ep_index, &deq_state);
3055 }
Sarah Sharp82d10092009-08-07 14:04:52 -07003056}
3057
Mathias Nymanf5249462018-03-16 16:33:04 +02003058/*
3059 * Called after usb core issues a clear halt control message.
3060 * The host side of the halt should already be cleared by a reset endpoint
3061 * command issued when the STALL event was received.
Mathias Nymand0167ad2015-03-10 19:49:00 +02003062 *
Mathias Nymanf5249462018-03-16 16:33:04 +02003063 * The reset endpoint command may only be issued to endpoints in the halted
3064 * state. For software that wishes to reset the data toggle or sequence number
3065 * of an endpoint that isn't in the halted state this function will issue a
3066 * configure endpoint command with the Drop and Add bits set for the target
3067 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
Sarah Sharpa1587d92009-07-27 12:03:15 -07003068 */
Mathias Nyman8e71a322014-11-18 11:27:12 +02003069
Lu Baolu39693842017-04-07 17:57:04 +03003070static void xhci_endpoint_reset(struct usb_hcd *hcd,
Mathias Nymanf5249462018-03-16 16:33:04 +02003071 struct usb_host_endpoint *host_ep)
Sarah Sharpa1587d92009-07-27 12:03:15 -07003072{
3073 struct xhci_hcd *xhci;
Mathias Nymanf5249462018-03-16 16:33:04 +02003074 struct usb_device *udev;
3075 struct xhci_virt_device *vdev;
3076 struct xhci_virt_ep *ep;
3077 struct xhci_input_control_ctx *ctrl_ctx;
3078 struct xhci_command *stop_cmd, *cfg_cmd;
3079 unsigned int ep_index;
3080 unsigned long flags;
3081 u32 ep_flag;
Sarah Sharpa1587d92009-07-27 12:03:15 -07003082
3083 xhci = hcd_to_xhci(hcd);
Mathias Nymanf5249462018-03-16 16:33:04 +02003084 if (!host_ep->hcpriv)
3085 return;
3086 udev = (struct usb_device *) host_ep->hcpriv;
3087 vdev = xhci->devs[udev->slot_id];
3088 ep_index = xhci_get_endpoint_index(&host_ep->desc);
3089 ep = &vdev->eps[ep_index];
3090
3091 /* Bail out if toggle is already being cleared by a endpoint reset */
3092 if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
3093 ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
3094 return;
3095 }
3096 /* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
3097 if (usb_endpoint_xfer_control(&host_ep->desc) ||
3098 usb_endpoint_xfer_isoc(&host_ep->desc))
3099 return;
3100
3101 ep_flag = xhci_get_endpoint_flag(&host_ep->desc);
3102
3103 if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
3104 return;
3105
3106 stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
3107 if (!stop_cmd)
3108 return;
3109
3110 cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
3111 if (!cfg_cmd)
3112 goto cleanup;
3113
3114 spin_lock_irqsave(&xhci->lock, flags);
3115
3116 /* block queuing new trbs and ringing ep doorbell */
3117 ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
Sarah Sharpa1587d92009-07-27 12:03:15 -07003118
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003119 /*
Mathias Nymanf5249462018-03-16 16:33:04 +02003120 * Make sure endpoint ring is empty before resetting the toggle/seq.
3121 * Driver is required to synchronously cancel all transfer request.
3122 * Stop the endpoint to force xHC to update the output context
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003123 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07003124
Mathias Nymanf5249462018-03-16 16:33:04 +02003125 if (!list_empty(&ep->ring->td_list)) {
3126 dev_err(&udev->dev, "EP not empty, refuse reset\n");
3127 spin_unlock_irqrestore(&xhci->lock, flags);
Zheng Xiaoweid89b7662018-07-20 18:05:11 +03003128 xhci_free_command(xhci, cfg_cmd);
Mathias Nymanf5249462018-03-16 16:33:04 +02003129 goto cleanup;
3130 }
3131 xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id, ep_index, 0);
3132 xhci_ring_cmd_db(xhci);
3133 spin_unlock_irqrestore(&xhci->lock, flags);
3134
3135 wait_for_completion(stop_cmd->completion);
3136
3137 spin_lock_irqsave(&xhci->lock, flags);
3138
3139 /* config ep command clears toggle if add and drop ep flags are set */
3140 ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
3141 xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
3142 ctrl_ctx, ep_flag, ep_flag);
3143 xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);
3144
3145 xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
3146 udev->slot_id, false);
3147 xhci_ring_cmd_db(xhci);
3148 spin_unlock_irqrestore(&xhci->lock, flags);
3149
3150 wait_for_completion(cfg_cmd->completion);
3151
3152 ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
3153 xhci_free_command(xhci, cfg_cmd);
3154cleanup:
3155 xhci_free_command(xhci, stop_cmd);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003156}
3157
Sarah Sharp8df75f42010-04-02 15:34:16 -07003158static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
3159 struct usb_device *udev, struct usb_host_endpoint *ep,
3160 unsigned int slot_id)
3161{
3162 int ret;
3163 unsigned int ep_index;
3164 unsigned int ep_state;
3165
3166 if (!ep)
3167 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07003168 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003169 if (ret <= 0)
3170 return -EINVAL;
Hans de Goedea3901532013-10-04 17:05:55 +02003171 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07003172 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
3173 " descriptor for ep 0x%x does not support streams\n",
3174 ep->desc.bEndpointAddress);
3175 return -EINVAL;
3176 }
3177
3178 ep_index = xhci_get_endpoint_index(&ep->desc);
3179 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3180 if (ep_state & EP_HAS_STREAMS ||
3181 ep_state & EP_GETTING_STREAMS) {
3182 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3183 "already has streams set up.\n",
3184 ep->desc.bEndpointAddress);
3185 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3186 "dynamic stream context array reallocation.\n");
3187 return -EINVAL;
3188 }
3189 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3190 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3191 "endpoint 0x%x; URBs are pending.\n",
3192 ep->desc.bEndpointAddress);
3193 return -EINVAL;
3194 }
3195 return 0;
3196}
3197
3198static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3199 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3200{
3201 unsigned int max_streams;
3202
3203 /* The stream context array size must be a power of two */
3204 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3205 /*
3206 * Find out how many primary stream array entries the host controller
3207 * supports. Later we may use secondary stream arrays (similar to 2nd
3208 * level page entries), but that's an optional feature for xHCI host
3209 * controllers. xHCs must support at least 4 stream IDs.
3210 */
3211 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3212 if (*num_stream_ctxs > max_streams) {
3213 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3214 max_streams);
3215 *num_stream_ctxs = max_streams;
3216 *num_streams = max_streams;
3217 }
3218}
3219
3220/* Returns an error code if one of the endpoint already has streams.
3221 * This does not change any data structures, it only checks and gathers
3222 * information.
3223 */
3224static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3225 struct usb_device *udev,
3226 struct usb_host_endpoint **eps, unsigned int num_eps,
3227 unsigned int *num_streams, u32 *changed_ep_bitmask)
3228{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003229 unsigned int max_streams;
3230 unsigned int endpoint_flag;
3231 int i;
3232 int ret;
3233
3234 for (i = 0; i < num_eps; i++) {
3235 ret = xhci_check_streams_endpoint(xhci, udev,
3236 eps[i], udev->slot_id);
3237 if (ret < 0)
3238 return ret;
3239
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003240 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003241 if (max_streams < (*num_streams - 1)) {
3242 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3243 eps[i]->desc.bEndpointAddress,
3244 max_streams);
3245 *num_streams = max_streams+1;
3246 }
3247
3248 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3249 if (*changed_ep_bitmask & endpoint_flag)
3250 return -EINVAL;
3251 *changed_ep_bitmask |= endpoint_flag;
3252 }
3253 return 0;
3254}
3255
3256static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3257 struct usb_device *udev,
3258 struct usb_host_endpoint **eps, unsigned int num_eps)
3259{
3260 u32 changed_ep_bitmask = 0;
3261 unsigned int slot_id;
3262 unsigned int ep_index;
3263 unsigned int ep_state;
3264 int i;
3265
3266 slot_id = udev->slot_id;
3267 if (!xhci->devs[slot_id])
3268 return 0;
3269
3270 for (i = 0; i < num_eps; i++) {
3271 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3272 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3273 /* Are streams already being freed for the endpoint? */
3274 if (ep_state & EP_GETTING_NO_STREAMS) {
3275 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003276 "endpoint 0x%x, "
3277 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003278 eps[i]->desc.bEndpointAddress);
3279 return 0;
3280 }
3281 /* Are there actually any streams to free? */
3282 if (!(ep_state & EP_HAS_STREAMS) &&
3283 !(ep_state & EP_GETTING_STREAMS)) {
3284 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003285 "endpoint 0x%x, "
3286 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003287 eps[i]->desc.bEndpointAddress);
3288 xhci_warn(xhci, "WARN xhci_free_streams() called "
3289 "with non-streams endpoint\n");
3290 return 0;
3291 }
3292 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3293 }
3294 return changed_ep_bitmask;
3295}
3296
3297/*
Luis de Bethencourtc2a298d2015-06-30 16:48:54 +02003298 * The USB device drivers use this function (through the HCD interface in USB
Sarah Sharp8df75f42010-04-02 15:34:16 -07003299 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3300 * coordinate mass storage command queueing across multiple endpoints (basically
3301 * a stream ID == a task ID).
3302 *
3303 * Setting up streams involves allocating the same size stream context array
3304 * for each endpoint and issuing a configure endpoint command for all endpoints.
3305 *
3306 * Don't allow the call to succeed if one endpoint only supports one stream
3307 * (which means it doesn't support streams at all).
3308 *
3309 * Drivers may get less stream IDs than they asked for, if the host controller
3310 * hardware or endpoints claim they can't support the number of requested
3311 * stream IDs.
3312 */
Lu Baolu39693842017-04-07 17:57:04 +03003313static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003314 struct usb_host_endpoint **eps, unsigned int num_eps,
3315 unsigned int num_streams, gfp_t mem_flags)
3316{
3317 int i, ret;
3318 struct xhci_hcd *xhci;
3319 struct xhci_virt_device *vdev;
3320 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003321 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003322 unsigned int ep_index;
3323 unsigned int num_stream_ctxs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003324 unsigned int max_packet;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003325 unsigned long flags;
3326 u32 changed_ep_bitmask = 0;
3327
3328 if (!eps)
3329 return -EINVAL;
3330
3331 /* Add one to the number of streams requested to account for
3332 * stream 0 that is reserved for xHCI usage.
3333 */
3334 num_streams += 1;
3335 xhci = hcd_to_xhci(hcd);
3336 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3337 num_streams);
3338
Hans de Goedef7920882013-11-15 12:14:38 +01003339 /* MaxPSASize value 0 (2 streams) means streams are not supported */
Hans de Goede8f873c12014-07-25 22:01:18 +02003340 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3341 HCC_MAX_PSA(xhci->hcc_params) < 4) {
Hans de Goedef7920882013-11-15 12:14:38 +01003342 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3343 return -ENOSYS;
3344 }
3345
Mathias Nyman14d49b72017-12-08 17:59:07 +02003346 config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
Lu Baolu74e0b562017-04-07 17:57:05 +03003347 if (!config_cmd)
Sarah Sharp8df75f42010-04-02 15:34:16 -07003348 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +03003349
Lin Wang4daf9df2015-01-09 16:06:31 +02003350 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003351 if (!ctrl_ctx) {
3352 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3353 __func__);
3354 xhci_free_command(xhci, config_cmd);
3355 return -ENOMEM;
3356 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003357
3358 /* Check to make sure all endpoints are not already configured for
3359 * streams. While we're at it, find the maximum number of streams that
3360 * all the endpoints will support and check for duplicate endpoints.
3361 */
3362 spin_lock_irqsave(&xhci->lock, flags);
3363 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3364 num_eps, &num_streams, &changed_ep_bitmask);
3365 if (ret < 0) {
3366 xhci_free_command(xhci, config_cmd);
3367 spin_unlock_irqrestore(&xhci->lock, flags);
3368 return ret;
3369 }
3370 if (num_streams <= 1) {
3371 xhci_warn(xhci, "WARN: endpoints can't handle "
3372 "more than one stream.\n");
3373 xhci_free_command(xhci, config_cmd);
3374 spin_unlock_irqrestore(&xhci->lock, flags);
3375 return -EINVAL;
3376 }
3377 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003378 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003379 * xhci_urb_enqueue() will reject all URBs.
3380 */
3381 for (i = 0; i < num_eps; i++) {
3382 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3383 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3384 }
3385 spin_unlock_irqrestore(&xhci->lock, flags);
3386
3387 /* Setup internal data structures and allocate HW data structures for
3388 * streams (but don't install the HW structures in the input context
3389 * until we're sure all memory allocation succeeded).
3390 */
3391 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3392 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3393 num_stream_ctxs, num_streams);
3394
3395 for (i = 0; i < num_eps; i++) {
3396 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003397 max_packet = usb_endpoint_maxp(&eps[i]->desc);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003398 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3399 num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003400 num_streams,
3401 max_packet, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003402 if (!vdev->eps[ep_index].stream_info)
3403 goto cleanup;
3404 /* Set maxPstreams in endpoint context and update deq ptr to
3405 * point to stream context array. FIXME
3406 */
3407 }
3408
3409 /* Set up the input context for a configure endpoint command. */
3410 for (i = 0; i < num_eps; i++) {
3411 struct xhci_ep_ctx *ep_ctx;
3412
3413 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3414 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3415
3416 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3417 vdev->out_ctx, ep_index);
3418 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3419 vdev->eps[ep_index].stream_info);
3420 }
3421 /* Tell the HW to drop its old copy of the endpoint context info
3422 * and add the updated copy from the input context.
3423 */
3424 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003425 vdev->out_ctx, ctrl_ctx,
3426 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003427
3428 /* Issue and wait for the configure endpoint command */
3429 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3430 false, false);
3431
3432 /* xHC rejected the configure endpoint command for some reason, so we
3433 * leave the old ring intact and free our internal streams data
3434 * structure.
3435 */
3436 if (ret < 0)
3437 goto cleanup;
3438
3439 spin_lock_irqsave(&xhci->lock, flags);
3440 for (i = 0; i < num_eps; i++) {
3441 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3442 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3443 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3444 udev->slot_id, ep_index);
3445 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3446 }
3447 xhci_free_command(xhci, config_cmd);
3448 spin_unlock_irqrestore(&xhci->lock, flags);
3449
3450 /* Subtract 1 for stream 0, which drivers can't use */
3451 return num_streams - 1;
3452
3453cleanup:
3454 /* If it didn't work, free the streams! */
3455 for (i = 0; i < num_eps; i++) {
3456 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3457 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003458 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003459 /* FIXME Unset maxPstreams in endpoint context and
3460 * update deq ptr to point to normal string ring.
3461 */
3462 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3463 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3464 xhci_endpoint_zero(xhci, vdev, eps[i]);
3465 }
3466 xhci_free_command(xhci, config_cmd);
3467 return -ENOMEM;
3468}
3469
3470/* Transition the endpoint from using streams to being a "normal" endpoint
3471 * without streams.
3472 *
3473 * Modify the endpoint context state, submit a configure endpoint command,
3474 * and free all endpoint rings for streams if that completes successfully.
3475 */
Lu Baolu39693842017-04-07 17:57:04 +03003476static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003477 struct usb_host_endpoint **eps, unsigned int num_eps,
3478 gfp_t mem_flags)
3479{
3480 int i, ret;
3481 struct xhci_hcd *xhci;
3482 struct xhci_virt_device *vdev;
3483 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003484 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003485 unsigned int ep_index;
3486 unsigned long flags;
3487 u32 changed_ep_bitmask;
3488
3489 xhci = hcd_to_xhci(hcd);
3490 vdev = xhci->devs[udev->slot_id];
3491
3492 /* Set up a configure endpoint command to remove the streams rings */
3493 spin_lock_irqsave(&xhci->lock, flags);
3494 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3495 udev, eps, num_eps);
3496 if (changed_ep_bitmask == 0) {
3497 spin_unlock_irqrestore(&xhci->lock, flags);
3498 return -EINVAL;
3499 }
3500
3501 /* Use the xhci_command structure from the first endpoint. We may have
3502 * allocated too many, but the driver may call xhci_free_streams() for
3503 * each endpoint it grouped into one call to xhci_alloc_streams().
3504 */
3505 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3506 command = vdev->eps[ep_index].stream_info->free_streams_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02003507 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003508 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003509 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003510 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3511 __func__);
3512 return -EINVAL;
3513 }
3514
Sarah Sharp8df75f42010-04-02 15:34:16 -07003515 for (i = 0; i < num_eps; i++) {
3516 struct xhci_ep_ctx *ep_ctx;
3517
3518 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3519 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3520 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3521 EP_GETTING_NO_STREAMS;
3522
3523 xhci_endpoint_copy(xhci, command->in_ctx,
3524 vdev->out_ctx, ep_index);
Lin Wang4daf9df2015-01-09 16:06:31 +02003525 xhci_setup_no_streams_ep_input_ctx(ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003526 &vdev->eps[ep_index]);
3527 }
3528 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003529 vdev->out_ctx, ctrl_ctx,
3530 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003531 spin_unlock_irqrestore(&xhci->lock, flags);
3532
3533 /* Issue and wait for the configure endpoint command,
3534 * which must succeed.
3535 */
3536 ret = xhci_configure_endpoint(xhci, udev, command,
3537 false, true);
3538
3539 /* xHC rejected the configure endpoint command for some reason, so we
3540 * leave the streams rings intact.
3541 */
3542 if (ret < 0)
3543 return ret;
3544
3545 spin_lock_irqsave(&xhci->lock, flags);
3546 for (i = 0; i < num_eps; i++) {
3547 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3548 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003549 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003550 /* FIXME Unset maxPstreams in endpoint context and
3551 * update deq ptr to point to normal string ring.
3552 */
3553 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3554 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3555 }
3556 spin_unlock_irqrestore(&xhci->lock, flags);
3557
3558 return 0;
3559}
3560
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003561/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003562 * Deletes endpoint resources for endpoints that were active before a Reset
3563 * Device command, or a Disable Slot command. The Reset Device command leaves
3564 * the control endpoint intact, whereas the Disable Slot command deletes it.
3565 *
3566 * Must be called with xhci->lock held.
3567 */
3568void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3569 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3570{
3571 int i;
3572 unsigned int num_dropped_eps = 0;
3573 unsigned int drop_flags = 0;
3574
3575 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3576 if (virt_dev->eps[i].ring) {
3577 drop_flags |= 1 << i;
3578 num_dropped_eps++;
3579 }
3580 }
3581 xhci->num_active_eps -= num_dropped_eps;
3582 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003583 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3584 "Dropped %u ep ctxs, flags = 0x%x, "
3585 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003586 num_dropped_eps, drop_flags,
3587 xhci->num_active_eps);
3588}
3589
3590/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003591 * This submits a Reset Device Command, which will set the device state to 0,
3592 * set the device address to 0, and disable all the endpoints except the default
3593 * control endpoint. The USB core should come back and call
3594 * xhci_address_device(), and then re-set up the configuration. If this is
3595 * called because of a usb_reset_and_verify_device(), then the old alternate
3596 * settings will be re-installed through the normal bandwidth allocation
3597 * functions.
3598 *
3599 * Wait for the Reset Device command to finish. Remove all structures
3600 * associated with the endpoints that were disabled. Clear the input device
Mathias Nymanc5628a22017-06-15 11:55:42 +03003601 * structure? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003602 *
3603 * If the virt_dev to be reset does not exist or does not match the udev,
3604 * it means the device is lost, possibly due to the xHC restore error and
3605 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3606 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003607 */
Lu Baolu39693842017-04-07 17:57:04 +03003608static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
3609 struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003610{
3611 int ret, i;
3612 unsigned long flags;
3613 struct xhci_hcd *xhci;
3614 unsigned int slot_id;
3615 struct xhci_virt_device *virt_dev;
3616 struct xhci_command *reset_device_cmd;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003617 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003618 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003619
Andiry Xuf0615c42010-10-14 07:22:48 -07003620 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003621 if (ret <= 0)
3622 return ret;
3623 xhci = hcd_to_xhci(hcd);
3624 slot_id = udev->slot_id;
3625 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003626 if (!virt_dev) {
3627 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3628 "not exist. Re-allocate the device\n", slot_id);
3629 ret = xhci_alloc_dev(hcd, udev);
3630 if (ret == 1)
3631 return 0;
3632 else
3633 return -EINVAL;
3634 }
3635
Brian Campbell326124a2015-07-21 17:20:28 +03003636 if (virt_dev->tt_info)
3637 old_active_eps = virt_dev->tt_info->active_eps;
3638
Andiry Xuf0615c42010-10-14 07:22:48 -07003639 if (virt_dev->udev != udev) {
3640 /* If the virt_dev and the udev does not match, this virt_dev
3641 * may belong to another udev.
3642 * Re-allocate the device.
3643 */
3644 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3645 "not match the udev. Re-allocate the device\n",
3646 slot_id);
3647 ret = xhci_alloc_dev(hcd, udev);
3648 if (ret == 1)
3649 return 0;
3650 else
3651 return -EINVAL;
3652 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003653
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003654 /* If device is not setup, there is no point in resetting it */
3655 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3656 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3657 SLOT_STATE_DISABLED)
3658 return 0;
3659
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003660 trace_xhci_discover_or_reset_device(slot_ctx);
3661
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003662 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3663 /* Allocate the command structure that holds the struct completion.
3664 * Assume we're in process context, since the normal device reset
3665 * process has to wait for the device anyway. Storage devices are
3666 * reset as part of error handling, so use GFP_NOIO instead of
3667 * GFP_KERNEL.
3668 */
Mathias Nyman103afda2017-12-08 17:59:08 +02003669 reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003670 if (!reset_device_cmd) {
3671 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3672 return -ENOMEM;
3673 }
3674
3675 /* Attempt to submit the Reset Device command to the command ring */
3676 spin_lock_irqsave(&xhci->lock, flags);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003677
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003678 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003679 if (ret) {
3680 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003681 spin_unlock_irqrestore(&xhci->lock, flags);
3682 goto command_cleanup;
3683 }
3684 xhci_ring_cmd_db(xhci);
3685 spin_unlock_irqrestore(&xhci->lock, flags);
3686
3687 /* Wait for the Reset Device command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +03003688 wait_for_completion(reset_device_cmd->completion);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003689
3690 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3691 * unless we tried to reset a slot ID that wasn't enabled,
3692 * or the device wasn't in the addressed or configured state.
3693 */
3694 ret = reset_device_cmd->status;
3695 switch (ret) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003696 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03003697 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03003698 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3699 ret = -ETIME;
3700 goto command_cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003701 case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
3702 case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003703 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003704 slot_id,
3705 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003706 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003707 /* Don't treat this as an error. May change my mind later. */
3708 ret = 0;
3709 goto command_cleanup;
3710 case COMP_SUCCESS:
3711 xhci_dbg(xhci, "Successful reset device command.\n");
3712 break;
3713 default:
3714 if (xhci_is_vendor_info_code(xhci, ret))
3715 break;
3716 xhci_warn(xhci, "Unknown completion code %u for "
3717 "reset device command.\n", ret);
3718 ret = -EINVAL;
3719 goto command_cleanup;
3720 }
3721
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003722 /* Free up host controller endpoint resources */
3723 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3724 spin_lock_irqsave(&xhci->lock, flags);
3725 /* Don't delete the default control endpoint resources */
3726 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3727 spin_unlock_irqrestore(&xhci->lock, flags);
3728 }
3729
Mathias Nymanc5628a22017-06-15 11:55:42 +03003730 /* Everything but endpoint 0 is disabled, so free the rings. */
Felipe Balbi98871e92017-01-23 14:20:04 +02003731 for (i = 1; i < 31; i++) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003732 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3733
3734 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003735 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3736 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003737 xhci_free_stream_info(xhci, ep->stream_info);
3738 ep->stream_info = NULL;
3739 ep->ep_state &= ~EP_HAS_STREAMS;
3740 }
3741
3742 if (ep->ring) {
Lu Baolu02b6fdc2017-10-05 11:21:39 +03003743 xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
Mathias Nymanc5628a22017-06-15 11:55:42 +03003744 xhci_free_endpoint_ring(xhci, virt_dev, i);
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003745 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003746 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3747 xhci_drop_ep_from_interval_table(xhci,
3748 &virt_dev->eps[i].bw_info,
3749 virt_dev->bw_table,
3750 udev,
3751 &virt_dev->eps[i],
3752 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003753 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003754 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003755 /* If necessary, update the number of active TTs on this root port */
3756 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003757 ret = 0;
3758
3759command_cleanup:
3760 xhci_free_command(xhci, reset_device_cmd);
3761 return ret;
3762}
3763
3764/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003765 * At this point, the struct usb_device is about to go away, the device has
3766 * disconnected, and all traffic has been stopped and the endpoints have been
3767 * disabled. Free any HC data structures associated with that device.
3768 */
Lu Baolu39693842017-04-07 17:57:04 +03003769static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003770{
3771 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003772 struct xhci_virt_device *virt_dev;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003773 struct xhci_slot_ctx *slot_ctx;
Andiry Xu64927732010-10-14 07:22:45 -07003774 int i, ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003775
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003776#ifndef CONFIG_USB_DEFAULT_PERSIST
3777 /*
3778 * We called pm_runtime_get_noresume when the device was attached.
3779 * Decrement the counter here to allow controller to runtime suspend
3780 * if no devices remain.
3781 */
3782 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003783 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003784#endif
3785
Andiry Xu64927732010-10-14 07:22:45 -07003786 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003787 /* If the host is halted due to driver unload, we still need to free the
3788 * device.
3789 */
Lu Baolucd3f1792017-10-05 11:21:41 +03003790 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003791 return;
Andiry Xu64927732010-10-14 07:22:45 -07003792
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003793 virt_dev = xhci->devs[udev->slot_id];
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003794 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3795 trace_xhci_free_dev(slot_ctx);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003796
3797 /* Stop any wayward timer functions (which may grab the lock) */
Felipe Balbi98871e92017-01-23 14:20:04 +02003798 for (i = 0; i < 31; i++) {
Mathias Nyman9983a5f2017-01-23 14:19:52 +02003799 virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003800 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3801 }
Zhengjun Xing8c5a93e2018-02-12 14:24:50 +02003802 xhci_debugfs_remove_slot(xhci, udev->slot_id);
Mathias Nyman44a182b2018-05-03 17:30:07 +03003803 virt_dev->udev = NULL;
Lu Baolu11ec7582017-10-05 11:21:42 +03003804 ret = xhci_disable_slot(xhci, udev->slot_id);
Zhengjun Xing8c5a93e2018-02-12 14:24:50 +02003805 if (ret)
Lu Baolu11ec7582017-10-05 11:21:42 +03003806 xhci_free_virt_device(xhci, udev->slot_id);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003807}
3808
Lu Baolucd3f1792017-10-05 11:21:41 +03003809int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003810{
Lu Baolucd3f1792017-10-05 11:21:41 +03003811 struct xhci_command *command;
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003812 unsigned long flags;
3813 u32 state;
3814 int ret = 0;
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003815
Mathias Nyman103afda2017-12-08 17:59:08 +02003816 command = xhci_alloc_command(xhci, false, GFP_KERNEL);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003817 if (!command)
3818 return -ENOMEM;
3819
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003820 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003821 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003822 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003823 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3824 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003825 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003826 kfree(command);
Lu Baoludcabc76f2017-10-05 11:21:43 +03003827 return -ENODEV;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003828 }
3829
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003830 ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3831 slot_id);
3832 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003833 spin_unlock_irqrestore(&xhci->lock, flags);
Lu Baolucd3f1792017-10-05 11:21:41 +03003834 kfree(command);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003835 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003836 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003837 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003838 spin_unlock_irqrestore(&xhci->lock, flags);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003839 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003840}
3841
3842/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003843 * Checks if we have enough host controller resources for the default control
3844 * endpoint.
3845 *
3846 * Must be called with xhci->lock held.
3847 */
3848static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3849{
3850 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003851 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3852 "Not enough ep ctxs: "
3853 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003854 xhci->num_active_eps, xhci->limit_active_eps);
3855 return -ENOMEM;
3856 }
3857 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003858 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3859 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003860 xhci->num_active_eps);
3861 return 0;
3862}
3863
3864
3865/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003866 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3867 * timed out, or allocating memory failed. Returns 1 on success.
3868 */
3869int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3870{
3871 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003872 struct xhci_virt_device *vdev;
3873 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003874 unsigned long flags;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003875 int ret, slot_id;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003876 struct xhci_command *command;
3877
Mathias Nyman103afda2017-12-08 17:59:08 +02003878 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003879 if (!command)
3880 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003881
3882 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003883 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003884 if (ret) {
3885 spin_unlock_irqrestore(&xhci->lock, flags);
3886 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Lu Baolu87e44f22016-11-11 15:13:30 +02003887 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003888 return 0;
3889 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003890 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003891 spin_unlock_irqrestore(&xhci->lock, flags);
3892
Mathias Nymanc311e392014-05-08 19:26:03 +03003893 wait_for_completion(command->completion);
Lu Baoluc2d3d492016-11-11 15:13:31 +02003894 slot_id = command->slot_id;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003895
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003896 if (!slot_id || command->status != COMP_SUCCESS) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003897 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharpbe982032014-05-08 19:25:59 +03003898 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3899 HCS_MAX_SLOTS(
3900 readl(&xhci->cap_regs->hcs_params1)));
Lu Baolu87e44f22016-11-11 15:13:30 +02003901 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003902 return 0;
3903 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003904
Lu Baolucd3f1792017-10-05 11:21:41 +03003905 xhci_free_command(xhci, command);
3906
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003907 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3908 spin_lock_irqsave(&xhci->lock, flags);
3909 ret = xhci_reserve_host_control_ep_resources(xhci);
3910 if (ret) {
3911 spin_unlock_irqrestore(&xhci->lock, flags);
3912 xhci_warn(xhci, "Not enough host resources, "
3913 "active endpoint contexts = %u\n",
3914 xhci->num_active_eps);
3915 goto disable_slot;
3916 }
3917 spin_unlock_irqrestore(&xhci->lock, flags);
3918 }
3919 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003920 * xhci_discover_or_reset_device(), which may be called as part of
3921 * mass storage driver error handling.
3922 */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003923 if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003924 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003925 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003926 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003927 vdev = xhci->devs[slot_id];
3928 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
3929 trace_xhci_alloc_dev(slot_ctx);
3930
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003931 udev->slot_id = slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003932
Lu Baolu02b6fdc2017-10-05 11:21:39 +03003933 xhci_debugfs_create_slot(xhci, slot_id);
3934
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003935#ifndef CONFIG_USB_DEFAULT_PERSIST
3936 /*
3937 * If resetting upon resume, we can't put the controller into runtime
3938 * suspend if there is a device attached.
3939 */
3940 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003941 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003942#endif
3943
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003944 /* Is this a LS or FS device under a HS hub? */
3945 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003946 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003947
3948disable_slot:
Lu Baolu11ec7582017-10-05 11:21:42 +03003949 ret = xhci_disable_slot(xhci, udev->slot_id);
3950 if (ret)
3951 xhci_free_virt_device(xhci, udev->slot_id);
3952
3953 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003954}
3955
3956/*
Dan Williams48fc7db2013-12-05 17:07:27 -08003957 * Issue an Address Device command and optionally send a corresponding
3958 * SetAddress request to the device.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003959 */
Dan Williams48fc7db2013-12-05 17:07:27 -08003960static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3961 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003962{
Dan Williams6f8ffc02013-11-22 01:20:01 -08003963 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003964 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003965 struct xhci_virt_device *virt_dev;
3966 int ret = 0;
3967 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003968 struct xhci_slot_ctx *slot_ctx;
3969 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003970 u64 temp_64;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003971 struct xhci_command *command = NULL;
3972
3973 mutex_lock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003974
Lu Baolu90797ae2017-01-03 18:28:44 +02003975 if (xhci->xhc_state) { /* dying, removing or halted */
3976 ret = -ESHUTDOWN;
Roger Quadros448116b2015-09-21 17:46:15 +03003977 goto out;
Lu Baolu90797ae2017-01-03 18:28:44 +02003978 }
Roger Quadros448116b2015-09-21 17:46:15 +03003979
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003980 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003981 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3982 "Bad Slot ID %d", udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003983 ret = -EINVAL;
3984 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003985 }
3986
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003987 virt_dev = xhci->devs[udev->slot_id];
3988
Matt Evans7ed603e2011-03-29 13:40:56 +11003989 if (WARN_ON(!virt_dev)) {
3990 /*
3991 * In plug/unplug torture test with an NEC controller,
3992 * a zero-dereference was observed once due to virt_dev = 0.
3993 * Print useful debug rather than crash if it is observed again!
3994 */
3995 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3996 udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003997 ret = -EINVAL;
3998 goto out;
Matt Evans7ed603e2011-03-29 13:40:56 +11003999 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03004000 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4001 trace_xhci_setup_device_slot(slot_ctx);
Matt Evans7ed603e2011-03-29 13:40:56 +11004002
Mathias Nymanf161ead2015-01-09 17:18:28 +02004003 if (setup == SETUP_CONTEXT_ONLY) {
Mathias Nymanf161ead2015-01-09 17:18:28 +02004004 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
4005 SLOT_STATE_DEFAULT) {
4006 xhci_dbg(xhci, "Slot already in default state\n");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004007 goto out;
Mathias Nymanf161ead2015-01-09 17:18:28 +02004008 }
4009 }
4010
Mathias Nyman103afda2017-12-08 17:59:08 +02004011 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004012 if (!command) {
4013 ret = -ENOMEM;
4014 goto out;
4015 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004016
4017 command->in_ctx = virt_dev->in_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004018
Andiry Xuf0615c42010-10-14 07:22:48 -07004019 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Lin Wang4daf9df2015-01-09 16:06:31 +02004020 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004021 if (!ctrl_ctx) {
4022 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4023 __func__);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004024 ret = -EINVAL;
4025 goto out;
Sarah Sharp92f8e762013-04-23 17:11:14 -07004026 }
Andiry Xuf0615c42010-10-14 07:22:48 -07004027 /*
4028 * If this is the first Set Address since device plug-in or
4029 * virt_device realloaction after a resume with an xHCI power loss,
4030 * then set up the slot context.
4031 */
4032 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004033 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07004034 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02004035 else
4036 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07004037 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
4038 ctrl_ctx->drop_flags = 0;
4039
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004040 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004041 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004042
Mathias Nyman90d6d572019-04-26 16:23:31 +03004043 trace_xhci_address_ctrl_ctx(ctrl_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07004044 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbia711ede2017-01-23 14:20:23 +02004045 trace_xhci_setup_device(virt_dev);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004046 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08004047 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004048 if (ret) {
4049 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004050 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4051 "FIXME: allocate a command ring segment");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004052 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004053 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07004054 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004055 spin_unlock_irqrestore(&xhci->lock, flags);
4056
4057 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
Mathias Nymanc311e392014-05-08 19:26:03 +03004058 wait_for_completion(command->completion);
4059
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004060 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
4061 * the SetAddress() "recovery interval" required by USB and aborting the
4062 * command on a timeout.
4063 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03004064 switch (command->status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004065 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03004066 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03004067 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
4068 ret = -ETIME;
4069 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004070 case COMP_CONTEXT_STATE_ERROR:
4071 case COMP_SLOT_NOT_ENABLED_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004072 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
4073 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004074 ret = -EINVAL;
4075 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004076 case COMP_USB_TRANSACTION_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004077 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Lu Baolu651aaf32017-10-05 11:21:45 +03004078
4079 mutex_unlock(&xhci->mutex);
4080 ret = xhci_disable_slot(xhci, udev->slot_id);
4081 if (!ret)
4082 xhci_alloc_dev(hcd, udev);
4083 kfree(command->completion);
4084 kfree(command);
4085 return -EPROTO;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004086 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004087 dev_warn(&udev->dev,
4088 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08004089 ret = -ENODEV;
4090 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004091 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004092 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08004093 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004094 break;
4095 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004096 xhci_err(xhci,
4097 "ERROR: unexpected setup %s command completion code 0x%x.\n",
Mathias Nyman9ea18332014-05-08 19:26:02 +03004098 act, command->status);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004099 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004100 ret = -EINVAL;
4101 break;
4102 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004103 if (ret)
4104 goto out;
Sarah Sharpf7b2e402014-01-30 13:27:49 -08004105 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004106 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4107 "Op regs DCBAA ptr = %#016llx", temp_64);
4108 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4109 "Slot ID %d dcbaa entry @%p = %#016llx",
4110 udev->slot_id,
4111 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
4112 (unsigned long long)
4113 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
4114 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4115 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07004116 (unsigned long long)virt_dev->out_ctx->dma);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004117 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004118 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004119 /*
4120 * USB core uses address 1 for the roothubs, so we add one to the
4121 * address given back to us by the HC.
4122 */
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004123 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004124 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004125 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07004126 ctrl_ctx->add_flags = 0;
4127 ctrl_ctx->drop_flags = 0;
Jim Lin4998f1e2019-06-03 18:53:43 +08004128 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4129 udev->devaddr = (u8)(le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004130
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004131 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07004132 "Internal device address = %d",
4133 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004134out:
4135 mutex_unlock(&xhci->mutex);
Lu Baolu87e44f22016-11-11 15:13:30 +02004136 if (command) {
4137 kfree(command->completion);
4138 kfree(command);
4139 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004140 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004141}
4142
Lu Baolu39693842017-04-07 17:57:04 +03004143static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
Dan Williams48fc7db2013-12-05 17:07:27 -08004144{
4145 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
4146}
4147
Lu Baolu39693842017-04-07 17:57:04 +03004148static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
Dan Williams48fc7db2013-12-05 17:07:27 -08004149{
4150 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
4151}
4152
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004153/*
4154 * Transfer the port index into real index in the HW port status
4155 * registers. Caculate offset between the port's PORTSC register
4156 * and port status base. Divide the number of per port register
4157 * to get the real index. The raw port number bases 1.
4158 */
4159int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
4160{
Mathias Nyman38986ff2018-05-21 16:40:01 +03004161 struct xhci_hub *rhub;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004162
Mathias Nyman38986ff2018-05-21 16:40:01 +03004163 rhub = xhci_get_rhub(hcd);
4164 return rhub->ports[port1 - 1]->hw_portnum + 1;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004165}
4166
Mathias Nymana558ccd2013-05-23 17:14:30 +03004167/*
4168 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
4169 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
4170 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07004171static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03004172 struct usb_device *udev, u16 max_exit_latency)
4173{
4174 struct xhci_virt_device *virt_dev;
4175 struct xhci_command *command;
4176 struct xhci_input_control_ctx *ctrl_ctx;
4177 struct xhci_slot_ctx *slot_ctx;
4178 unsigned long flags;
4179 int ret;
4180
4181 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nyman96044692014-09-11 13:55:50 +03004182
4183 virt_dev = xhci->devs[udev->slot_id];
4184
4185 /*
4186 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
4187 * xHC was re-initialized. Exit latency will be set later after
4188 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
4189 */
4190
4191 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004192 spin_unlock_irqrestore(&xhci->lock, flags);
4193 return 0;
4194 }
4195
4196 /* Attempt to issue an Evaluate Context command to change the MEL. */
Mathias Nymana558ccd2013-05-23 17:14:30 +03004197 command = xhci->lpm_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02004198 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004199 if (!ctrl_ctx) {
4200 spin_unlock_irqrestore(&xhci->lock, flags);
4201 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4202 __func__);
4203 return -ENOMEM;
4204 }
4205
Mathias Nymana558ccd2013-05-23 17:14:30 +03004206 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4207 spin_unlock_irqrestore(&xhci->lock, flags);
4208
Mathias Nymana558ccd2013-05-23 17:14:30 +03004209 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4210 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4211 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4212 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
Mathias Nyman4801d4ea2014-11-27 18:19:15 +02004213 slot_ctx->dev_state = 0;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004214
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03004215 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4216 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03004217
4218 /* Issue and wait for the evaluate context command. */
4219 ret = xhci_configure_endpoint(xhci, udev, command,
4220 true, true);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004221
4222 if (!ret) {
4223 spin_lock_irqsave(&xhci->lock, flags);
4224 virt_dev->current_mel = max_exit_latency;
4225 spin_unlock_irqrestore(&xhci->lock, flags);
4226 }
4227 return ret;
4228}
4229
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004230#ifdef CONFIG_PM
Andiry Xu95743232011-09-23 14:19:51 -07004231
4232/* BESL to HIRD Encoding array for USB2 LPM */
4233static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4234 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4235
4236/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08004237static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4238 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07004239{
Andiry Xuf99298b2011-12-12 16:45:28 +08004240 int u2del, besl, besl_host;
4241 int besl_device = 0;
4242 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004243
Andiry Xuf99298b2011-12-12 16:45:28 +08004244 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4245 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4246
4247 if (field & USB_BESL_SUPPORT) {
4248 for (besl_host = 0; besl_host < 16; besl_host++) {
4249 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004250 break;
4251 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004252 /* Use baseline BESL value as default */
4253 if (field & USB_BESL_BASELINE_VALID)
4254 besl_device = USB_GET_BESL_BASELINE(field);
4255 else if (field & USB_BESL_DEEP_VALID)
4256 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004257 } else {
4258 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004259 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004260 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004261 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004262 }
4263
Andiry Xuf99298b2011-12-12 16:45:28 +08004264 besl = besl_host + besl_device;
4265 if (besl > 15)
4266 besl = 15;
4267
4268 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004269}
4270
Mathias Nymana558ccd2013-05-23 17:14:30 +03004271/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4272static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4273{
4274 u32 field;
4275 int l1;
4276 int besld = 0;
4277 int hirdm = 0;
4278
4279 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4280
4281 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004282 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004283
4284 /* device has preferred BESLD */
4285 if (field & USB_BESL_DEEP_VALID) {
4286 besld = USB_GET_BESL_DEEP(field);
4287 hirdm = 1;
4288 }
4289
4290 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4291}
4292
Lu Baolu39693842017-04-07 17:57:04 +03004293static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
Andiry Xu65580b432011-09-23 14:19:52 -07004294 struct usb_device *udev, int enable)
4295{
4296 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nyman38986ff2018-05-21 16:40:01 +03004297 struct xhci_port **ports;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004298 __le32 __iomem *pm_addr, *hlpm_addr;
4299 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004300 unsigned int port_num;
4301 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004302 int hird, exit_latency;
4303 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004304
Mathias Nymanb50107b2015-10-01 18:40:38 +03004305 if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
Andiry Xu65580b432011-09-23 14:19:52 -07004306 !udev->lpm_capable)
4307 return -EPERM;
4308
4309 if (!udev->parent || udev->parent->parent ||
4310 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4311 return -EPERM;
4312
4313 if (udev->usb2_hw_lpm_capable != 1)
4314 return -EPERM;
4315
4316 spin_lock_irqsave(&xhci->lock, flags);
4317
Mathias Nyman38986ff2018-05-21 16:40:01 +03004318 ports = xhci->usb2_rhub.ports;
Andiry Xu65580b432011-09-23 14:19:52 -07004319 port_num = udev->portnum - 1;
Mathias Nyman38986ff2018-05-21 16:40:01 +03004320 pm_addr = ports[port_num]->addr + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004321 pm_val = readl(pm_addr);
Mathias Nyman38986ff2018-05-21 16:40:01 +03004322 hlpm_addr = ports[port_num]->addr + PORTHLPMC;
Andiry Xu65580b432011-09-23 14:19:52 -07004323
4324 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
Lin Wang654a55d2014-05-08 19:25:54 +03004325 enable ? "enable" : "disable", port_num + 1);
Andiry Xu65580b432011-09-23 14:19:52 -07004326
Thang Q. Nguyen4750bc72017-10-05 11:21:37 +03004327 if (enable && !(xhci->quirks & XHCI_HW_LPM_DISABLE)) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004328 /* Host supports BESL timeout instead of HIRD */
4329 if (udev->usb2_hw_lpm_besl_capable) {
4330 /* if device doesn't have a preferred BESL value use a
4331 * default one which works with mixed HIRD and BESL
4332 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4333 */
Carsten Schmid7aa1bb22019-05-22 14:33:59 +03004334 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004335 if ((field & USB_BESL_SUPPORT) &&
4336 (field & USB_BESL_BASELINE_VALID))
4337 hird = USB_GET_BESL_BASELINE(field);
4338 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004339 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004340
4341 exit_latency = xhci_besl_encoding[hird];
4342 spin_unlock_irqrestore(&xhci->lock, flags);
4343
4344 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4345 * input context for link powermanagement evaluate
4346 * context commands. It is protected by hcd->bandwidth
4347 * mutex and is shared by all devices. We need to set
4348 * the max ext latency in USB 2 BESL LPM as well, so
4349 * use the same mutex and xhci_change_max_exit_latency()
4350 */
4351 mutex_lock(hcd->bandwidth_mutex);
4352 ret = xhci_change_max_exit_latency(xhci, udev,
4353 exit_latency);
4354 mutex_unlock(hcd->bandwidth_mutex);
4355
4356 if (ret < 0)
4357 return ret;
4358 spin_lock_irqsave(&xhci->lock, flags);
4359
4360 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004361 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004362 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004363 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004364 } else {
4365 hird = xhci_calculate_hird_besl(xhci, udev);
4366 }
4367
4368 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004369 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004370 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004371 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004372 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004373 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004374 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004375 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004376 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004377 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004378 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004379 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004380 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004381 if (udev->usb2_hw_lpm_besl_capable) {
4382 spin_unlock_irqrestore(&xhci->lock, flags);
4383 mutex_lock(hcd->bandwidth_mutex);
4384 xhci_change_max_exit_latency(xhci, udev, 0);
4385 mutex_unlock(hcd->bandwidth_mutex);
4386 return 0;
4387 }
Andiry Xu65580b432011-09-23 14:19:52 -07004388 }
4389
4390 spin_unlock_irqrestore(&xhci->lock, flags);
4391 return 0;
4392}
4393
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004394/* check if a usb2 port supports a given extened capability protocol
4395 * only USB2 ports extended protocol capability values are cached.
4396 * Return 1 if capability is supported
4397 */
4398static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4399 unsigned capability)
4400{
4401 u32 port_offset, port_count;
4402 int i;
4403
4404 for (i = 0; i < xhci->num_ext_caps; i++) {
4405 if (xhci->ext_caps[i] & capability) {
4406 /* port offsets starts at 1 */
4407 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4408 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4409 if (port >= port_offset &&
4410 port < port_offset + port_count)
4411 return 1;
4412 }
4413 }
4414 return 0;
4415}
4416
Lu Baolu39693842017-04-07 17:57:04 +03004417static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004418{
4419 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004420 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004421
Zeng Taof1fd62a2018-12-07 16:19:29 +02004422 if (hcd->speed >= HCD_USB3 || !udev->lpm_capable)
Sarah Sharpde68bab2013-09-30 17:26:28 +03004423 return 0;
4424
4425 /* we only support lpm for non-hub device connected to root hub yet */
4426 if (!udev->parent || udev->parent->parent ||
4427 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4428 return 0;
4429
4430 if (xhci->hw_lpm_support == 1 &&
4431 xhci_check_usb2_port_capability(
4432 xhci, portnum, XHCI_HLC)) {
4433 udev->usb2_hw_lpm_capable = 1;
4434 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4435 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4436 if (xhci_check_usb2_port_capability(xhci, portnum,
4437 XHCI_BLC))
4438 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004439 }
4440
4441 return 0;
4442}
4443
Sarah Sharp3b3db022012-05-09 10:55:03 -07004444/*---------------------- USB 3.0 Link PM functions ------------------------*/
4445
Sarah Sharpe3567d22012-05-16 13:36:24 -07004446/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4447static unsigned long long xhci_service_interval_to_ns(
4448 struct usb_endpoint_descriptor *desc)
4449{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004450 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004451}
4452
Sarah Sharp3b3db022012-05-09 10:55:03 -07004453static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4454 enum usb3_link_state state)
4455{
4456 unsigned long long sel;
4457 unsigned long long pel;
4458 unsigned int max_sel_pel;
4459 char *state_name;
4460
4461 switch (state) {
4462 case USB3_LPM_U1:
4463 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4464 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4465 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4466 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4467 state_name = "U1";
4468 break;
4469 case USB3_LPM_U2:
4470 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4471 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4472 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4473 state_name = "U2";
4474 break;
4475 default:
4476 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4477 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004478 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004479 }
4480
4481 if (sel <= max_sel_pel && pel <= max_sel_pel)
4482 return USB3_LPM_DEVICE_INITIATED;
4483
4484 if (sel > max_sel_pel)
4485 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4486 "due to long SEL %llu ms\n",
4487 state_name, sel);
4488 else
4489 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004490 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004491 state_name, pel);
4492 return USB3_LPM_DISABLED;
4493}
4494
Pratyush Anand9502c462014-07-04 17:01:23 +03004495/* The U1 timeout should be the maximum of the following values:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004496 * - For control endpoints, U1 system exit latency (SEL) * 3
4497 * - For bulk endpoints, U1 SEL * 5
4498 * - For interrupt endpoints:
4499 * - Notification EPs, U1 SEL * 3
4500 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4501 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4502 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004503static unsigned long long xhci_calculate_intel_u1_timeout(
4504 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004505 struct usb_endpoint_descriptor *desc)
4506{
4507 unsigned long long timeout_ns;
4508 int ep_type;
4509 int intr_type;
4510
4511 ep_type = usb_endpoint_type(desc);
4512 switch (ep_type) {
4513 case USB_ENDPOINT_XFER_CONTROL:
4514 timeout_ns = udev->u1_params.sel * 3;
4515 break;
4516 case USB_ENDPOINT_XFER_BULK:
4517 timeout_ns = udev->u1_params.sel * 5;
4518 break;
4519 case USB_ENDPOINT_XFER_INT:
4520 intr_type = usb_endpoint_interrupt_type(desc);
4521 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4522 timeout_ns = udev->u1_params.sel * 3;
4523 break;
4524 }
4525 /* Otherwise the calculation is the same as isoc eps */
Gustavo A. R. Silva7d864992017-10-25 13:49:01 -05004526 /* fall through */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004527 case USB_ENDPOINT_XFER_ISOC:
4528 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004529 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004530 if (timeout_ns < udev->u1_params.sel * 2)
4531 timeout_ns = udev->u1_params.sel * 2;
4532 break;
4533 default:
4534 return 0;
4535 }
4536
Pratyush Anand9502c462014-07-04 17:01:23 +03004537 return timeout_ns;
4538}
4539
4540/* Returns the hub-encoded U1 timeout value. */
4541static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4542 struct usb_device *udev,
4543 struct usb_endpoint_descriptor *desc)
4544{
4545 unsigned long long timeout_ns;
4546
Mathias Nyman0472bf02018-12-05 14:22:39 +02004547 /* Prevent U1 if service interval is shorter than U1 exit latency */
4548 if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4549 if (xhci_service_interval_to_ns(desc) <= udev->u1_params.mel) {
4550 dev_dbg(&udev->dev, "Disable U1, ESIT shorter than exit latency\n");
4551 return USB3_LPM_DISABLED;
4552 }
4553 }
4554
Pratyush Anand9502c462014-07-04 17:01:23 +03004555 if (xhci->quirks & XHCI_INTEL_HOST)
4556 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4557 else
4558 timeout_ns = udev->u1_params.sel;
4559
4560 /* The U1 timeout is encoded in 1us intervals.
4561 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4562 */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004563 if (timeout_ns == USB3_LPM_DISABLED)
Pratyush Anand9502c462014-07-04 17:01:23 +03004564 timeout_ns = 1;
4565 else
4566 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004567
4568 /* If the necessary timeout value is bigger than what we can set in the
4569 * USB 3.0 hub, we have to disable hub-initiated U1.
4570 */
4571 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4572 return timeout_ns;
4573 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4574 "due to long timeout %llu ms\n", timeout_ns);
4575 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4576}
4577
Pratyush Anand9502c462014-07-04 17:01:23 +03004578/* The U2 timeout should be the maximum of:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004579 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4580 * - largest bInterval of any active periodic endpoint (to avoid going
4581 * into lower power link states between intervals).
4582 * - the U2 Exit Latency of the device
4583 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004584static unsigned long long xhci_calculate_intel_u2_timeout(
4585 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004586 struct usb_endpoint_descriptor *desc)
4587{
4588 unsigned long long timeout_ns;
4589 unsigned long long u2_del_ns;
4590
4591 timeout_ns = 10 * 1000 * 1000;
4592
4593 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4594 (xhci_service_interval_to_ns(desc) > timeout_ns))
4595 timeout_ns = xhci_service_interval_to_ns(desc);
4596
Oliver Neukum966e7a82012-10-17 12:17:50 +02004597 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004598 if (u2_del_ns > timeout_ns)
4599 timeout_ns = u2_del_ns;
4600
Pratyush Anand9502c462014-07-04 17:01:23 +03004601 return timeout_ns;
4602}
4603
4604/* Returns the hub-encoded U2 timeout value. */
4605static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4606 struct usb_device *udev,
4607 struct usb_endpoint_descriptor *desc)
4608{
4609 unsigned long long timeout_ns;
4610
Mathias Nyman0472bf02018-12-05 14:22:39 +02004611 /* Prevent U2 if service interval is shorter than U2 exit latency */
4612 if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4613 if (xhci_service_interval_to_ns(desc) <= udev->u2_params.mel) {
4614 dev_dbg(&udev->dev, "Disable U2, ESIT shorter than exit latency\n");
4615 return USB3_LPM_DISABLED;
4616 }
4617 }
4618
Pratyush Anand9502c462014-07-04 17:01:23 +03004619 if (xhci->quirks & XHCI_INTEL_HOST)
4620 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4621 else
4622 timeout_ns = udev->u2_params.sel;
4623
Sarah Sharpe3567d22012-05-16 13:36:24 -07004624 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004625 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004626 /* If the necessary timeout value is bigger than what we can set in the
4627 * USB 3.0 hub, we have to disable hub-initiated U2.
4628 */
4629 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4630 return timeout_ns;
4631 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4632 "due to long timeout %llu ms\n", timeout_ns);
4633 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4634}
4635
Sarah Sharp3b3db022012-05-09 10:55:03 -07004636static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4637 struct usb_device *udev,
4638 struct usb_endpoint_descriptor *desc,
4639 enum usb3_link_state state,
4640 u16 *timeout)
4641{
Pratyush Anand9502c462014-07-04 17:01:23 +03004642 if (state == USB3_LPM_U1)
4643 return xhci_calculate_u1_timeout(xhci, udev, desc);
4644 else if (state == USB3_LPM_U2)
4645 return xhci_calculate_u2_timeout(xhci, udev, desc);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004646
Sarah Sharp3b3db022012-05-09 10:55:03 -07004647 return USB3_LPM_DISABLED;
4648}
4649
4650static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4651 struct usb_device *udev,
4652 struct usb_endpoint_descriptor *desc,
4653 enum usb3_link_state state,
4654 u16 *timeout)
4655{
4656 u16 alt_timeout;
4657
4658 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4659 desc, state, timeout);
4660
4661 /* If we found we can't enable hub-initiated LPM, or
4662 * the U1 or U2 exit latency was too high to allow
4663 * device-initiated LPM as well, just stop searching.
4664 */
4665 if (alt_timeout == USB3_LPM_DISABLED ||
4666 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4667 *timeout = alt_timeout;
4668 return -E2BIG;
4669 }
4670 if (alt_timeout > *timeout)
4671 *timeout = alt_timeout;
4672 return 0;
4673}
4674
4675static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4676 struct usb_device *udev,
4677 struct usb_host_interface *alt,
4678 enum usb3_link_state state,
4679 u16 *timeout)
4680{
4681 int j;
4682
4683 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4684 if (xhci_update_timeout_for_endpoint(xhci, udev,
4685 &alt->endpoint[j].desc, state, timeout))
4686 return -E2BIG;
4687 continue;
4688 }
4689 return 0;
4690}
4691
Sarah Sharpe3567d22012-05-16 13:36:24 -07004692static int xhci_check_intel_tier_policy(struct usb_device *udev,
4693 enum usb3_link_state state)
4694{
4695 struct usb_device *parent;
4696 unsigned int num_hubs;
4697
4698 if (state == USB3_LPM_U2)
4699 return 0;
4700
4701 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4702 for (parent = udev->parent, num_hubs = 0; parent->parent;
4703 parent = parent->parent)
4704 num_hubs++;
4705
4706 if (num_hubs < 2)
4707 return 0;
4708
4709 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4710 " below second-tier hub.\n");
4711 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4712 "to decrease power consumption.\n");
4713 return -E2BIG;
4714}
4715
Sarah Sharp3b3db022012-05-09 10:55:03 -07004716static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4717 struct usb_device *udev,
4718 enum usb3_link_state state)
4719{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004720 if (xhci->quirks & XHCI_INTEL_HOST)
4721 return xhci_check_intel_tier_policy(udev, state);
Pratyush Anand9502c462014-07-04 17:01:23 +03004722 else
4723 return 0;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004724}
4725
4726/* Returns the U1 or U2 timeout that should be enabled.
4727 * If the tier check or timeout setting functions return with a non-zero exit
4728 * code, that means the timeout value has been finalized and we shouldn't look
4729 * at any more endpoints.
4730 */
4731static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4732 struct usb_device *udev, enum usb3_link_state state)
4733{
4734 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4735 struct usb_host_config *config;
4736 char *state_name;
4737 int i;
4738 u16 timeout = USB3_LPM_DISABLED;
4739
4740 if (state == USB3_LPM_U1)
4741 state_name = "U1";
4742 else if (state == USB3_LPM_U2)
4743 state_name = "U2";
4744 else {
4745 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4746 state);
4747 return timeout;
4748 }
4749
4750 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4751 return timeout;
4752
4753 /* Gather some information about the currently installed configuration
4754 * and alternate interface settings.
4755 */
4756 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4757 state, &timeout))
4758 return timeout;
4759
4760 config = udev->actconfig;
4761 if (!config)
4762 return timeout;
4763
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004764 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004765 struct usb_driver *driver;
4766 struct usb_interface *intf = config->interface[i];
4767
4768 if (!intf)
4769 continue;
4770
4771 /* Check if any currently bound drivers want hub-initiated LPM
4772 * disabled.
4773 */
4774 if (intf->dev.driver) {
4775 driver = to_usb_driver(intf->dev.driver);
4776 if (driver && driver->disable_hub_initiated_lpm) {
4777 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4778 "at request of driver %s\n",
4779 state_name, driver->name);
4780 return xhci_get_timeout_no_hub_lpm(udev, state);
4781 }
4782 }
4783
4784 /* Not sure how this could happen... */
4785 if (!intf->cur_altsetting)
4786 continue;
4787
4788 if (xhci_update_timeout_for_interface(xhci, udev,
4789 intf->cur_altsetting,
4790 state, &timeout))
4791 return timeout;
4792 }
4793 return timeout;
4794}
4795
Sarah Sharp3b3db022012-05-09 10:55:03 -07004796static int calculate_max_exit_latency(struct usb_device *udev,
4797 enum usb3_link_state state_changed,
4798 u16 hub_encoded_timeout)
4799{
4800 unsigned long long u1_mel_us = 0;
4801 unsigned long long u2_mel_us = 0;
4802 unsigned long long mel_us = 0;
4803 bool disabling_u1;
4804 bool disabling_u2;
4805 bool enabling_u1;
4806 bool enabling_u2;
4807
4808 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4809 hub_encoded_timeout == USB3_LPM_DISABLED);
4810 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4811 hub_encoded_timeout == USB3_LPM_DISABLED);
4812
4813 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4814 hub_encoded_timeout != USB3_LPM_DISABLED);
4815 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4816 hub_encoded_timeout != USB3_LPM_DISABLED);
4817
4818 /* If U1 was already enabled and we're not disabling it,
4819 * or we're going to enable U1, account for the U1 max exit latency.
4820 */
4821 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4822 enabling_u1)
4823 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4824 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4825 enabling_u2)
4826 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4827
4828 if (u1_mel_us > u2_mel_us)
4829 mel_us = u1_mel_us;
4830 else
4831 mel_us = u2_mel_us;
4832 /* xHCI host controller max exit latency field is only 16 bits wide. */
4833 if (mel_us > MAX_EXIT) {
4834 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4835 "is too big.\n", mel_us);
4836 return -E2BIG;
4837 }
4838 return mel_us;
4839}
4840
4841/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
Lu Baolu39693842017-04-07 17:57:04 +03004842static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharp3b3db022012-05-09 10:55:03 -07004843 struct usb_device *udev, enum usb3_link_state state)
4844{
4845 struct xhci_hcd *xhci;
4846 u16 hub_encoded_timeout;
4847 int mel;
4848 int ret;
4849
4850 xhci = hcd_to_xhci(hcd);
4851 /* The LPM timeout values are pretty host-controller specific, so don't
4852 * enable hub-initiated timeouts unless the vendor has provided
4853 * information about their timeout algorithm.
4854 */
4855 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4856 !xhci->devs[udev->slot_id])
4857 return USB3_LPM_DISABLED;
4858
4859 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4860 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4861 if (mel < 0) {
4862 /* Max Exit Latency is too big, disable LPM. */
4863 hub_encoded_timeout = USB3_LPM_DISABLED;
4864 mel = 0;
4865 }
4866
4867 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4868 if (ret)
4869 return ret;
4870 return hub_encoded_timeout;
4871}
4872
Lu Baolu39693842017-04-07 17:57:04 +03004873static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharp3b3db022012-05-09 10:55:03 -07004874 struct usb_device *udev, enum usb3_link_state state)
4875{
4876 struct xhci_hcd *xhci;
4877 u16 mel;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004878
4879 xhci = hcd_to_xhci(hcd);
4880 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4881 !xhci->devs[udev->slot_id])
4882 return 0;
4883
4884 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
Saurabh Karajgaonkarf1cda542015-08-04 14:04:09 +00004885 return xhci_change_max_exit_latency(xhci, udev, mel);
Sarah Sharp3b3db022012-05-09 10:55:03 -07004886}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004887#else /* CONFIG_PM */
4888
Lu Baolu39693842017-04-07 17:57:04 +03004889static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004890 struct usb_device *udev, int enable)
4891{
4892 return 0;
4893}
4894
Lu Baolu39693842017-04-07 17:57:04 +03004895static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004896{
4897 return 0;
4898}
4899
Lu Baolu39693842017-04-07 17:57:04 +03004900static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004901 struct usb_device *udev, enum usb3_link_state state)
4902{
4903 return USB3_LPM_DISABLED;
4904}
4905
Lu Baolu39693842017-04-07 17:57:04 +03004906static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004907 struct usb_device *udev, enum usb3_link_state state)
4908{
4909 return 0;
4910}
4911#endif /* CONFIG_PM */
4912
Sarah Sharp3b3db022012-05-09 10:55:03 -07004913/*-------------------------------------------------------------------------*/
4914
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004915/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4916 * internal data structures for the device.
4917 */
Lu Baolu39693842017-04-07 17:57:04 +03004918static int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004919 struct usb_tt *tt, gfp_t mem_flags)
4920{
4921 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4922 struct xhci_virt_device *vdev;
4923 struct xhci_command *config_cmd;
4924 struct xhci_input_control_ctx *ctrl_ctx;
4925 struct xhci_slot_ctx *slot_ctx;
4926 unsigned long flags;
4927 unsigned think_time;
4928 int ret;
4929
4930 /* Ignore root hubs */
4931 if (!hdev->parent)
4932 return 0;
4933
4934 vdev = xhci->devs[hdev->slot_id];
4935 if (!vdev) {
4936 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4937 return -EINVAL;
4938 }
Lu Baolu74e0b562017-04-07 17:57:05 +03004939
Mathias Nyman14d49b72017-12-08 17:59:07 +02004940 config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
Lu Baolu74e0b562017-04-07 17:57:05 +03004941 if (!config_cmd)
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004942 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +03004943
Lin Wang4daf9df2015-01-09 16:06:31 +02004944 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004945 if (!ctrl_ctx) {
4946 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4947 __func__);
4948 xhci_free_command(xhci, config_cmd);
4949 return -ENOMEM;
4950 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004951
4952 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004953 if (hdev->speed == USB_SPEED_HIGH &&
4954 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4955 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4956 xhci_free_command(xhci, config_cmd);
4957 spin_unlock_irqrestore(&xhci->lock, flags);
4958 return -ENOMEM;
4959 }
4960
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004961 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004962 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004963 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004964 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004965 /*
4966 * refer to section 6.2.2: MTT should be 0 for full speed hub,
4967 * but it may be already set to 1 when setup an xHCI virtual
4968 * device, so clear it anyway.
4969 */
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004970 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004971 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004972 else if (hdev->speed == USB_SPEED_FULL)
4973 slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
4974
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004975 if (xhci->hci_version > 0x95) {
4976 xhci_dbg(xhci, "xHCI version %x needs hub "
4977 "TT think time and number of ports\n",
4978 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004979 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004980 /* Set TT think time - convert from ns to FS bit times.
4981 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4982 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004983 *
4984 * xHCI 1.0: this field shall be 0 if the device is not a
4985 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004986 */
4987 think_time = tt->think_time;
4988 if (think_time != 0)
4989 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004990 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4991 slot_ctx->tt_info |=
4992 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004993 } else {
4994 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4995 "TT think time or number of ports\n",
4996 (unsigned int) xhci->hci_version);
4997 }
4998 slot_ctx->dev_state = 0;
4999 spin_unlock_irqrestore(&xhci->lock, flags);
5000
5001 xhci_dbg(xhci, "Set up %s for hub device.\n",
5002 (xhci->hci_version > 0x95) ?
5003 "configure endpoint" : "evaluate context");
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005004
5005 /* Issue and wait for the configure endpoint or
5006 * evaluate context command.
5007 */
5008 if (xhci->hci_version > 0x95)
5009 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5010 false, false);
5011 else
5012 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5013 true, false);
5014
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005015 xhci_free_command(xhci, config_cmd);
5016 return ret;
5017}
5018
Lu Baolu39693842017-04-07 17:57:04 +03005019static int xhci_get_frame(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005020{
5021 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5022 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005023 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005024}
5025
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005026int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
5027{
5028 struct xhci_hcd *xhci;
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +08005029 /*
5030 * TODO: Check with DWC3 clients for sysdev according to
5031 * quirks
5032 */
5033 struct device *dev = hcd->self.sysdev;
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005034 unsigned int minor_rev;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005035 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005036
Sarah Sharp1386ff72014-01-31 11:45:02 -08005037 /* Accept arbitrarily long scatter-gather lists */
5038 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08005039
Mathias Nymane2ed5112014-03-07 17:06:57 +02005040 /* support to build packet from discontinuous buffers */
5041 hcd->self.no_sg_constraint = 1;
5042
Hans de Goede19181bc2012-07-04 09:18:02 +02005043 /* XHCI controllers don't stop the ep queue on short packets :| */
5044 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005045
Mathias Nymanb50107b2015-10-01 18:40:38 +03005046 xhci = hcd_to_xhci(hcd);
5047
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005048 if (usb_hcd_is_primary_hcd(hcd)) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005049 xhci->main_hcd = hcd;
Mathias Nyman9ea95ec2018-05-21 16:39:53 +03005050 xhci->usb2_rhub.hcd = hcd;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005051 /* Mark the first roothub as being USB 2.0.
5052 * The xHCI driver will register the USB 3.0 roothub.
5053 */
5054 hcd->speed = HCD_USB2;
5055 hcd->self.root_hub->speed = USB_SPEED_HIGH;
5056 /*
5057 * USB 2.0 roothub under xHCI has an integrated TT,
5058 * (rate matching hub) as opposed to having an OHCI/UHCI
5059 * companion controller.
5060 */
5061 hcd->has_tt = 1;
5062 } else {
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005063 /*
5064 * Some 3.1 hosts return sbrn 0x30, use xhci supported protocol
5065 * minor revision instead of sbrn
5066 */
5067 minor_rev = xhci->usb3_rhub.min_rev;
5068 if (minor_rev) {
Mathias Nymanb50107b2015-10-01 18:40:38 +03005069 hcd->speed = HCD_USB31;
Mathias Nyman2c0e06f2016-01-25 15:30:45 +02005070 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
Mathias Nymanb50107b2015-10-01 18:40:38 +03005071 }
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005072 xhci_info(xhci, "Host supports USB 3.%x %s SuperSpeed\n",
5073 minor_rev,
5074 minor_rev ? "Enhanced" : "");
5075
Mathias Nyman9ea95ec2018-05-21 16:39:53 +03005076 xhci->usb3_rhub.hcd = hcd;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005077 /* xHCI private pointer was set in xhci_pci_probe for the second
5078 * registered roothub.
5079 */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005080 return 0;
5081 }
5082
Chris Bainbridgea00918d2015-05-19 16:30:51 +03005083 mutex_init(&xhci->mutex);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005084 xhci->cap_regs = hcd->regs;
5085 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005086 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005087 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005088 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005089 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005090 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
5091 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
5092 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
5093 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005094 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005095 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005096 if (xhci->hci_version > 0x100)
5097 xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005098
Mathias Nyman757de492016-06-01 18:09:10 +03005099 xhci->quirks |= quirks;
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01005100
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005101 get_quirks(dev, xhci);
5102
George Cherian07f3cb72013-07-01 10:59:12 +05305103 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
5104 * success event after a short transfer. This quirk will ignore such
5105 * spurious event.
5106 */
5107 if (xhci->hci_version > 0x96)
5108 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
5109
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005110 /* Make sure the HC is halted. */
5111 retval = xhci_halt(xhci);
5112 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005113 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005114
Marc Zyngier12de0a32018-05-23 18:41:37 +01005115 xhci_zero_64b_regs(xhci);
5116
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005117 xhci_dbg(xhci, "Resetting HCD\n");
5118 /* Reset the internal HC memory state and registers. */
5119 retval = xhci_reset(xhci);
5120 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005121 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005122 xhci_dbg(xhci, "Reset complete\n");
5123
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03005124 /*
5125 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
5126 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
5127 * address memory pointers actually. So, this driver clears the AC64
5128 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
5129 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
5130 */
5131 if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
5132 xhci->hcc_params &= ~BIT(0);
5133
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03005134 /* Set dma_mask and coherent_dma_mask to 64-bits,
5135 * if xHC supports 64-bit addressing */
5136 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
5137 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005138 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03005139 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Duc Dangfda182d2015-10-09 13:30:13 +03005140 } else {
5141 /*
5142 * This is to avoid error in cases where a 32-bit USB
5143 * controller is used on a 64-bit capable system.
5144 */
5145 retval = dma_set_mask(dev, DMA_BIT_MASK(32));
5146 if (retval)
5147 return retval;
5148 xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
5149 dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005150 }
5151
5152 xhci_dbg(xhci, "Calling HCD init\n");
5153 /* Initialize HCD and host controller data structures. */
5154 retval = xhci_init(hcd);
5155 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005156 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005157 xhci_dbg(xhci, "Called HCD init\n");
Hans de Goede99705092015-01-16 17:54:01 +02005158
Marc Zyngier36b68572018-05-23 18:41:36 +01005159 xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
Hans de Goede99705092015-01-16 17:54:01 +02005160 xhci->hcc_params, xhci->hci_version, xhci->quirks);
5161
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005162 return 0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005163}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03005164EXPORT_SYMBOL_GPL(xhci_gen_setup);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005165
Jim Linef513be2019-06-03 18:53:44 +08005166static void xhci_clear_tt_buffer_complete(struct usb_hcd *hcd,
5167 struct usb_host_endpoint *ep)
5168{
5169 struct xhci_hcd *xhci;
5170 struct usb_device *udev;
5171 unsigned int slot_id;
5172 unsigned int ep_index;
5173 unsigned long flags;
5174
5175 xhci = hcd_to_xhci(hcd);
5176 udev = (struct usb_device *)ep->hcpriv;
5177 slot_id = udev->slot_id;
5178 ep_index = xhci_get_endpoint_index(&ep->desc);
5179
5180 spin_lock_irqsave(&xhci->lock, flags);
5181 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_CLEARING_TT;
5182 xhci_ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
5183 spin_unlock_irqrestore(&xhci->lock, flags);
5184}
5185
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005186static const struct hc_driver xhci_hc_driver = {
5187 .description = "xhci-hcd",
5188 .product_desc = "xHCI Host Controller",
Yoshihiro Shimoda32479d42015-11-24 13:09:47 +02005189 .hcd_priv_size = sizeof(struct xhci_hcd),
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005190
5191 /*
5192 * generic hardware linkage
5193 */
5194 .irq = xhci_irq,
5195 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
5196
5197 /*
5198 * basic lifecycle operations
5199 */
5200 .reset = NULL, /* set in xhci_init_driver() */
5201 .start = xhci_run,
5202 .stop = xhci_stop,
5203 .shutdown = xhci_shutdown,
5204
5205 /*
5206 * managing i/o requests and associated device resources
5207 */
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03005208 .map_urb_for_dma = xhci_map_urb_for_dma,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005209 .urb_enqueue = xhci_urb_enqueue,
5210 .urb_dequeue = xhci_urb_dequeue,
5211 .alloc_dev = xhci_alloc_dev,
5212 .free_dev = xhci_free_dev,
5213 .alloc_streams = xhci_alloc_streams,
5214 .free_streams = xhci_free_streams,
5215 .add_endpoint = xhci_add_endpoint,
5216 .drop_endpoint = xhci_drop_endpoint,
5217 .endpoint_reset = xhci_endpoint_reset,
5218 .check_bandwidth = xhci_check_bandwidth,
5219 .reset_bandwidth = xhci_reset_bandwidth,
5220 .address_device = xhci_address_device,
5221 .enable_device = xhci_enable_device,
5222 .update_hub_device = xhci_update_hub_device,
5223 .reset_device = xhci_discover_or_reset_device,
5224
5225 /*
5226 * scheduling support
5227 */
5228 .get_frame_number = xhci_get_frame,
5229
5230 /*
5231 * root hub support
5232 */
5233 .hub_control = xhci_hub_control,
5234 .hub_status_data = xhci_hub_status_data,
5235 .bus_suspend = xhci_bus_suspend,
5236 .bus_resume = xhci_bus_resume,
Alan Stern8f9cc83c2018-06-08 16:59:57 -04005237 .get_resuming_ports = xhci_get_resuming_ports,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005238
5239 /*
5240 * call back when device connected and addressed
5241 */
5242 .update_device = xhci_update_device,
5243 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
5244 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
5245 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
5246 .find_raw_port_number = xhci_find_raw_port_number,
Jim Linef513be2019-06-03 18:53:44 +08005247 .clear_tt_buffer_complete = xhci_clear_tt_buffer_complete,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005248};
5249
Roger Quadroscd33a322015-05-29 17:01:46 +03005250void xhci_init_driver(struct hc_driver *drv,
5251 const struct xhci_driver_overrides *over)
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005252{
Roger Quadroscd33a322015-05-29 17:01:46 +03005253 BUG_ON(!over);
5254
5255 /* Copy the generic table to drv then apply the overrides */
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005256 *drv = xhci_hc_driver;
Roger Quadroscd33a322015-05-29 17:01:46 +03005257
5258 if (over) {
5259 drv->hcd_priv_size += over->extra_priv_size;
5260 if (over->reset)
5261 drv->reset = over->reset;
5262 if (over->start)
5263 drv->start = over->start;
5264 }
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005265}
5266EXPORT_SYMBOL_GPL(xhci_init_driver);
5267
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005268MODULE_DESCRIPTION(DRIVER_DESC);
5269MODULE_AUTHOR(DRIVER_AUTHOR);
5270MODULE_LICENSE("GPL");
5271
5272static int __init xhci_hcd_init(void)
5273{
Sarah Sharp98441972009-05-14 11:44:18 -07005274 /*
5275 * Check the compiler generated sizes of structures that must be laid
5276 * out in specific ways for hardware access.
5277 */
5278 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5279 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5280 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5281 /* xhci_device_control has eight fields, and also
5282 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5283 */
Sarah Sharp98441972009-05-14 11:44:18 -07005284 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5285 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5286 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005287 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
Sarah Sharp98441972009-05-14 11:44:18 -07005288 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5289 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5290 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Oliver Neukum1eaf35e2015-12-03 15:03:34 +01005291
5292 if (usb_disabled())
5293 return -ENODEV;
5294
Lu Baolu02b6fdc2017-10-05 11:21:39 +03005295 xhci_debugfs_create_root();
5296
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005297 return 0;
5298}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005299
5300/*
5301 * If an init function is provided, an exit function must also be provided
5302 * to allow module unload.
5303 */
Lu Baolu02b6fdc2017-10-05 11:21:39 +03005304static void __exit xhci_hcd_fini(void)
5305{
5306 xhci_debugfs_remove_root();
5307}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005308
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005309module_init(xhci_hcd_init);
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005310module_exit(xhci_hcd_fini);