blob: bee6272b9bfd1e354784b3a3be5aaf451a6c90ea [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050029#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010030#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070031
32#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030033#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020034#include "xhci-mtk.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070035
36#define DRIVER_AUTHOR "Sarah Sharp"
37#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
38
Lu Baolua1377e52014-11-18 11:27:14 +020039#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
40
Sarah Sharpb0567b32009-08-07 14:04:36 -070041/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
42static int link_quirk;
43module_param(link_quirk, int, S_IRUGO | S_IWUSR);
44MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
45
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010046static unsigned int quirks;
47module_param(quirks, uint, S_IRUGO);
48MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
49
Sarah Sharp66d4ead2009-04-27 19:52:28 -070050/* TODO: copied from ehci-hcd.c - can this be refactored? */
51/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070052 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070053 * @ptr: address of hc register to be read
54 * @mask: bits to look at in result of read
55 * @done: value of those bits when handshake succeeds
56 * @usec: timeout in microseconds
57 *
58 * Returns negative errno, or zero on success
59 *
60 * Success happens when the "mask" bits have the specified value (hardware
61 * handshake done). There are two failure modes: "usec" have passed (major
62 * hardware flakeout), or the register reads as all-ones (hardware removed).
63 */
Lin Wangdc0b1772015-01-09 16:06:28 +020064int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
Sarah Sharp66d4ead2009-04-27 19:52:28 -070065{
66 u32 result;
67
68 do {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020069 result = readl(ptr);
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070 if (result == ~(u32)0) /* card removed */
71 return -ENODEV;
72 result &= mask;
73 if (result == done)
74 return 0;
75 udelay(1);
76 usec--;
77 } while (usec > 0);
78 return -ETIMEDOUT;
79}
80
81/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070082 * Disable interrupts and begin the xHCI halting process.
83 */
84void xhci_quiesce(struct xhci_hcd *xhci)
85{
86 u32 halted;
87 u32 cmd;
88 u32 mask;
89
90 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020091 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070092 if (!halted)
93 mask &= ~CMD_RUN;
94
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020095 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070096 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +020097 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070098}
99
100/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700101 * Force HC into halt state.
102 *
103 * Disable any IRQs and clear the run/stop bit.
104 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800105 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700106 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 */
108int xhci_halt(struct xhci_hcd *xhci)
109{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800110 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300111 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700112 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700113
Lin Wangdc0b1772015-01-09 16:06:28 +0200114 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Mathias Nyman99154fd2016-11-11 15:13:11 +0200116 if (ret) {
117 xhci_warn(xhci, "Host halt failed, %d\n", ret);
118 return ret;
119 }
120 xhci->xhc_state |= XHCI_STATE_HALTED;
121 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800122 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700123}
124
125/*
Sarah Sharped074532010-05-24 13:25:21 -0700126 * Set the run bit and wait for the host to be running.
127 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800128static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700129{
130 u32 temp;
131 int ret;
132
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200133 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700134 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300135 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700136 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200137 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700138
139 /*
140 * Wait for the HCHalted Status bit to be 0 to indicate the host is
141 * running.
142 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200143 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700144 STS_HALT, 0, XHCI_MAX_HALT_USEC);
145 if (ret == -ETIMEDOUT)
146 xhci_err(xhci, "Host took too long to start, "
147 "waited %u microseconds.\n",
148 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800149 if (!ret)
Mathias Nyman98d74f92016-04-08 16:25:10 +0300150 /* clear state flags. Including dying, halted or removing */
151 xhci->xhc_state = 0;
Roger Quadrose5bfeab2015-09-21 17:46:13 +0300152
Sarah Sharped074532010-05-24 13:25:21 -0700153 return ret;
154}
155
156/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800157 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158 *
159 * This resets pipelines, timers, counters, state machines, etc.
160 * Transactions will be terminated immediately, and operational registers
161 * will be set to their defaults.
162 */
163int xhci_reset(struct xhci_hcd *xhci)
164{
165 u32 command;
166 u32 state;
Andiry Xuf370b992012-04-14 02:54:30 +0800167 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700168
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200169 state = readl(&xhci->op_regs->status);
Mathias Nymanc11ae032016-11-11 15:13:12 +0200170
171 if (state == ~(u32)0) {
172 xhci_warn(xhci, "Host not accessible, reset failed.\n");
173 return -ENODEV;
174 }
175
Sarah Sharpd3512f62009-07-27 12:03:50 -0700176 if ((state & STS_HALT) == 0) {
177 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
178 return 0;
179 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700180
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300181 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200182 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700183 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200184 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700185
Rajmohan Mania5964392015-11-18 10:48:20 +0200186 /* Existing Intel xHCI controllers require a delay of 1 mS,
187 * after setting the CMD_RESET bit, and before accessing any
188 * HC registers. This allows the HC to complete the
189 * reset operation and be ready for HC register access.
190 * Without this delay, the subsequent HC register access,
191 * may result in a system hang very rarely.
192 */
193 if (xhci->quirks & XHCI_INTEL_HOST)
194 udelay(1000);
195
Lin Wangdc0b1772015-01-09 16:06:28 +0200196 ret = xhci_handshake(&xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700197 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700198 if (ret)
199 return ret;
200
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300201 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
202 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700203 /*
204 * xHCI cannot write to any doorbells or operational registers other
205 * than status until the "Controller Not Ready" flag is cleared.
206 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200207 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700208 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800209
Felipe Balbi98871e92017-01-23 14:20:04 +0200210 for (i = 0; i < 2; i++) {
Andiry Xuf370b992012-04-14 02:54:30 +0800211 xhci->bus_state[i].port_c_suspend = 0;
212 xhci->bus_state[i].suspended_ports = 0;
213 xhci->bus_state[i].resuming_ports = 0;
214 }
215
216 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700217}
218
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700219#ifdef CONFIG_PCI
220static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700221{
222 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700223
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700224 if (!xhci->msix_entries)
225 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700226
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700227 for (i = 0; i < xhci->msix_count; i++)
228 if (xhci->msix_entries[i].vector)
229 free_irq(xhci->msix_entries[i].vector,
230 xhci_to_hcd(xhci));
231 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700232}
233
234/*
235 * Set up MSI
236 */
237static int xhci_setup_msi(struct xhci_hcd *xhci)
238{
239 int ret;
240 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
241
242 ret = pci_enable_msi(pdev);
243 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300244 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
245 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700246 return ret;
247 }
248
Alex Shi851ec162013-05-24 10:54:19 +0800249 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700250 0, "xhci_hcd", xhci_to_hcd(xhci));
251 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300252 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
253 "disable MSI interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 pci_disable_msi(pdev);
255 }
256
257 return ret;
258}
259
260/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700261 * Free IRQs
262 * free all IRQs request
263 */
264static void xhci_free_irq(struct xhci_hcd *xhci)
265{
266 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
267 int ret;
268
269 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200270 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700271 return;
272
273 ret = xhci_free_msi(xhci);
274 if (!ret)
275 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200276 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700277 free_irq(pdev->irq, xhci_to_hcd(xhci));
278
279 return;
280}
281
282/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700283 * Set up MSI-X
284 */
285static int xhci_setup_msix(struct xhci_hcd *xhci)
286{
287 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800288 struct usb_hcd *hcd = xhci_to_hcd(xhci);
289 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700290
291 /*
292 * calculate number of msi-x vectors supported.
293 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
294 * with max number of interrupters based on the xhci HCSPARAMS1.
295 * - num_online_cpus: maximum msi-x vectors per CPUs core.
296 * Add additional 1 vector to ensure always available interrupt.
297 */
298 xhci->msix_count = min(num_online_cpus() + 1,
299 HCS_MAX_INTRS(xhci->hcs_params1));
300
301 xhci->msix_entries =
302 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800303 GFP_KERNEL);
Wolfram Sangf4c46f12016-08-25 19:39:10 +0200304 if (!xhci->msix_entries)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 return -ENOMEM;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700306
307 for (i = 0; i < xhci->msix_count; i++) {
308 xhci->msix_entries[i].entry = i;
309 xhci->msix_entries[i].vector = 0;
310 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700311
Alexander Gordeeva62445a2014-05-08 19:25:58 +0300312 ret = pci_enable_msix_exact(pdev, xhci->msix_entries, xhci->msix_count);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700313 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300314 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
315 "Failed to enable MSI-X");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700316 goto free_entries;
317 }
318
Dong Nguyen43b86af2010-07-21 16:56:08 -0700319 for (i = 0; i < xhci->msix_count; i++) {
320 ret = request_irq(xhci->msix_entries[i].vector,
Alex Shi851ec162013-05-24 10:54:19 +0800321 xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700322 0, "xhci_hcd", xhci_to_hcd(xhci));
323 if (ret)
324 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700325 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700326
Andiry Xu00292272010-12-27 17:39:02 +0800327 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700328 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700329
330disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300331 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700332 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700333 pci_disable_msix(pdev);
334free_entries:
335 kfree(xhci->msix_entries);
336 xhci->msix_entries = NULL;
337 return ret;
338}
339
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700340/* Free any IRQs and disable MSI-X */
341static void xhci_cleanup_msix(struct xhci_hcd *xhci)
342{
Andiry Xu00292272010-12-27 17:39:02 +0800343 struct usb_hcd *hcd = xhci_to_hcd(xhci);
344 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700345
Jack Pham90053552013-11-15 14:53:14 -0800346 if (xhci->quirks & XHCI_PLAT)
347 return;
348
Dong Nguyen43b86af2010-07-21 16:56:08 -0700349 xhci_free_irq(xhci);
350
351 if (xhci->msix_entries) {
352 pci_disable_msix(pdev);
353 kfree(xhci->msix_entries);
354 xhci->msix_entries = NULL;
355 } else {
356 pci_disable_msi(pdev);
357 }
358
Andiry Xu00292272010-12-27 17:39:02 +0800359 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700360 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700361}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700362
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700363static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700364{
365 int i;
366
367 if (xhci->msix_entries) {
368 for (i = 0; i < xhci->msix_count; i++)
369 synchronize_irq(xhci->msix_entries[i].vector);
370 }
371}
372
373static int xhci_try_enable_msi(struct usb_hcd *hcd)
374{
375 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700376 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700377 int ret;
378
Sarah Sharp52fb6122013-08-08 10:08:34 -0700379 /* The xhci platform device has set up IRQs through usb_add_hcd. */
380 if (xhci->quirks & XHCI_PLAT)
381 return 0;
382
383 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700384 /*
385 * Some Fresco Logic host controllers advertise MSI, but fail to
386 * generate interrupts. Don't even try to enable MSI.
387 */
388 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100389 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700390
391 /* unregister the legacy interrupt */
392 if (hcd->irq)
393 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200394 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700395
396 ret = xhci_setup_msix(xhci);
397 if (ret)
398 /* fall back to msi*/
399 ret = xhci_setup_msi(xhci);
400
401 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200402 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700403 return 0;
404
Sarah Sharp68d07f62012-02-13 16:25:57 -0800405 if (!pdev->irq) {
406 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
407 return -EINVAL;
408 }
409
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100410 legacy_irq:
Adrian Huang79699432014-02-27 11:26:03 +0000411 if (!strlen(hcd->irq_descr))
412 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
413 hcd->driver->description, hcd->self.busnum);
414
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700415 /* fall back to legacy interrupt*/
416 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
417 hcd->irq_descr, hcd);
418 if (ret) {
419 xhci_err(xhci, "request interrupt %d failed\n",
420 pdev->irq);
421 return ret;
422 }
423 hcd->irq = pdev->irq;
424 return 0;
425}
426
427#else
428
David Cohen01bb59e2014-04-25 19:20:16 +0300429static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700430{
431 return 0;
432}
433
David Cohen01bb59e2014-04-25 19:20:16 +0300434static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700435{
436}
437
David Cohen01bb59e2014-04-25 19:20:16 +0300438static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700439{
440}
441
442#endif
443
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500444static void compliance_mode_recovery(unsigned long arg)
445{
446 struct xhci_hcd *xhci;
447 struct usb_hcd *hcd;
448 u32 temp;
449 int i;
450
451 xhci = (struct xhci_hcd *)arg;
452
453 for (i = 0; i < xhci->num_usb3_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200454 temp = readl(xhci->usb3_ports[i]);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500455 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
456 /*
457 * Compliance Mode Detected. Letting USB Core
458 * handle the Warm Reset
459 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300460 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
461 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500462 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300463 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
464 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500465 hcd = xhci->shared_hcd;
466
467 if (hcd->state == HC_STATE_SUSPENDED)
468 usb_hcd_resume_root_hub(hcd);
469
470 usb_hcd_poll_rh_status(hcd);
471 }
472 }
473
474 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
475 mod_timer(&xhci->comp_mode_recovery_timer,
476 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
477}
478
479/*
480 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
481 * that causes ports behind that hardware to enter compliance mode sometimes.
482 * The quirk creates a timer that polls every 2 seconds the link state of
483 * each host controller's port and recovers it by issuing a Warm reset
484 * if Compliance mode is detected, otherwise the port will become "dead" (no
485 * device connections or disconnections will be detected anymore). Becasue no
486 * status event is generated when entering compliance mode (per xhci spec),
487 * this quirk is needed on systems that have the failing hardware installed.
488 */
489static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
490{
491 xhci->port_status_u0 = 0;
Julia Lawallfc8abe02015-01-09 16:06:29 +0200492 setup_timer(&xhci->comp_mode_recovery_timer,
493 compliance_mode_recovery, (unsigned long)xhci);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500494 xhci->comp_mode_recovery_timer.expires = jiffies +
495 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
496
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500497 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300498 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
499 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500500}
501
502/*
503 * This function identifies the systems that have installed the SN65LVPE502CP
504 * USB3.0 re-driver and that need the Compliance Mode Quirk.
505 * Systems:
506 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
507 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300508static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500509{
510 const char *dmi_product_name, *dmi_sys_vendor;
511
512 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
513 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530514 if (!dmi_product_name || !dmi_sys_vendor)
515 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500516
517 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
518 return false;
519
520 if (strstr(dmi_product_name, "Z420") ||
521 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500522 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600523 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500524 return true;
525
526 return false;
527}
528
529static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
530{
531 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
532}
533
534
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700535/*
536 * Initialize memory for HCD and xHC (one-time init).
537 *
538 * Program the PAGESIZE register, initialize the device context array, create
539 * device contexts (?), set up a command ring segment (or two?), create event
540 * ring (one for now).
541 */
542int xhci_init(struct usb_hcd *hcd)
543{
544 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
545 int retval = 0;
546
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300547 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700548 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700549 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300550 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
551 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700552 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
553 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300554 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
555 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700556 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700557 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300558 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700559
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500560 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700561 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500562 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
563 compliance_mode_recovery_timer_init(xhci);
564 }
565
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700566 return retval;
567}
568
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700569/*-------------------------------------------------------------------------*/
570
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700571
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800572static int xhci_run_finished(struct xhci_hcd *xhci)
573{
574 if (xhci_start(xhci)) {
575 xhci_halt(xhci);
576 return -ENODEV;
577 }
578 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800579 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800580
581 if (xhci->quirks & XHCI_NEC_HOST)
582 xhci_ring_cmd_db(xhci);
583
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300584 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
585 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800586 return 0;
587}
588
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700589/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700590 * Start the HC after it was halted.
591 *
592 * This function is called by the USB core when the HC driver is added.
593 * Its opposite is xhci_stop().
594 *
595 * xhci_init() must be called once before this function can be called.
596 * Reset the HC, enable device slot contexts, program DCBAAP, and
597 * set command ring pointer and event ring pointer.
598 *
599 * Setup MSI-X vectors and enable interrupts.
600 */
601int xhci_run(struct usb_hcd *hcd)
602{
603 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700604 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700605 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700606 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700607
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800608 /* Start the xHCI host controller running only after the USB 2.0 roothub
609 * is setup.
610 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700611
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700612 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800613 if (!usb_hcd_is_primary_hcd(hcd))
614 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700615
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300616 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700617
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700618 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700619 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700620 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700621
Sarah Sharp66e49d82009-07-27 12:03:46 -0700622 xhci_dbg(xhci, "Command ring memory map follows:\n");
623 xhci_debug_ring(xhci, xhci->cmd_ring);
624 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
625 xhci_dbg_cmd_ptrs(xhci);
626
627 xhci_dbg(xhci, "ERST memory map follows:\n");
628 xhci_dbg_erst(xhci, &xhci->erst);
629 xhci_dbg(xhci, "Event ring:\n");
630 xhci_debug_ring(xhci, xhci->event_ring);
631 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800632 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700633 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300634 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
635 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700636
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300637 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
638 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200639 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700640 temp &= ~ER_IRQ_INTERVAL_MASK;
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +0200641 /*
642 * the increment interval is 8 times as much as that defined
643 * in xHCI spec on MTK's controller
644 */
645 temp |= (u32) ((xhci->quirks & XHCI_MTK_HOST) ? 20 : 160);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200646 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700647
648 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200649 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700650 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300651 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
652 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200653 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700654
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200655 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300656 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
657 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700658 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200659 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800660 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700661
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300662 if (xhci->quirks & XHCI_NEC_HOST) {
663 struct xhci_command *command;
664 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
665 if (!command)
666 return -ENOMEM;
667 xhci_queue_vendor_command(xhci, command, 0, 0, 0,
Sarah Sharp02386342010-05-24 13:25:28 -0700668 TRB_TYPE(TRB_NEC_GET_FW));
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300669 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300670 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
671 "Finished xhci_run for USB2 roothub");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700672 return 0;
673}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300674EXPORT_SYMBOL_GPL(xhci_run);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700675
676/*
677 * Stop xHCI driver.
678 *
679 * This function is called by the USB core when the HC driver is removed.
680 * Its opposite is xhci_run().
681 *
682 * Disable device contexts, disable IRQs, and quiesce the HC.
683 * Reset the HC, finish any completed transactions, and cleanup memory.
684 */
685void xhci_stop(struct usb_hcd *hcd)
686{
687 u32 temp;
688 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
689
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300690 mutex_lock(&xhci->mutex);
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300691
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +0300692 if (!(xhci->xhc_state & XHCI_STATE_HALTED)) {
693 spin_lock_irq(&xhci->lock);
694
695 xhci->xhc_state |= XHCI_STATE_HALTED;
696 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
697 xhci_halt(xhci);
698 xhci_reset(xhci);
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +0300699 spin_unlock_irq(&xhci->lock);
700 }
701
702 if (!usb_hcd_is_primary_hcd(hcd)) {
703 mutex_unlock(&xhci->mutex);
704 return;
705 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700706
Zhang Rui40a9fb12010-12-17 13:17:04 -0800707 xhci_cleanup_msix(xhci);
708
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500709 /* Deleting Compliance Mode Recovery Timer */
710 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400711 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500712 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300713 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
714 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400715 __func__);
716 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500717
Andiry Xuc41136b2011-03-22 17:08:14 +0800718 if (xhci->quirks & XHCI_AMD_PLL_FIX)
719 usb_amd_dev_put();
720
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300721 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
722 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200723 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200724 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200725 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200726 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800727 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700728
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300729 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700730 xhci_mem_cleanup(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300731 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
732 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200733 readl(&xhci->op_regs->status));
Roger Quadros85ac90f2015-09-21 17:46:12 +0300734 mutex_unlock(&xhci->mutex);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700735}
736
737/*
738 * Shutdown HC (not bus-specific)
739 *
740 * This is called when the machine is rebooting or halting. We assume that the
741 * machine will be powered off, and the HC's internal state will be reset.
742 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800743 *
744 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700745 */
746void xhci_shutdown(struct usb_hcd *hcd)
747{
748 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
749
Dan Carpenter052c7f92012-08-13 19:57:03 +0300750 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharpe95829f2012-07-23 18:59:30 +0300751 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
752
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700753 spin_lock_irq(&xhci->lock);
754 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200755 /* Workaround for spurious wakeups at shutdown with HSW */
756 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
757 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700758 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700759
Zhang Rui40a9fb12010-12-17 13:17:04 -0800760 xhci_cleanup_msix(xhci);
761
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300762 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
763 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200764 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200765
766 /* Yet another workaround for spurious wakeups at shutdown with HSW */
767 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
768 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700769}
770
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700771#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700772static void xhci_save_registers(struct xhci_hcd *xhci)
773{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200774 xhci->s3.command = readl(&xhci->op_regs->command);
775 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800776 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200777 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
778 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800779 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
780 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200781 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
782 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700783}
784
785static void xhci_restore_registers(struct xhci_hcd *xhci)
786{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200787 writel(xhci->s3.command, &xhci->op_regs->command);
788 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800789 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200790 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
791 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800792 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
793 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200794 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
795 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700796}
797
Sarah Sharp89821322010-11-12 11:59:31 -0800798static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
799{
800 u64 val_64;
801
802 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800803 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800804 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
805 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
806 xhci->cmd_ring->dequeue) &
807 (u64) ~CMD_RING_RSVD_BITS) |
808 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300809 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
810 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800811 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800812 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800813}
814
815/*
816 * The whole command ring must be cleared to zero when we suspend the host.
817 *
818 * The host doesn't save the command ring pointer in the suspend well, so we
819 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
820 * aligned, because of the reserved bits in the command ring dequeue pointer
821 * register. Therefore, we can't just set the dequeue pointer back in the
822 * middle of the ring (TRBs are 16-byte aligned).
823 */
824static void xhci_clear_command_ring(struct xhci_hcd *xhci)
825{
826 struct xhci_ring *ring;
827 struct xhci_segment *seg;
828
829 ring = xhci->cmd_ring;
830 seg = ring->deq_seg;
831 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800832 memset(seg->trbs, 0,
833 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
834 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
835 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800836 seg = seg->next;
837 } while (seg != ring->deq_seg);
838
839 /* Reset the software enqueue and dequeue pointers */
840 ring->deq_seg = ring->first_seg;
841 ring->dequeue = ring->first_seg->trbs;
842 ring->enq_seg = ring->deq_seg;
843 ring->enqueue = ring->dequeue;
844
Andiry Xub008df62012-03-05 17:49:34 +0800845 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800846 /*
847 * Ring is now zeroed, so the HW should look for change of ownership
848 * when the cycle bit is set to 1.
849 */
850 ring->cycle_state = 1;
851
852 /*
853 * Reset the hardware dequeue pointer.
854 * Yes, this will need to be re-written after resume, but we're paranoid
855 * and want to make sure the hardware doesn't access bogus memory
856 * because, say, the BIOS or an SMI started the host without changing
857 * the command ring pointers.
858 */
859 xhci_set_cmd_ring_deq(xhci);
860}
861
Lu Baolua1377e52014-11-18 11:27:14 +0200862static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
863{
864 int port_index;
865 __le32 __iomem **port_array;
866 unsigned long flags;
867 u32 t1, t2;
868
869 spin_lock_irqsave(&xhci->lock, flags);
870
871 /* disble usb3 ports Wake bits*/
872 port_index = xhci->num_usb3_ports;
873 port_array = xhci->usb3_ports;
874 while (port_index--) {
875 t1 = readl(port_array[port_index]);
876 t1 = xhci_port_state_to_neutral(t1);
877 t2 = t1 & ~PORT_WAKE_BITS;
878 if (t1 != t2)
879 writel(t2, port_array[port_index]);
880 }
881
882 /* disble usb2 ports Wake bits*/
883 port_index = xhci->num_usb2_ports;
884 port_array = xhci->usb2_ports;
885 while (port_index--) {
886 t1 = readl(port_array[port_index]);
887 t1 = xhci_port_state_to_neutral(t1);
888 t2 = t1 & ~PORT_WAKE_BITS;
889 if (t1 != t2)
890 writel(t2, port_array[port_index]);
891 }
892
893 spin_unlock_irqrestore(&xhci->lock, flags);
894}
895
Andiry Xu5535b1d52010-10-14 07:23:06 -0700896/*
897 * Stop HC (not bus-specific)
898 *
899 * This is called when the machine transition into S3/S4 mode.
900 *
901 */
Lu Baolua1377e52014-11-18 11:27:14 +0200902int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700903{
904 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200905 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700906 struct usb_hcd *hcd = xhci_to_hcd(xhci);
907 u32 command;
908
Roger Quadros9fa733f2015-05-29 17:01:50 +0300909 if (!hcd->state)
910 return 0;
911
Felipe Balbi77b84762012-10-19 10:55:16 +0300912 if (hcd->state != HC_STATE_SUSPENDED ||
913 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
914 return -EINVAL;
915
Lu Baolua1377e52014-11-18 11:27:14 +0200916 /* Clear root port wake on bits if wakeup not allowed. */
917 if (!do_wakeup)
918 xhci_disable_port_wake_on_bits(xhci);
919
Sarah Sharpc52804a2012-11-27 12:30:23 -0800920 /* Don't poll the roothubs on bus suspend. */
921 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
922 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
923 del_timer_sync(&hcd->rh_timer);
Al Cooper14e61a12014-08-20 16:41:57 +0300924 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
925 del_timer_sync(&xhci->shared_hcd->rh_timer);
Sarah Sharpc52804a2012-11-27 12:30:23 -0800926
Andiry Xu5535b1d52010-10-14 07:23:06 -0700927 spin_lock_irq(&xhci->lock);
928 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb32093792011-03-07 11:24:07 -0800929 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700930 /* step 1: stop endpoint */
931 /* skipped assuming that port suspend has done */
932
933 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200934 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700935 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200936 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +0200937
938 /* Some chips from Fresco Logic need an extraordinary delay */
939 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
940
Lin Wangdc0b1772015-01-09 16:06:28 +0200941 if (xhci_handshake(&xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +0200942 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d52010-10-14 07:23:06 -0700943 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
944 spin_unlock_irq(&xhci->lock);
945 return -ETIMEDOUT;
946 }
Sarah Sharp89821322010-11-12 11:59:31 -0800947 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700948
949 /* step 3: save registers */
950 xhci_save_registers(xhci);
951
952 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200953 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700954 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200955 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +0200956 if (xhci_handshake(&xhci->op_regs->status,
Sarah Sharp2611bd182012-10-25 13:27:51 -0700957 STS_SAVE, 0, 10 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +0800958 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d52010-10-14 07:23:06 -0700959 spin_unlock_irq(&xhci->lock);
960 return -ETIMEDOUT;
961 }
Andiry Xu5535b1d52010-10-14 07:23:06 -0700962 spin_unlock_irq(&xhci->lock);
963
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500964 /*
965 * Deleting Compliance Mode Recovery Timer because the xHCI Host
966 * is about to be suspended.
967 */
968 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
969 (!(xhci_all_ports_seen_u0(xhci)))) {
970 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300971 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
972 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400973 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500974 }
975
Andiry Xu00292272010-12-27 17:39:02 +0800976 /* step 5: remove core well power */
977 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700978 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800979
Andiry Xu5535b1d52010-10-14 07:23:06 -0700980 return rc;
981}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300982EXPORT_SYMBOL_GPL(xhci_suspend);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700983
984/*
985 * start xHC (not bus-specific)
986 *
987 * This is called when the machine transition from S3/S4 mode.
988 *
989 */
990int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
991{
Wang, Yud6236f62014-06-24 17:14:44 +0300992 u32 command, temp = 0, status;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700993 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800994 struct usb_hcd *secondary_hcd;
Alan Sternf69e31202011-11-03 11:37:10 -0400995 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -0500996 bool comp_timer_running = false;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700997
Roger Quadros9fa733f2015-05-29 17:01:50 +0300998 if (!hcd->state)
999 return 0;
1000
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001001 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001002 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001003 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001004 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
1005 time_before(jiffies,
1006 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d52010-10-14 07:23:06 -07001007 msleep(100);
1008
Alan Sternf69e31202011-11-03 11:37:10 -04001009 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1010 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1011
Andiry Xu5535b1d52010-10-14 07:23:06 -07001012 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001013 if (xhci->quirks & XHCI_RESET_ON_RESUME)
1014 hibernated = true;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001015
1016 if (!hibernated) {
1017 /* step 1: restore register */
1018 xhci_restore_registers(xhci);
1019 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -08001020 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001021 /* step 3: restore state and start state*/
1022 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001023 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001024 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001025 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +02001026 if (xhci_handshake(&xhci->op_regs->status,
Andiry Xu622eb782012-06-13 10:51:57 +08001027 STS_RESTORE, 0, 10 * 1000)) {
1028 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d52010-10-14 07:23:06 -07001029 spin_unlock_irq(&xhci->lock);
1030 return -ETIMEDOUT;
1031 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001032 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001033 }
1034
1035 /* If restore operation fails, re-initialize the HC during resume */
1036 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -05001037
1038 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1039 !(xhci_all_ports_seen_u0(xhci))) {
1040 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001041 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1042 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -05001043 }
1044
Sarah Sharpfedd3832011-04-12 17:43:19 -07001045 /* Let the USB core know _both_ roothubs lost power. */
1046 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1047 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001048
1049 xhci_dbg(xhci, "Stop HCD\n");
1050 xhci_halt(xhci);
1051 xhci_reset(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001052 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001053 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001054
Andiry Xu5535b1d52010-10-14 07:23:06 -07001055 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001056 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001057 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001058 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001059 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001060 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001061
1062 xhci_dbg(xhci, "cleaning up memory\n");
1063 xhci_mem_cleanup(xhci);
1064 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001065 readl(&xhci->op_regs->status));
Andiry Xu5535b1d52010-10-14 07:23:06 -07001066
Sarah Sharp65b22f92010-12-17 12:35:05 -08001067 /* USB core calls the PCI reinit and start functions twice:
1068 * first with the primary HCD, and then with the secondary HCD.
1069 * If we don't do the same, the host will never be started.
1070 */
1071 if (!usb_hcd_is_primary_hcd(hcd))
1072 secondary_hcd = hcd;
1073 else
1074 secondary_hcd = xhci->shared_hcd;
1075
1076 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1077 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001078 if (retval)
1079 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001080 comp_timer_running = true;
1081
Sarah Sharp65b22f92010-12-17 12:35:05 -08001082 xhci_dbg(xhci, "Start the primary HCD\n");
1083 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001084 if (!retval) {
Alan Sternf69e31202011-11-03 11:37:10 -04001085 xhci_dbg(xhci, "Start the secondary HCD\n");
1086 retval = xhci_run(secondary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001087 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001088 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb32093792011-03-07 11:24:07 -08001089 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e31202011-11-03 11:37:10 -04001090 goto done;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001091 }
1092
Andiry Xu5535b1d52010-10-14 07:23:06 -07001093 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001094 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001095 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001096 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +02001097 xhci_handshake(&xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d52010-10-14 07:23:06 -07001098 0, 250 * 1000);
1099
1100 /* step 5: walk topology and initialize portsc,
1101 * portpmsc and portli
1102 */
1103 /* this is done in bus_resume */
1104
1105 /* step 6: restart each of the previously
1106 * Running endpoints by ringing their doorbells
1107 */
1108
Andiry Xu5535b1d52010-10-14 07:23:06 -07001109 spin_unlock_irq(&xhci->lock);
Alan Sternf69e31202011-11-03 11:37:10 -04001110
1111 done:
1112 if (retval == 0) {
Wang, Yud6236f62014-06-24 17:14:44 +03001113 /* Resume root hubs only when have pending events. */
1114 status = readl(&xhci->op_regs->status);
1115 if (status & STS_EINT) {
Wang, Yud6236f62014-06-24 17:14:44 +03001116 usb_hcd_resume_root_hub(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001117 usb_hcd_resume_root_hub(hcd);
Wang, Yud6236f62014-06-24 17:14:44 +03001118 }
Alan Sternf69e31202011-11-03 11:37:10 -04001119 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001120
1121 /*
1122 * If system is subject to the Quirk, Compliance Mode Timer needs to
1123 * be re-initialized Always after a system resume. Ports are subject
1124 * to suffer the Compliance Mode issue again. It doesn't matter if
1125 * ports have entered previously to U0 before system's suspension.
1126 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001127 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001128 compliance_mode_recovery_timer_init(xhci);
1129
Sarah Sharpc52804a2012-11-27 12:30:23 -08001130 /* Re-enable port polling. */
1131 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
Al Cooper14e61a12014-08-20 16:41:57 +03001132 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1133 usb_hcd_poll_rh_status(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001134 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1135 usb_hcd_poll_rh_status(hcd);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001136
Alan Sternf69e31202011-11-03 11:37:10 -04001137 return retval;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001138}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001139EXPORT_SYMBOL_GPL(xhci_resume);
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001140#endif /* CONFIG_PM */
1141
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001142/*-------------------------------------------------------------------------*/
1143
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001144/**
1145 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1146 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1147 * value to right shift 1 for the bitmask.
1148 *
1149 * Index = (epnum * 2) + direction - 1,
1150 * where direction = 0 for OUT, 1 for IN.
1151 * For control endpoints, the IN index is used (OUT index is unused), so
1152 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1153 */
1154unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1155{
1156 unsigned int index;
1157 if (usb_endpoint_xfer_control(desc))
1158 index = (unsigned int) (usb_endpoint_num(desc)*2);
1159 else
1160 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1161 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1162 return index;
1163}
1164
Julius Werner01c5f442013-04-15 15:55:04 -07001165/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1166 * address from the XHCI endpoint index.
1167 */
1168unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1169{
1170 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1171 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1172 return direction | number;
1173}
1174
Sarah Sharpf94e01862009-04-27 19:58:38 -07001175/* Find the flag for this endpoint (for use in the control context). Use the
1176 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1177 * bit 1, etc.
1178 */
1179unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1180{
1181 return 1 << (xhci_get_endpoint_index(desc) + 1);
1182}
1183
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001184/* Find the flag for this endpoint (for use in the control context). Use the
1185 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1186 * bit 1, etc.
1187 */
1188unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1189{
1190 return 1 << (ep_index + 1);
1191}
1192
Sarah Sharpf94e01862009-04-27 19:58:38 -07001193/* Compute the last valid endpoint context index. Basically, this is the
1194 * endpoint index plus one. For slot contexts with more than valid endpoint,
1195 * we find the most significant bit set in the added contexts flags.
1196 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1197 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1198 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001199unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001200{
1201 return fls(added_ctxs) - 1;
1202}
1203
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001204/* Returns 1 if the arguments are OK;
1205 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1206 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001207static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001208 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1209 const char *func) {
1210 struct xhci_hcd *xhci;
1211 struct xhci_virt_device *virt_dev;
1212
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001213 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001214 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001215 return -EINVAL;
1216 }
1217 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001218 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001219 return 0;
1220 }
Andiry Xu64927732010-10-14 07:22:45 -07001221
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001222 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001223 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001224 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001225 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1226 func);
Andiry Xu64927732010-10-14 07:22:45 -07001227 return -EINVAL;
1228 }
1229
1230 virt_dev = xhci->devs[udev->slot_id];
1231 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001232 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001233 "virt_dev does not match\n", func);
1234 return -EINVAL;
1235 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001236 }
Andiry Xu64927732010-10-14 07:22:45 -07001237
Sarah Sharp203a8662013-07-24 10:27:13 -07001238 if (xhci->xhc_state & XHCI_STATE_HALTED)
1239 return -ENODEV;
1240
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001241 return 1;
1242}
1243
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001244static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001245 struct usb_device *udev, struct xhci_command *command,
1246 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001247
1248/*
1249 * Full speed devices may have a max packet size greater than 8 bytes, but the
1250 * USB core doesn't know that until it reads the first 8 bytes of the
1251 * descriptor. If the usb_device's max packet size changes after that point,
1252 * we need to issue an evaluate context command and wait on it.
1253 */
1254static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1255 unsigned int ep_index, struct urb *urb)
1256{
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001257 struct xhci_container_ctx *out_ctx;
1258 struct xhci_input_control_ctx *ctrl_ctx;
1259 struct xhci_ep_ctx *ep_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001260 struct xhci_command *command;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001261 int max_packet_size;
1262 int hw_max_packet_size;
1263 int ret = 0;
1264
1265 out_ctx = xhci->devs[slot_id]->out_ctx;
1266 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001267 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001268 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001269 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001270 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1271 "Max Packet Size for ep 0 changed.");
1272 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1273 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001274 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001275 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1276 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001277 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001278 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1279 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001280
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001281 /* Set up the input context flags for the command */
1282 /* FIXME: This won't work if a non-default control endpoint
1283 * changes max packet sizes.
1284 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001285
1286 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
1287 if (!command)
1288 return -ENOMEM;
1289
1290 command->in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001291 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001292 if (!ctrl_ctx) {
1293 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1294 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001295 ret = -ENOMEM;
1296 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07001297 }
1298 /* Set up the modified control endpoint 0 */
1299 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1300 xhci->devs[slot_id]->out_ctx, ep_index);
1301
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001302 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001303 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1304 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1305
Matt Evans28ccd292011-03-29 13:40:46 +11001306 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001307 ctrl_ctx->drop_flags = 0;
1308
1309 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001310 xhci_dbg_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001311 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1312 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1313
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001314 ret = xhci_configure_endpoint(xhci, urb->dev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001315 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001316
1317 /* Clean up the input context for later use by bandwidth
1318 * functions.
1319 */
Matt Evans28ccd292011-03-29 13:40:46 +11001320 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001321command_cleanup:
1322 kfree(command->completion);
1323 kfree(command);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001324 }
1325 return ret;
1326}
1327
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001328/*
1329 * non-error returns are a promise to giveback() the urb later
1330 * we drop ownership so next owner (or urb unlink) can get it
1331 */
1332int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1333{
1334 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001335 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001336 unsigned long flags;
1337 int ret = 0;
1338 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001339 struct urb_priv *urb_priv;
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001340 int num_tds, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001341
Andiry Xu64927732010-10-14 07:22:45 -07001342 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1343 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001344 return -EINVAL;
1345
1346 slot_id = urb->dev->slot_id;
1347 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001348
Alan Stern541c7d42010-06-22 16:39:10 -04001349 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001350 if (!in_interrupt())
1351 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1352 ret = -ESHUTDOWN;
1353 goto exit;
1354 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001355
1356 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001357 num_tds = urb->number_of_packets;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03001358 else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1359 urb->transfer_buffer_length > 0 &&
1360 urb->transfer_flags & URB_ZERO_PACKET &&
1361 !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001362 num_tds = 2;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001363 else
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001364 num_tds = 1;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001365
1366 urb_priv = kzalloc(sizeof(struct urb_priv) +
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001367 num_tds * sizeof(struct xhci_td *), mem_flags);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001368 if (!urb_priv)
1369 return -ENOMEM;
1370
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001371 buffer = kzalloc(num_tds * sizeof(struct xhci_td), mem_flags);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001372 if (!buffer) {
1373 kfree(urb_priv);
1374 return -ENOMEM;
1375 }
1376
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001377 for (i = 0; i < num_tds; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001378 urb_priv->td[i] = buffer;
1379 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001380 }
1381
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001382 urb_priv->num_tds = num_tds;
1383 urb_priv->num_tds_done = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001384 urb->hcpriv = urb_priv;
1385
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001386 trace_xhci_urb_enqueue(urb);
1387
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001388 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1389 /* Check to see if the max packet size for the default control
1390 * endpoint changed during FS device enumeration
1391 */
1392 if (urb->dev->speed == USB_SPEED_FULL) {
1393 ret = xhci_check_maxpacket(xhci, slot_id,
1394 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001395 if (ret < 0) {
Lin Wang4daf9df2015-01-09 16:06:31 +02001396 xhci_urb_free_priv(urb_priv);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001397 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001398 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001399 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001400 }
1401
Sarah Sharpb11069f2009-07-27 12:03:23 -07001402 /* We have a spinlock and interrupts disabled, so we must pass
1403 * atomic context to this function, which may allocate memory.
1404 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001405 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001406 if (xhci->xhc_state & XHCI_STATE_DYING)
1407 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001408 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001409 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001410 if (ret)
1411 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001412 spin_unlock_irqrestore(&xhci->lock, flags);
1413 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1414 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001415 if (xhci->xhc_state & XHCI_STATE_DYING)
1416 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001417 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1418 EP_GETTING_STREAMS) {
1419 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1420 "is transitioning to using streams.\n");
1421 ret = -EINVAL;
1422 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1423 EP_GETTING_NO_STREAMS) {
1424 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1425 "is transitioning to "
1426 "not having streams.\n");
1427 ret = -EINVAL;
1428 } else {
1429 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1430 slot_id, ep_index);
1431 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001432 if (ret)
1433 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001434 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001435 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1436 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001437 if (xhci->xhc_state & XHCI_STATE_DYING)
1438 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001439 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1440 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001441 if (ret)
1442 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001443 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001444 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001445 spin_lock_irqsave(&xhci->lock, flags);
1446 if (xhci->xhc_state & XHCI_STATE_DYING)
1447 goto dying;
1448 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1449 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001450 if (ret)
1451 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001452 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001453 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001454exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001455 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001456dying:
1457 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1458 "non-responsive xHCI host.\n",
1459 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001460 ret = -ESHUTDOWN;
1461free_priv:
Lin Wang4daf9df2015-01-09 16:06:31 +02001462 xhci_urb_free_priv(urb_priv);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001463 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001464 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001465 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001466}
1467
Sarah Sharpae636742009-04-29 19:02:31 -07001468/*
1469 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1470 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1471 * should pick up where it left off in the TD, unless a Set Transfer Ring
1472 * Dequeue Pointer is issued.
1473 *
1474 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1475 * the ring. Since the ring is a contiguous structure, they can't be physically
1476 * removed. Instead, there are two options:
1477 *
1478 * 1) If the HC is in the middle of processing the URB to be canceled, we
1479 * simply move the ring's dequeue pointer past those TRBs using the Set
1480 * Transfer Ring Dequeue Pointer command. This will be the common case,
1481 * when drivers timeout on the last submitted URB and attempt to cancel.
1482 *
1483 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1484 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1485 * HC will need to invalidate the any TRBs it has cached after the stop
1486 * endpoint command, as noted in the xHCI 0.95 errata.
1487 *
1488 * 3) The TD may have completed by the time the Stop Endpoint Command
1489 * completes, so software needs to handle that case too.
1490 *
1491 * This function should protect against the TD enqueueing code ringing the
1492 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1493 * It also needs to account for multiple cancellations on happening at the same
1494 * time for the same endpoint.
1495 *
1496 * Note that this function can be called in any context, or so says
1497 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001498 */
1499int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1500{
Sarah Sharpae636742009-04-29 19:02:31 -07001501 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001502 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001503 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001504 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001505 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001506 struct xhci_td *td;
1507 unsigned int ep_index;
1508 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001509 struct xhci_virt_ep *ep;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001510 struct xhci_command *command;
Sarah Sharpae636742009-04-29 19:02:31 -07001511
1512 xhci = hcd_to_xhci(hcd);
1513 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001514
1515 trace_xhci_urb_dequeue(urb);
1516
Sarah Sharpae636742009-04-29 19:02:31 -07001517 /* Make sure the URB hasn't completed or been unlinked already */
1518 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1519 if (ret || !urb->hcpriv)
1520 goto done;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001521 temp = readl(&xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001522 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001523 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1524 "HW died, freeing TD.");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001525 urb_priv = urb->hcpriv;
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001526 for (i = urb_priv->num_tds_done;
1527 i < urb_priv->num_tds && xhci->devs[urb->dev->slot_id];
Mathias Nyman5c821712016-01-26 17:50:12 +02001528 i++) {
Sarah Sharp585df1d2011-08-02 15:43:40 -07001529 td = urb_priv->td[i];
1530 if (!list_empty(&td->td_list))
1531 list_del_init(&td->td_list);
1532 if (!list_empty(&td->cancelled_td_list))
1533 list_del_init(&td->cancelled_td_list);
1534 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001535
1536 usb_hcd_unlink_urb_from_ep(hcd, urb);
1537 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001538 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Lin Wang4daf9df2015-01-09 16:06:31 +02001539 xhci_urb_free_priv(urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001540 return ret;
1541 }
Sarah Sharpae636742009-04-29 19:02:31 -07001542
Sarah Sharpae636742009-04-29 19:02:31 -07001543 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001544 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001545 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1546 if (!ep_ring) {
1547 ret = -EINVAL;
1548 goto done;
1549 }
1550
Andiry Xu8e51adc2010-07-22 15:23:31 -07001551 urb_priv = urb->hcpriv;
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001552 i = urb_priv->num_tds_done;
1553 if (i < urb_priv->num_tds)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001554 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1555 "Cancel URB %p, dev %s, ep 0x%x, "
1556 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001557 urb, urb->dev->devpath,
1558 urb->ep->desc.bEndpointAddress,
1559 (unsigned long long) xhci_trb_virt_to_dma(
1560 urb_priv->td[i]->start_seg,
1561 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001562
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001563 for (; i < urb_priv->num_tds; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001564 td = urb_priv->td[i];
1565 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1566 }
1567
Sarah Sharpae636742009-04-29 19:02:31 -07001568 /* Queue a stop endpoint command, but only if this is
1569 * the first cancellation to be handled.
1570 */
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001571 if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001572 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001573 if (!command) {
1574 ret = -ENOMEM;
1575 goto done;
1576 }
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001577 ep->ep_state |= EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001578 ep->stop_cmd_timer.expires = jiffies +
1579 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1580 add_timer(&ep->stop_cmd_timer);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001581 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1582 ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001583 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001584 }
1585done:
1586 spin_unlock_irqrestore(&xhci->lock, flags);
1587 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001588}
1589
Sarah Sharpf94e01862009-04-27 19:58:38 -07001590/* Drop an endpoint from a new bandwidth configuration for this device.
1591 * Only one call to this function is allowed per endpoint before
1592 * check_bandwidth() or reset_bandwidth() must be called.
1593 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1594 * add the endpoint to the schedule with possibly new parameters denoted by a
1595 * different endpoint descriptor in usb_host_endpoint.
1596 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1597 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001598 *
1599 * The USB core will not allow URBs to be queued to an endpoint that is being
1600 * disabled, so there's no need for mutual exclusion to protect
1601 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001602 */
1603int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1604 struct usb_host_endpoint *ep)
1605{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001606 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001607 struct xhci_container_ctx *in_ctx, *out_ctx;
1608 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001609 unsigned int ep_index;
1610 struct xhci_ep_ctx *ep_ctx;
1611 u32 drop_flag;
Julius Wernerd6759132014-06-24 17:14:42 +03001612 u32 new_add_flags, new_drop_flags;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001613 int ret;
1614
Andiry Xu64927732010-10-14 07:22:45 -07001615 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001616 if (ret <= 0)
1617 return ret;
1618 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001619 if (xhci->xhc_state & XHCI_STATE_DYING)
1620 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001621
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001622 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001623 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1624 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1625 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1626 __func__, drop_flag);
1627 return 0;
1628 }
1629
Sarah Sharpf94e01862009-04-27 19:58:38 -07001630 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001631 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001632 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001633 if (!ctrl_ctx) {
1634 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1635 __func__);
1636 return 0;
1637 }
1638
Sarah Sharpf94e01862009-04-27 19:58:38 -07001639 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001640 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001641 /* If the HC already knows the endpoint is disabled,
1642 * or the HCD has noted it is disabled, ignore this request
1643 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001644 if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001645 le32_to_cpu(ctrl_ctx->drop_flags) &
1646 xhci_get_endpoint_flag(&ep->desc)) {
Hans de Goedea6134132015-01-16 17:54:02 +02001647 /* Do not warn when called after a usb_device_reset */
1648 if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1649 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1650 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001651 return 0;
1652 }
1653
Matt Evans28ccd292011-03-29 13:40:46 +11001654 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1655 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001656
Matt Evans28ccd292011-03-29 13:40:46 +11001657 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1658 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001659
Sarah Sharpf94e01862009-04-27 19:58:38 -07001660 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1661
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001662 if (xhci->quirks & XHCI_MTK_HOST)
1663 xhci_mtk_drop_ep_quirk(hcd, udev, ep);
1664
Julius Wernerd6759132014-06-24 17:14:42 +03001665 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001666 (unsigned int) ep->desc.bEndpointAddress,
1667 udev->slot_id,
1668 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001669 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001670 return 0;
1671}
1672
1673/* Add an endpoint to a new possible bandwidth configuration for this device.
1674 * Only one call to this function is allowed per endpoint before
1675 * check_bandwidth() or reset_bandwidth() must be called.
1676 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1677 * add the endpoint to the schedule with possibly new parameters denoted by a
1678 * different endpoint descriptor in usb_host_endpoint.
1679 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1680 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001681 *
1682 * The USB core will not allow URBs to be queued to an endpoint until the
1683 * configuration or alt setting is installed in the device, so there's no need
1684 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001685 */
1686int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1687 struct usb_host_endpoint *ep)
1688{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001689 struct xhci_hcd *xhci;
Lin Wang92c96912015-01-09 16:06:27 +02001690 struct xhci_container_ctx *in_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001691 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001692 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001693 u32 added_ctxs;
Julius Wernerd6759132014-06-24 17:14:42 +03001694 u32 new_add_flags, new_drop_flags;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001695 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001696 int ret = 0;
1697
Andiry Xu64927732010-10-14 07:22:45 -07001698 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001699 if (ret <= 0) {
1700 /* So we won't queue a reset ep command for a root hub */
1701 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001702 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001703 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001704 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001705 if (xhci->xhc_state & XHCI_STATE_DYING)
1706 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001707
1708 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001709 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1710 /* FIXME when we have to issue an evaluate endpoint command to
1711 * deal with ep0 max packet size changing once we get the
1712 * descriptors
1713 */
1714 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1715 __func__, added_ctxs);
1716 return 0;
1717 }
1718
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001719 virt_dev = xhci->devs[udev->slot_id];
1720 in_ctx = virt_dev->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001721 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001722 if (!ctrl_ctx) {
1723 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1724 __func__);
1725 return 0;
1726 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001727
Sarah Sharp92f8e762013-04-23 17:11:14 -07001728 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001729 /* If this endpoint is already in use, and the upper layers are trying
1730 * to add it again without dropping it, reject the addition.
1731 */
1732 if (virt_dev->eps[ep_index].ring &&
Lin Wang92c96912015-01-09 16:06:27 +02001733 !(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001734 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1735 "without dropping it.\n",
1736 (unsigned int) ep->desc.bEndpointAddress);
1737 return -EINVAL;
1738 }
1739
Sarah Sharpf94e01862009-04-27 19:58:38 -07001740 /* If the HCD has already noted the endpoint is enabled,
1741 * ignore this request.
1742 */
Lin Wang92c96912015-01-09 16:06:27 +02001743 if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001744 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1745 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001746 return 0;
1747 }
1748
Sarah Sharpf88ba782009-05-14 11:44:22 -07001749 /*
1750 * Configuration and alternate setting changes must be done in
1751 * process context, not interrupt context (or so documenation
1752 * for usb_set_interface() and usb_set_configuration() claim).
1753 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001754 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001755 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1756 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001757 return -ENOMEM;
1758 }
1759
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001760 if (xhci->quirks & XHCI_MTK_HOST) {
1761 ret = xhci_mtk_add_ep_quirk(hcd, udev, ep);
1762 if (ret < 0) {
1763 xhci_free_or_cache_endpoint_ring(xhci,
1764 virt_dev, ep_index);
1765 return ret;
1766 }
1767 }
1768
Matt Evans28ccd292011-03-29 13:40:46 +11001769 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1770 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001771
1772 /* If xhci_endpoint_disable() was called for this endpoint, but the
1773 * xHC hasn't been notified yet through the check_bandwidth() call,
1774 * this re-adds a new state for the endpoint from the new endpoint
1775 * descriptors. We must drop and re-add this endpoint, so we leave the
1776 * drop flags alone.
1777 */
Matt Evans28ccd292011-03-29 13:40:46 +11001778 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001779
Sarah Sharpa1587d92009-07-27 12:03:15 -07001780 /* Store the usb_device pointer for later use */
1781 ep->hcpriv = udev;
1782
Julius Wernerd6759132014-06-24 17:14:42 +03001783 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001784 (unsigned int) ep->desc.bEndpointAddress,
1785 udev->slot_id,
1786 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001787 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001788 return 0;
1789}
1790
John Yound115b042009-07-27 12:05:15 -07001791static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001792{
John Yound115b042009-07-27 12:05:15 -07001793 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001794 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001795 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001796 int i;
1797
Lin Wang4daf9df2015-01-09 16:06:31 +02001798 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001799 if (!ctrl_ctx) {
1800 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1801 __func__);
1802 return;
1803 }
1804
Sarah Sharpf94e01862009-04-27 19:58:38 -07001805 /* When a device's add flag and drop flag are zero, any subsequent
1806 * configure endpoint command will leave that endpoint's state
1807 * untouched. Make sure we don't leave any old state in the input
1808 * endpoint contexts.
1809 */
John Yound115b042009-07-27 12:05:15 -07001810 ctrl_ctx->drop_flags = 0;
1811 ctrl_ctx->add_flags = 0;
1812 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001813 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001814 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001815 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Felipe Balbi98871e92017-01-23 14:20:04 +02001816 for (i = 1; i < 31; i++) {
John Yound115b042009-07-27 12:05:15 -07001817 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001818 ep_ctx->ep_info = 0;
1819 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001820 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001821 ep_ctx->tx_info = 0;
1822 }
1823}
1824
Sarah Sharpf2217e82009-08-07 14:04:43 -07001825static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001826 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001827{
1828 int ret;
1829
Sarah Sharp913a8a32009-09-04 10:53:13 -07001830 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001831 case COMP_COMMAND_ABORTED:
1832 case COMP_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03001833 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1834 ret = -ETIME;
1835 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001836 case COMP_RESOURCE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001837 dev_warn(&udev->dev,
1838 "Not enough host controller resources for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001839 ret = -ENOMEM;
1840 /* FIXME: can we allocate more resources for the HC? */
1841 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001842 case COMP_BANDWIDTH_ERROR:
1843 case COMP_SECONDARY_BANDWIDTH_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001844 dev_warn(&udev->dev,
1845 "Not enough bandwidth for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001846 ret = -ENOSPC;
1847 /* FIXME: can we go back to the old state? */
1848 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001849 case COMP_TRB_ERROR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001850 /* the HCD set up something wrong */
1851 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1852 "add flag = 1, "
1853 "and endpoint is not disabled.\n");
1854 ret = -EINVAL;
1855 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001856 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001857 dev_warn(&udev->dev,
1858 "ERROR: Incompatible device for endpoint configure command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001859 ret = -ENODEV;
1860 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001861 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001862 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1863 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001864 ret = 0;
1865 break;
1866 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001867 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1868 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001869 ret = -EINVAL;
1870 break;
1871 }
1872 return ret;
1873}
1874
1875static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001876 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001877{
1878 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001879 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001880
Sarah Sharp913a8a32009-09-04 10:53:13 -07001881 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001882 case COMP_COMMAND_ABORTED:
1883 case COMP_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03001884 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
1885 ret = -ETIME;
1886 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001887 case COMP_PARAMETER_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001888 dev_warn(&udev->dev,
1889 "WARN: xHCI driver setup invalid evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001890 ret = -EINVAL;
1891 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001892 case COMP_SLOT_NOT_ENABLED_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001893 dev_warn(&udev->dev,
1894 "WARN: slot not enabled for evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07001895 ret = -EINVAL;
1896 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001897 case COMP_CONTEXT_STATE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001898 dev_warn(&udev->dev,
1899 "WARN: invalid context state for evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001900 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1901 ret = -EINVAL;
1902 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001903 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001904 dev_warn(&udev->dev,
1905 "ERROR: Incompatible device for evaluate context command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001906 ret = -ENODEV;
1907 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001908 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
Alex He1bb73a82011-05-05 18:14:12 +08001909 /* Max Exit Latency too large error */
1910 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1911 ret = -EINVAL;
1912 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001913 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001914 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1915 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001916 ret = 0;
1917 break;
1918 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001919 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1920 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001921 ret = -EINVAL;
1922 break;
1923 }
1924 return ret;
1925}
1926
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001927static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001928 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001929{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001930 u32 valid_add_flags;
1931 u32 valid_drop_flags;
1932
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001933 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1934 * (bit 1). The default control endpoint is added during the Address
1935 * Device command and is never removed until the slot is disabled.
1936 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03001937 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1938 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001939
1940 /* Use hweight32 to count the number of ones in the add flags, or
1941 * number of endpoints added. Don't count endpoints that are changed
1942 * (both added and dropped).
1943 */
1944 return hweight32(valid_add_flags) -
1945 hweight32(valid_add_flags & valid_drop_flags);
1946}
1947
1948static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001949 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001950{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001951 u32 valid_add_flags;
1952 u32 valid_drop_flags;
1953
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03001954 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1955 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001956
1957 return hweight32(valid_drop_flags) -
1958 hweight32(valid_add_flags & valid_drop_flags);
1959}
1960
1961/*
1962 * We need to reserve the new number of endpoints before the configure endpoint
1963 * command completes. We can't subtract the dropped endpoints from the number
1964 * of active endpoints until the command completes because we can oversubscribe
1965 * the host in this case:
1966 *
1967 * - the first configure endpoint command drops more endpoints than it adds
1968 * - a second configure endpoint command that adds more endpoints is queued
1969 * - the first configure endpoint command fails, so the config is unchanged
1970 * - the second command may succeed, even though there isn't enough resources
1971 *
1972 * Must be called with xhci->lock held.
1973 */
1974static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001975 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001976{
1977 u32 added_eps;
1978
Sarah Sharp92f8e762013-04-23 17:11:14 -07001979 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001980 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001981 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1982 "Not enough ep ctxs: "
1983 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001984 xhci->num_active_eps, added_eps,
1985 xhci->limit_active_eps);
1986 return -ENOMEM;
1987 }
1988 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001989 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1990 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001991 xhci->num_active_eps);
1992 return 0;
1993}
1994
1995/*
1996 * The configure endpoint was failed by the xHC for some other reason, so we
1997 * need to revert the resources that failed configuration would have used.
1998 *
1999 * Must be called with xhci->lock held.
2000 */
2001static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002002 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002003{
2004 u32 num_failed_eps;
2005
Sarah Sharp92f8e762013-04-23 17:11:14 -07002006 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002007 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002008 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2009 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002010 num_failed_eps,
2011 xhci->num_active_eps);
2012}
2013
2014/*
2015 * Now that the command has completed, clean up the active endpoint count by
2016 * subtracting out the endpoints that were dropped (but not changed).
2017 *
2018 * Must be called with xhci->lock held.
2019 */
2020static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002021 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002022{
2023 u32 num_dropped_eps;
2024
Sarah Sharp92f8e762013-04-23 17:11:14 -07002025 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002026 xhci->num_active_eps -= num_dropped_eps;
2027 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002028 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2029 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002030 num_dropped_eps,
2031 xhci->num_active_eps);
2032}
2033
Felipe Balbied384bd2012-08-07 14:10:03 +03002034static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002035{
2036 switch (udev->speed) {
2037 case USB_SPEED_LOW:
2038 case USB_SPEED_FULL:
2039 return FS_BLOCK;
2040 case USB_SPEED_HIGH:
2041 return HS_BLOCK;
2042 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002043 case USB_SPEED_SUPER_PLUS:
Sarah Sharpc29eea62011-09-02 11:05:52 -07002044 return SS_BLOCK;
2045 case USB_SPEED_UNKNOWN:
2046 case USB_SPEED_WIRELESS:
2047 default:
2048 /* Should never happen */
2049 return 1;
2050 }
2051}
2052
Felipe Balbied384bd2012-08-07 14:10:03 +03002053static unsigned int
2054xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002055{
2056 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2057 return LS_OVERHEAD;
2058 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2059 return FS_OVERHEAD;
2060 return HS_OVERHEAD;
2061}
2062
2063/* If we are changing a LS/FS device under a HS hub,
2064 * make sure (if we are activating a new TT) that the HS bus has enough
2065 * bandwidth for this new TT.
2066 */
2067static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2068 struct xhci_virt_device *virt_dev,
2069 int old_active_eps)
2070{
2071 struct xhci_interval_bw_table *bw_table;
2072 struct xhci_tt_bw_info *tt_info;
2073
2074 /* Find the bandwidth table for the root port this TT is attached to. */
2075 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2076 tt_info = virt_dev->tt_info;
2077 /* If this TT already had active endpoints, the bandwidth for this TT
2078 * has already been added. Removing all periodic endpoints (and thus
2079 * making the TT enactive) will only decrease the bandwidth used.
2080 */
2081 if (old_active_eps)
2082 return 0;
2083 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2084 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2085 return -ENOMEM;
2086 return 0;
2087 }
2088 /* Not sure why we would have no new active endpoints...
2089 *
2090 * Maybe because of an Evaluate Context change for a hub update or a
2091 * control endpoint 0 max packet size change?
2092 * FIXME: skip the bandwidth calculation in that case.
2093 */
2094 return 0;
2095}
2096
Sarah Sharp2b698992011-09-13 16:41:13 -07002097static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2098 struct xhci_virt_device *virt_dev)
2099{
2100 unsigned int bw_reserved;
2101
2102 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2103 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2104 return -ENOMEM;
2105
2106 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2107 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2108 return -ENOMEM;
2109
2110 return 0;
2111}
2112
Sarah Sharpc29eea62011-09-02 11:05:52 -07002113/*
2114 * This algorithm is a very conservative estimate of the worst-case scheduling
2115 * scenario for any one interval. The hardware dynamically schedules the
2116 * packets, so we can't tell which microframe could be the limiting factor in
2117 * the bandwidth scheduling. This only takes into account periodic endpoints.
2118 *
2119 * Obviously, we can't solve an NP complete problem to find the minimum worst
2120 * case scenario. Instead, we come up with an estimate that is no less than
2121 * the worst case bandwidth used for any one microframe, but may be an
2122 * over-estimate.
2123 *
2124 * We walk the requirements for each endpoint by interval, starting with the
2125 * smallest interval, and place packets in the schedule where there is only one
2126 * possible way to schedule packets for that interval. In order to simplify
2127 * this algorithm, we record the largest max packet size for each interval, and
2128 * assume all packets will be that size.
2129 *
2130 * For interval 0, we obviously must schedule all packets for each interval.
2131 * The bandwidth for interval 0 is just the amount of data to be transmitted
2132 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2133 * the number of packets).
2134 *
2135 * For interval 1, we have two possible microframes to schedule those packets
2136 * in. For this algorithm, if we can schedule the same number of packets for
2137 * each possible scheduling opportunity (each microframe), we will do so. The
2138 * remaining number of packets will be saved to be transmitted in the gaps in
2139 * the next interval's scheduling sequence.
2140 *
2141 * As we move those remaining packets to be scheduled with interval 2 packets,
2142 * we have to double the number of remaining packets to transmit. This is
2143 * because the intervals are actually powers of 2, and we would be transmitting
2144 * the previous interval's packets twice in this interval. We also have to be
2145 * sure that when we look at the largest max packet size for this interval, we
2146 * also look at the largest max packet size for the remaining packets and take
2147 * the greater of the two.
2148 *
2149 * The algorithm continues to evenly distribute packets in each scheduling
2150 * opportunity, and push the remaining packets out, until we get to the last
2151 * interval. Then those packets and their associated overhead are just added
2152 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002153 */
2154static int xhci_check_bw_table(struct xhci_hcd *xhci,
2155 struct xhci_virt_device *virt_dev,
2156 int old_active_eps)
2157{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002158 unsigned int bw_reserved;
2159 unsigned int max_bandwidth;
2160 unsigned int bw_used;
2161 unsigned int block_size;
2162 struct xhci_interval_bw_table *bw_table;
2163 unsigned int packet_size = 0;
2164 unsigned int overhead = 0;
2165 unsigned int packets_transmitted = 0;
2166 unsigned int packets_remaining = 0;
2167 unsigned int i;
2168
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002169 if (virt_dev->udev->speed >= USB_SPEED_SUPER)
Sarah Sharp2b698992011-09-13 16:41:13 -07002170 return xhci_check_ss_bw(xhci, virt_dev);
2171
Sarah Sharpc29eea62011-09-02 11:05:52 -07002172 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2173 max_bandwidth = HS_BW_LIMIT;
2174 /* Convert percent of bus BW reserved to blocks reserved */
2175 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2176 } else {
2177 max_bandwidth = FS_BW_LIMIT;
2178 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2179 }
2180
2181 bw_table = virt_dev->bw_table;
2182 /* We need to translate the max packet size and max ESIT payloads into
2183 * the units the hardware uses.
2184 */
2185 block_size = xhci_get_block_size(virt_dev->udev);
2186
2187 /* If we are manipulating a LS/FS device under a HS hub, double check
2188 * that the HS bus has enough bandwidth if we are activing a new TT.
2189 */
2190 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002191 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2192 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002193 virt_dev->real_port);
2194 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2195 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2196 "newly activated TT.\n");
2197 return -ENOMEM;
2198 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002199 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2200 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002201 virt_dev->tt_info->slot_id,
2202 virt_dev->tt_info->ttport);
2203 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002204 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2205 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002206 virt_dev->real_port);
2207 }
2208
2209 /* Add in how much bandwidth will be used for interval zero, or the
2210 * rounded max ESIT payload + number of packets * largest overhead.
2211 */
2212 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2213 bw_table->interval_bw[0].num_packets *
2214 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2215
2216 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2217 unsigned int bw_added;
2218 unsigned int largest_mps;
2219 unsigned int interval_overhead;
2220
2221 /*
2222 * How many packets could we transmit in this interval?
2223 * If packets didn't fit in the previous interval, we will need
2224 * to transmit that many packets twice within this interval.
2225 */
2226 packets_remaining = 2 * packets_remaining +
2227 bw_table->interval_bw[i].num_packets;
2228
2229 /* Find the largest max packet size of this or the previous
2230 * interval.
2231 */
2232 if (list_empty(&bw_table->interval_bw[i].endpoints))
2233 largest_mps = 0;
2234 else {
2235 struct xhci_virt_ep *virt_ep;
2236 struct list_head *ep_entry;
2237
2238 ep_entry = bw_table->interval_bw[i].endpoints.next;
2239 virt_ep = list_entry(ep_entry,
2240 struct xhci_virt_ep, bw_endpoint_list);
2241 /* Convert to blocks, rounding up */
2242 largest_mps = DIV_ROUND_UP(
2243 virt_ep->bw_info.max_packet_size,
2244 block_size);
2245 }
2246 if (largest_mps > packet_size)
2247 packet_size = largest_mps;
2248
2249 /* Use the larger overhead of this or the previous interval. */
2250 interval_overhead = xhci_get_largest_overhead(
2251 &bw_table->interval_bw[i]);
2252 if (interval_overhead > overhead)
2253 overhead = interval_overhead;
2254
2255 /* How many packets can we evenly distribute across
2256 * (1 << (i + 1)) possible scheduling opportunities?
2257 */
2258 packets_transmitted = packets_remaining >> (i + 1);
2259
2260 /* Add in the bandwidth used for those scheduled packets */
2261 bw_added = packets_transmitted * (overhead + packet_size);
2262
2263 /* How many packets do we have remaining to transmit? */
2264 packets_remaining = packets_remaining % (1 << (i + 1));
2265
2266 /* What largest max packet size should those packets have? */
2267 /* If we've transmitted all packets, don't carry over the
2268 * largest packet size.
2269 */
2270 if (packets_remaining == 0) {
2271 packet_size = 0;
2272 overhead = 0;
2273 } else if (packets_transmitted > 0) {
2274 /* Otherwise if we do have remaining packets, and we've
2275 * scheduled some packets in this interval, take the
2276 * largest max packet size from endpoints with this
2277 * interval.
2278 */
2279 packet_size = largest_mps;
2280 overhead = interval_overhead;
2281 }
2282 /* Otherwise carry over packet_size and overhead from the last
2283 * time we had a remainder.
2284 */
2285 bw_used += bw_added;
2286 if (bw_used > max_bandwidth) {
2287 xhci_warn(xhci, "Not enough bandwidth. "
2288 "Proposed: %u, Max: %u\n",
2289 bw_used, max_bandwidth);
2290 return -ENOMEM;
2291 }
2292 }
2293 /*
2294 * Ok, we know we have some packets left over after even-handedly
2295 * scheduling interval 15. We don't know which microframes they will
2296 * fit into, so we over-schedule and say they will be scheduled every
2297 * microframe.
2298 */
2299 if (packets_remaining > 0)
2300 bw_used += overhead + packet_size;
2301
2302 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2303 unsigned int port_index = virt_dev->real_port - 1;
2304
2305 /* OK, we're manipulating a HS device attached to a
2306 * root port bandwidth domain. Include the number of active TTs
2307 * in the bandwidth used.
2308 */
2309 bw_used += TT_HS_OVERHEAD *
2310 xhci->rh_bw[port_index].num_active_tts;
2311 }
2312
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002313 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2314 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2315 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002316 bw_used, max_bandwidth, bw_reserved,
2317 (max_bandwidth - bw_used - bw_reserved) * 100 /
2318 max_bandwidth);
2319
2320 bw_used += bw_reserved;
2321 if (bw_used > max_bandwidth) {
2322 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2323 bw_used, max_bandwidth);
2324 return -ENOMEM;
2325 }
2326
2327 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002328 return 0;
2329}
2330
2331static bool xhci_is_async_ep(unsigned int ep_type)
2332{
2333 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2334 ep_type != ISOC_IN_EP &&
2335 ep_type != INT_IN_EP);
2336}
2337
Sarah Sharp2b698992011-09-13 16:41:13 -07002338static bool xhci_is_sync_in_ep(unsigned int ep_type)
2339{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002340 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002341}
2342
2343static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2344{
2345 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2346
2347 if (ep_bw->ep_interval == 0)
2348 return SS_OVERHEAD_BURST +
2349 (ep_bw->mult * ep_bw->num_packets *
2350 (SS_OVERHEAD + mps));
2351 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2352 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2353 1 << ep_bw->ep_interval);
2354
2355}
2356
Sarah Sharp2e279802011-09-02 11:05:50 -07002357void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2358 struct xhci_bw_info *ep_bw,
2359 struct xhci_interval_bw_table *bw_table,
2360 struct usb_device *udev,
2361 struct xhci_virt_ep *virt_ep,
2362 struct xhci_tt_bw_info *tt_info)
2363{
2364 struct xhci_interval_bw *interval_bw;
2365 int normalized_interval;
2366
Sarah Sharp2b698992011-09-13 16:41:13 -07002367 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002368 return;
2369
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002370 if (udev->speed >= USB_SPEED_SUPER) {
Sarah Sharp2b698992011-09-13 16:41:13 -07002371 if (xhci_is_sync_in_ep(ep_bw->type))
2372 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2373 xhci_get_ss_bw_consumed(ep_bw);
2374 else
2375 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2376 xhci_get_ss_bw_consumed(ep_bw);
2377 return;
2378 }
2379
2380 /* SuperSpeed endpoints never get added to intervals in the table, so
2381 * this check is only valid for HS/FS/LS devices.
2382 */
2383 if (list_empty(&virt_ep->bw_endpoint_list))
2384 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002385 /* For LS/FS devices, we need to translate the interval expressed in
2386 * microframes to frames.
2387 */
2388 if (udev->speed == USB_SPEED_HIGH)
2389 normalized_interval = ep_bw->ep_interval;
2390 else
2391 normalized_interval = ep_bw->ep_interval - 3;
2392
2393 if (normalized_interval == 0)
2394 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2395 interval_bw = &bw_table->interval_bw[normalized_interval];
2396 interval_bw->num_packets -= ep_bw->num_packets;
2397 switch (udev->speed) {
2398 case USB_SPEED_LOW:
2399 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2400 break;
2401 case USB_SPEED_FULL:
2402 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2403 break;
2404 case USB_SPEED_HIGH:
2405 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2406 break;
2407 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002408 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002409 case USB_SPEED_UNKNOWN:
2410 case USB_SPEED_WIRELESS:
2411 /* Should never happen because only LS/FS/HS endpoints will get
2412 * added to the endpoint list.
2413 */
2414 return;
2415 }
2416 if (tt_info)
2417 tt_info->active_eps -= 1;
2418 list_del_init(&virt_ep->bw_endpoint_list);
2419}
2420
2421static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2422 struct xhci_bw_info *ep_bw,
2423 struct xhci_interval_bw_table *bw_table,
2424 struct usb_device *udev,
2425 struct xhci_virt_ep *virt_ep,
2426 struct xhci_tt_bw_info *tt_info)
2427{
2428 struct xhci_interval_bw *interval_bw;
2429 struct xhci_virt_ep *smaller_ep;
2430 int normalized_interval;
2431
2432 if (xhci_is_async_ep(ep_bw->type))
2433 return;
2434
Sarah Sharp2b698992011-09-13 16:41:13 -07002435 if (udev->speed == USB_SPEED_SUPER) {
2436 if (xhci_is_sync_in_ep(ep_bw->type))
2437 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2438 xhci_get_ss_bw_consumed(ep_bw);
2439 else
2440 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2441 xhci_get_ss_bw_consumed(ep_bw);
2442 return;
2443 }
2444
Sarah Sharp2e279802011-09-02 11:05:50 -07002445 /* For LS/FS devices, we need to translate the interval expressed in
2446 * microframes to frames.
2447 */
2448 if (udev->speed == USB_SPEED_HIGH)
2449 normalized_interval = ep_bw->ep_interval;
2450 else
2451 normalized_interval = ep_bw->ep_interval - 3;
2452
2453 if (normalized_interval == 0)
2454 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2455 interval_bw = &bw_table->interval_bw[normalized_interval];
2456 interval_bw->num_packets += ep_bw->num_packets;
2457 switch (udev->speed) {
2458 case USB_SPEED_LOW:
2459 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2460 break;
2461 case USB_SPEED_FULL:
2462 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2463 break;
2464 case USB_SPEED_HIGH:
2465 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2466 break;
2467 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002468 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002469 case USB_SPEED_UNKNOWN:
2470 case USB_SPEED_WIRELESS:
2471 /* Should never happen because only LS/FS/HS endpoints will get
2472 * added to the endpoint list.
2473 */
2474 return;
2475 }
2476
2477 if (tt_info)
2478 tt_info->active_eps += 1;
2479 /* Insert the endpoint into the list, largest max packet size first. */
2480 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2481 bw_endpoint_list) {
2482 if (ep_bw->max_packet_size >=
2483 smaller_ep->bw_info.max_packet_size) {
2484 /* Add the new ep before the smaller endpoint */
2485 list_add_tail(&virt_ep->bw_endpoint_list,
2486 &smaller_ep->bw_endpoint_list);
2487 return;
2488 }
2489 }
2490 /* Add the new endpoint at the end of the list. */
2491 list_add_tail(&virt_ep->bw_endpoint_list,
2492 &interval_bw->endpoints);
2493}
2494
2495void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2496 struct xhci_virt_device *virt_dev,
2497 int old_active_eps)
2498{
2499 struct xhci_root_port_bw_info *rh_bw_info;
2500 if (!virt_dev->tt_info)
2501 return;
2502
2503 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2504 if (old_active_eps == 0 &&
2505 virt_dev->tt_info->active_eps != 0) {
2506 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002507 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002508 } else if (old_active_eps != 0 &&
2509 virt_dev->tt_info->active_eps == 0) {
2510 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002511 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002512 }
2513}
2514
2515static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2516 struct xhci_virt_device *virt_dev,
2517 struct xhci_container_ctx *in_ctx)
2518{
2519 struct xhci_bw_info ep_bw_info[31];
2520 int i;
2521 struct xhci_input_control_ctx *ctrl_ctx;
2522 int old_active_eps = 0;
2523
Sarah Sharp2e279802011-09-02 11:05:50 -07002524 if (virt_dev->tt_info)
2525 old_active_eps = virt_dev->tt_info->active_eps;
2526
Lin Wang4daf9df2015-01-09 16:06:31 +02002527 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002528 if (!ctrl_ctx) {
2529 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2530 __func__);
2531 return -ENOMEM;
2532 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002533
2534 for (i = 0; i < 31; i++) {
2535 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2536 continue;
2537
2538 /* Make a copy of the BW info in case we need to revert this */
2539 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2540 sizeof(ep_bw_info[i]));
2541 /* Drop the endpoint from the interval table if the endpoint is
2542 * being dropped or changed.
2543 */
2544 if (EP_IS_DROPPED(ctrl_ctx, i))
2545 xhci_drop_ep_from_interval_table(xhci,
2546 &virt_dev->eps[i].bw_info,
2547 virt_dev->bw_table,
2548 virt_dev->udev,
2549 &virt_dev->eps[i],
2550 virt_dev->tt_info);
2551 }
2552 /* Overwrite the information stored in the endpoints' bw_info */
2553 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2554 for (i = 0; i < 31; i++) {
2555 /* Add any changed or added endpoints to the interval table */
2556 if (EP_IS_ADDED(ctrl_ctx, i))
2557 xhci_add_ep_to_interval_table(xhci,
2558 &virt_dev->eps[i].bw_info,
2559 virt_dev->bw_table,
2560 virt_dev->udev,
2561 &virt_dev->eps[i],
2562 virt_dev->tt_info);
2563 }
2564
2565 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2566 /* Ok, this fits in the bandwidth we have.
2567 * Update the number of active TTs.
2568 */
2569 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2570 return 0;
2571 }
2572
2573 /* We don't have enough bandwidth for this, revert the stored info. */
2574 for (i = 0; i < 31; i++) {
2575 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2576 continue;
2577
2578 /* Drop the new copies of any added or changed endpoints from
2579 * the interval table.
2580 */
2581 if (EP_IS_ADDED(ctrl_ctx, i)) {
2582 xhci_drop_ep_from_interval_table(xhci,
2583 &virt_dev->eps[i].bw_info,
2584 virt_dev->bw_table,
2585 virt_dev->udev,
2586 &virt_dev->eps[i],
2587 virt_dev->tt_info);
2588 }
2589 /* Revert the endpoint back to its old information */
2590 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2591 sizeof(ep_bw_info[i]));
2592 /* Add any changed or dropped endpoints back into the table */
2593 if (EP_IS_DROPPED(ctrl_ctx, i))
2594 xhci_add_ep_to_interval_table(xhci,
2595 &virt_dev->eps[i].bw_info,
2596 virt_dev->bw_table,
2597 virt_dev->udev,
2598 &virt_dev->eps[i],
2599 virt_dev->tt_info);
2600 }
2601 return -ENOMEM;
2602}
2603
2604
Sarah Sharpf2217e82009-08-07 14:04:43 -07002605/* Issue a configure endpoint command or evaluate context command
2606 * and wait for it to finish.
2607 */
2608static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002609 struct usb_device *udev,
2610 struct xhci_command *command,
2611 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002612{
2613 int ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002614 unsigned long flags;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002615 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002616 struct xhci_virt_device *virt_dev;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002617
2618 if (!command)
2619 return -EINVAL;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002620
2621 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002622 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002623
Lin Wang4daf9df2015-01-09 16:06:31 +02002624 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002625 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002626 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002627 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2628 __func__);
2629 return -ENOMEM;
2630 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002631
2632 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002633 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002634 spin_unlock_irqrestore(&xhci->lock, flags);
2635 xhci_warn(xhci, "Not enough host resources, "
2636 "active endpoint contexts = %u\n",
2637 xhci->num_active_eps);
2638 return -ENOMEM;
2639 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002640 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002641 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
Sarah Sharp2e279802011-09-02 11:05:50 -07002642 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002643 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002644 spin_unlock_irqrestore(&xhci->lock, flags);
2645 xhci_warn(xhci, "Not enough bandwidth\n");
2646 return -ENOMEM;
2647 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002648
Sarah Sharpf2217e82009-08-07 14:04:43 -07002649 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002650 ret = xhci_queue_configure_endpoint(xhci, command,
2651 command->in_ctx->dma,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002652 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002653 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002654 ret = xhci_queue_evaluate_context(xhci, command,
2655 command->in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002656 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002657 if (ret < 0) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002658 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002659 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002660 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002661 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2662 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002663 return -ENOMEM;
2664 }
2665 xhci_ring_cmd_db(xhci);
2666 spin_unlock_irqrestore(&xhci->lock, flags);
2667
2668 /* Wait for the configure endpoint command to complete */
Mathias Nymanc311e392014-05-08 19:26:03 +03002669 wait_for_completion(command->completion);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002670
2671 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002672 ret = xhci_configure_endpoint_result(xhci, udev,
2673 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002674 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002675 ret = xhci_evaluate_context_result(xhci, udev,
2676 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002677
2678 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2679 spin_lock_irqsave(&xhci->lock, flags);
2680 /* If the command failed, remove the reserved resources.
2681 * Otherwise, clean up the estimate to include dropped eps.
2682 */
2683 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002684 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002685 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002686 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002687 spin_unlock_irqrestore(&xhci->lock, flags);
2688 }
2689 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002690}
2691
Hans de Goededf613832013-10-04 00:29:45 +02002692static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2693 struct xhci_virt_device *vdev, int i)
2694{
2695 struct xhci_virt_ep *ep = &vdev->eps[i];
2696
2697 if (ep->ep_state & EP_HAS_STREAMS) {
2698 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2699 xhci_get_endpoint_address(i));
2700 xhci_free_stream_info(xhci, ep->stream_info);
2701 ep->stream_info = NULL;
2702 ep->ep_state &= ~EP_HAS_STREAMS;
2703 }
2704}
2705
Sarah Sharpf88ba782009-05-14 11:44:22 -07002706/* Called after one or more calls to xhci_add_endpoint() or
2707 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2708 * to call xhci_reset_bandwidth().
2709 *
2710 * Since we are in the middle of changing either configuration or
2711 * installing a new alt setting, the USB core won't allow URBs to be
2712 * enqueued for any endpoint on the old config or interface. Nothing
2713 * else should be touching the xhci->devs[slot_id] structure, so we
2714 * don't need to take the xhci->lock for manipulating that.
2715 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002716int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2717{
2718 int i;
2719 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002720 struct xhci_hcd *xhci;
2721 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002722 struct xhci_input_control_ctx *ctrl_ctx;
2723 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002724 struct xhci_command *command;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002725
Andiry Xu64927732010-10-14 07:22:45 -07002726 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002727 if (ret <= 0)
2728 return ret;
2729 xhci = hcd_to_xhci(hcd);
Mathias Nyman98d74f92016-04-08 16:25:10 +03002730 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
2731 (xhci->xhc_state & XHCI_STATE_REMOVING))
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002732 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002733
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002734 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002735 virt_dev = xhci->devs[udev->slot_id];
2736
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002737 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
2738 if (!command)
2739 return -ENOMEM;
2740
2741 command->in_ctx = virt_dev->in_ctx;
2742
Sarah Sharpf94e01862009-04-27 19:58:38 -07002743 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
Lin Wang4daf9df2015-01-09 16:06:31 +02002744 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002745 if (!ctrl_ctx) {
2746 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2747 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002748 ret = -ENOMEM;
2749 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002750 }
Matt Evans28ccd292011-03-29 13:40:46 +11002751 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2752 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2753 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002754
2755 /* Don't issue the command if there's no endpoints to update. */
2756 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002757 ctrl_ctx->drop_flags == 0) {
2758 ret = 0;
2759 goto command_cleanup;
2760 }
Julius Wernerd6759132014-06-24 17:14:42 +03002761 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
John Yound115b042009-07-27 12:05:15 -07002762 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Julius Wernerd6759132014-06-24 17:14:42 +03002763 for (i = 31; i >= 1; i--) {
2764 __le32 le32 = cpu_to_le32(BIT(i));
2765
2766 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2767 || (ctrl_ctx->add_flags & le32) || i == 1) {
2768 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2769 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2770 break;
2771 }
2772 }
2773 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002774 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002775 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002776
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002777 ret = xhci_configure_endpoint(xhci, udev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002778 false, false);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002779 if (ret)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002780 /* Callee should call reset_bandwidth() */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002781 goto command_cleanup;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002782
2783 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002784 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002785 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002786
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002787 /* Free any rings that were dropped, but not changed. */
Felipe Balbi98871e92017-01-23 14:20:04 +02002788 for (i = 1; i < 31; i++) {
Matt Evans4819fef2011-06-01 13:01:07 +10002789 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002790 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002791 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002792 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2793 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002794 }
John Yound115b042009-07-27 12:05:15 -07002795 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002796 /*
2797 * Install any rings for completely new endpoints or changed endpoints,
2798 * and free or cache any old rings from changed endpoints.
2799 */
Felipe Balbi98871e92017-01-23 14:20:04 +02002800 for (i = 1; i < 31; i++) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002801 if (!virt_dev->eps[i].new_ring)
2802 continue;
2803 /* Only cache or free the old ring if it exists.
2804 * It may not if this is the first add of an endpoint.
2805 */
2806 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002807 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002808 }
Hans de Goededf613832013-10-04 00:29:45 +02002809 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002810 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2811 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002812 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002813command_cleanup:
2814 kfree(command->completion);
2815 kfree(command);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002816
Sarah Sharpf94e01862009-04-27 19:58:38 -07002817 return ret;
2818}
2819
2820void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2821{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002822 struct xhci_hcd *xhci;
2823 struct xhci_virt_device *virt_dev;
2824 int i, ret;
2825
Andiry Xu64927732010-10-14 07:22:45 -07002826 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002827 if (ret <= 0)
2828 return;
2829 xhci = hcd_to_xhci(hcd);
2830
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002831 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002832 virt_dev = xhci->devs[udev->slot_id];
2833 /* Free any rings allocated for added endpoints */
Felipe Balbi98871e92017-01-23 14:20:04 +02002834 for (i = 0; i < 31; i++) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002835 if (virt_dev->eps[i].new_ring) {
2836 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2837 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002838 }
2839 }
John Yound115b042009-07-27 12:05:15 -07002840 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002841}
2842
Sarah Sharp5270b952009-09-04 10:53:11 -07002843static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002844 struct xhci_container_ctx *in_ctx,
2845 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002846 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002847 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002848{
Matt Evans28ccd292011-03-29 13:40:46 +11002849 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2850 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002851 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002852 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002853
Sarah Sharp913a8a32009-09-04 10:53:13 -07002854 xhci_dbg(xhci, "Input Context:\n");
2855 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002856}
2857
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002858static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002859 unsigned int slot_id, unsigned int ep_index,
2860 struct xhci_dequeue_state *deq_state)
2861{
Sarah Sharp92f8e762013-04-23 17:11:14 -07002862 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002863 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002864 struct xhci_ep_ctx *ep_ctx;
2865 u32 added_ctxs;
2866 dma_addr_t addr;
2867
Sarah Sharp92f8e762013-04-23 17:11:14 -07002868 in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02002869 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002870 if (!ctrl_ctx) {
2871 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2872 __func__);
2873 return;
2874 }
2875
Sarah Sharp913a8a32009-09-04 10:53:13 -07002876 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2877 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002878 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2879 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2880 deq_state->new_deq_ptr);
2881 if (addr == 0) {
2882 xhci_warn(xhci, "WARN Cannot submit config ep after "
2883 "reset ep command\n");
2884 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2885 deq_state->new_deq_seg,
2886 deq_state->new_deq_ptr);
2887 return;
2888 }
Matt Evans28ccd292011-03-29 13:40:46 +11002889 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002890
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002891 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002892 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002893 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2894 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002895}
2896
Sarah Sharp82d10092009-08-07 14:04:52 -07002897void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Mathias Nymand97b4f82014-11-27 18:19:16 +02002898 unsigned int ep_index, struct xhci_td *td)
Sarah Sharp82d10092009-08-07 14:04:52 -07002899{
2900 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002901 struct xhci_virt_ep *ep;
Mathias Nymand97b4f82014-11-27 18:19:16 +02002902 struct usb_device *udev = td->urb->dev;
Sarah Sharp82d10092009-08-07 14:04:52 -07002903
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002904 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2905 "Cleaning up stalled endpoint ring");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002906 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002907 /* We need to move the HW's dequeue pointer past this TD,
2908 * or it will attempt to resend it on the next doorbell ring.
2909 */
2910 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Mathias Nymand97b4f82014-11-27 18:19:16 +02002911 ep_index, ep->stopped_stream, td, &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002912
Mathias Nyman365038d2014-08-19 15:17:58 +03002913 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
2914 return;
2915
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002916 /* HW with the reset endpoint quirk will use the saved dequeue state to
2917 * issue a configure endpoint command later.
2918 */
2919 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002920 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2921 "Queueing new dequeue state");
Hans de Goede1e3452e2014-08-20 16:41:52 +03002922 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002923 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002924 } else {
2925 /* Better hope no one uses the input context between now and the
2926 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002927 * XXX: No idea how this hardware will react when stream rings
2928 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002929 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002930 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2931 "Setting up input context for "
2932 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002933 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2934 ep_index, &deq_state);
2935 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002936}
2937
Mathias Nymand0167ad2015-03-10 19:49:00 +02002938/* Called when clearing halted device. The core should have sent the control
Mathias Nyman8e71a322014-11-18 11:27:12 +02002939 * message to clear the device halt condition. The host side of the halt should
Mathias Nymand0167ad2015-03-10 19:49:00 +02002940 * already be cleared with a reset endpoint command issued when the STALL tx
2941 * event was received.
2942 *
2943 * Context: in_interrupt
Sarah Sharpa1587d92009-07-27 12:03:15 -07002944 */
Mathias Nyman8e71a322014-11-18 11:27:12 +02002945
Sarah Sharpa1587d92009-07-27 12:03:15 -07002946void xhci_endpoint_reset(struct usb_hcd *hcd,
2947 struct usb_host_endpoint *ep)
2948{
2949 struct xhci_hcd *xhci;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002950
2951 xhci = hcd_to_xhci(hcd);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002952
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002953 /*
Mathias Nymand0167ad2015-03-10 19:49:00 +02002954 * We might need to implement the config ep cmd in xhci 4.8.1 note:
Mathias Nyman8e71a322014-11-18 11:27:12 +02002955 * The Reset Endpoint Command may only be issued to endpoints in the
2956 * Halted state. If software wishes reset the Data Toggle or Sequence
2957 * Number of an endpoint that isn't in the Halted state, then software
2958 * may issue a Configure Endpoint Command with the Drop and Add bits set
2959 * for the target endpoint. that is in the Stopped state.
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002960 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002961
Mathias Nymand0167ad2015-03-10 19:49:00 +02002962 /* For now just print debug to follow the situation */
2963 xhci_dbg(xhci, "Endpoint 0x%x ep reset callback called\n",
2964 ep->desc.bEndpointAddress);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002965}
2966
Sarah Sharp8df75f42010-04-02 15:34:16 -07002967static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2968 struct usb_device *udev, struct usb_host_endpoint *ep,
2969 unsigned int slot_id)
2970{
2971 int ret;
2972 unsigned int ep_index;
2973 unsigned int ep_state;
2974
2975 if (!ep)
2976 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002977 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002978 if (ret <= 0)
2979 return -EINVAL;
Hans de Goedea3901532013-10-04 17:05:55 +02002980 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002981 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2982 " descriptor for ep 0x%x does not support streams\n",
2983 ep->desc.bEndpointAddress);
2984 return -EINVAL;
2985 }
2986
2987 ep_index = xhci_get_endpoint_index(&ep->desc);
2988 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2989 if (ep_state & EP_HAS_STREAMS ||
2990 ep_state & EP_GETTING_STREAMS) {
2991 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2992 "already has streams set up.\n",
2993 ep->desc.bEndpointAddress);
2994 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2995 "dynamic stream context array reallocation.\n");
2996 return -EINVAL;
2997 }
2998 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2999 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3000 "endpoint 0x%x; URBs are pending.\n",
3001 ep->desc.bEndpointAddress);
3002 return -EINVAL;
3003 }
3004 return 0;
3005}
3006
3007static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3008 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3009{
3010 unsigned int max_streams;
3011
3012 /* The stream context array size must be a power of two */
3013 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3014 /*
3015 * Find out how many primary stream array entries the host controller
3016 * supports. Later we may use secondary stream arrays (similar to 2nd
3017 * level page entries), but that's an optional feature for xHCI host
3018 * controllers. xHCs must support at least 4 stream IDs.
3019 */
3020 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3021 if (*num_stream_ctxs > max_streams) {
3022 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3023 max_streams);
3024 *num_stream_ctxs = max_streams;
3025 *num_streams = max_streams;
3026 }
3027}
3028
3029/* Returns an error code if one of the endpoint already has streams.
3030 * This does not change any data structures, it only checks and gathers
3031 * information.
3032 */
3033static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3034 struct usb_device *udev,
3035 struct usb_host_endpoint **eps, unsigned int num_eps,
3036 unsigned int *num_streams, u32 *changed_ep_bitmask)
3037{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003038 unsigned int max_streams;
3039 unsigned int endpoint_flag;
3040 int i;
3041 int ret;
3042
3043 for (i = 0; i < num_eps; i++) {
3044 ret = xhci_check_streams_endpoint(xhci, udev,
3045 eps[i], udev->slot_id);
3046 if (ret < 0)
3047 return ret;
3048
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003049 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003050 if (max_streams < (*num_streams - 1)) {
3051 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3052 eps[i]->desc.bEndpointAddress,
3053 max_streams);
3054 *num_streams = max_streams+1;
3055 }
3056
3057 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3058 if (*changed_ep_bitmask & endpoint_flag)
3059 return -EINVAL;
3060 *changed_ep_bitmask |= endpoint_flag;
3061 }
3062 return 0;
3063}
3064
3065static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3066 struct usb_device *udev,
3067 struct usb_host_endpoint **eps, unsigned int num_eps)
3068{
3069 u32 changed_ep_bitmask = 0;
3070 unsigned int slot_id;
3071 unsigned int ep_index;
3072 unsigned int ep_state;
3073 int i;
3074
3075 slot_id = udev->slot_id;
3076 if (!xhci->devs[slot_id])
3077 return 0;
3078
3079 for (i = 0; i < num_eps; i++) {
3080 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3081 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3082 /* Are streams already being freed for the endpoint? */
3083 if (ep_state & EP_GETTING_NO_STREAMS) {
3084 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003085 "endpoint 0x%x, "
3086 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003087 eps[i]->desc.bEndpointAddress);
3088 return 0;
3089 }
3090 /* Are there actually any streams to free? */
3091 if (!(ep_state & EP_HAS_STREAMS) &&
3092 !(ep_state & EP_GETTING_STREAMS)) {
3093 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003094 "endpoint 0x%x, "
3095 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003096 eps[i]->desc.bEndpointAddress);
3097 xhci_warn(xhci, "WARN xhci_free_streams() called "
3098 "with non-streams endpoint\n");
3099 return 0;
3100 }
3101 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3102 }
3103 return changed_ep_bitmask;
3104}
3105
3106/*
Luis de Bethencourtc2a298d2015-06-30 16:48:54 +02003107 * The USB device drivers use this function (through the HCD interface in USB
Sarah Sharp8df75f42010-04-02 15:34:16 -07003108 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3109 * coordinate mass storage command queueing across multiple endpoints (basically
3110 * a stream ID == a task ID).
3111 *
3112 * Setting up streams involves allocating the same size stream context array
3113 * for each endpoint and issuing a configure endpoint command for all endpoints.
3114 *
3115 * Don't allow the call to succeed if one endpoint only supports one stream
3116 * (which means it doesn't support streams at all).
3117 *
3118 * Drivers may get less stream IDs than they asked for, if the host controller
3119 * hardware or endpoints claim they can't support the number of requested
3120 * stream IDs.
3121 */
3122int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3123 struct usb_host_endpoint **eps, unsigned int num_eps,
3124 unsigned int num_streams, gfp_t mem_flags)
3125{
3126 int i, ret;
3127 struct xhci_hcd *xhci;
3128 struct xhci_virt_device *vdev;
3129 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003130 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003131 unsigned int ep_index;
3132 unsigned int num_stream_ctxs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003133 unsigned int max_packet;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003134 unsigned long flags;
3135 u32 changed_ep_bitmask = 0;
3136
3137 if (!eps)
3138 return -EINVAL;
3139
3140 /* Add one to the number of streams requested to account for
3141 * stream 0 that is reserved for xHCI usage.
3142 */
3143 num_streams += 1;
3144 xhci = hcd_to_xhci(hcd);
3145 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3146 num_streams);
3147
Hans de Goedef7920882013-11-15 12:14:38 +01003148 /* MaxPSASize value 0 (2 streams) means streams are not supported */
Hans de Goede8f873c12014-07-25 22:01:18 +02003149 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3150 HCC_MAX_PSA(xhci->hcc_params) < 4) {
Hans de Goedef7920882013-11-15 12:14:38 +01003151 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3152 return -ENOSYS;
3153 }
3154
Sarah Sharp8df75f42010-04-02 15:34:16 -07003155 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3156 if (!config_cmd) {
3157 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3158 return -ENOMEM;
3159 }
Lin Wang4daf9df2015-01-09 16:06:31 +02003160 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003161 if (!ctrl_ctx) {
3162 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3163 __func__);
3164 xhci_free_command(xhci, config_cmd);
3165 return -ENOMEM;
3166 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003167
3168 /* Check to make sure all endpoints are not already configured for
3169 * streams. While we're at it, find the maximum number of streams that
3170 * all the endpoints will support and check for duplicate endpoints.
3171 */
3172 spin_lock_irqsave(&xhci->lock, flags);
3173 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3174 num_eps, &num_streams, &changed_ep_bitmask);
3175 if (ret < 0) {
3176 xhci_free_command(xhci, config_cmd);
3177 spin_unlock_irqrestore(&xhci->lock, flags);
3178 return ret;
3179 }
3180 if (num_streams <= 1) {
3181 xhci_warn(xhci, "WARN: endpoints can't handle "
3182 "more than one stream.\n");
3183 xhci_free_command(xhci, config_cmd);
3184 spin_unlock_irqrestore(&xhci->lock, flags);
3185 return -EINVAL;
3186 }
3187 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003188 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003189 * xhci_urb_enqueue() will reject all URBs.
3190 */
3191 for (i = 0; i < num_eps; i++) {
3192 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3193 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3194 }
3195 spin_unlock_irqrestore(&xhci->lock, flags);
3196
3197 /* Setup internal data structures and allocate HW data structures for
3198 * streams (but don't install the HW structures in the input context
3199 * until we're sure all memory allocation succeeded).
3200 */
3201 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3202 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3203 num_stream_ctxs, num_streams);
3204
3205 for (i = 0; i < num_eps; i++) {
3206 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003207 max_packet = usb_endpoint_maxp(&eps[i]->desc);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003208 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3209 num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003210 num_streams,
3211 max_packet, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003212 if (!vdev->eps[ep_index].stream_info)
3213 goto cleanup;
3214 /* Set maxPstreams in endpoint context and update deq ptr to
3215 * point to stream context array. FIXME
3216 */
3217 }
3218
3219 /* Set up the input context for a configure endpoint command. */
3220 for (i = 0; i < num_eps; i++) {
3221 struct xhci_ep_ctx *ep_ctx;
3222
3223 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3224 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3225
3226 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3227 vdev->out_ctx, ep_index);
3228 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3229 vdev->eps[ep_index].stream_info);
3230 }
3231 /* Tell the HW to drop its old copy of the endpoint context info
3232 * and add the updated copy from the input context.
3233 */
3234 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003235 vdev->out_ctx, ctrl_ctx,
3236 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003237
3238 /* Issue and wait for the configure endpoint command */
3239 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3240 false, false);
3241
3242 /* xHC rejected the configure endpoint command for some reason, so we
3243 * leave the old ring intact and free our internal streams data
3244 * structure.
3245 */
3246 if (ret < 0)
3247 goto cleanup;
3248
3249 spin_lock_irqsave(&xhci->lock, flags);
3250 for (i = 0; i < num_eps; i++) {
3251 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3252 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3253 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3254 udev->slot_id, ep_index);
3255 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3256 }
3257 xhci_free_command(xhci, config_cmd);
3258 spin_unlock_irqrestore(&xhci->lock, flags);
3259
3260 /* Subtract 1 for stream 0, which drivers can't use */
3261 return num_streams - 1;
3262
3263cleanup:
3264 /* If it didn't work, free the streams! */
3265 for (i = 0; i < num_eps; i++) {
3266 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3267 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003268 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003269 /* FIXME Unset maxPstreams in endpoint context and
3270 * update deq ptr to point to normal string ring.
3271 */
3272 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3273 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3274 xhci_endpoint_zero(xhci, vdev, eps[i]);
3275 }
3276 xhci_free_command(xhci, config_cmd);
3277 return -ENOMEM;
3278}
3279
3280/* Transition the endpoint from using streams to being a "normal" endpoint
3281 * without streams.
3282 *
3283 * Modify the endpoint context state, submit a configure endpoint command,
3284 * and free all endpoint rings for streams if that completes successfully.
3285 */
3286int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3287 struct usb_host_endpoint **eps, unsigned int num_eps,
3288 gfp_t mem_flags)
3289{
3290 int i, ret;
3291 struct xhci_hcd *xhci;
3292 struct xhci_virt_device *vdev;
3293 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003294 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003295 unsigned int ep_index;
3296 unsigned long flags;
3297 u32 changed_ep_bitmask;
3298
3299 xhci = hcd_to_xhci(hcd);
3300 vdev = xhci->devs[udev->slot_id];
3301
3302 /* Set up a configure endpoint command to remove the streams rings */
3303 spin_lock_irqsave(&xhci->lock, flags);
3304 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3305 udev, eps, num_eps);
3306 if (changed_ep_bitmask == 0) {
3307 spin_unlock_irqrestore(&xhci->lock, flags);
3308 return -EINVAL;
3309 }
3310
3311 /* Use the xhci_command structure from the first endpoint. We may have
3312 * allocated too many, but the driver may call xhci_free_streams() for
3313 * each endpoint it grouped into one call to xhci_alloc_streams().
3314 */
3315 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3316 command = vdev->eps[ep_index].stream_info->free_streams_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02003317 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003318 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003319 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003320 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3321 __func__);
3322 return -EINVAL;
3323 }
3324
Sarah Sharp8df75f42010-04-02 15:34:16 -07003325 for (i = 0; i < num_eps; i++) {
3326 struct xhci_ep_ctx *ep_ctx;
3327
3328 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3329 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3330 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3331 EP_GETTING_NO_STREAMS;
3332
3333 xhci_endpoint_copy(xhci, command->in_ctx,
3334 vdev->out_ctx, ep_index);
Lin Wang4daf9df2015-01-09 16:06:31 +02003335 xhci_setup_no_streams_ep_input_ctx(ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003336 &vdev->eps[ep_index]);
3337 }
3338 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003339 vdev->out_ctx, ctrl_ctx,
3340 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003341 spin_unlock_irqrestore(&xhci->lock, flags);
3342
3343 /* Issue and wait for the configure endpoint command,
3344 * which must succeed.
3345 */
3346 ret = xhci_configure_endpoint(xhci, udev, command,
3347 false, true);
3348
3349 /* xHC rejected the configure endpoint command for some reason, so we
3350 * leave the streams rings intact.
3351 */
3352 if (ret < 0)
3353 return ret;
3354
3355 spin_lock_irqsave(&xhci->lock, flags);
3356 for (i = 0; i < num_eps; i++) {
3357 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3358 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003359 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003360 /* FIXME Unset maxPstreams in endpoint context and
3361 * update deq ptr to point to normal string ring.
3362 */
3363 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3364 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3365 }
3366 spin_unlock_irqrestore(&xhci->lock, flags);
3367
3368 return 0;
3369}
3370
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003371/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003372 * Deletes endpoint resources for endpoints that were active before a Reset
3373 * Device command, or a Disable Slot command. The Reset Device command leaves
3374 * the control endpoint intact, whereas the Disable Slot command deletes it.
3375 *
3376 * Must be called with xhci->lock held.
3377 */
3378void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3379 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3380{
3381 int i;
3382 unsigned int num_dropped_eps = 0;
3383 unsigned int drop_flags = 0;
3384
3385 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3386 if (virt_dev->eps[i].ring) {
3387 drop_flags |= 1 << i;
3388 num_dropped_eps++;
3389 }
3390 }
3391 xhci->num_active_eps -= num_dropped_eps;
3392 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003393 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3394 "Dropped %u ep ctxs, flags = 0x%x, "
3395 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003396 num_dropped_eps, drop_flags,
3397 xhci->num_active_eps);
3398}
3399
3400/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003401 * This submits a Reset Device Command, which will set the device state to 0,
3402 * set the device address to 0, and disable all the endpoints except the default
3403 * control endpoint. The USB core should come back and call
3404 * xhci_address_device(), and then re-set up the configuration. If this is
3405 * called because of a usb_reset_and_verify_device(), then the old alternate
3406 * settings will be re-installed through the normal bandwidth allocation
3407 * functions.
3408 *
3409 * Wait for the Reset Device command to finish. Remove all structures
3410 * associated with the endpoints that were disabled. Clear the input device
3411 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003412 *
3413 * If the virt_dev to be reset does not exist or does not match the udev,
3414 * it means the device is lost, possibly due to the xHC restore error and
3415 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3416 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003417 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003418int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003419{
3420 int ret, i;
3421 unsigned long flags;
3422 struct xhci_hcd *xhci;
3423 unsigned int slot_id;
3424 struct xhci_virt_device *virt_dev;
3425 struct xhci_command *reset_device_cmd;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003426 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003427 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003428 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003429
Andiry Xuf0615c42010-10-14 07:22:48 -07003430 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003431 if (ret <= 0)
3432 return ret;
3433 xhci = hcd_to_xhci(hcd);
3434 slot_id = udev->slot_id;
3435 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003436 if (!virt_dev) {
3437 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3438 "not exist. Re-allocate the device\n", slot_id);
3439 ret = xhci_alloc_dev(hcd, udev);
3440 if (ret == 1)
3441 return 0;
3442 else
3443 return -EINVAL;
3444 }
3445
Brian Campbell326124a2015-07-21 17:20:28 +03003446 if (virt_dev->tt_info)
3447 old_active_eps = virt_dev->tt_info->active_eps;
3448
Andiry Xuf0615c42010-10-14 07:22:48 -07003449 if (virt_dev->udev != udev) {
3450 /* If the virt_dev and the udev does not match, this virt_dev
3451 * may belong to another udev.
3452 * Re-allocate the device.
3453 */
3454 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3455 "not match the udev. Re-allocate the device\n",
3456 slot_id);
3457 ret = xhci_alloc_dev(hcd, udev);
3458 if (ret == 1)
3459 return 0;
3460 else
3461 return -EINVAL;
3462 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003463
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003464 /* If device is not setup, there is no point in resetting it */
3465 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3466 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3467 SLOT_STATE_DISABLED)
3468 return 0;
3469
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003470 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3471 /* Allocate the command structure that holds the struct completion.
3472 * Assume we're in process context, since the normal device reset
3473 * process has to wait for the device anyway. Storage devices are
3474 * reset as part of error handling, so use GFP_NOIO instead of
3475 * GFP_KERNEL.
3476 */
3477 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3478 if (!reset_device_cmd) {
3479 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3480 return -ENOMEM;
3481 }
3482
3483 /* Attempt to submit the Reset Device command to the command ring */
3484 spin_lock_irqsave(&xhci->lock, flags);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003485
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003486 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003487 if (ret) {
3488 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003489 spin_unlock_irqrestore(&xhci->lock, flags);
3490 goto command_cleanup;
3491 }
3492 xhci_ring_cmd_db(xhci);
3493 spin_unlock_irqrestore(&xhci->lock, flags);
3494
3495 /* Wait for the Reset Device command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +03003496 wait_for_completion(reset_device_cmd->completion);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003497
3498 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3499 * unless we tried to reset a slot ID that wasn't enabled,
3500 * or the device wasn't in the addressed or configured state.
3501 */
3502 ret = reset_device_cmd->status;
3503 switch (ret) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003504 case COMP_COMMAND_ABORTED:
3505 case COMP_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03003506 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3507 ret = -ETIME;
3508 goto command_cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003509 case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
3510 case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003511 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003512 slot_id,
3513 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003514 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003515 /* Don't treat this as an error. May change my mind later. */
3516 ret = 0;
3517 goto command_cleanup;
3518 case COMP_SUCCESS:
3519 xhci_dbg(xhci, "Successful reset device command.\n");
3520 break;
3521 default:
3522 if (xhci_is_vendor_info_code(xhci, ret))
3523 break;
3524 xhci_warn(xhci, "Unknown completion code %u for "
3525 "reset device command.\n", ret);
3526 ret = -EINVAL;
3527 goto command_cleanup;
3528 }
3529
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003530 /* Free up host controller endpoint resources */
3531 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3532 spin_lock_irqsave(&xhci->lock, flags);
3533 /* Don't delete the default control endpoint resources */
3534 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3535 spin_unlock_irqrestore(&xhci->lock, flags);
3536 }
3537
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003538 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3539 last_freed_endpoint = 1;
Felipe Balbi98871e92017-01-23 14:20:04 +02003540 for (i = 1; i < 31; i++) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003541 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3542
3543 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003544 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3545 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003546 xhci_free_stream_info(xhci, ep->stream_info);
3547 ep->stream_info = NULL;
3548 ep->ep_state &= ~EP_HAS_STREAMS;
3549 }
3550
3551 if (ep->ring) {
3552 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3553 last_freed_endpoint = i;
3554 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003555 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3556 xhci_drop_ep_from_interval_table(xhci,
3557 &virt_dev->eps[i].bw_info,
3558 virt_dev->bw_table,
3559 udev,
3560 &virt_dev->eps[i],
3561 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003562 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003563 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003564 /* If necessary, update the number of active TTs on this root port */
3565 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3566
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003567 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3568 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3569 ret = 0;
3570
3571command_cleanup:
3572 xhci_free_command(xhci, reset_device_cmd);
3573 return ret;
3574}
3575
3576/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003577 * At this point, the struct usb_device is about to go away, the device has
3578 * disconnected, and all traffic has been stopped and the endpoints have been
3579 * disabled. Free any HC data structures associated with that device.
3580 */
3581void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3582{
3583 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003584 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003585 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003586 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003587 int i, ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003588 struct xhci_command *command;
3589
3590 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3591 if (!command)
3592 return;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003593
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003594#ifndef CONFIG_USB_DEFAULT_PERSIST
3595 /*
3596 * We called pm_runtime_get_noresume when the device was attached.
3597 * Decrement the counter here to allow controller to runtime suspend
3598 * if no devices remain.
3599 */
3600 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003601 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003602#endif
3603
Andiry Xu64927732010-10-14 07:22:45 -07003604 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003605 /* If the host is halted due to driver unload, we still need to free the
3606 * device.
3607 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003608 if (ret <= 0 && ret != -ENODEV) {
3609 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003610 return;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003611 }
Andiry Xu64927732010-10-14 07:22:45 -07003612
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003613 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003614
3615 /* Stop any wayward timer functions (which may grab the lock) */
Felipe Balbi98871e92017-01-23 14:20:04 +02003616 for (i = 0; i < 31; i++) {
Mathias Nyman9983a5f2017-01-23 14:19:52 +02003617 virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003618 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3619 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003620
3621 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003622 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003623 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003624 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3625 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003626 xhci_free_virt_device(xhci, udev->slot_id);
3627 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003628 kfree(command);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003629 return;
3630 }
3631
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003632 if (xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3633 udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003634 spin_unlock_irqrestore(&xhci->lock, flags);
3635 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3636 return;
3637 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003638 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003639 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003640
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003641 /*
3642 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003643 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003644 */
3645}
3646
3647/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003648 * Checks if we have enough host controller resources for the default control
3649 * endpoint.
3650 *
3651 * Must be called with xhci->lock held.
3652 */
3653static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3654{
3655 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003656 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3657 "Not enough ep ctxs: "
3658 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003659 xhci->num_active_eps, xhci->limit_active_eps);
3660 return -ENOMEM;
3661 }
3662 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003663 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3664 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003665 xhci->num_active_eps);
3666 return 0;
3667}
3668
3669
3670/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003671 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3672 * timed out, or allocating memory failed. Returns 1 on success.
3673 */
3674int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3675{
3676 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3677 unsigned long flags;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003678 int ret, slot_id;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003679 struct xhci_command *command;
3680
Lu Baolu87e44f22016-11-11 15:13:30 +02003681 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003682 if (!command)
3683 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003684
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003685 /* xhci->slot_id and xhci->addr_dev are not thread-safe */
3686 mutex_lock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003687 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003688 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003689 if (ret) {
3690 spin_unlock_irqrestore(&xhci->lock, flags);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003691 mutex_unlock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003692 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Lu Baolu87e44f22016-11-11 15:13:30 +02003693 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003694 return 0;
3695 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003696 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003697 spin_unlock_irqrestore(&xhci->lock, flags);
3698
Mathias Nymanc311e392014-05-08 19:26:03 +03003699 wait_for_completion(command->completion);
Lu Baoluc2d3d492016-11-11 15:13:31 +02003700 slot_id = command->slot_id;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003701 mutex_unlock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003702
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003703 if (!slot_id || command->status != COMP_SUCCESS) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003704 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharpbe982032014-05-08 19:25:59 +03003705 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3706 HCS_MAX_SLOTS(
3707 readl(&xhci->cap_regs->hcs_params1)));
Lu Baolu87e44f22016-11-11 15:13:30 +02003708 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003709 return 0;
3710 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003711
3712 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3713 spin_lock_irqsave(&xhci->lock, flags);
3714 ret = xhci_reserve_host_control_ep_resources(xhci);
3715 if (ret) {
3716 spin_unlock_irqrestore(&xhci->lock, flags);
3717 xhci_warn(xhci, "Not enough host resources, "
3718 "active endpoint contexts = %u\n",
3719 xhci->num_active_eps);
3720 goto disable_slot;
3721 }
3722 spin_unlock_irqrestore(&xhci->lock, flags);
3723 }
3724 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003725 * xhci_discover_or_reset_device(), which may be called as part of
3726 * mass storage driver error handling.
3727 */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003728 if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003729 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003730 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003731 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003732 udev->slot_id = slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003733
3734#ifndef CONFIG_USB_DEFAULT_PERSIST
3735 /*
3736 * If resetting upon resume, we can't put the controller into runtime
3737 * suspend if there is a device attached.
3738 */
3739 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003740 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003741#endif
3742
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003743
Lu Baolu87e44f22016-11-11 15:13:30 +02003744 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003745 /* Is this a LS or FS device under a HS hub? */
3746 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003747 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003748
3749disable_slot:
3750 /* Disable slot, if we can do it without mem alloc */
3751 spin_lock_irqsave(&xhci->lock, flags);
Lu Baolu87e44f22016-11-11 15:13:30 +02003752 kfree(command->completion);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003753 command->completion = NULL;
3754 command->status = 0;
3755 if (!xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3756 udev->slot_id))
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003757 xhci_ring_cmd_db(xhci);
3758 spin_unlock_irqrestore(&xhci->lock, flags);
3759 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003760}
3761
3762/*
Dan Williams48fc7db2013-12-05 17:07:27 -08003763 * Issue an Address Device command and optionally send a corresponding
3764 * SetAddress request to the device.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003765 */
Dan Williams48fc7db2013-12-05 17:07:27 -08003766static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3767 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003768{
Dan Williams6f8ffc02013-11-22 01:20:01 -08003769 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003770 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003771 struct xhci_virt_device *virt_dev;
3772 int ret = 0;
3773 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003774 struct xhci_slot_ctx *slot_ctx;
3775 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003776 u64 temp_64;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003777 struct xhci_command *command = NULL;
3778
3779 mutex_lock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003780
Lu Baolu90797ae2017-01-03 18:28:44 +02003781 if (xhci->xhc_state) { /* dying, removing or halted */
3782 ret = -ESHUTDOWN;
Roger Quadros448116b2015-09-21 17:46:15 +03003783 goto out;
Lu Baolu90797ae2017-01-03 18:28:44 +02003784 }
Roger Quadros448116b2015-09-21 17:46:15 +03003785
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003786 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003787 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3788 "Bad Slot ID %d", udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003789 ret = -EINVAL;
3790 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003791 }
3792
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003793 virt_dev = xhci->devs[udev->slot_id];
3794
Matt Evans7ed603e2011-03-29 13:40:56 +11003795 if (WARN_ON(!virt_dev)) {
3796 /*
3797 * In plug/unplug torture test with an NEC controller,
3798 * a zero-dereference was observed once due to virt_dev = 0.
3799 * Print useful debug rather than crash if it is observed again!
3800 */
3801 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3802 udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003803 ret = -EINVAL;
3804 goto out;
Matt Evans7ed603e2011-03-29 13:40:56 +11003805 }
3806
Mathias Nymanf161ead2015-01-09 17:18:28 +02003807 if (setup == SETUP_CONTEXT_ONLY) {
3808 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3809 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3810 SLOT_STATE_DEFAULT) {
3811 xhci_dbg(xhci, "Slot already in default state\n");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003812 goto out;
Mathias Nymanf161ead2015-01-09 17:18:28 +02003813 }
3814 }
3815
Lu Baolu87e44f22016-11-11 15:13:30 +02003816 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003817 if (!command) {
3818 ret = -ENOMEM;
3819 goto out;
3820 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003821
3822 command->in_ctx = virt_dev->in_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003823
Andiry Xuf0615c42010-10-14 07:22:48 -07003824 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Lin Wang4daf9df2015-01-09 16:06:31 +02003825 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003826 if (!ctrl_ctx) {
3827 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3828 __func__);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003829 ret = -EINVAL;
3830 goto out;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003831 }
Andiry Xuf0615c42010-10-14 07:22:48 -07003832 /*
3833 * If this is the first Set Address since device plug-in or
3834 * virt_device realloaction after a resume with an xHCI power loss,
3835 * then set up the slot context.
3836 */
3837 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003838 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003839 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003840 else
3841 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003842 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3843 ctrl_ctx->drop_flags = 0;
3844
Sarah Sharp66e49d82009-07-27 12:03:46 -07003845 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003846 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003847 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003848 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003849
Sarah Sharpf88ba782009-05-14 11:44:22 -07003850 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbia711ede2017-01-23 14:20:23 +02003851 trace_xhci_setup_device(virt_dev);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003852 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08003853 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003854 if (ret) {
3855 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003856 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3857 "FIXME: allocate a command ring segment");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003858 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003859 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003860 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003861 spin_unlock_irqrestore(&xhci->lock, flags);
3862
3863 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
Mathias Nymanc311e392014-05-08 19:26:03 +03003864 wait_for_completion(command->completion);
3865
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003866 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3867 * the SetAddress() "recovery interval" required by USB and aborting the
3868 * command on a timeout.
3869 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03003870 switch (command->status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003871 case COMP_COMMAND_ABORTED:
3872 case COMP_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03003873 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
3874 ret = -ETIME;
3875 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003876 case COMP_CONTEXT_STATE_ERROR:
3877 case COMP_SLOT_NOT_ENABLED_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003878 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
3879 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003880 ret = -EINVAL;
3881 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003882 case COMP_USB_TRANSACTION_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003883 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003884 ret = -EPROTO;
3885 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003886 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003887 dev_warn(&udev->dev,
3888 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08003889 ret = -ENODEV;
3890 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003891 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003892 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08003893 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003894 break;
3895 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003896 xhci_err(xhci,
3897 "ERROR: unexpected setup %s command completion code 0x%x.\n",
Mathias Nyman9ea18332014-05-08 19:26:02 +03003898 act, command->status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003899 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003900 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003901 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003902 ret = -EINVAL;
3903 break;
3904 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003905 if (ret)
3906 goto out;
Sarah Sharpf7b2e402014-01-30 13:27:49 -08003907 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003908 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3909 "Op regs DCBAA ptr = %#016llx", temp_64);
3910 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3911 "Slot ID %d dcbaa entry @%p = %#016llx",
3912 udev->slot_id,
3913 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3914 (unsigned long long)
3915 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3916 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3917 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07003918 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003919 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003920 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003921 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003922 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003923 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003924 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003925 /*
3926 * USB core uses address 1 for the roothubs, so we add one to the
3927 * address given back to us by the HC.
3928 */
John Yound115b042009-07-27 12:05:15 -07003929 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003930 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003931 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003932 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003933 ctrl_ctx->add_flags = 0;
3934 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003935
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003936 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07003937 "Internal device address = %d",
3938 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003939out:
3940 mutex_unlock(&xhci->mutex);
Lu Baolu87e44f22016-11-11 15:13:30 +02003941 if (command) {
3942 kfree(command->completion);
3943 kfree(command);
3944 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003945 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003946}
3947
Dan Williams48fc7db2013-12-05 17:07:27 -08003948int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3949{
3950 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
3951}
3952
3953int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
3954{
3955 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
3956}
3957
Lan Tianyu3f5eb142013-03-19 16:48:12 +08003958/*
3959 * Transfer the port index into real index in the HW port status
3960 * registers. Caculate offset between the port's PORTSC register
3961 * and port status base. Divide the number of per port register
3962 * to get the real index. The raw port number bases 1.
3963 */
3964int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3965{
3966 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3967 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3968 __le32 __iomem *addr;
3969 int raw_port;
3970
Mathias Nymanb50107b2015-10-01 18:40:38 +03003971 if (hcd->speed < HCD_USB3)
Lan Tianyu3f5eb142013-03-19 16:48:12 +08003972 addr = xhci->usb2_ports[port1 - 1];
3973 else
3974 addr = xhci->usb3_ports[port1 - 1];
3975
3976 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3977 return raw_port;
3978}
3979
Mathias Nymana558ccd2013-05-23 17:14:30 +03003980/*
3981 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3982 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3983 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07003984static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03003985 struct usb_device *udev, u16 max_exit_latency)
3986{
3987 struct xhci_virt_device *virt_dev;
3988 struct xhci_command *command;
3989 struct xhci_input_control_ctx *ctrl_ctx;
3990 struct xhci_slot_ctx *slot_ctx;
3991 unsigned long flags;
3992 int ret;
3993
3994 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nyman96044692014-09-11 13:55:50 +03003995
3996 virt_dev = xhci->devs[udev->slot_id];
3997
3998 /*
3999 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
4000 * xHC was re-initialized. Exit latency will be set later after
4001 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
4002 */
4003
4004 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004005 spin_unlock_irqrestore(&xhci->lock, flags);
4006 return 0;
4007 }
4008
4009 /* Attempt to issue an Evaluate Context command to change the MEL. */
Mathias Nymana558ccd2013-05-23 17:14:30 +03004010 command = xhci->lpm_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02004011 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004012 if (!ctrl_ctx) {
4013 spin_unlock_irqrestore(&xhci->lock, flags);
4014 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4015 __func__);
4016 return -ENOMEM;
4017 }
4018
Mathias Nymana558ccd2013-05-23 17:14:30 +03004019 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4020 spin_unlock_irqrestore(&xhci->lock, flags);
4021
Mathias Nymana558ccd2013-05-23 17:14:30 +03004022 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4023 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4024 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4025 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
Mathias Nyman4801d4ea2014-11-27 18:19:15 +02004026 slot_ctx->dev_state = 0;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004027
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03004028 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4029 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03004030 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
4031 xhci_dbg_ctx(xhci, command->in_ctx, 0);
4032
4033 /* Issue and wait for the evaluate context command. */
4034 ret = xhci_configure_endpoint(xhci, udev, command,
4035 true, true);
4036 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
4037 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
4038
4039 if (!ret) {
4040 spin_lock_irqsave(&xhci->lock, flags);
4041 virt_dev->current_mel = max_exit_latency;
4042 spin_unlock_irqrestore(&xhci->lock, flags);
4043 }
4044 return ret;
4045}
4046
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004047#ifdef CONFIG_PM
Andiry Xu95743232011-09-23 14:19:51 -07004048
4049/* BESL to HIRD Encoding array for USB2 LPM */
4050static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4051 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4052
4053/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08004054static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4055 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07004056{
Andiry Xuf99298b2011-12-12 16:45:28 +08004057 int u2del, besl, besl_host;
4058 int besl_device = 0;
4059 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004060
Andiry Xuf99298b2011-12-12 16:45:28 +08004061 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4062 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4063
4064 if (field & USB_BESL_SUPPORT) {
4065 for (besl_host = 0; besl_host < 16; besl_host++) {
4066 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004067 break;
4068 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004069 /* Use baseline BESL value as default */
4070 if (field & USB_BESL_BASELINE_VALID)
4071 besl_device = USB_GET_BESL_BASELINE(field);
4072 else if (field & USB_BESL_DEEP_VALID)
4073 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004074 } else {
4075 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004076 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004077 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004078 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004079 }
4080
Andiry Xuf99298b2011-12-12 16:45:28 +08004081 besl = besl_host + besl_device;
4082 if (besl > 15)
4083 besl = 15;
4084
4085 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004086}
4087
Mathias Nymana558ccd2013-05-23 17:14:30 +03004088/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4089static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4090{
4091 u32 field;
4092 int l1;
4093 int besld = 0;
4094 int hirdm = 0;
4095
4096 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4097
4098 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004099 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004100
4101 /* device has preferred BESLD */
4102 if (field & USB_BESL_DEEP_VALID) {
4103 besld = USB_GET_BESL_DEEP(field);
4104 hirdm = 1;
4105 }
4106
4107 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4108}
4109
Andiry Xu65580b432011-09-23 14:19:52 -07004110int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4111 struct usb_device *udev, int enable)
4112{
4113 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4114 __le32 __iomem **port_array;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004115 __le32 __iomem *pm_addr, *hlpm_addr;
4116 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004117 unsigned int port_num;
4118 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004119 int hird, exit_latency;
4120 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004121
Mathias Nymanb50107b2015-10-01 18:40:38 +03004122 if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
Andiry Xu65580b432011-09-23 14:19:52 -07004123 !udev->lpm_capable)
4124 return -EPERM;
4125
4126 if (!udev->parent || udev->parent->parent ||
4127 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4128 return -EPERM;
4129
4130 if (udev->usb2_hw_lpm_capable != 1)
4131 return -EPERM;
4132
4133 spin_lock_irqsave(&xhci->lock, flags);
4134
4135 port_array = xhci->usb2_ports;
4136 port_num = udev->portnum - 1;
Mathias Nymanb6e76372013-05-23 17:14:29 +03004137 pm_addr = port_array[port_num] + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004138 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004139 hlpm_addr = port_array[port_num] + PORTHLPMC;
4140 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Andiry Xu65580b432011-09-23 14:19:52 -07004141
4142 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
Lin Wang654a55d2014-05-08 19:25:54 +03004143 enable ? "enable" : "disable", port_num + 1);
Andiry Xu65580b432011-09-23 14:19:52 -07004144
Andiry Xu65580b432011-09-23 14:19:52 -07004145 if (enable) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004146 /* Host supports BESL timeout instead of HIRD */
4147 if (udev->usb2_hw_lpm_besl_capable) {
4148 /* if device doesn't have a preferred BESL value use a
4149 * default one which works with mixed HIRD and BESL
4150 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4151 */
4152 if ((field & USB_BESL_SUPPORT) &&
4153 (field & USB_BESL_BASELINE_VALID))
4154 hird = USB_GET_BESL_BASELINE(field);
4155 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004156 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004157
4158 exit_latency = xhci_besl_encoding[hird];
4159 spin_unlock_irqrestore(&xhci->lock, flags);
4160
4161 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4162 * input context for link powermanagement evaluate
4163 * context commands. It is protected by hcd->bandwidth
4164 * mutex and is shared by all devices. We need to set
4165 * the max ext latency in USB 2 BESL LPM as well, so
4166 * use the same mutex and xhci_change_max_exit_latency()
4167 */
4168 mutex_lock(hcd->bandwidth_mutex);
4169 ret = xhci_change_max_exit_latency(xhci, udev,
4170 exit_latency);
4171 mutex_unlock(hcd->bandwidth_mutex);
4172
4173 if (ret < 0)
4174 return ret;
4175 spin_lock_irqsave(&xhci->lock, flags);
4176
4177 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004178 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004179 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004180 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004181 } else {
4182 hird = xhci_calculate_hird_besl(xhci, udev);
4183 }
4184
4185 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004186 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004187 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004188 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004189 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004190 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004191 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004192 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004193 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004194 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004195 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004196 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004197 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004198 if (udev->usb2_hw_lpm_besl_capable) {
4199 spin_unlock_irqrestore(&xhci->lock, flags);
4200 mutex_lock(hcd->bandwidth_mutex);
4201 xhci_change_max_exit_latency(xhci, udev, 0);
4202 mutex_unlock(hcd->bandwidth_mutex);
4203 return 0;
4204 }
Andiry Xu65580b432011-09-23 14:19:52 -07004205 }
4206
4207 spin_unlock_irqrestore(&xhci->lock, flags);
4208 return 0;
4209}
4210
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004211/* check if a usb2 port supports a given extened capability protocol
4212 * only USB2 ports extended protocol capability values are cached.
4213 * Return 1 if capability is supported
4214 */
4215static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4216 unsigned capability)
4217{
4218 u32 port_offset, port_count;
4219 int i;
4220
4221 for (i = 0; i < xhci->num_ext_caps; i++) {
4222 if (xhci->ext_caps[i] & capability) {
4223 /* port offsets starts at 1 */
4224 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4225 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4226 if (port >= port_offset &&
4227 port < port_offset + port_count)
4228 return 1;
4229 }
4230 }
4231 return 0;
4232}
4233
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004234int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4235{
4236 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004237 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004238
Mathias Nymanb50107b2015-10-01 18:40:38 +03004239 if (hcd->speed >= HCD_USB3 || !xhci->sw_lpm_support ||
Sarah Sharpde68bab2013-09-30 17:26:28 +03004240 !udev->lpm_capable)
4241 return 0;
4242
4243 /* we only support lpm for non-hub device connected to root hub yet */
4244 if (!udev->parent || udev->parent->parent ||
4245 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4246 return 0;
4247
4248 if (xhci->hw_lpm_support == 1 &&
4249 xhci_check_usb2_port_capability(
4250 xhci, portnum, XHCI_HLC)) {
4251 udev->usb2_hw_lpm_capable = 1;
4252 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4253 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4254 if (xhci_check_usb2_port_capability(xhci, portnum,
4255 XHCI_BLC))
4256 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004257 }
4258
4259 return 0;
4260}
4261
Sarah Sharp3b3db022012-05-09 10:55:03 -07004262/*---------------------- USB 3.0 Link PM functions ------------------------*/
4263
Sarah Sharpe3567d22012-05-16 13:36:24 -07004264/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4265static unsigned long long xhci_service_interval_to_ns(
4266 struct usb_endpoint_descriptor *desc)
4267{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004268 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004269}
4270
Sarah Sharp3b3db022012-05-09 10:55:03 -07004271static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4272 enum usb3_link_state state)
4273{
4274 unsigned long long sel;
4275 unsigned long long pel;
4276 unsigned int max_sel_pel;
4277 char *state_name;
4278
4279 switch (state) {
4280 case USB3_LPM_U1:
4281 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4282 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4283 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4284 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4285 state_name = "U1";
4286 break;
4287 case USB3_LPM_U2:
4288 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4289 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4290 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4291 state_name = "U2";
4292 break;
4293 default:
4294 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4295 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004296 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004297 }
4298
4299 if (sel <= max_sel_pel && pel <= max_sel_pel)
4300 return USB3_LPM_DEVICE_INITIATED;
4301
4302 if (sel > max_sel_pel)
4303 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4304 "due to long SEL %llu ms\n",
4305 state_name, sel);
4306 else
4307 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004308 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004309 state_name, pel);
4310 return USB3_LPM_DISABLED;
4311}
4312
Pratyush Anand9502c462014-07-04 17:01:23 +03004313/* The U1 timeout should be the maximum of the following values:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004314 * - For control endpoints, U1 system exit latency (SEL) * 3
4315 * - For bulk endpoints, U1 SEL * 5
4316 * - For interrupt endpoints:
4317 * - Notification EPs, U1 SEL * 3
4318 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4319 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4320 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004321static unsigned long long xhci_calculate_intel_u1_timeout(
4322 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004323 struct usb_endpoint_descriptor *desc)
4324{
4325 unsigned long long timeout_ns;
4326 int ep_type;
4327 int intr_type;
4328
4329 ep_type = usb_endpoint_type(desc);
4330 switch (ep_type) {
4331 case USB_ENDPOINT_XFER_CONTROL:
4332 timeout_ns = udev->u1_params.sel * 3;
4333 break;
4334 case USB_ENDPOINT_XFER_BULK:
4335 timeout_ns = udev->u1_params.sel * 5;
4336 break;
4337 case USB_ENDPOINT_XFER_INT:
4338 intr_type = usb_endpoint_interrupt_type(desc);
4339 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4340 timeout_ns = udev->u1_params.sel * 3;
4341 break;
4342 }
4343 /* Otherwise the calculation is the same as isoc eps */
4344 case USB_ENDPOINT_XFER_ISOC:
4345 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004346 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004347 if (timeout_ns < udev->u1_params.sel * 2)
4348 timeout_ns = udev->u1_params.sel * 2;
4349 break;
4350 default:
4351 return 0;
4352 }
4353
Pratyush Anand9502c462014-07-04 17:01:23 +03004354 return timeout_ns;
4355}
4356
4357/* Returns the hub-encoded U1 timeout value. */
4358static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4359 struct usb_device *udev,
4360 struct usb_endpoint_descriptor *desc)
4361{
4362 unsigned long long timeout_ns;
4363
4364 if (xhci->quirks & XHCI_INTEL_HOST)
4365 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4366 else
4367 timeout_ns = udev->u1_params.sel;
4368
4369 /* The U1 timeout is encoded in 1us intervals.
4370 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4371 */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004372 if (timeout_ns == USB3_LPM_DISABLED)
Pratyush Anand9502c462014-07-04 17:01:23 +03004373 timeout_ns = 1;
4374 else
4375 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004376
4377 /* If the necessary timeout value is bigger than what we can set in the
4378 * USB 3.0 hub, we have to disable hub-initiated U1.
4379 */
4380 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4381 return timeout_ns;
4382 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4383 "due to long timeout %llu ms\n", timeout_ns);
4384 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4385}
4386
Pratyush Anand9502c462014-07-04 17:01:23 +03004387/* The U2 timeout should be the maximum of:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004388 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4389 * - largest bInterval of any active periodic endpoint (to avoid going
4390 * into lower power link states between intervals).
4391 * - the U2 Exit Latency of the device
4392 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004393static unsigned long long xhci_calculate_intel_u2_timeout(
4394 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004395 struct usb_endpoint_descriptor *desc)
4396{
4397 unsigned long long timeout_ns;
4398 unsigned long long u2_del_ns;
4399
4400 timeout_ns = 10 * 1000 * 1000;
4401
4402 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4403 (xhci_service_interval_to_ns(desc) > timeout_ns))
4404 timeout_ns = xhci_service_interval_to_ns(desc);
4405
Oliver Neukum966e7a82012-10-17 12:17:50 +02004406 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004407 if (u2_del_ns > timeout_ns)
4408 timeout_ns = u2_del_ns;
4409
Pratyush Anand9502c462014-07-04 17:01:23 +03004410 return timeout_ns;
4411}
4412
4413/* Returns the hub-encoded U2 timeout value. */
4414static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4415 struct usb_device *udev,
4416 struct usb_endpoint_descriptor *desc)
4417{
4418 unsigned long long timeout_ns;
4419
4420 if (xhci->quirks & XHCI_INTEL_HOST)
4421 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4422 else
4423 timeout_ns = udev->u2_params.sel;
4424
Sarah Sharpe3567d22012-05-16 13:36:24 -07004425 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004426 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004427 /* If the necessary timeout value is bigger than what we can set in the
4428 * USB 3.0 hub, we have to disable hub-initiated U2.
4429 */
4430 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4431 return timeout_ns;
4432 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4433 "due to long timeout %llu ms\n", timeout_ns);
4434 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4435}
4436
Sarah Sharp3b3db022012-05-09 10:55:03 -07004437static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4438 struct usb_device *udev,
4439 struct usb_endpoint_descriptor *desc,
4440 enum usb3_link_state state,
4441 u16 *timeout)
4442{
Pratyush Anand9502c462014-07-04 17:01:23 +03004443 if (state == USB3_LPM_U1)
4444 return xhci_calculate_u1_timeout(xhci, udev, desc);
4445 else if (state == USB3_LPM_U2)
4446 return xhci_calculate_u2_timeout(xhci, udev, desc);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004447
Sarah Sharp3b3db022012-05-09 10:55:03 -07004448 return USB3_LPM_DISABLED;
4449}
4450
4451static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4452 struct usb_device *udev,
4453 struct usb_endpoint_descriptor *desc,
4454 enum usb3_link_state state,
4455 u16 *timeout)
4456{
4457 u16 alt_timeout;
4458
4459 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4460 desc, state, timeout);
4461
4462 /* If we found we can't enable hub-initiated LPM, or
4463 * the U1 or U2 exit latency was too high to allow
4464 * device-initiated LPM as well, just stop searching.
4465 */
4466 if (alt_timeout == USB3_LPM_DISABLED ||
4467 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4468 *timeout = alt_timeout;
4469 return -E2BIG;
4470 }
4471 if (alt_timeout > *timeout)
4472 *timeout = alt_timeout;
4473 return 0;
4474}
4475
4476static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4477 struct usb_device *udev,
4478 struct usb_host_interface *alt,
4479 enum usb3_link_state state,
4480 u16 *timeout)
4481{
4482 int j;
4483
4484 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4485 if (xhci_update_timeout_for_endpoint(xhci, udev,
4486 &alt->endpoint[j].desc, state, timeout))
4487 return -E2BIG;
4488 continue;
4489 }
4490 return 0;
4491}
4492
Sarah Sharpe3567d22012-05-16 13:36:24 -07004493static int xhci_check_intel_tier_policy(struct usb_device *udev,
4494 enum usb3_link_state state)
4495{
4496 struct usb_device *parent;
4497 unsigned int num_hubs;
4498
4499 if (state == USB3_LPM_U2)
4500 return 0;
4501
4502 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4503 for (parent = udev->parent, num_hubs = 0; parent->parent;
4504 parent = parent->parent)
4505 num_hubs++;
4506
4507 if (num_hubs < 2)
4508 return 0;
4509
4510 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4511 " below second-tier hub.\n");
4512 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4513 "to decrease power consumption.\n");
4514 return -E2BIG;
4515}
4516
Sarah Sharp3b3db022012-05-09 10:55:03 -07004517static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4518 struct usb_device *udev,
4519 enum usb3_link_state state)
4520{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004521 if (xhci->quirks & XHCI_INTEL_HOST)
4522 return xhci_check_intel_tier_policy(udev, state);
Pratyush Anand9502c462014-07-04 17:01:23 +03004523 else
4524 return 0;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004525}
4526
4527/* Returns the U1 or U2 timeout that should be enabled.
4528 * If the tier check or timeout setting functions return with a non-zero exit
4529 * code, that means the timeout value has been finalized and we shouldn't look
4530 * at any more endpoints.
4531 */
4532static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4533 struct usb_device *udev, enum usb3_link_state state)
4534{
4535 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4536 struct usb_host_config *config;
4537 char *state_name;
4538 int i;
4539 u16 timeout = USB3_LPM_DISABLED;
4540
4541 if (state == USB3_LPM_U1)
4542 state_name = "U1";
4543 else if (state == USB3_LPM_U2)
4544 state_name = "U2";
4545 else {
4546 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4547 state);
4548 return timeout;
4549 }
4550
4551 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4552 return timeout;
4553
4554 /* Gather some information about the currently installed configuration
4555 * and alternate interface settings.
4556 */
4557 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4558 state, &timeout))
4559 return timeout;
4560
4561 config = udev->actconfig;
4562 if (!config)
4563 return timeout;
4564
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004565 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004566 struct usb_driver *driver;
4567 struct usb_interface *intf = config->interface[i];
4568
4569 if (!intf)
4570 continue;
4571
4572 /* Check if any currently bound drivers want hub-initiated LPM
4573 * disabled.
4574 */
4575 if (intf->dev.driver) {
4576 driver = to_usb_driver(intf->dev.driver);
4577 if (driver && driver->disable_hub_initiated_lpm) {
4578 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4579 "at request of driver %s\n",
4580 state_name, driver->name);
4581 return xhci_get_timeout_no_hub_lpm(udev, state);
4582 }
4583 }
4584
4585 /* Not sure how this could happen... */
4586 if (!intf->cur_altsetting)
4587 continue;
4588
4589 if (xhci_update_timeout_for_interface(xhci, udev,
4590 intf->cur_altsetting,
4591 state, &timeout))
4592 return timeout;
4593 }
4594 return timeout;
4595}
4596
Sarah Sharp3b3db022012-05-09 10:55:03 -07004597static int calculate_max_exit_latency(struct usb_device *udev,
4598 enum usb3_link_state state_changed,
4599 u16 hub_encoded_timeout)
4600{
4601 unsigned long long u1_mel_us = 0;
4602 unsigned long long u2_mel_us = 0;
4603 unsigned long long mel_us = 0;
4604 bool disabling_u1;
4605 bool disabling_u2;
4606 bool enabling_u1;
4607 bool enabling_u2;
4608
4609 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4610 hub_encoded_timeout == USB3_LPM_DISABLED);
4611 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4612 hub_encoded_timeout == USB3_LPM_DISABLED);
4613
4614 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4615 hub_encoded_timeout != USB3_LPM_DISABLED);
4616 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4617 hub_encoded_timeout != USB3_LPM_DISABLED);
4618
4619 /* If U1 was already enabled and we're not disabling it,
4620 * or we're going to enable U1, account for the U1 max exit latency.
4621 */
4622 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4623 enabling_u1)
4624 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4625 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4626 enabling_u2)
4627 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4628
4629 if (u1_mel_us > u2_mel_us)
4630 mel_us = u1_mel_us;
4631 else
4632 mel_us = u2_mel_us;
4633 /* xHCI host controller max exit latency field is only 16 bits wide. */
4634 if (mel_us > MAX_EXIT) {
4635 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4636 "is too big.\n", mel_us);
4637 return -E2BIG;
4638 }
4639 return mel_us;
4640}
4641
4642/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4643int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4644 struct usb_device *udev, enum usb3_link_state state)
4645{
4646 struct xhci_hcd *xhci;
4647 u16 hub_encoded_timeout;
4648 int mel;
4649 int ret;
4650
4651 xhci = hcd_to_xhci(hcd);
4652 /* The LPM timeout values are pretty host-controller specific, so don't
4653 * enable hub-initiated timeouts unless the vendor has provided
4654 * information about their timeout algorithm.
4655 */
4656 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4657 !xhci->devs[udev->slot_id])
4658 return USB3_LPM_DISABLED;
4659
4660 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4661 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4662 if (mel < 0) {
4663 /* Max Exit Latency is too big, disable LPM. */
4664 hub_encoded_timeout = USB3_LPM_DISABLED;
4665 mel = 0;
4666 }
4667
4668 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4669 if (ret)
4670 return ret;
4671 return hub_encoded_timeout;
4672}
4673
4674int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4675 struct usb_device *udev, enum usb3_link_state state)
4676{
4677 struct xhci_hcd *xhci;
4678 u16 mel;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004679
4680 xhci = hcd_to_xhci(hcd);
4681 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4682 !xhci->devs[udev->slot_id])
4683 return 0;
4684
4685 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
Saurabh Karajgaonkarf1cda542015-08-04 14:04:09 +00004686 return xhci_change_max_exit_latency(xhci, udev, mel);
Sarah Sharp3b3db022012-05-09 10:55:03 -07004687}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004688#else /* CONFIG_PM */
4689
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004690int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4691 struct usb_device *udev, int enable)
4692{
4693 return 0;
4694}
4695
4696int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4697{
4698 return 0;
4699}
4700
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004701int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4702 struct usb_device *udev, enum usb3_link_state state)
4703{
4704 return USB3_LPM_DISABLED;
4705}
4706
4707int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4708 struct usb_device *udev, enum usb3_link_state state)
4709{
4710 return 0;
4711}
4712#endif /* CONFIG_PM */
4713
Sarah Sharp3b3db022012-05-09 10:55:03 -07004714/*-------------------------------------------------------------------------*/
4715
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004716/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4717 * internal data structures for the device.
4718 */
4719int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4720 struct usb_tt *tt, gfp_t mem_flags)
4721{
4722 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4723 struct xhci_virt_device *vdev;
4724 struct xhci_command *config_cmd;
4725 struct xhci_input_control_ctx *ctrl_ctx;
4726 struct xhci_slot_ctx *slot_ctx;
4727 unsigned long flags;
4728 unsigned think_time;
4729 int ret;
4730
4731 /* Ignore root hubs */
4732 if (!hdev->parent)
4733 return 0;
4734
4735 vdev = xhci->devs[hdev->slot_id];
4736 if (!vdev) {
4737 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4738 return -EINVAL;
4739 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004740 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004741 if (!config_cmd) {
4742 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4743 return -ENOMEM;
4744 }
Lin Wang4daf9df2015-01-09 16:06:31 +02004745 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004746 if (!ctrl_ctx) {
4747 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4748 __func__);
4749 xhci_free_command(xhci, config_cmd);
4750 return -ENOMEM;
4751 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004752
4753 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004754 if (hdev->speed == USB_SPEED_HIGH &&
4755 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4756 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4757 xhci_free_command(xhci, config_cmd);
4758 spin_unlock_irqrestore(&xhci->lock, flags);
4759 return -ENOMEM;
4760 }
4761
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004762 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004763 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004764 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004765 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004766 /*
4767 * refer to section 6.2.2: MTT should be 0 for full speed hub,
4768 * but it may be already set to 1 when setup an xHCI virtual
4769 * device, so clear it anyway.
4770 */
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004771 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004772 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004773 else if (hdev->speed == USB_SPEED_FULL)
4774 slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
4775
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004776 if (xhci->hci_version > 0x95) {
4777 xhci_dbg(xhci, "xHCI version %x needs hub "
4778 "TT think time and number of ports\n",
4779 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004780 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004781 /* Set TT think time - convert from ns to FS bit times.
4782 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4783 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004784 *
4785 * xHCI 1.0: this field shall be 0 if the device is not a
4786 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004787 */
4788 think_time = tt->think_time;
4789 if (think_time != 0)
4790 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004791 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4792 slot_ctx->tt_info |=
4793 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004794 } else {
4795 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4796 "TT think time or number of ports\n",
4797 (unsigned int) xhci->hci_version);
4798 }
4799 slot_ctx->dev_state = 0;
4800 spin_unlock_irqrestore(&xhci->lock, flags);
4801
4802 xhci_dbg(xhci, "Set up %s for hub device.\n",
4803 (xhci->hci_version > 0x95) ?
4804 "configure endpoint" : "evaluate context");
4805 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4806 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4807
4808 /* Issue and wait for the configure endpoint or
4809 * evaluate context command.
4810 */
4811 if (xhci->hci_version > 0x95)
4812 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4813 false, false);
4814 else
4815 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4816 true, false);
4817
4818 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4819 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4820
4821 xhci_free_command(xhci, config_cmd);
4822 return ret;
4823}
4824
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004825int xhci_get_frame(struct usb_hcd *hcd)
4826{
4827 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4828 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004829 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004830}
4831
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004832int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4833{
4834 struct xhci_hcd *xhci;
4835 struct device *dev = hcd->self.controller;
4836 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004837
Sarah Sharp1386ff72014-01-31 11:45:02 -08004838 /* Accept arbitrarily long scatter-gather lists */
4839 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08004840
Mathias Nymane2ed5112014-03-07 17:06:57 +02004841 /* support to build packet from discontinuous buffers */
4842 hcd->self.no_sg_constraint = 1;
4843
Hans de Goede19181bc2012-07-04 09:18:02 +02004844 /* XHCI controllers don't stop the ep queue on short packets :| */
4845 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004846
Mathias Nymanb50107b2015-10-01 18:40:38 +03004847 xhci = hcd_to_xhci(hcd);
4848
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004849 if (usb_hcd_is_primary_hcd(hcd)) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004850 xhci->main_hcd = hcd;
4851 /* Mark the first roothub as being USB 2.0.
4852 * The xHCI driver will register the USB 3.0 roothub.
4853 */
4854 hcd->speed = HCD_USB2;
4855 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4856 /*
4857 * USB 2.0 roothub under xHCI has an integrated TT,
4858 * (rate matching hub) as opposed to having an OHCI/UHCI
4859 * companion controller.
4860 */
4861 hcd->has_tt = 1;
4862 } else {
Mathias Nymanb50107b2015-10-01 18:40:38 +03004863 if (xhci->sbrn == 0x31) {
4864 xhci_info(xhci, "Host supports USB 3.1 Enhanced SuperSpeed\n");
4865 hcd->speed = HCD_USB31;
Mathias Nyman2c0e06f2016-01-25 15:30:45 +02004866 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
Mathias Nymanb50107b2015-10-01 18:40:38 +03004867 }
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004868 /* xHCI private pointer was set in xhci_pci_probe for the second
4869 * registered roothub.
4870 */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004871 return 0;
4872 }
4873
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004874 mutex_init(&xhci->mutex);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004875 xhci->cap_regs = hcd->regs;
4876 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004877 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004878 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004879 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004880 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004881 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
4882 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
4883 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
4884 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004885 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004886 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Lu Baolu04abb6d2015-10-01 18:40:31 +03004887 if (xhci->hci_version > 0x100)
4888 xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004889 xhci_print_registers(xhci);
4890
Mathias Nyman757de492016-06-01 18:09:10 +03004891 xhci->quirks |= quirks;
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01004892
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004893 get_quirks(dev, xhci);
4894
George Cherian07f3cb72013-07-01 10:59:12 +05304895 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4896 * success event after a short transfer. This quirk will ignore such
4897 * spurious event.
4898 */
4899 if (xhci->hci_version > 0x96)
4900 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4901
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004902 /* Make sure the HC is halted. */
4903 retval = xhci_halt(xhci);
4904 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03004905 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004906
4907 xhci_dbg(xhci, "Resetting HCD\n");
4908 /* Reset the internal HC memory state and registers. */
4909 retval = xhci_reset(xhci);
4910 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03004911 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004912 xhci_dbg(xhci, "Reset complete\n");
4913
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03004914 /*
4915 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
4916 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
4917 * address memory pointers actually. So, this driver clears the AC64
4918 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
4919 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
4920 */
4921 if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
4922 xhci->hcc_params &= ~BIT(0);
4923
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004924 /* Set dma_mask and coherent_dma_mask to 64-bits,
4925 * if xHC supports 64-bit addressing */
4926 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
4927 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004928 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004929 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Duc Dangfda182d2015-10-09 13:30:13 +03004930 } else {
4931 /*
4932 * This is to avoid error in cases where a 32-bit USB
4933 * controller is used on a 64-bit capable system.
4934 */
4935 retval = dma_set_mask(dev, DMA_BIT_MASK(32));
4936 if (retval)
4937 return retval;
4938 xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
4939 dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004940 }
4941
4942 xhci_dbg(xhci, "Calling HCD init\n");
4943 /* Initialize HCD and host controller data structures. */
4944 retval = xhci_init(hcd);
4945 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03004946 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004947 xhci_dbg(xhci, "Called HCD init\n");
Hans de Goede99705092015-01-16 17:54:01 +02004948
4949 xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%08x\n",
4950 xhci->hcc_params, xhci->hci_version, xhci->quirks);
4951
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004952 return 0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004953}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03004954EXPORT_SYMBOL_GPL(xhci_gen_setup);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004955
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03004956static const struct hc_driver xhci_hc_driver = {
4957 .description = "xhci-hcd",
4958 .product_desc = "xHCI Host Controller",
Yoshihiro Shimoda32479d42015-11-24 13:09:47 +02004959 .hcd_priv_size = sizeof(struct xhci_hcd),
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03004960
4961 /*
4962 * generic hardware linkage
4963 */
4964 .irq = xhci_irq,
4965 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
4966
4967 /*
4968 * basic lifecycle operations
4969 */
4970 .reset = NULL, /* set in xhci_init_driver() */
4971 .start = xhci_run,
4972 .stop = xhci_stop,
4973 .shutdown = xhci_shutdown,
4974
4975 /*
4976 * managing i/o requests and associated device resources
4977 */
4978 .urb_enqueue = xhci_urb_enqueue,
4979 .urb_dequeue = xhci_urb_dequeue,
4980 .alloc_dev = xhci_alloc_dev,
4981 .free_dev = xhci_free_dev,
4982 .alloc_streams = xhci_alloc_streams,
4983 .free_streams = xhci_free_streams,
4984 .add_endpoint = xhci_add_endpoint,
4985 .drop_endpoint = xhci_drop_endpoint,
4986 .endpoint_reset = xhci_endpoint_reset,
4987 .check_bandwidth = xhci_check_bandwidth,
4988 .reset_bandwidth = xhci_reset_bandwidth,
4989 .address_device = xhci_address_device,
4990 .enable_device = xhci_enable_device,
4991 .update_hub_device = xhci_update_hub_device,
4992 .reset_device = xhci_discover_or_reset_device,
4993
4994 /*
4995 * scheduling support
4996 */
4997 .get_frame_number = xhci_get_frame,
4998
4999 /*
5000 * root hub support
5001 */
5002 .hub_control = xhci_hub_control,
5003 .hub_status_data = xhci_hub_status_data,
5004 .bus_suspend = xhci_bus_suspend,
5005 .bus_resume = xhci_bus_resume,
5006
5007 /*
5008 * call back when device connected and addressed
5009 */
5010 .update_device = xhci_update_device,
5011 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
5012 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
5013 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
5014 .find_raw_port_number = xhci_find_raw_port_number,
5015};
5016
Roger Quadroscd33a322015-05-29 17:01:46 +03005017void xhci_init_driver(struct hc_driver *drv,
5018 const struct xhci_driver_overrides *over)
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005019{
Roger Quadroscd33a322015-05-29 17:01:46 +03005020 BUG_ON(!over);
5021
5022 /* Copy the generic table to drv then apply the overrides */
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005023 *drv = xhci_hc_driver;
Roger Quadroscd33a322015-05-29 17:01:46 +03005024
5025 if (over) {
5026 drv->hcd_priv_size += over->extra_priv_size;
5027 if (over->reset)
5028 drv->reset = over->reset;
5029 if (over->start)
5030 drv->start = over->start;
5031 }
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005032}
5033EXPORT_SYMBOL_GPL(xhci_init_driver);
5034
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005035MODULE_DESCRIPTION(DRIVER_DESC);
5036MODULE_AUTHOR(DRIVER_AUTHOR);
5037MODULE_LICENSE("GPL");
5038
5039static int __init xhci_hcd_init(void)
5040{
Sarah Sharp98441972009-05-14 11:44:18 -07005041 /*
5042 * Check the compiler generated sizes of structures that must be laid
5043 * out in specific ways for hardware access.
5044 */
5045 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5046 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5047 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5048 /* xhci_device_control has eight fields, and also
5049 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5050 */
Sarah Sharp98441972009-05-14 11:44:18 -07005051 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5052 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5053 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005054 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
Sarah Sharp98441972009-05-14 11:44:18 -07005055 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5056 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5057 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Oliver Neukum1eaf35e2015-12-03 15:03:34 +01005058
5059 if (usb_disabled())
5060 return -ENODEV;
5061
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005062 return 0;
5063}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005064
5065/*
5066 * If an init function is provided, an exit function must also be provided
5067 * to allow module unload.
5068 */
5069static void __exit xhci_hcd_fini(void) { }
5070
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005071module_init(xhci_hcd_init);
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005072module_exit(xhci_hcd_fini);