blob: e88d692583a5a3171d5f81c687304f32651bc40c [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
Egbert Eich0706f172015-09-23 16:15:27 +0200174/* For display hotplug interrupt */
175static inline void
176i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
177 uint32_t mask,
178 uint32_t bits)
179{
180 uint32_t val;
181
182 assert_spin_locked(&dev_priv->irq_lock);
183 WARN_ON(bits & ~mask);
184
185 val = I915_READ(PORT_HOTPLUG_EN);
186 val &= ~mask;
187 val |= bits;
188 I915_WRITE(PORT_HOTPLUG_EN, val);
189}
190
191/**
192 * i915_hotplug_interrupt_update - update hotplug interrupt enable
193 * @dev_priv: driver private
194 * @mask: bits to update
195 * @bits: bits to enable
196 * NOTE: the HPD enable bits are modified both inside and outside
197 * of an interrupt context. To avoid that read-modify-write cycles
198 * interfer, these bits are protected by a spinlock. Since this
199 * function is usually not called from a context where the lock is
200 * held already, this function acquires the lock itself. A non-locking
201 * version is also available.
202 */
203void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
204 uint32_t mask,
205 uint32_t bits)
206{
207 spin_lock_irq(&dev_priv->irq_lock);
208 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
209 spin_unlock_irq(&dev_priv->irq_lock);
210}
211
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300212/**
213 * ilk_update_display_irq - update DEIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200218void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800221{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 uint32_t new_val;
223
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200224 assert_spin_locked(&dev_priv->irq_lock);
225
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300226 WARN_ON(enabled_irq_mask & ~interrupt_mask);
227
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700228 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300229 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300231 new_val = dev_priv->irq_mask;
232 new_val &= ~interrupt_mask;
233 new_val |= (~enabled_irq_mask & interrupt_mask);
234
235 if (new_val != dev_priv->irq_mask) {
236 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000237 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000238 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800239 }
240}
241
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300242/**
243 * ilk_update_gt_irq - update GTIMR
244 * @dev_priv: driver private
245 * @interrupt_mask: mask of interrupt bits to update
246 * @enabled_irq_mask: mask of interrupt bits to enable
247 */
248static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
249 uint32_t interrupt_mask,
250 uint32_t enabled_irq_mask)
251{
252 assert_spin_locked(&dev_priv->irq_lock);
253
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100254 WARN_ON(enabled_irq_mask & ~interrupt_mask);
255
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700256 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300257 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300259 dev_priv->gt_irq_mask &= ~interrupt_mask;
260 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
261 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
262 POSTING_READ(GTIMR);
263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
268}
269
Daniel Vetter480c8032014-07-16 09:49:40 +0200270void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300271{
272 ilk_update_gt_irq(dev_priv, mask, 0);
273}
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200276{
277 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278}
279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200280static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200281{
282 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283}
284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200285static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200286{
287 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288}
289
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300290/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200291 * snb_update_pm_irq - update GEN6_PMIMR
292 * @dev_priv: driver private
293 * @interrupt_mask: mask of interrupt bits to update
294 * @enabled_irq_mask: mask of interrupt bits to enable
295 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300296static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297 uint32_t interrupt_mask,
298 uint32_t enabled_irq_mask)
299{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300300 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100302 WARN_ON(enabled_irq_mask & ~interrupt_mask);
303
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300304 assert_spin_locked(&dev_priv->irq_lock);
305
Paulo Zanoni605cd252013-08-06 18:57:15 -0300306 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300307 new_val &= ~interrupt_mask;
308 new_val |= (~enabled_irq_mask & interrupt_mask);
309
Paulo Zanoni605cd252013-08-06 18:57:15 -0300310 if (new_val != dev_priv->pm_irq_mask) {
311 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200312 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300314 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300315}
316
Daniel Vetter480c8032014-07-16 09:49:40 +0200317void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300318{
Imre Deak9939fba2014-11-20 23:01:47 +0200319 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
320 return;
321
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300322 snb_update_pm_irq(dev_priv, mask, mask);
323}
324
Imre Deak9939fba2014-11-20 23:01:47 +0200325static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
326 uint32_t mask)
327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Daniel Vetter480c8032014-07-16 09:49:40 +0200331void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
336 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300337}
338
Imre Deak3cc134e2014-11-19 15:30:03 +0200339void gen6_reset_rps_interrupts(struct drm_device *dev)
340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342 i915_reg_t reg = gen6_pm_iir(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +0200343
344 spin_lock_irq(&dev_priv->irq_lock);
345 I915_WRITE(reg, dev_priv->pm_rps_events);
346 I915_WRITE(reg, dev_priv->pm_rps_events);
347 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200348 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200349 spin_unlock_irq(&dev_priv->irq_lock);
350}
351
Imre Deakb900b942014-11-05 20:48:48 +0200352void gen6_enable_rps_interrupts(struct drm_device *dev)
353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200357
Imre Deakb900b942014-11-05 20:48:48 +0200358 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200359 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200360 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200361 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
362 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200363 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200364
Imre Deakb900b942014-11-05 20:48:48 +0200365 spin_unlock_irq(&dev_priv->irq_lock);
366}
367
Imre Deak59d02a12014-12-19 19:33:26 +0200368u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
369{
370 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200371 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200372 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200373 *
374 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200375 */
376 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
377 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
378
379 if (INTEL_INFO(dev_priv)->gen >= 8)
380 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
381
382 return mask;
383}
384
Imre Deakb900b942014-11-05 20:48:48 +0200385void gen6_disable_rps_interrupts(struct drm_device *dev)
386{
387 struct drm_i915_private *dev_priv = dev->dev_private;
388
Imre Deakd4d70aa2014-11-19 15:30:04 +0200389 spin_lock_irq(&dev_priv->irq_lock);
390 dev_priv->rps.interrupts_enabled = false;
391 spin_unlock_irq(&dev_priv->irq_lock);
392
393 cancel_work_sync(&dev_priv->rps.work);
394
Imre Deak9939fba2014-11-20 23:01:47 +0200395 spin_lock_irq(&dev_priv->irq_lock);
396
Imre Deak59d02a12014-12-19 19:33:26 +0200397 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200398
399 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200400 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
401 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200402
403 spin_unlock_irq(&dev_priv->irq_lock);
404
405 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200406}
407
Ben Widawsky09610212014-05-15 20:58:08 +0300408/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200409 * bdw_update_port_irq - update DE port interrupt
410 * @dev_priv: driver private
411 * @interrupt_mask: mask of interrupt bits to update
412 * @enabled_irq_mask: mask of interrupt bits to enable
413 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300414static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
415 uint32_t interrupt_mask,
416 uint32_t enabled_irq_mask)
417{
418 uint32_t new_val;
419 uint32_t old_val;
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
423 WARN_ON(enabled_irq_mask & ~interrupt_mask);
424
425 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
426 return;
427
428 old_val = I915_READ(GEN8_DE_PORT_IMR);
429
430 new_val = old_val;
431 new_val &= ~interrupt_mask;
432 new_val |= (~enabled_irq_mask & interrupt_mask);
433
434 if (new_val != old_val) {
435 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
436 POSTING_READ(GEN8_DE_PORT_IMR);
437 }
438}
439
440/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200441 * bdw_update_pipe_irq - update DE pipe interrupt
442 * @dev_priv: driver private
443 * @pipe: pipe whose interrupt to update
444 * @interrupt_mask: mask of interrupt bits to update
445 * @enabled_irq_mask: mask of interrupt bits to enable
446 */
447void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
448 enum pipe pipe,
449 uint32_t interrupt_mask,
450 uint32_t enabled_irq_mask)
451{
452 uint32_t new_val;
453
454 assert_spin_locked(&dev_priv->irq_lock);
455
456 WARN_ON(enabled_irq_mask & ~interrupt_mask);
457
458 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
459 return;
460
461 new_val = dev_priv->de_irq_mask[pipe];
462 new_val &= ~interrupt_mask;
463 new_val |= (~enabled_irq_mask & interrupt_mask);
464
465 if (new_val != dev_priv->de_irq_mask[pipe]) {
466 dev_priv->de_irq_mask[pipe] = new_val;
467 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
468 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
469 }
470}
471
472/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200473 * ibx_display_interrupt_update - update SDEIMR
474 * @dev_priv: driver private
475 * @interrupt_mask: mask of interrupt bits to update
476 * @enabled_irq_mask: mask of interrupt bits to enable
477 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200478void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
479 uint32_t interrupt_mask,
480 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200481{
482 uint32_t sdeimr = I915_READ(SDEIMR);
483 sdeimr &= ~interrupt_mask;
484 sdeimr |= (~enabled_irq_mask & interrupt_mask);
485
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100486 WARN_ON(enabled_irq_mask & ~interrupt_mask);
487
Daniel Vetterfee884e2013-07-04 23:35:21 +0200488 assert_spin_locked(&dev_priv->irq_lock);
489
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700490 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300491 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300492
Daniel Vetterfee884e2013-07-04 23:35:21 +0200493 I915_WRITE(SDEIMR, sdeimr);
494 POSTING_READ(SDEIMR);
495}
Paulo Zanoni86642812013-04-12 17:57:57 -0300496
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100497static void
Imre Deak755e9012014-02-10 18:42:47 +0200498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800500{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200501 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800503
Daniel Vetterb79480b2013-06-27 17:52:10 +0200504 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200505 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200506
Ville Syrjälä04feced2014-04-03 13:28:33 +0300507 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
508 status_mask & ~PIPESTAT_INT_STATUS_MASK,
509 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
510 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200511 return;
512
513 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak91d181d2014-02-10 18:42:49 +0200516 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
517
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200518 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200519 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200520 I915_WRITE(reg, pipestat);
521 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800522}
523
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100524static void
Imre Deak755e9012014-02-10 18:42:47 +0200525__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
526 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800527{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200528 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200529 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800530
Daniel Vetterb79480b2013-06-27 17:52:10 +0200531 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200532 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200533
Ville Syrjälä04feced2014-04-03 13:28:33 +0300534 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK,
536 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
537 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200538 return;
539
Imre Deak755e9012014-02-10 18:42:47 +0200540 if ((pipestat & enable_mask) == 0)
541 return;
542
Imre Deak91d181d2014-02-10 18:42:49 +0200543 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
544
Imre Deak755e9012014-02-10 18:42:47 +0200545 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200546 I915_WRITE(reg, pipestat);
547 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800548}
549
Imre Deak10c59c52014-02-10 18:42:48 +0200550static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
551{
552 u32 enable_mask = status_mask << 16;
553
554 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300555 * On pipe A we don't support the PSR interrupt yet,
556 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200557 */
558 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
559 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300560 /*
561 * On pipe B and C we don't support the PSR interrupt yet, on pipe
562 * A the same bit is for perf counters which we don't use either.
563 */
564 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
565 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200566
567 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
568 SPRITE0_FLIP_DONE_INT_EN_VLV |
569 SPRITE1_FLIP_DONE_INT_EN_VLV);
570 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
571 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
572 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
573 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
574
575 return enable_mask;
576}
577
Imre Deak755e9012014-02-10 18:42:47 +0200578void
579i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
580 u32 status_mask)
581{
582 u32 enable_mask;
583
Imre Deak10c59c52014-02-10 18:42:48 +0200584 if (IS_VALLEYVIEW(dev_priv->dev))
585 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
586 status_mask);
587 else
588 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200589 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
590}
591
592void
593i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
594 u32 status_mask)
595{
596 u32 enable_mask;
597
Imre Deak10c59c52014-02-10 18:42:48 +0200598 if (IS_VALLEYVIEW(dev_priv->dev))
599 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
600 status_mask);
601 else
602 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200603 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
604}
605
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000606/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300607 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +0200608 * @dev: drm device
Zhao Yakui01c66882009-10-28 05:10:00 +0000609 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300610static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000611{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300612 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300614 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
615 return;
616
Daniel Vetter13321782014-09-15 14:55:29 +0200617 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000618
Imre Deak755e9012014-02-10 18:42:47 +0200619 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300620 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200621 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200622 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000623
Daniel Vetter13321782014-09-15 14:55:29 +0200624 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000625}
626
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300627/*
628 * This timing diagram depicts the video signal in and
629 * around the vertical blanking period.
630 *
631 * Assumptions about the fictitious mode used in this example:
632 * vblank_start >= 3
633 * vsync_start = vblank_start + 1
634 * vsync_end = vblank_start + 2
635 * vtotal = vblank_start + 3
636 *
637 * start of vblank:
638 * latch double buffered registers
639 * increment frame counter (ctg+)
640 * generate start of vblank interrupt (gen4+)
641 * |
642 * | frame start:
643 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
644 * | may be shifted forward 1-3 extra lines via PIPECONF
645 * | |
646 * | | start of vsync:
647 * | | generate vsync interrupt
648 * | | |
649 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
650 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
651 * ----va---> <-----------------vb--------------------> <--------va-------------
652 * | | <----vs-----> |
653 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
654 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
655 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
656 * | | |
657 * last visible pixel first visible pixel
658 * | increment frame counter (gen3/4)
659 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
660 *
661 * x = horizontal active
662 * _ = horizontal blanking
663 * hs = horizontal sync
664 * va = vertical active
665 * vb = vertical blanking
666 * vs = vertical sync
667 * vbs = vblank_start (number)
668 *
669 * Summary:
670 * - most events happen at the start of horizontal sync
671 * - frame start happens at the start of horizontal blank, 1-4 lines
672 * (depending on PIPECONF settings) after the start of vblank
673 * - gen3/4 pixel and frame counter are synchronized with the start
674 * of horizontal active on the first line of vertical active
675 */
676
Thierry Reding88e72712015-09-24 18:35:31 +0200677static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300678{
679 /* Gen2 doesn't have a hardware frame counter */
680 return 0;
681}
682
Keith Packard42f52ef2008-10-18 19:39:29 -0700683/* Called from drm generic code, passed a 'crtc', which
684 * we use as a pipe index
685 */
Thierry Reding88e72712015-09-24 18:35:31 +0200686static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700687{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200689 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300690 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100691 struct intel_crtc *intel_crtc =
692 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200693 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700694
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100695 htotal = mode->crtc_htotal;
696 hsync_start = mode->crtc_hsync_start;
697 vbl_start = mode->crtc_vblank_start;
698 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
699 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300700
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300701 /* Convert to pixel count */
702 vbl_start *= htotal;
703
704 /* Start of vblank event occurs at start of hsync */
705 vbl_start -= htotal - hsync_start;
706
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800707 high_frame = PIPEFRAME(pipe);
708 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100709
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700710 /*
711 * High & low register fields aren't synchronized, so make sure
712 * we get a low value that's stable across two reads of the high
713 * register.
714 */
715 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100716 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300717 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100718 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719 } while (high1 != high2);
720
Chris Wilson5eddb702010-09-11 13:48:45 +0100721 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300722 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100723 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300724
725 /*
726 * The frame counter increments at beginning of active.
727 * Cook up a vblank counter by also checking the pixel
728 * counter against vblank start.
729 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200730 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731}
732
Dave Airlie974e59b2015-10-30 09:45:33 +1000733static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800734{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800736
Ville Syrjälä649636e2015-09-22 19:50:01 +0300737 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800738}
739
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300740/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300741static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
742{
743 struct drm_device *dev = crtc->base.dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200745 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300746 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300747 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300748
Ville Syrjälä80715b22014-05-15 20:23:23 +0300749 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300750 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
751 vtotal /= 2;
752
753 if (IS_GEN2(dev))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300754 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300755 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300756 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300757
758 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700759 * On HSW, the DSL reg (0x70000) appears to return 0 if we
760 * read it just before the start of vblank. So try it again
761 * so we don't accidentally end up spanning a vblank frame
762 * increment, causing the pipe_update_end() code to squak at us.
763 *
764 * The nature of this problem means we can't simply check the ISR
765 * bit and return the vblank start value; nor can we use the scanline
766 * debug register in the transcoder as it appears to have the same
767 * problem. We may need to extend this to include other platforms,
768 * but so far testing only shows the problem on HSW.
769 */
Maarten Lankhorstb2916812015-11-03 08:31:41 +0100770 if (HAS_DDI(dev) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700771 int i, temp;
772
773 for (i = 0; i < 100; i++) {
774 udelay(1);
775 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
776 DSL_LINEMASK_GEN3;
777 if (temp != position) {
778 position = temp;
779 break;
780 }
781 }
782 }
783
784 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300785 * See update_scanline_offset() for the details on the
786 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300788 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300789}
790
Thierry Reding88e72712015-09-24 18:35:31 +0200791static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e452013-10-28 20:50:48 +0200792 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300793 ktime_t *stime, ktime_t *etime,
794 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300796 struct drm_i915_private *dev_priv = dev->dev_private;
797 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300799 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300800 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100801 bool in_vbl = true;
802 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100803 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200805 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100806 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800807 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808 return 0;
809 }
810
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300811 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300812 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300813 vtotal = mode->crtc_vtotal;
814 vbl_start = mode->crtc_vblank_start;
815 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100816
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200817 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
818 vbl_start = DIV_ROUND_UP(vbl_start, 2);
819 vbl_end /= 2;
820 vtotal /= 2;
821 }
822
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300823 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
824
Mario Kleinerad3543e2013-10-30 05:13:08 +0100825 /*
826 * Lock uncore.lock, as we will do multiple timing critical raw
827 * register reads, potentially with preemption disabled, so the
828 * following code must not block on uncore.lock.
829 */
830 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300831
Mario Kleinerad3543e2013-10-30 05:13:08 +0100832 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
833
834 /* Get optional system timestamp before query. */
835 if (stime)
836 *stime = ktime_get();
837
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300838 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100839 /* No obvious pixelcount register. Only query vertical
840 * scanout position from Display scan line register.
841 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300842 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 } else {
844 /* Have access to pixelcount since start of frame.
845 * We can split this into vertical and horizontal
846 * scanout position.
847 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300848 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100849
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300850 /* convert to pixel counts */
851 vbl_start *= htotal;
852 vbl_end *= htotal;
853 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300854
855 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300856 * In interlaced modes, the pixel counter counts all pixels,
857 * so one field will have htotal more pixels. In order to avoid
858 * the reported position from jumping backwards when the pixel
859 * counter is beyond the length of the shorter field, just
860 * clamp the position the length of the shorter field. This
861 * matches how the scanline counter based position works since
862 * the scanline counter doesn't count the two half lines.
863 */
864 if (position >= vtotal)
865 position = vtotal - 1;
866
867 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868 * Start of vblank interrupt is triggered at start of hsync,
869 * just prior to the first active line of vblank. However we
870 * consider lines to start at the leading edge of horizontal
871 * active. So, should we get here before we've crossed into
872 * the horizontal active of the first line in vblank, we would
873 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
874 * always add htotal-hsync_start to the current pixel position.
875 */
876 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300877 }
878
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879 /* Get optional system timestamp after query. */
880 if (etime)
881 *etime = ktime_get();
882
883 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
884
885 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 in_vbl = position >= vbl_start && position < vbl_end;
888
889 /*
890 * While in vblank, position will be negative
891 * counting up towards 0 at vbl_end. And outside
892 * vblank, position will be positive counting
893 * up since vbl_end.
894 */
895 if (position >= vbl_start)
896 position -= vbl_end;
897 else
898 position += vtotal - vbl_end;
899
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300900 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300901 *vpos = position;
902 *hpos = 0;
903 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904 *vpos = position / htotal;
905 *hpos = position - (*vpos * htotal);
906 }
907
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100908 /* In vblank? */
909 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200910 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100911
912 return ret;
913}
914
Ville Syrjäläa225f072014-04-29 13:35:45 +0300915int intel_get_crtc_scanline(struct intel_crtc *crtc)
916{
917 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918 unsigned long irqflags;
919 int position;
920
921 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
922 position = __intel_get_crtc_scanline(crtc);
923 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924
925 return position;
926}
927
Thierry Reding88e72712015-09-24 18:35:31 +0200928static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 int *max_error,
930 struct timeval *vblank_time,
931 unsigned flags)
932{
Chris Wilson4041b852011-01-22 10:07:56 +0000933 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100934
Thierry Reding88e72712015-09-24 18:35:31 +0200935 if (pipe >= INTEL_INFO(dev)->num_pipes) {
936 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100937 return -EINVAL;
938 }
939
940 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000941 crtc = intel_get_crtc_for_pipe(dev, pipe);
942 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200943 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000944 return -EINVAL;
945 }
946
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200947 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200948 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000949 return -EBUSY;
950 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100951
952 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000953 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
954 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200955 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956}
957
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200958static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800959{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300960 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000961 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200962 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200963
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200964 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200966 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
967
Daniel Vetter20e4d402012-08-08 23:35:39 +0200968 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200969
Jesse Barnes7648fa92010-05-20 14:28:11 -0700970 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000971 busy_up = I915_READ(RCPREVBSYTUPAVG);
972 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800973 max_avg = I915_READ(RCBMAXAVG);
974 min_avg = I915_READ(RCBMINAVG);
975
976 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000977 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200978 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
979 new_delay = dev_priv->ips.cur_delay - 1;
980 if (new_delay < dev_priv->ips.max_delay)
981 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000982 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200983 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
984 new_delay = dev_priv->ips.cur_delay + 1;
985 if (new_delay > dev_priv->ips.min_delay)
986 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987 }
988
Jesse Barnes7648fa92010-05-20 14:28:11 -0700989 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200990 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200992 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200993
Jesse Barnesf97108d2010-01-29 11:27:07 -0800994 return;
995}
996
Chris Wilson74cdb332015-04-07 16:21:05 +0100997static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100998{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100999 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001000 return;
1001
John Harrisonbcfcc8b2014-12-05 13:49:36 +00001002 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001003
Chris Wilson549f7362010-10-19 11:19:32 +01001004 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001005}
1006
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007static void vlv_c0_read(struct drm_i915_private *dev_priv,
1008 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001009{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001010 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1011 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1012 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001013}
1014
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001015static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1016 const struct intel_rps_ei *old,
1017 const struct intel_rps_ei *now,
1018 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001019{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001020 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001021 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001022
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001023 if (old->cz_clock == 0)
1024 return false;
Deepak S31685c22014-07-03 17:33:01 -04001025
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001026 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1027 mul <<= 8;
1028
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001029 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001030 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001031
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001032 /* Workload can be split between render + media, e.g. SwapBuffers
1033 * being blitted in X after being rendered in mesa. To account for
1034 * this we need to combine both engines into our activity counter.
1035 */
1036 c0 = now->render_c0 - old->render_c0;
1037 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001038 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001039
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040 return c0 >= time;
1041}
Deepak S31685c22014-07-03 17:33:01 -04001042
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001043void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1044{
1045 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1046 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001047}
1048
1049static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1050{
1051 struct intel_rps_ei now;
1052 u32 events = 0;
1053
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001054 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001055 return 0;
1056
1057 vlv_c0_read(dev_priv, &now);
1058 if (now.cz_clock == 0)
1059 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001060
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001061 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1062 if (!vlv_c0_above(dev_priv,
1063 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001064 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001065 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1066 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001067 }
1068
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001069 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1070 if (vlv_c0_above(dev_priv,
1071 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001072 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001073 events |= GEN6_PM_RP_UP_THRESHOLD;
1074 dev_priv->rps.up_ei = now;
1075 }
1076
1077 return events;
Deepak S31685c22014-07-03 17:33:01 -04001078}
1079
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001080static bool any_waiters(struct drm_i915_private *dev_priv)
1081{
1082 struct intel_engine_cs *ring;
1083 int i;
1084
1085 for_each_ring(ring, dev_priv, i)
1086 if (ring->irq_refcount)
1087 return true;
1088
1089 return false;
1090}
1091
Ben Widawsky4912d042011-04-25 11:25:20 -07001092static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001094 struct drm_i915_private *dev_priv =
1095 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001096 bool client_boost;
1097 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001098 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001099
Daniel Vetter59cdb632013-07-04 23:35:28 +02001100 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001101 /* Speed up work cancelation during disabling rps interrupts. */
1102 if (!dev_priv->rps.interrupts_enabled) {
1103 spin_unlock_irq(&dev_priv->irq_lock);
1104 return;
1105 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001106 pm_iir = dev_priv->rps.pm_iir;
1107 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001108 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1109 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001110 client_boost = dev_priv->rps.client_boost;
1111 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001112 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001113
Paulo Zanoni60611c12013-08-15 11:50:01 -03001114 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301115 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001116
Chris Wilson8d3afd72015-05-21 21:01:47 +01001117 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001118 return;
1119
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001120 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001121
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001122 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1123
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001124 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001125 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001126 min = dev_priv->rps.min_freq_softlimit;
1127 max = dev_priv->rps.max_freq_softlimit;
1128
1129 if (client_boost) {
1130 new_delay = dev_priv->rps.max_freq_softlimit;
1131 adj = 0;
1132 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001133 if (adj > 0)
1134 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001135 else /* CHV needs even encode values */
1136 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001137 /*
1138 * For better performance, jump directly
1139 * to RPe if we're below it.
1140 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001141 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001142 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001143 adj = 0;
1144 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001145 } else if (any_waiters(dev_priv)) {
1146 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001147 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001148 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1149 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001150 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001151 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001152 adj = 0;
1153 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1154 if (adj < 0)
1155 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001156 else /* CHV needs even encode values */
1157 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001158 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001159 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001160 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001161
Chris Wilsonedcf2842015-04-07 16:20:29 +01001162 dev_priv->rps.last_adj = adj;
1163
Ben Widawsky79249632012-09-07 19:43:42 -07001164 /* sysfs frequency interfaces may have snuck in while servicing the
1165 * interrupt
1166 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001167 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001168 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301169
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001170 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001171
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001172 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001173}
1174
Ben Widawskye3689192012-05-25 16:56:22 -07001175
1176/**
1177 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1178 * occurred.
1179 * @work: workqueue struct
1180 *
1181 * Doesn't actually do anything except notify userspace. As a consequence of
1182 * this event, userspace should try to remap the bad rows since statistically
1183 * it is likely the same row is more likely to go bad again.
1184 */
1185static void ivybridge_parity_work(struct work_struct *work)
1186{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001187 struct drm_i915_private *dev_priv =
1188 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001189 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001190 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001191 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001192 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001193
1194 /* We must turn off DOP level clock gating to access the L3 registers.
1195 * In order to prevent a get/put style interface, acquire struct mutex
1196 * any time we access those registers.
1197 */
1198 mutex_lock(&dev_priv->dev->struct_mutex);
1199
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001200 /* If we've screwed up tracking, just let the interrupt fire again */
1201 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1202 goto out;
1203
Ben Widawskye3689192012-05-25 16:56:22 -07001204 misccpctl = I915_READ(GEN7_MISCCPCTL);
1205 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1206 POSTING_READ(GEN7_MISCCPCTL);
1207
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001208 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001209 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001210
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001211 slice--;
1212 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1213 break;
1214
1215 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1216
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001217 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218
1219 error_status = I915_READ(reg);
1220 row = GEN7_PARITY_ERROR_ROW(error_status);
1221 bank = GEN7_PARITY_ERROR_BANK(error_status);
1222 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1223
1224 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1225 POSTING_READ(reg);
1226
1227 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1228 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1229 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1230 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1231 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1232 parity_event[5] = NULL;
1233
Dave Airlie5bdebb12013-10-11 14:07:25 +10001234 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235 KOBJ_CHANGE, parity_event);
1236
1237 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1238 slice, row, bank, subbank);
1239
1240 kfree(parity_event[4]);
1241 kfree(parity_event[3]);
1242 kfree(parity_event[2]);
1243 kfree(parity_event[1]);
1244 }
Ben Widawskye3689192012-05-25 16:56:22 -07001245
1246 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1247
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248out:
1249 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001250 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001251 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001252 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001253
1254 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001255}
1256
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001257static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001258{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001259 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001260
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001261 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001262 return;
1263
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001264 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001265 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001266 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001267
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001268 iir &= GT_PARITY_ERROR(dev);
1269 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1270 dev_priv->l3_parity.which_slice |= 1 << 1;
1271
1272 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1273 dev_priv->l3_parity.which_slice |= 1 << 0;
1274
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001275 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001276}
1277
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001278static void ilk_gt_irq_handler(struct drm_device *dev,
1279 struct drm_i915_private *dev_priv,
1280 u32 gt_iir)
1281{
1282 if (gt_iir &
1283 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001284 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001285 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001286 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001287}
1288
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001289static void snb_gt_irq_handler(struct drm_device *dev,
1290 struct drm_i915_private *dev_priv,
1291 u32 gt_iir)
1292{
1293
Ben Widawskycc609d52013-05-28 19:22:29 -07001294 if (gt_iir &
1295 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001296 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001297 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001298 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001299 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001300 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001301
Ben Widawskycc609d52013-05-28 19:22:29 -07001302 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1303 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001304 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1305 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001306
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001307 if (gt_iir & GT_PARITY_ERROR(dev))
1308 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001309}
1310
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001311static __always_inline void
Daniel Vettere4ba99b2015-10-21 10:20:33 +02001312gen8_cs_irq_handler(struct intel_engine_cs *ring, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001313{
1314 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1315 notify_ring(ring);
1316 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1317 intel_lrc_irq_handler(ring);
1318}
1319
Chris Wilson74cdb332015-04-07 16:21:05 +01001320static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001321 u32 master_ctl)
1322{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001323 irqreturn_t ret = IRQ_NONE;
1324
1325 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001326 u32 iir = I915_READ_FW(GEN8_GT_IIR(0));
1327 if (iir) {
1328 I915_WRITE_FW(GEN8_GT_IIR(0), iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001329 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001330
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001331 gen8_cs_irq_handler(&dev_priv->ring[RCS],
1332 iir, GEN8_RCS_IRQ_SHIFT);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001333
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001334 gen8_cs_irq_handler(&dev_priv->ring[BCS],
1335 iir, GEN8_BCS_IRQ_SHIFT);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001336 } else
1337 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1338 }
1339
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001340 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001341 u32 iir = I915_READ_FW(GEN8_GT_IIR(1));
1342 if (iir) {
1343 I915_WRITE_FW(GEN8_GT_IIR(1), iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001344 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001345
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001346 gen8_cs_irq_handler(&dev_priv->ring[VCS],
1347 iir, GEN8_VCS1_IRQ_SHIFT);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001348
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001349 gen8_cs_irq_handler(&dev_priv->ring[VCS2],
1350 iir, GEN8_VCS2_IRQ_SHIFT);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001351 } else
1352 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1353 }
1354
Chris Wilson74cdb332015-04-07 16:21:05 +01001355 if (master_ctl & GEN8_GT_VECS_IRQ) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001356 u32 iir = I915_READ_FW(GEN8_GT_IIR(3));
1357 if (iir) {
1358 I915_WRITE_FW(GEN8_GT_IIR(3), iir);
Chris Wilson74cdb332015-04-07 16:21:05 +01001359 ret = IRQ_HANDLED;
1360
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001361 gen8_cs_irq_handler(&dev_priv->ring[VECS],
1362 iir, GEN8_VECS_IRQ_SHIFT);
Chris Wilson74cdb332015-04-07 16:21:05 +01001363 } else
1364 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1365 }
1366
Ben Widawsky09610212014-05-15 20:58:08 +03001367 if (master_ctl & GEN8_GT_PM_IRQ) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001368 u32 iir = I915_READ_FW(GEN8_GT_IIR(2));
1369 if (iir & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001370 I915_WRITE_FW(GEN8_GT_IIR(2),
Nick Hoath5dd280b2015-10-20 10:23:51 +01001371 iir & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001372 ret = IRQ_HANDLED;
Nick Hoath5dd280b2015-10-20 10:23:51 +01001373 gen6_rps_irq_handler(dev_priv, iir);
Ben Widawsky09610212014-05-15 20:58:08 +03001374 } else
1375 DRM_ERROR("The master control interrupt lied (PM)!\n");
1376 }
1377
Ben Widawskyabd58f02013-11-02 21:07:09 -07001378 return ret;
1379}
1380
Imre Deak63c88d22015-07-20 14:43:39 -07001381static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1382{
1383 switch (port) {
1384 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001385 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001386 case PORT_B:
1387 return val & PORTB_HOTPLUG_LONG_DETECT;
1388 case PORT_C:
1389 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001390 default:
1391 return false;
1392 }
1393}
1394
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001395static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1396{
1397 switch (port) {
1398 case PORT_E:
1399 return val & PORTE_HOTPLUG_LONG_DETECT;
1400 default:
1401 return false;
1402 }
1403}
1404
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001405static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1406{
1407 switch (port) {
1408 case PORT_A:
1409 return val & PORTA_HOTPLUG_LONG_DETECT;
1410 case PORT_B:
1411 return val & PORTB_HOTPLUG_LONG_DETECT;
1412 case PORT_C:
1413 return val & PORTC_HOTPLUG_LONG_DETECT;
1414 case PORT_D:
1415 return val & PORTD_HOTPLUG_LONG_DETECT;
1416 default:
1417 return false;
1418 }
1419}
1420
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001421static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1422{
1423 switch (port) {
1424 case PORT_A:
1425 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1426 default:
1427 return false;
1428 }
1429}
1430
Jani Nikula676574d2015-05-28 15:43:53 +03001431static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001432{
1433 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001434 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001435 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001436 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001437 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001438 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001439 return val & PORTD_HOTPLUG_LONG_DETECT;
1440 default:
1441 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001442 }
1443}
1444
Jani Nikula676574d2015-05-28 15:43:53 +03001445static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001446{
1447 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001448 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001449 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001450 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001451 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001452 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001453 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1454 default:
1455 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001456 }
1457}
1458
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001459/*
1460 * Get a bit mask of pins that have triggered, and which ones may be long.
1461 * This can be called multiple times with the same masks to accumulate
1462 * hotplug detection results from several registers.
1463 *
1464 * Note that the caller is expected to zero out the masks initially.
1465 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001466static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001467 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001468 const u32 hpd[HPD_NUM_PINS],
1469 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001470{
Jani Nikula8c841e52015-06-18 13:06:17 +03001471 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001472 int i;
1473
Jani Nikula676574d2015-05-28 15:43:53 +03001474 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001475 if ((hpd[i] & hotplug_trigger) == 0)
1476 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001477
Jani Nikula8c841e52015-06-18 13:06:17 +03001478 *pin_mask |= BIT(i);
1479
Imre Deakcc24fcd2015-07-21 15:32:45 -07001480 if (!intel_hpd_pin_to_port(i, &port))
1481 continue;
1482
Imre Deakfd63e2a2015-07-21 15:32:44 -07001483 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001484 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001485 }
1486
1487 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1488 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1489
1490}
1491
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001492static void gmbus_irq_handler(struct drm_device *dev)
1493{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001494 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001495
Daniel Vetter28c70f12012-12-01 13:53:45 +01001496 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001497}
1498
Daniel Vetterce99c252012-12-01 13:53:47 +01001499static void dp_aux_irq_handler(struct drm_device *dev)
1500{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001501 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001502
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001503 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001504}
1505
Shuang He8bf1e9f2013-10-15 18:55:27 +01001506#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001507static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1508 uint32_t crc0, uint32_t crc1,
1509 uint32_t crc2, uint32_t crc3,
1510 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001511{
1512 struct drm_i915_private *dev_priv = dev->dev_private;
1513 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1514 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001515 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001516
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001517 spin_lock(&pipe_crc->lock);
1518
Damien Lespiau0c912c72013-10-15 18:55:37 +01001519 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001520 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001521 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001522 return;
1523 }
1524
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001525 head = pipe_crc->head;
1526 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001527
1528 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001529 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001530 DRM_ERROR("CRC buffer overflowing\n");
1531 return;
1532 }
1533
1534 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001535
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001536 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001537 entry->crc[0] = crc0;
1538 entry->crc[1] = crc1;
1539 entry->crc[2] = crc2;
1540 entry->crc[3] = crc3;
1541 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001542
1543 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001544 pipe_crc->head = head;
1545
1546 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001547
1548 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001549}
Daniel Vetter277de952013-10-18 16:37:07 +02001550#else
1551static inline void
1552display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1553 uint32_t crc0, uint32_t crc1,
1554 uint32_t crc2, uint32_t crc3,
1555 uint32_t crc4) {}
1556#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001557
Daniel Vetter277de952013-10-18 16:37:07 +02001558
1559static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001560{
1561 struct drm_i915_private *dev_priv = dev->dev_private;
1562
Daniel Vetter277de952013-10-18 16:37:07 +02001563 display_pipe_crc_irq_handler(dev, pipe,
1564 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1565 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001566}
1567
Daniel Vetter277de952013-10-18 16:37:07 +02001568static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001569{
1570 struct drm_i915_private *dev_priv = dev->dev_private;
1571
Daniel Vetter277de952013-10-18 16:37:07 +02001572 display_pipe_crc_irq_handler(dev, pipe,
1573 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1574 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1575 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1576 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1577 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001578}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001579
Daniel Vetter277de952013-10-18 16:37:07 +02001580static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001581{
1582 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001583 uint32_t res1, res2;
1584
1585 if (INTEL_INFO(dev)->gen >= 3)
1586 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1587 else
1588 res1 = 0;
1589
1590 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1591 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1592 else
1593 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001594
Daniel Vetter277de952013-10-18 16:37:07 +02001595 display_pipe_crc_irq_handler(dev, pipe,
1596 I915_READ(PIPE_CRC_RES_RED(pipe)),
1597 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1598 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1599 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001600}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001601
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001602/* The RPS events need forcewake, so we add them to a work queue and mask their
1603 * IMR bits until the work is done. Other interrupts can be processed without
1604 * the work queue. */
1605static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001606{
Deepak Sa6706b42014-03-15 20:23:22 +05301607 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001608 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001609 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001610 if (dev_priv->rps.interrupts_enabled) {
1611 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1612 queue_work(dev_priv->wq, &dev_priv->rps.work);
1613 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001614 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001615 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001616
Imre Deakc9a9a262014-11-05 20:48:37 +02001617 if (INTEL_INFO(dev_priv)->gen >= 8)
1618 return;
1619
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001620 if (HAS_VEBOX(dev_priv->dev)) {
1621 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001622 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001623
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001624 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1625 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001626 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001627}
1628
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001629static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1630{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001631 if (!drm_handle_vblank(dev, pipe))
1632 return false;
1633
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001634 return true;
1635}
1636
Imre Deakc1874ed2014-02-04 21:35:46 +02001637static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1638{
1639 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001640 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001641 int pipe;
1642
Imre Deak58ead0d2014-02-04 21:35:47 +02001643 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001644 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001645 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001646 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001647
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001648 /*
1649 * PIPESTAT bits get signalled even when the interrupt is
1650 * disabled with the mask bits, and some of the status bits do
1651 * not generate interrupts at all (like the underrun bit). Hence
1652 * we need to be careful that we only handle what we want to
1653 * handle.
1654 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001655
1656 /* fifo underruns are filterered in the underrun handler. */
1657 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001658
1659 switch (pipe) {
1660 case PIPE_A:
1661 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1662 break;
1663 case PIPE_B:
1664 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1665 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001666 case PIPE_C:
1667 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1668 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001669 }
1670 if (iir & iir_bit)
1671 mask |= dev_priv->pipestat_irq_mask[pipe];
1672
1673 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001674 continue;
1675
1676 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001677 mask |= PIPESTAT_INT_ENABLE_MASK;
1678 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001679
1680 /*
1681 * Clear the PIPE*STAT regs before the IIR
1682 */
Imre Deak91d181d2014-02-10 18:42:49 +02001683 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1684 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001685 I915_WRITE(reg, pipe_stats[pipe]);
1686 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001687 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001688
Damien Lespiau055e3932014-08-18 13:49:10 +01001689 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001690 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1691 intel_pipe_handle_vblank(dev, pipe))
1692 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001693
Imre Deak579a9b02014-02-04 21:35:48 +02001694 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001695 intel_prepare_page_flip(dev, pipe);
1696 intel_finish_page_flip(dev, pipe);
1697 }
1698
1699 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1700 i9xx_pipe_crc_irq_handler(dev, pipe);
1701
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001702 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1703 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001704 }
1705
1706 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1707 gmbus_irq_handler(dev);
1708}
1709
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001710static void i9xx_hpd_irq_handler(struct drm_device *dev)
1711{
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001714 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001715
Jani Nikula0d2e4292015-05-27 15:03:39 +03001716 if (!hotplug_status)
1717 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001718
Jani Nikula0d2e4292015-05-27 15:03:39 +03001719 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1720 /*
1721 * Make sure hotplug status is cleared before we clear IIR, or else we
1722 * may miss hotplug events.
1723 */
1724 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001725
Jani Nikula0d2e4292015-05-27 15:03:39 +03001726 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1727 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001728
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001729 if (hotplug_trigger) {
1730 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1731 hotplug_trigger, hpd_status_g4x,
1732 i9xx_port_hotplug_long_detect);
1733
1734 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1735 }
Jani Nikula369712e2015-05-27 15:03:40 +03001736
1737 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1738 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001739 } else {
1740 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001741
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001742 if (hotplug_trigger) {
1743 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001744 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001745 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001746 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1747 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001748 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001749}
1750
Daniel Vetterff1f5252012-10-02 15:10:55 +02001751static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001752{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001753 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001755 u32 iir, gt_iir, pm_iir;
1756 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001757
Imre Deak2dd2a882015-02-24 11:14:30 +02001758 if (!intel_irqs_enabled(dev_priv))
1759 return IRQ_NONE;
1760
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001761 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001762 /* Find, clear, then process each source of interrupt */
1763
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001764 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001765 if (gt_iir)
1766 I915_WRITE(GTIIR, gt_iir);
1767
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001768 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001769 if (pm_iir)
1770 I915_WRITE(GEN6_PMIIR, pm_iir);
1771
1772 iir = I915_READ(VLV_IIR);
1773 if (iir) {
1774 /* Consume port before clearing IIR or we'll miss events */
1775 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1776 i9xx_hpd_irq_handler(dev);
1777 I915_WRITE(VLV_IIR, iir);
1778 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001779
1780 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1781 goto out;
1782
1783 ret = IRQ_HANDLED;
1784
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001785 if (gt_iir)
1786 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001787 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001788 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001789 /* Call regardless, as some status bits might not be
1790 * signalled in iir */
1791 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001792 }
1793
1794out:
1795 return ret;
1796}
1797
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001798static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1799{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001800 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001801 struct drm_i915_private *dev_priv = dev->dev_private;
1802 u32 master_ctl, iir;
1803 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001804
Imre Deak2dd2a882015-02-24 11:14:30 +02001805 if (!intel_irqs_enabled(dev_priv))
1806 return IRQ_NONE;
1807
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001808 for (;;) {
1809 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1810 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001811
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001812 if (master_ctl == 0 && iir == 0)
1813 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001814
Oscar Mateo27b6c122014-06-16 16:11:00 +01001815 ret = IRQ_HANDLED;
1816
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001817 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001818
Oscar Mateo27b6c122014-06-16 16:11:00 +01001819 /* Find, clear, then process each source of interrupt */
1820
1821 if (iir) {
1822 /* Consume port before clearing IIR or we'll miss events */
1823 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1824 i9xx_hpd_irq_handler(dev);
1825 I915_WRITE(VLV_IIR, iir);
1826 }
1827
Chris Wilson74cdb332015-04-07 16:21:05 +01001828 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001829
Oscar Mateo27b6c122014-06-16 16:11:00 +01001830 /* Call regardless, as some status bits might not be
1831 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001832 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001833
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001834 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1835 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001836 }
1837
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001838 return ret;
1839}
1840
Ville Syrjälä40e56412015-08-27 23:56:10 +03001841static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1842 const u32 hpd[HPD_NUM_PINS])
1843{
1844 struct drm_i915_private *dev_priv = to_i915(dev);
1845 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1846
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001847 /*
1848 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1849 * unless we touch the hotplug register, even if hotplug_trigger is
1850 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1851 * errors.
1852 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03001853 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001854 if (!hotplug_trigger) {
1855 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1856 PORTD_HOTPLUG_STATUS_MASK |
1857 PORTC_HOTPLUG_STATUS_MASK |
1858 PORTB_HOTPLUG_STATUS_MASK;
1859 dig_hotplug_reg &= ~mask;
1860 }
1861
Ville Syrjälä40e56412015-08-27 23:56:10 +03001862 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001863 if (!hotplug_trigger)
1864 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03001865
1866 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1867 dig_hotplug_reg, hpd,
1868 pch_port_hotplug_long_detect);
1869
1870 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1871}
1872
Adam Jackson23e81d62012-06-06 15:45:44 -04001873static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001874{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001875 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001876 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001877 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001878
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001879 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001880
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001881 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1882 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1883 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001884 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001885 port_name(port));
1886 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001887
Daniel Vetterce99c252012-12-01 13:53:47 +01001888 if (pch_iir & SDE_AUX_MASK)
1889 dp_aux_irq_handler(dev);
1890
Jesse Barnes776ad802011-01-04 15:09:39 -08001891 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001892 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001893
1894 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1895 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1896
1897 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1898 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1899
1900 if (pch_iir & SDE_POISON)
1901 DRM_ERROR("PCH poison interrupt\n");
1902
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001903 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001904 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001905 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1906 pipe_name(pipe),
1907 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001908
1909 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1910 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1911
1912 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1913 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1914
Jesse Barnes776ad802011-01-04 15:09:39 -08001915 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001916 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001917
1918 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001919 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001920}
1921
1922static void ivb_err_int_handler(struct drm_device *dev)
1923{
1924 struct drm_i915_private *dev_priv = dev->dev_private;
1925 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001926 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001927
Paulo Zanonide032bf2013-04-12 17:57:58 -03001928 if (err_int & ERR_INT_POISON)
1929 DRM_ERROR("Poison interrupt\n");
1930
Damien Lespiau055e3932014-08-18 13:49:10 +01001931 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001932 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1933 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001934
Daniel Vetter5a69b892013-10-16 22:55:52 +02001935 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1936 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001937 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001938 else
Daniel Vetter277de952013-10-18 16:37:07 +02001939 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001940 }
1941 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001942
Paulo Zanoni86642812013-04-12 17:57:57 -03001943 I915_WRITE(GEN7_ERR_INT, err_int);
1944}
1945
1946static void cpt_serr_int_handler(struct drm_device *dev)
1947{
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 u32 serr_int = I915_READ(SERR_INT);
1950
Paulo Zanonide032bf2013-04-12 17:57:58 -03001951 if (serr_int & SERR_INT_POISON)
1952 DRM_ERROR("PCH poison interrupt\n");
1953
Paulo Zanoni86642812013-04-12 17:57:57 -03001954 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001955 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001956
1957 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001958 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001959
1960 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001961 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001962
1963 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001964}
1965
Adam Jackson23e81d62012-06-06 15:45:44 -04001966static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1967{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001968 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001969 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001970 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001971
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001972 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001973
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001974 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1975 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1976 SDE_AUDIO_POWER_SHIFT_CPT);
1977 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1978 port_name(port));
1979 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001980
1981 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001982 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001983
1984 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001985 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001986
1987 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1988 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1989
1990 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1991 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1992
1993 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001994 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001995 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1996 pipe_name(pipe),
1997 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001998
1999 if (pch_iir & SDE_ERROR_CPT)
2000 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002001}
2002
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002003static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
2004{
2005 struct drm_i915_private *dev_priv = dev->dev_private;
2006 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2007 ~SDE_PORTE_HOTPLUG_SPT;
2008 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2009 u32 pin_mask = 0, long_mask = 0;
2010
2011 if (hotplug_trigger) {
2012 u32 dig_hotplug_reg;
2013
2014 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2015 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2016
2017 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2018 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002019 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002020 }
2021
2022 if (hotplug2_trigger) {
2023 u32 dig_hotplug_reg;
2024
2025 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2026 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2027
2028 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2029 dig_hotplug_reg, hpd_spt,
2030 spt_port_hotplug2_long_detect);
2031 }
2032
2033 if (pin_mask)
2034 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2035
2036 if (pch_iir & SDE_GMBUS_CPT)
2037 gmbus_irq_handler(dev);
2038}
2039
Ville Syrjälä40e56412015-08-27 23:56:10 +03002040static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2041 const u32 hpd[HPD_NUM_PINS])
2042{
2043 struct drm_i915_private *dev_priv = to_i915(dev);
2044 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2045
2046 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2047 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2048
2049 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2050 dig_hotplug_reg, hpd,
2051 ilk_port_hotplug_long_detect);
2052
2053 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2054}
2055
Paulo Zanonic008bc62013-07-12 16:35:10 -03002056static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2057{
2058 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002059 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002060 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2061
Ville Syrjälä40e56412015-08-27 23:56:10 +03002062 if (hotplug_trigger)
2063 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002064
2065 if (de_iir & DE_AUX_CHANNEL_A)
2066 dp_aux_irq_handler(dev);
2067
2068 if (de_iir & DE_GSE)
2069 intel_opregion_asle_intr(dev);
2070
Paulo Zanonic008bc62013-07-12 16:35:10 -03002071 if (de_iir & DE_POISON)
2072 DRM_ERROR("Poison interrupt\n");
2073
Damien Lespiau055e3932014-08-18 13:49:10 +01002074 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002075 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2076 intel_pipe_handle_vblank(dev, pipe))
2077 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002078
Daniel Vetter40da17c22013-10-21 18:04:36 +02002079 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002080 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002081
Daniel Vetter40da17c22013-10-21 18:04:36 +02002082 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2083 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002084
Daniel Vetter40da17c22013-10-21 18:04:36 +02002085 /* plane/pipes map 1:1 on ilk+ */
2086 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2087 intel_prepare_page_flip(dev, pipe);
2088 intel_finish_page_flip_plane(dev, pipe);
2089 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002090 }
2091
2092 /* check event from PCH */
2093 if (de_iir & DE_PCH_EVENT) {
2094 u32 pch_iir = I915_READ(SDEIIR);
2095
2096 if (HAS_PCH_CPT(dev))
2097 cpt_irq_handler(dev, pch_iir);
2098 else
2099 ibx_irq_handler(dev, pch_iir);
2100
2101 /* should clear PCH hotplug event before clear CPU irq */
2102 I915_WRITE(SDEIIR, pch_iir);
2103 }
2104
2105 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2106 ironlake_rps_change_irq_handler(dev);
2107}
2108
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002109static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2110{
2111 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002112 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002113 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2114
Ville Syrjälä40e56412015-08-27 23:56:10 +03002115 if (hotplug_trigger)
2116 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002117
2118 if (de_iir & DE_ERR_INT_IVB)
2119 ivb_err_int_handler(dev);
2120
2121 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2122 dp_aux_irq_handler(dev);
2123
2124 if (de_iir & DE_GSE_IVB)
2125 intel_opregion_asle_intr(dev);
2126
Damien Lespiau055e3932014-08-18 13:49:10 +01002127 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002128 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2129 intel_pipe_handle_vblank(dev, pipe))
2130 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002131
2132 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002133 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2134 intel_prepare_page_flip(dev, pipe);
2135 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002136 }
2137 }
2138
2139 /* check event from PCH */
2140 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2141 u32 pch_iir = I915_READ(SDEIIR);
2142
2143 cpt_irq_handler(dev, pch_iir);
2144
2145 /* clear PCH hotplug event before clear CPU irq */
2146 I915_WRITE(SDEIIR, pch_iir);
2147 }
2148}
2149
Oscar Mateo72c90f62014-06-16 16:10:57 +01002150/*
2151 * To handle irqs with the minimum potential races with fresh interrupts, we:
2152 * 1 - Disable Master Interrupt Control.
2153 * 2 - Find the source(s) of the interrupt.
2154 * 3 - Clear the Interrupt Identity bits (IIR).
2155 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2156 * 5 - Re-enable Master Interrupt Control.
2157 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002158static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002159{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002160 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002161 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002162 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002163 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002164
Imre Deak2dd2a882015-02-24 11:14:30 +02002165 if (!intel_irqs_enabled(dev_priv))
2166 return IRQ_NONE;
2167
Paulo Zanoni86642812013-04-12 17:57:57 -03002168 /* We get interrupts on unclaimed registers, so check for this before we
2169 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002170 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002171
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002172 /* disable master interrupt before clearing iir */
2173 de_ier = I915_READ(DEIER);
2174 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002175 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002176
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002177 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2178 * interrupts will will be stored on its back queue, and then we'll be
2179 * able to process them after we restore SDEIER (as soon as we restore
2180 * it, we'll get an interrupt if SDEIIR still has something to process
2181 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002182 if (!HAS_PCH_NOP(dev)) {
2183 sde_ier = I915_READ(SDEIER);
2184 I915_WRITE(SDEIER, 0);
2185 POSTING_READ(SDEIER);
2186 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002187
Oscar Mateo72c90f62014-06-16 16:10:57 +01002188 /* Find, clear, then process each source of interrupt */
2189
Chris Wilson0e434062012-05-09 21:45:44 +01002190 gt_iir = I915_READ(GTIIR);
2191 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002192 I915_WRITE(GTIIR, gt_iir);
2193 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002194 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002195 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002196 else
2197 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002198 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002199
2200 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002201 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002202 I915_WRITE(DEIIR, de_iir);
2203 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002204 if (INTEL_INFO(dev)->gen >= 7)
2205 ivb_display_irq_handler(dev, de_iir);
2206 else
2207 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002208 }
2209
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002210 if (INTEL_INFO(dev)->gen >= 6) {
2211 u32 pm_iir = I915_READ(GEN6_PMIIR);
2212 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002213 I915_WRITE(GEN6_PMIIR, pm_iir);
2214 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002215 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002216 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002217 }
2218
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002219 I915_WRITE(DEIER, de_ier);
2220 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002221 if (!HAS_PCH_NOP(dev)) {
2222 I915_WRITE(SDEIER, sde_ier);
2223 POSTING_READ(SDEIER);
2224 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002225
2226 return ret;
2227}
2228
Ville Syrjälä40e56412015-08-27 23:56:10 +03002229static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2230 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302231{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002232 struct drm_i915_private *dev_priv = to_i915(dev);
2233 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302234
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002235 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2236 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302237
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002238 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002239 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002240 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002241
Jani Nikula475c2e32015-05-28 15:43:54 +03002242 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302243}
2244
Ben Widawskyabd58f02013-11-02 21:07:09 -07002245static irqreturn_t gen8_irq_handler(int irq, void *arg)
2246{
2247 struct drm_device *dev = arg;
2248 struct drm_i915_private *dev_priv = dev->dev_private;
2249 u32 master_ctl;
2250 irqreturn_t ret = IRQ_NONE;
2251 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002252 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002253 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2254
Imre Deak2dd2a882015-02-24 11:14:30 +02002255 if (!intel_irqs_enabled(dev_priv))
2256 return IRQ_NONE;
2257
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002258 if (INTEL_INFO(dev_priv)->gen >= 9)
Jesse Barnes88e04702014-11-13 17:51:48 +00002259 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2260 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002261
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002262 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002263 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2264 if (!master_ctl)
2265 return IRQ_NONE;
2266
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002267 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002268
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002269 /* Find, clear, then process each source of interrupt */
2270
Chris Wilson74cdb332015-04-07 16:21:05 +01002271 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002272
2273 if (master_ctl & GEN8_DE_MISC_IRQ) {
2274 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002275 if (tmp) {
2276 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2277 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002278 if (tmp & GEN8_DE_MISC_GSE)
2279 intel_opregion_asle_intr(dev);
2280 else
2281 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002282 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002283 else
2284 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002285 }
2286
Daniel Vetter6d766f02013-11-07 14:49:55 +01002287 if (master_ctl & GEN8_DE_PORT_IRQ) {
2288 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002289 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302290 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002291 u32 hotplug_trigger = 0;
2292
2293 if (IS_BROXTON(dev_priv))
2294 hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2295 else if (IS_BROADWELL(dev_priv))
2296 hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302297
Daniel Vetter6d766f02013-11-07 14:49:55 +01002298 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2299 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002300
Shashank Sharmad04a4922014-08-22 17:40:41 +05302301 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002302 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302303 found = true;
2304 }
2305
Ville Syrjälä40e56412015-08-27 23:56:10 +03002306 if (hotplug_trigger) {
2307 if (IS_BROXTON(dev))
2308 bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
2309 else
2310 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302311 found = true;
2312 }
2313
Shashank Sharma9e637432014-08-22 17:40:43 +05302314 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2315 gmbus_irq_handler(dev);
2316 found = true;
2317 }
2318
Shashank Sharmad04a4922014-08-22 17:40:41 +05302319 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002320 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002321 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002322 else
2323 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002324 }
2325
Damien Lespiau055e3932014-08-18 13:49:10 +01002326 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002327 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002328
Daniel Vetterc42664c2013-11-07 11:05:40 +01002329 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2330 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002331
Daniel Vetterc42664c2013-11-07 11:05:40 +01002332 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002333 if (pipe_iir) {
2334 ret = IRQ_HANDLED;
2335 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002336
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002337 if (pipe_iir & GEN8_PIPE_VBLANK &&
2338 intel_pipe_handle_vblank(dev, pipe))
2339 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002340
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002341 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002342 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2343 else
2344 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2345
2346 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002347 intel_prepare_page_flip(dev, pipe);
2348 intel_finish_page_flip_plane(dev, pipe);
2349 }
2350
2351 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2352 hsw_pipe_crc_irq_handler(dev, pipe);
2353
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002354 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2355 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2356 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002357
Damien Lespiau770de832014-03-20 20:45:01 +00002358
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002359 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002360 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2361 else
2362 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2363
2364 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002365 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2366 pipe_name(pipe),
2367 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002368 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002369 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2370 }
2371
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302372 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2373 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002374 /*
2375 * FIXME(BDW): Assume for now that the new interrupt handling
2376 * scheme also closed the SDE interrupt handling race we've seen
2377 * on older pch-split platforms. But this needs testing.
2378 */
2379 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002380 if (pch_iir) {
2381 I915_WRITE(SDEIIR, pch_iir);
2382 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002383
2384 if (HAS_PCH_SPT(dev_priv))
2385 spt_irq_handler(dev, pch_iir);
2386 else
2387 cpt_irq_handler(dev, pch_iir);
Jani Nikula820da7a2015-11-25 16:47:23 +02002388 } else
2389 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2390
Daniel Vetter92d03a82013-11-07 11:05:43 +01002391 }
2392
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002393 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2394 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002395
2396 return ret;
2397}
2398
Daniel Vetter17e1df02013-09-08 21:57:13 +02002399static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2400 bool reset_completed)
2401{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002402 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002403 int i;
2404
2405 /*
2406 * Notify all waiters for GPU completion events that reset state has
2407 * been changed, and that they need to restart their wait after
2408 * checking for potential errors (and bail out to drop locks if there is
2409 * a gpu reset pending so that i915_error_work_func can acquire them).
2410 */
2411
2412 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2413 for_each_ring(ring, dev_priv, i)
2414 wake_up_all(&ring->irq_queue);
2415
2416 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2417 wake_up_all(&dev_priv->pending_flip_queue);
2418
2419 /*
2420 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2421 * reset state is cleared.
2422 */
2423 if (reset_completed)
2424 wake_up_all(&dev_priv->gpu_error.reset_queue);
2425}
2426
Jesse Barnes8a905232009-07-11 16:48:03 -04002427/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002428 * i915_reset_and_wakeup - do process context error handling work
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +02002429 * @dev: drm device
Jesse Barnes8a905232009-07-11 16:48:03 -04002430 *
2431 * Fire an error uevent so userspace can see that a hang or error
2432 * was detected.
2433 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002434static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002435{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002436 struct drm_i915_private *dev_priv = to_i915(dev);
2437 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002438 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2439 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2440 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002441 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002442
Dave Airlie5bdebb12013-10-11 14:07:25 +10002443 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002444
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002445 /*
2446 * Note that there's only one work item which does gpu resets, so we
2447 * need not worry about concurrent gpu resets potentially incrementing
2448 * error->reset_counter twice. We only need to take care of another
2449 * racing irq/hangcheck declaring the gpu dead for a second time. A
2450 * quick check for that is good enough: schedule_work ensures the
2451 * correct ordering between hang detection and this work item, and since
2452 * the reset in-progress bit is only ever set by code outside of this
2453 * work we don't need to worry about any other races.
2454 */
2455 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002456 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002457 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002458 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002459
Daniel Vetter17e1df02013-09-08 21:57:13 +02002460 /*
Imre Deakf454c692014-04-23 01:09:04 +03002461 * In most cases it's guaranteed that we get here with an RPM
2462 * reference held, for example because there is a pending GPU
2463 * request that won't finish until the reset is done. This
2464 * isn't the case at least when we get here by doing a
2465 * simulated reset via debugs, so get an RPM reference.
2466 */
2467 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002468
2469 intel_prepare_reset(dev);
2470
Imre Deakf454c692014-04-23 01:09:04 +03002471 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002472 * All state reset _must_ be completed before we update the
2473 * reset counter, for otherwise waiters might miss the reset
2474 * pending state and not properly drop locks, resulting in
2475 * deadlocks with the reset work.
2476 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002477 ret = i915_reset(dev);
2478
Ville Syrjälä75147472014-11-24 18:28:11 +02002479 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002480
Imre Deakf454c692014-04-23 01:09:04 +03002481 intel_runtime_pm_put(dev_priv);
2482
Daniel Vetterf69061b2012-12-06 09:01:42 +01002483 if (ret == 0) {
2484 /*
2485 * After all the gem state is reset, increment the reset
2486 * counter and wake up everyone waiting for the reset to
2487 * complete.
2488 *
2489 * Since unlock operations are a one-sided barrier only,
2490 * we need to insert a barrier here to order any seqno
2491 * updates before
2492 * the counter increment.
2493 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002494 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002495 atomic_inc(&dev_priv->gpu_error.reset_counter);
2496
Dave Airlie5bdebb12013-10-11 14:07:25 +10002497 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002498 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002499 } else {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002500 atomic_or(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002501 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002502
Daniel Vetter17e1df02013-09-08 21:57:13 +02002503 /*
2504 * Note: The wake_up also serves as a memory barrier so that
2505 * waiters see the update value of the reset counter atomic_t.
2506 */
2507 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002508 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002509}
2510
Chris Wilson35aed2e2010-05-27 13:18:12 +01002511static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002512{
2513 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002514 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002515 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002516 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002517
Chris Wilson35aed2e2010-05-27 13:18:12 +01002518 if (!eir)
2519 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002520
Joe Perchesa70491c2012-03-18 13:00:11 -07002521 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002522
Ben Widawskybd9854f2012-08-23 15:18:09 -07002523 i915_get_extra_instdone(dev, instdone);
2524
Jesse Barnes8a905232009-07-11 16:48:03 -04002525 if (IS_G4X(dev)) {
2526 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2527 u32 ipeir = I915_READ(IPEIR_I965);
2528
Joe Perchesa70491c2012-03-18 13:00:11 -07002529 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2530 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002531 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2532 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002533 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002534 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002535 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002536 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002537 }
2538 if (eir & GM45_ERROR_PAGE_TABLE) {
2539 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002540 pr_err("page table error\n");
2541 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002542 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002543 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002544 }
2545 }
2546
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002547 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002548 if (eir & I915_ERROR_PAGE_TABLE) {
2549 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002550 pr_err("page table error\n");
2551 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002552 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002553 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002554 }
2555 }
2556
2557 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002558 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002559 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002560 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002561 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002562 /* pipestat has already been acked */
2563 }
2564 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002565 pr_err("instruction error\n");
2566 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002567 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2568 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002569 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002570 u32 ipeir = I915_READ(IPEIR);
2571
Joe Perchesa70491c2012-03-18 13:00:11 -07002572 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2573 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002574 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002575 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002576 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002577 } else {
2578 u32 ipeir = I915_READ(IPEIR_I965);
2579
Joe Perchesa70491c2012-03-18 13:00:11 -07002580 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2581 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002582 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002583 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002584 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002585 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002586 }
2587 }
2588
2589 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002590 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002591 eir = I915_READ(EIR);
2592 if (eir) {
2593 /*
2594 * some errors might have become stuck,
2595 * mask them.
2596 */
2597 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2598 I915_WRITE(EMR, I915_READ(EMR) | eir);
2599 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2600 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002601}
2602
2603/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002604 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002605 * @dev: drm device
2606 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002607 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002608 * dump it to the syslog. Also call i915_capture_error_state() to make
2609 * sure we get a record and make it available in debugfs. Fire a uevent
2610 * so userspace knows something bad happened (should trigger collection
2611 * of a ring dump etc.).
2612 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002613void i915_handle_error(struct drm_device *dev, bool wedged,
2614 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002615{
2616 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002617 va_list args;
2618 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002619
Mika Kuoppala58174462014-02-25 17:11:26 +02002620 va_start(args, fmt);
2621 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2622 va_end(args);
2623
2624 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002625 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002626
Ben Gamariba1234d2009-09-14 17:48:47 -04002627 if (wedged) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002628 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002629 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002630
Ben Gamari11ed50e2009-09-14 17:48:45 -04002631 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002632 * Wakeup waiting processes so that the reset function
2633 * i915_reset_and_wakeup doesn't deadlock trying to grab
2634 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002635 * processes will see a reset in progress and back off,
2636 * releasing their locks and then wait for the reset completion.
2637 * We must do this for _all_ gpu waiters that might hold locks
2638 * that the reset work needs to acquire.
2639 *
2640 * Note: The wake_up serves as the required memory barrier to
2641 * ensure that the waiters see the updated value of the reset
2642 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002643 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002644 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002645 }
2646
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002647 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002648}
2649
Keith Packard42f52ef2008-10-18 19:39:29 -07002650/* Called from drm generic code, passed 'crtc' which
2651 * we use as a pipe index
2652 */
Thierry Reding88e72712015-09-24 18:35:31 +02002653static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002654{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002655 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002656 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002657
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002658 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002659 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002660 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002661 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002662 else
Keith Packard7c463582008-11-04 02:03:27 -08002663 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002664 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002665 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002666
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002667 return 0;
2668}
2669
Thierry Reding88e72712015-09-24 18:35:31 +02002670static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002671{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002672 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002673 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002674 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002675 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002676
Jesse Barnesf796cf82011-04-07 13:58:17 -07002677 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002678 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002679 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2680
2681 return 0;
2682}
2683
Thierry Reding88e72712015-09-24 18:35:31 +02002684static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002685{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002686 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002687 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002688
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002689 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002690 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002691 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002692 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2693
2694 return 0;
2695}
2696
Thierry Reding88e72712015-09-24 18:35:31 +02002697static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002698{
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002701
Ben Widawskyabd58f02013-11-02 21:07:09 -07002702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002703 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002704 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002705
Ben Widawskyabd58f02013-11-02 21:07:09 -07002706 return 0;
2707}
2708
Keith Packard42f52ef2008-10-18 19:39:29 -07002709/* Called from drm generic code, passed 'crtc' which
2710 * we use as a pipe index
2711 */
Thierry Reding88e72712015-09-24 18:35:31 +02002712static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002713{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002714 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002715 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002716
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002717 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002718 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002719 PIPE_VBLANK_INTERRUPT_STATUS |
2720 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002721 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2722}
2723
Thierry Reding88e72712015-09-24 18:35:31 +02002724static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002725{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002726 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002727 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002728 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002729 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002730
2731 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002732 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002733 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2734}
2735
Thierry Reding88e72712015-09-24 18:35:31 +02002736static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002737{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002738 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002739 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002740
2741 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002742 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002743 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002744 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2745}
2746
Thierry Reding88e72712015-09-24 18:35:31 +02002747static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002748{
2749 struct drm_i915_private *dev_priv = dev->dev_private;
2750 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002751
Ben Widawskyabd58f02013-11-02 21:07:09 -07002752 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002753 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002754 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2755}
2756
Chris Wilson9107e9d2013-06-10 11:20:20 +01002757static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002758ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002759{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002760 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002761 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002762}
2763
Daniel Vettera028c4b2014-03-15 00:08:56 +01002764static bool
2765ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2766{
2767 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002768 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002769 } else {
2770 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2771 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2772 MI_SEMAPHORE_REGISTER);
2773 }
2774}
2775
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002776static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002777semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002778{
2779 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002780 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002781 int i;
2782
2783 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002784 for_each_ring(signaller, dev_priv, i) {
2785 if (ring == signaller)
2786 continue;
2787
2788 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2789 return signaller;
2790 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002791 } else {
2792 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2793
2794 for_each_ring(signaller, dev_priv, i) {
2795 if(ring == signaller)
2796 continue;
2797
Ben Widawskyebc348b2014-04-29 14:52:28 -07002798 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002799 return signaller;
2800 }
2801 }
2802
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002803 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2804 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002805
2806 return NULL;
2807}
2808
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002809static struct intel_engine_cs *
2810semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002811{
2812 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002813 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002814 u64 offset = 0;
2815 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002816
Tomas Elf381e8ae2015-10-08 19:31:33 +01002817 /*
2818 * This function does not support execlist mode - any attempt to
2819 * proceed further into this function will result in a kernel panic
2820 * when dereferencing ring->buffer, which is not set up in execlist
2821 * mode.
2822 *
2823 * The correct way of doing it would be to derive the currently
2824 * executing ring buffer from the current context, which is derived
2825 * from the currently running request. Unfortunately, to get the
2826 * current request we would have to grab the struct_mutex before doing
2827 * anything else, which would be ill-advised since some other thread
2828 * might have grabbed it already and managed to hang itself, causing
2829 * the hang checker to deadlock.
2830 *
2831 * Therefore, this function does not support execlist mode in its
2832 * current form. Just return NULL and move on.
2833 */
2834 if (ring->buffer == NULL)
2835 return NULL;
2836
Chris Wilsona24a11e2013-03-14 17:52:05 +02002837 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002838 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002839 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002840
Daniel Vetter88fe4292014-03-15 00:08:55 +01002841 /*
2842 * HEAD is likely pointing to the dword after the actual command,
2843 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002844 * or 4 dwords depending on the semaphore wait command size.
2845 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002846 * point at at batch, and semaphores are always emitted into the
2847 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002848 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002849 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002850 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002851
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002852 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002853 /*
2854 * Be paranoid and presume the hw has gone off into the wild -
2855 * our ring is smaller than what the hardware (and hence
2856 * HEAD_ADDR) allows. Also handles wrap-around.
2857 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002858 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002859
2860 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002861 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002862 if (cmd == ipehr)
2863 break;
2864
Daniel Vetter88fe4292014-03-15 00:08:55 +01002865 head -= 4;
2866 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002867
Daniel Vetter88fe4292014-03-15 00:08:55 +01002868 if (!i)
2869 return NULL;
2870
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002871 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002872 if (INTEL_INFO(ring->dev)->gen >= 8) {
2873 offset = ioread32(ring->buffer->virtual_start + head + 12);
2874 offset <<= 32;
2875 offset = ioread32(ring->buffer->virtual_start + head + 8);
2876 }
2877 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002878}
2879
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002880static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002881{
2882 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002883 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002884 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002885
Chris Wilson4be17382014-06-06 10:22:29 +01002886 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002887
2888 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002889 if (signaller == NULL)
2890 return -1;
2891
2892 /* Prevent pathological recursion due to driver bugs */
2893 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002894 return -1;
2895
Chris Wilson4be17382014-06-06 10:22:29 +01002896 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2897 return 1;
2898
Chris Wilsona0d036b2014-07-19 12:40:42 +01002899 /* cursory check for an unkickable deadlock */
2900 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2901 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002902 return -1;
2903
2904 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002905}
2906
2907static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2908{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002909 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002910 int i;
2911
2912 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002913 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002914}
2915
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002916static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002917ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002918{
2919 struct drm_device *dev = ring->dev;
2920 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002921 u32 tmp;
2922
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002923 if (acthd != ring->hangcheck.acthd) {
2924 if (acthd > ring->hangcheck.max_acthd) {
2925 ring->hangcheck.max_acthd = acthd;
2926 return HANGCHECK_ACTIVE;
2927 }
2928
2929 return HANGCHECK_ACTIVE_LOOP;
2930 }
Chris Wilson6274f212013-06-10 11:20:21 +01002931
Chris Wilson9107e9d2013-06-10 11:20:20 +01002932 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002933 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002934
2935 /* Is the chip hanging on a WAIT_FOR_EVENT?
2936 * If so we can simply poke the RB_WAIT bit
2937 * and break the hang. This should work on
2938 * all but the second generation chipsets.
2939 */
2940 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002941 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002942 i915_handle_error(dev, false,
2943 "Kicking stuck wait on %s",
2944 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002945 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002946 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002947 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002948
Chris Wilson6274f212013-06-10 11:20:21 +01002949 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2950 switch (semaphore_passed(ring)) {
2951 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002952 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002953 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002954 i915_handle_error(dev, false,
2955 "Kicking stuck semaphore on %s",
2956 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002957 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002958 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002959 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002960 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002961 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002962 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002963
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002964 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002965}
2966
Chris Wilson737b1502015-01-26 18:03:03 +02002967/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002968 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002969 * batchbuffers in a long time. We keep track per ring seqno progress and
2970 * if there are no progress, hangcheck score for that ring is increased.
2971 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2972 * we kick the ring. If we see no progress on three subsequent calls
2973 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002974 */
Chris Wilson737b1502015-01-26 18:03:03 +02002975static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002976{
Chris Wilson737b1502015-01-26 18:03:03 +02002977 struct drm_i915_private *dev_priv =
2978 container_of(work, typeof(*dev_priv),
2979 gpu_error.hangcheck_work.work);
2980 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002981 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002982 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002983 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002984 bool stuck[I915_NUM_RINGS] = { 0 };
2985#define BUSY 1
2986#define KICK 5
2987#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002988
Jani Nikulad330a952014-01-21 11:24:25 +02002989 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002990 return;
2991
Chris Wilsonb4519512012-05-11 14:29:30 +01002992 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002993 u64 acthd;
2994 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002995 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002996
Chris Wilson6274f212013-06-10 11:20:21 +01002997 semaphore_clear_deadlocks(dev_priv);
2998
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002999 seqno = ring->get_seqno(ring, false);
3000 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003001
Chris Wilson9107e9d2013-06-10 11:20:20 +01003002 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01003003 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003004 ring->hangcheck.action = HANGCHECK_IDLE;
3005
Chris Wilson9107e9d2013-06-10 11:20:20 +01003006 if (waitqueue_active(&ring->irq_queue)) {
3007 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003008 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003009 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3010 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3011 ring->name);
3012 else
3013 DRM_INFO("Fake missed irq on %s\n",
3014 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003015 wake_up_all(&ring->irq_queue);
3016 }
3017 /* Safeguard against driver failure */
3018 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003019 } else
3020 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003021 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003022 /* We always increment the hangcheck score
3023 * if the ring is busy and still processing
3024 * the same request, so that no single request
3025 * can run indefinitely (such as a chain of
3026 * batches). The only time we do not increment
3027 * the hangcheck score on this ring, if this
3028 * ring is in a legitimate wait for another
3029 * ring. In that case the waiting ring is a
3030 * victim and we want to be sure we catch the
3031 * right culprit. Then every time we do kick
3032 * the ring, add a small increment to the
3033 * score so that we can catch a batch that is
3034 * being repeatedly kicked and so responsible
3035 * for stalling the machine.
3036 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003037 ring->hangcheck.action = ring_stuck(ring,
3038 acthd);
3039
3040 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003041 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003042 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003043 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003044 break;
3045 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003046 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003047 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003048 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003049 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003050 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003051 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003052 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003053 stuck[i] = true;
3054 break;
3055 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003056 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003057 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003058 ring->hangcheck.action = HANGCHECK_ACTIVE;
3059
Chris Wilson9107e9d2013-06-10 11:20:20 +01003060 /* Gradually reduce the count so that we catch DoS
3061 * attempts across multiple batches.
3062 */
3063 if (ring->hangcheck.score > 0)
3064 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003065
3066 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003067 }
3068
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003069 ring->hangcheck.seqno = seqno;
3070 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003071 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003072 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003073
Mika Kuoppala92cab732013-05-24 17:16:07 +03003074 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003075 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003076 DRM_INFO("%s on %s\n",
3077 stuck[i] ? "stuck" : "no progress",
3078 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003079 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003080 }
3081 }
3082
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003083 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003084 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003085
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003086 if (busy_count)
3087 /* Reset timer case chip hangs without another request
3088 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003089 i915_queue_hangcheck(dev);
3090}
3091
3092void i915_queue_hangcheck(struct drm_device *dev)
3093{
Chris Wilson737b1502015-01-26 18:03:03 +02003094 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003095
Jani Nikulad330a952014-01-21 11:24:25 +02003096 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003097 return;
3098
Chris Wilson737b1502015-01-26 18:03:03 +02003099 /* Don't continually defer the hangcheck so that it is always run at
3100 * least once after work has been scheduled on any ring. Otherwise,
3101 * we will ignore a hung ring if a second ring is kept busy.
3102 */
3103
3104 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3105 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003106}
3107
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003108static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003109{
3110 struct drm_i915_private *dev_priv = dev->dev_private;
3111
3112 if (HAS_PCH_NOP(dev))
3113 return;
3114
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003115 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003116
3117 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3118 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003119}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003120
Paulo Zanoni622364b2014-04-01 15:37:22 -03003121/*
3122 * SDEIER is also touched by the interrupt handler to work around missed PCH
3123 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3124 * instead we unconditionally enable all PCH interrupt sources here, but then
3125 * only unmask them as needed with SDEIMR.
3126 *
3127 * This function needs to be called before interrupts are enabled.
3128 */
3129static void ibx_irq_pre_postinstall(struct drm_device *dev)
3130{
3131 struct drm_i915_private *dev_priv = dev->dev_private;
3132
3133 if (HAS_PCH_NOP(dev))
3134 return;
3135
3136 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003137 I915_WRITE(SDEIER, 0xffffffff);
3138 POSTING_READ(SDEIER);
3139}
3140
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003141static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003142{
3143 struct drm_i915_private *dev_priv = dev->dev_private;
3144
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003145 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003146 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003147 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003148}
3149
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150/* drm_dma.h hooks
3151*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003152static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003153{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003154 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003155
Paulo Zanoni0c841212014-04-01 15:37:27 -03003156 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003157
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003158 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003159 if (IS_GEN7(dev))
3160 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003161
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003162 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003163
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003164 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003165}
3166
Ville Syrjälä70591a42014-10-30 19:42:58 +02003167static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3168{
3169 enum pipe pipe;
3170
Egbert Eich0706f172015-09-23 16:15:27 +02003171 i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003172 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3173
3174 for_each_pipe(dev_priv, pipe)
3175 I915_WRITE(PIPESTAT(pipe), 0xffff);
3176
3177 GEN5_IRQ_RESET(VLV_);
3178}
3179
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003180static void valleyview_irq_preinstall(struct drm_device *dev)
3181{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003182 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003183
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003184 /* VLV magic */
3185 I915_WRITE(VLV_IMR, 0);
3186 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3187 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3188 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3189
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003190 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003191
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003192 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003193
Ville Syrjälä70591a42014-10-30 19:42:58 +02003194 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003195}
3196
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003197static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3198{
3199 GEN8_IRQ_RESET_NDX(GT, 0);
3200 GEN8_IRQ_RESET_NDX(GT, 1);
3201 GEN8_IRQ_RESET_NDX(GT, 2);
3202 GEN8_IRQ_RESET_NDX(GT, 3);
3203}
3204
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003205static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003206{
3207 struct drm_i915_private *dev_priv = dev->dev_private;
3208 int pipe;
3209
Ben Widawskyabd58f02013-11-02 21:07:09 -07003210 I915_WRITE(GEN8_MASTER_IRQ, 0);
3211 POSTING_READ(GEN8_MASTER_IRQ);
3212
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003213 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003214
Damien Lespiau055e3932014-08-18 13:49:10 +01003215 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003216 if (intel_display_power_is_enabled(dev_priv,
3217 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003218 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003219
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003220 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3221 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3222 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003223
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303224 if (HAS_PCH_SPLIT(dev))
3225 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003226}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003227
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003228void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3229 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003230{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003231 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003232
Daniel Vetter13321782014-09-15 14:55:29 +02003233 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003234 if (pipe_mask & 1 << PIPE_A)
3235 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3236 dev_priv->de_irq_mask[PIPE_A],
3237 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003238 if (pipe_mask & 1 << PIPE_B)
3239 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3240 dev_priv->de_irq_mask[PIPE_B],
3241 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3242 if (pipe_mask & 1 << PIPE_C)
3243 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3244 dev_priv->de_irq_mask[PIPE_C],
3245 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003246 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003247}
3248
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003249static void cherryview_irq_preinstall(struct drm_device *dev)
3250{
3251 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003252
3253 I915_WRITE(GEN8_MASTER_IRQ, 0);
3254 POSTING_READ(GEN8_MASTER_IRQ);
3255
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003256 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003257
3258 GEN5_IRQ_RESET(GEN8_PCU_);
3259
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003260 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3261
Ville Syrjälä70591a42014-10-30 19:42:58 +02003262 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003263}
3264
Ville Syrjälä87a02102015-08-27 23:55:57 +03003265static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3266 const u32 hpd[HPD_NUM_PINS])
3267{
3268 struct drm_i915_private *dev_priv = to_i915(dev);
3269 struct intel_encoder *encoder;
3270 u32 enabled_irqs = 0;
3271
3272 for_each_intel_encoder(dev, encoder)
3273 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3274 enabled_irqs |= hpd[encoder->hpd_pin];
3275
3276 return enabled_irqs;
3277}
3278
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003279static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003280{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003281 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003282 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003283
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003284 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003285 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003286 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003287 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003288 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003289 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003290 }
3291
Daniel Vetterfee884e2013-07-04 23:35:21 +02003292 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003293
3294 /*
3295 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003296 * duration to 2ms (which is the minimum in the Display Port spec).
3297 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003298 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003299 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3300 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3301 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3302 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3303 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003304 /*
3305 * When CPU and PCH are on the same package, port A
3306 * HPD must be enabled in both north and south.
3307 */
3308 if (HAS_PCH_LPT_LP(dev))
3309 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003310 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003311}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003312
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003313static void spt_hpd_irq_setup(struct drm_device *dev)
3314{
3315 struct drm_i915_private *dev_priv = dev->dev_private;
3316 u32 hotplug_irqs, hotplug, enabled_irqs;
3317
3318 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3319 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3320
3321 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3322
3323 /* Enable digital hotplug on the PCH */
3324 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3325 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003326 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003327 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3328
3329 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3330 hotplug |= PORTE_HOTPLUG_ENABLE;
3331 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003332}
3333
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003334static void ilk_hpd_irq_setup(struct drm_device *dev)
3335{
3336 struct drm_i915_private *dev_priv = dev->dev_private;
3337 u32 hotplug_irqs, hotplug, enabled_irqs;
3338
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003339 if (INTEL_INFO(dev)->gen >= 8) {
3340 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3341 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3342
3343 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3344 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003345 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3346 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003347
3348 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003349 } else {
3350 hotplug_irqs = DE_DP_A_HOTPLUG;
3351 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003352
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003353 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3354 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003355
3356 /*
3357 * Enable digital hotplug on the CPU, and configure the DP short pulse
3358 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003359 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003360 */
3361 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3362 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3363 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3364 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3365
3366 ibx_hpd_irq_setup(dev);
3367}
3368
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003369static void bxt_hpd_irq_setup(struct drm_device *dev)
3370{
3371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003372 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003373
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003374 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3375 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003376
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003377 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003378
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003379 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3380 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3381 PORTA_HOTPLUG_ENABLE;
3382 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003383}
3384
Paulo Zanonid46da432013-02-08 17:35:15 -02003385static void ibx_irq_postinstall(struct drm_device *dev)
3386{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003387 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003388 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003389
Daniel Vetter692a04c2013-05-29 21:43:05 +02003390 if (HAS_PCH_NOP(dev))
3391 return;
3392
Paulo Zanoni105b1222014-04-01 15:37:17 -03003393 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003394 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003395 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003396 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003397
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003398 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003399 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003400}
3401
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003402static void gen5_gt_irq_postinstall(struct drm_device *dev)
3403{
3404 struct drm_i915_private *dev_priv = dev->dev_private;
3405 u32 pm_irqs, gt_irqs;
3406
3407 pm_irqs = gt_irqs = 0;
3408
3409 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003410 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003411 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003412 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3413 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003414 }
3415
3416 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3417 if (IS_GEN5(dev)) {
3418 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3419 ILK_BSD_USER_INTERRUPT;
3420 } else {
3421 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3422 }
3423
Paulo Zanoni35079892014-04-01 15:37:15 -03003424 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003425
3426 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003427 /*
3428 * RPS interrupts will get enabled/disabled on demand when RPS
3429 * itself is enabled/disabled.
3430 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003431 if (HAS_VEBOX(dev))
3432 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3433
Paulo Zanoni605cd252013-08-06 18:57:15 -03003434 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003435 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003436 }
3437}
3438
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003439static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003440{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003441 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003442 u32 display_mask, extra_mask;
3443
3444 if (INTEL_INFO(dev)->gen >= 7) {
3445 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3446 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3447 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003448 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003449 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003450 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3451 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003452 } else {
3453 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3454 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003455 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003456 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3457 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003458 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3459 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3460 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003461 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003462
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003463 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003464
Paulo Zanoni0c841212014-04-01 15:37:27 -03003465 I915_WRITE(HWSTAM, 0xeffe);
3466
Paulo Zanoni622364b2014-04-01 15:37:22 -03003467 ibx_irq_pre_postinstall(dev);
3468
Paulo Zanoni35079892014-04-01 15:37:15 -03003469 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003470
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003471 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003472
Paulo Zanonid46da432013-02-08 17:35:15 -02003473 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003474
Jesse Barnesf97108d2010-01-29 11:27:07 -08003475 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003476 /* Enable PCU event interrupts
3477 *
3478 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003479 * setup is guaranteed to run in single-threaded context. But we
3480 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003481 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003482 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003483 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003484 }
3485
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003486 return 0;
3487}
3488
Imre Deakf8b79e52014-03-04 19:23:07 +02003489static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3490{
3491 u32 pipestat_mask;
3492 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003493 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003494
3495 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3496 PIPE_FIFO_UNDERRUN_STATUS;
3497
Ville Syrjälä120dda42014-10-30 19:42:57 +02003498 for_each_pipe(dev_priv, pipe)
3499 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003500 POSTING_READ(PIPESTAT(PIPE_A));
3501
3502 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3503 PIPE_CRC_DONE_INTERRUPT_STATUS;
3504
Ville Syrjälä120dda42014-10-30 19:42:57 +02003505 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3506 for_each_pipe(dev_priv, pipe)
3507 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003508
3509 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3510 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3511 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003512 if (IS_CHERRYVIEW(dev_priv))
3513 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003514 dev_priv->irq_mask &= ~iir_mask;
3515
3516 I915_WRITE(VLV_IIR, iir_mask);
3517 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003518 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003519 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3520 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003521}
3522
3523static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3524{
3525 u32 pipestat_mask;
3526 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003527 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003528
3529 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3530 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003531 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003532 if (IS_CHERRYVIEW(dev_priv))
3533 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003534
3535 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003536 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003537 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003538 I915_WRITE(VLV_IIR, iir_mask);
3539 I915_WRITE(VLV_IIR, iir_mask);
3540 POSTING_READ(VLV_IIR);
3541
3542 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3543 PIPE_CRC_DONE_INTERRUPT_STATUS;
3544
Ville Syrjälä120dda42014-10-30 19:42:57 +02003545 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3546 for_each_pipe(dev_priv, pipe)
3547 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003548
3549 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3550 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003551
3552 for_each_pipe(dev_priv, pipe)
3553 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003554 POSTING_READ(PIPESTAT(PIPE_A));
3555}
3556
3557void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3558{
3559 assert_spin_locked(&dev_priv->irq_lock);
3560
3561 if (dev_priv->display_irqs_enabled)
3562 return;
3563
3564 dev_priv->display_irqs_enabled = true;
3565
Imre Deak950eaba2014-09-08 15:21:09 +03003566 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003567 valleyview_display_irqs_install(dev_priv);
3568}
3569
3570void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3571{
3572 assert_spin_locked(&dev_priv->irq_lock);
3573
3574 if (!dev_priv->display_irqs_enabled)
3575 return;
3576
3577 dev_priv->display_irqs_enabled = false;
3578
Imre Deak950eaba2014-09-08 15:21:09 +03003579 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003580 valleyview_display_irqs_uninstall(dev_priv);
3581}
3582
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003583static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003584{
Imre Deakf8b79e52014-03-04 19:23:07 +02003585 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003586
Egbert Eich0706f172015-09-23 16:15:27 +02003587 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003588 POSTING_READ(PORT_HOTPLUG_EN);
3589
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003590 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003591 I915_WRITE(VLV_IIR, 0xffffffff);
3592 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3593 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3594 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003595
Daniel Vetterb79480b2013-06-27 17:52:10 +02003596 /* Interrupt setup is already guaranteed to be single-threaded, this is
3597 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003598 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003599 if (dev_priv->display_irqs_enabled)
3600 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003601 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003602}
3603
3604static int valleyview_irq_postinstall(struct drm_device *dev)
3605{
3606 struct drm_i915_private *dev_priv = dev->dev_private;
3607
3608 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003609
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003610 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003611
3612 /* ack & enable invalid PTE error interrupts */
3613#if 0 /* FIXME: add support to irq handler for checking these bits */
3614 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3615 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3616#endif
3617
3618 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003619
3620 return 0;
3621}
3622
Ben Widawskyabd58f02013-11-02 21:07:09 -07003623static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3624{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003625 /* These are interrupts we'll toggle with the ring mask register */
3626 uint32_t gt_interrupts[] = {
3627 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003628 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003629 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003630 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3631 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003632 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003633 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3634 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3635 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003636 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003637 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3638 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003639 };
3640
Ben Widawsky09610212014-05-15 20:58:08 +03003641 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303642 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3643 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003644 /*
3645 * RPS interrupts will get enabled/disabled on demand when RPS itself
3646 * is enabled/disabled.
3647 */
3648 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303649 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003650}
3651
3652static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3653{
Damien Lespiau770de832014-03-20 20:45:01 +00003654 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3655 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003656 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3657 u32 de_port_enables;
3658 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003659
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003660 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003661 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3662 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003663 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3664 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303665 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003666 de_port_masked |= BXT_DE_PORT_GMBUS;
3667 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003668 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3669 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003670 }
Damien Lespiau770de832014-03-20 20:45:01 +00003671
3672 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3673 GEN8_PIPE_FIFO_UNDERRUN;
3674
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003675 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003676 if (IS_BROXTON(dev_priv))
3677 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3678 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003679 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3680
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003681 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3682 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3683 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003684
Damien Lespiau055e3932014-08-18 13:49:10 +01003685 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003686 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003687 POWER_DOMAIN_PIPE(pipe)))
3688 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3689 dev_priv->de_irq_mask[pipe],
3690 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003691
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003692 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003693}
3694
3695static int gen8_irq_postinstall(struct drm_device *dev)
3696{
3697 struct drm_i915_private *dev_priv = dev->dev_private;
3698
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303699 if (HAS_PCH_SPLIT(dev))
3700 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003701
Ben Widawskyabd58f02013-11-02 21:07:09 -07003702 gen8_gt_irq_postinstall(dev_priv);
3703 gen8_de_irq_postinstall(dev_priv);
3704
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303705 if (HAS_PCH_SPLIT(dev))
3706 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003707
3708 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3709 POSTING_READ(GEN8_MASTER_IRQ);
3710
3711 return 0;
3712}
3713
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003714static int cherryview_irq_postinstall(struct drm_device *dev)
3715{
3716 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003717
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003718 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003719
3720 gen8_gt_irq_postinstall(dev_priv);
3721
3722 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3723 POSTING_READ(GEN8_MASTER_IRQ);
3724
3725 return 0;
3726}
3727
Ben Widawskyabd58f02013-11-02 21:07:09 -07003728static void gen8_irq_uninstall(struct drm_device *dev)
3729{
3730 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003731
3732 if (!dev_priv)
3733 return;
3734
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003735 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003736}
3737
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003738static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3739{
3740 /* Interrupt setup is already guaranteed to be single-threaded, this is
3741 * just to make the assert_spin_locked check happy. */
3742 spin_lock_irq(&dev_priv->irq_lock);
3743 if (dev_priv->display_irqs_enabled)
3744 valleyview_display_irqs_uninstall(dev_priv);
3745 spin_unlock_irq(&dev_priv->irq_lock);
3746
3747 vlv_display_irq_reset(dev_priv);
3748
Imre Deakc352d1b2014-11-20 16:05:55 +02003749 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003750}
3751
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003752static void valleyview_irq_uninstall(struct drm_device *dev)
3753{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003755
3756 if (!dev_priv)
3757 return;
3758
Imre Deak843d0e72014-04-14 20:24:23 +03003759 I915_WRITE(VLV_MASTER_IER, 0);
3760
Ville Syrjälä893fce82014-10-30 19:42:56 +02003761 gen5_gt_irq_reset(dev);
3762
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003763 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003764
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003765 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003766}
3767
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003768static void cherryview_irq_uninstall(struct drm_device *dev)
3769{
3770 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003771
3772 if (!dev_priv)
3773 return;
3774
3775 I915_WRITE(GEN8_MASTER_IRQ, 0);
3776 POSTING_READ(GEN8_MASTER_IRQ);
3777
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003778 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003779
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003780 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003781
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003782 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003783}
3784
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003785static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003786{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003787 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003788
3789 if (!dev_priv)
3790 return;
3791
Paulo Zanonibe30b292014-04-01 15:37:25 -03003792 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003793}
3794
Chris Wilsonc2798b12012-04-22 21:13:57 +01003795static void i8xx_irq_preinstall(struct drm_device * dev)
3796{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003797 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003798 int pipe;
3799
Damien Lespiau055e3932014-08-18 13:49:10 +01003800 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003801 I915_WRITE(PIPESTAT(pipe), 0);
3802 I915_WRITE16(IMR, 0xffff);
3803 I915_WRITE16(IER, 0x0);
3804 POSTING_READ16(IER);
3805}
3806
3807static int i8xx_irq_postinstall(struct drm_device *dev)
3808{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003809 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003810
Chris Wilsonc2798b12012-04-22 21:13:57 +01003811 I915_WRITE16(EMR,
3812 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3813
3814 /* Unmask the interrupts that we always want on. */
3815 dev_priv->irq_mask =
3816 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3817 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3818 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003819 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003820 I915_WRITE16(IMR, dev_priv->irq_mask);
3821
3822 I915_WRITE16(IER,
3823 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3824 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003825 I915_USER_INTERRUPT);
3826 POSTING_READ16(IER);
3827
Daniel Vetter379ef822013-10-16 22:55:56 +02003828 /* Interrupt setup is already guaranteed to be single-threaded, this is
3829 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003830 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003831 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3832 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003833 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003834
Chris Wilsonc2798b12012-04-22 21:13:57 +01003835 return 0;
3836}
3837
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003838/*
3839 * Returns true when a page flip has completed.
3840 */
3841static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003842 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003843{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003844 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003845 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003846
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003847 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003848 return false;
3849
3850 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003851 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003852
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003853 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3854 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3855 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3856 * the flip is completed (no longer pending). Since this doesn't raise
3857 * an interrupt per se, we watch for the change at vblank.
3858 */
3859 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003860 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003861
Ville Syrjälä7d475592014-12-17 23:08:03 +02003862 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003863 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003864 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003865
3866check_page_flip:
3867 intel_check_page_flip(dev, pipe);
3868 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003869}
3870
Daniel Vetterff1f5252012-10-02 15:10:55 +02003871static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003872{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003873 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003874 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003875 u16 iir, new_iir;
3876 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003877 int pipe;
3878 u16 flip_mask =
3879 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3880 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3881
Imre Deak2dd2a882015-02-24 11:14:30 +02003882 if (!intel_irqs_enabled(dev_priv))
3883 return IRQ_NONE;
3884
Chris Wilsonc2798b12012-04-22 21:13:57 +01003885 iir = I915_READ16(IIR);
3886 if (iir == 0)
3887 return IRQ_NONE;
3888
3889 while (iir & ~flip_mask) {
3890 /* Can't rely on pipestat interrupt bit in iir as it might
3891 * have been cleared after the pipestat interrupt was received.
3892 * It doesn't set the bit in iir again, but it still produces
3893 * interrupts (for non-MSI).
3894 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003895 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003896 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003897 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003898
Damien Lespiau055e3932014-08-18 13:49:10 +01003899 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003900 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003901 pipe_stats[pipe] = I915_READ(reg);
3902
3903 /*
3904 * Clear the PIPE*STAT regs before the IIR
3905 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003906 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003907 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003908 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003909 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003910
3911 I915_WRITE16(IIR, iir & ~flip_mask);
3912 new_iir = I915_READ16(IIR); /* Flush posted writes */
3913
Chris Wilsonc2798b12012-04-22 21:13:57 +01003914 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003915 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003916
Damien Lespiau055e3932014-08-18 13:49:10 +01003917 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003918 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003919 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003920 plane = !plane;
3921
Daniel Vetter4356d582013-10-16 22:55:55 +02003922 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003923 i8xx_handle_vblank(dev, plane, pipe, iir))
3924 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003925
Daniel Vetter4356d582013-10-16 22:55:55 +02003926 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003927 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003928
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003929 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3930 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3931 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003932 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003933
3934 iir = new_iir;
3935 }
3936
3937 return IRQ_HANDLED;
3938}
3939
3940static void i8xx_irq_uninstall(struct drm_device * dev)
3941{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003942 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003943 int pipe;
3944
Damien Lespiau055e3932014-08-18 13:49:10 +01003945 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003946 /* Clear enable bits; then clear status bits */
3947 I915_WRITE(PIPESTAT(pipe), 0);
3948 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3949 }
3950 I915_WRITE16(IMR, 0xffff);
3951 I915_WRITE16(IER, 0x0);
3952 I915_WRITE16(IIR, I915_READ16(IIR));
3953}
3954
Chris Wilsona266c7d2012-04-24 22:59:44 +01003955static void i915_irq_preinstall(struct drm_device * dev)
3956{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003957 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958 int pipe;
3959
Chris Wilsona266c7d2012-04-24 22:59:44 +01003960 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003961 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3963 }
3964
Chris Wilson00d98eb2012-04-24 22:59:48 +01003965 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003966 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003967 I915_WRITE(PIPESTAT(pipe), 0);
3968 I915_WRITE(IMR, 0xffffffff);
3969 I915_WRITE(IER, 0x0);
3970 POSTING_READ(IER);
3971}
3972
3973static int i915_irq_postinstall(struct drm_device *dev)
3974{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003975 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003976 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977
Chris Wilson38bde182012-04-24 22:59:50 +01003978 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3979
3980 /* Unmask the interrupts that we always want on. */
3981 dev_priv->irq_mask =
3982 ~(I915_ASLE_INTERRUPT |
3983 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3984 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3985 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003986 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003987
3988 enable_mask =
3989 I915_ASLE_INTERRUPT |
3990 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3991 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003992 I915_USER_INTERRUPT;
3993
Chris Wilsona266c7d2012-04-24 22:59:44 +01003994 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003995 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003996 POSTING_READ(PORT_HOTPLUG_EN);
3997
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998 /* Enable in IER... */
3999 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4000 /* and unmask in IMR */
4001 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4002 }
4003
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004 I915_WRITE(IMR, dev_priv->irq_mask);
4005 I915_WRITE(IER, enable_mask);
4006 POSTING_READ(IER);
4007
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004008 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004009
Daniel Vetter379ef822013-10-16 22:55:56 +02004010 /* Interrupt setup is already guaranteed to be single-threaded, this is
4011 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004012 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004013 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4014 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004015 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004016
Daniel Vetter20afbda2012-12-11 14:05:07 +01004017 return 0;
4018}
4019
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004020/*
4021 * Returns true when a page flip has completed.
4022 */
4023static bool i915_handle_vblank(struct drm_device *dev,
4024 int plane, int pipe, u32 iir)
4025{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004026 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004027 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4028
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004029 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004030 return false;
4031
4032 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004033 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004034
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004035 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4036 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4037 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4038 * the flip is completed (no longer pending). Since this doesn't raise
4039 * an interrupt per se, we watch for the change at vblank.
4040 */
4041 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004042 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004043
Ville Syrjälä7d475592014-12-17 23:08:03 +02004044 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004045 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004046 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004047
4048check_page_flip:
4049 intel_check_page_flip(dev, pipe);
4050 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004051}
4052
Daniel Vetterff1f5252012-10-02 15:10:55 +02004053static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004054{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004055 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004056 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004057 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004058 u32 flip_mask =
4059 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4060 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004061 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062
Imre Deak2dd2a882015-02-24 11:14:30 +02004063 if (!intel_irqs_enabled(dev_priv))
4064 return IRQ_NONE;
4065
Chris Wilsona266c7d2012-04-24 22:59:44 +01004066 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004067 do {
4068 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004069 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004070
4071 /* Can't rely on pipestat interrupt bit in iir as it might
4072 * have been cleared after the pipestat interrupt was received.
4073 * It doesn't set the bit in iir again, but it still produces
4074 * interrupts (for non-MSI).
4075 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004076 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004077 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004078 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004079
Damien Lespiau055e3932014-08-18 13:49:10 +01004080 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004081 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004082 pipe_stats[pipe] = I915_READ(reg);
4083
Chris Wilson38bde182012-04-24 22:59:50 +01004084 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004085 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004087 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 }
4089 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004090 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091
4092 if (!irq_received)
4093 break;
4094
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004096 if (I915_HAS_HOTPLUG(dev) &&
4097 iir & I915_DISPLAY_PORT_INTERRUPT)
4098 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099
Chris Wilson38bde182012-04-24 22:59:50 +01004100 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004101 new_iir = I915_READ(IIR); /* Flush posted writes */
4102
Chris Wilsona266c7d2012-04-24 22:59:44 +01004103 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004104 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105
Damien Lespiau055e3932014-08-18 13:49:10 +01004106 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004107 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004108 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004109 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004110
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004111 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4112 i915_handle_vblank(dev, plane, pipe, iir))
4113 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114
4115 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4116 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004117
4118 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004119 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004120
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004121 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4122 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4123 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124 }
4125
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4127 intel_opregion_asle_intr(dev);
4128
4129 /* With MSI, interrupts are only generated when iir
4130 * transitions from zero to nonzero. If another bit got
4131 * set while we were handling the existing iir bits, then
4132 * we would never get another interrupt.
4133 *
4134 * This is fine on non-MSI as well, as if we hit this path
4135 * we avoid exiting the interrupt handler only to generate
4136 * another one.
4137 *
4138 * Note that for MSI this could cause a stray interrupt report
4139 * if an interrupt landed in the time between writing IIR and
4140 * the posting read. This should be rare enough to never
4141 * trigger the 99% of 100,000 interrupts test for disabling
4142 * stray interrupts.
4143 */
Chris Wilson38bde182012-04-24 22:59:50 +01004144 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004146 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004147
4148 return ret;
4149}
4150
4151static void i915_irq_uninstall(struct drm_device * dev)
4152{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004153 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154 int pipe;
4155
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004157 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4159 }
4160
Chris Wilson00d98eb2012-04-24 22:59:48 +01004161 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004162 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004163 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004165 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4166 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167 I915_WRITE(IMR, 0xffffffff);
4168 I915_WRITE(IER, 0x0);
4169
Chris Wilsona266c7d2012-04-24 22:59:44 +01004170 I915_WRITE(IIR, I915_READ(IIR));
4171}
4172
4173static void i965_irq_preinstall(struct drm_device * dev)
4174{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004175 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176 int pipe;
4177
Egbert Eich0706f172015-09-23 16:15:27 +02004178 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004179 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004180
4181 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004182 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183 I915_WRITE(PIPESTAT(pipe), 0);
4184 I915_WRITE(IMR, 0xffffffff);
4185 I915_WRITE(IER, 0x0);
4186 POSTING_READ(IER);
4187}
4188
4189static int i965_irq_postinstall(struct drm_device *dev)
4190{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004191 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004192 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193 u32 error_mask;
4194
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004196 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004197 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004198 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4199 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4200 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4201 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4202 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4203
4204 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004205 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4206 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004207 enable_mask |= I915_USER_INTERRUPT;
4208
4209 if (IS_G4X(dev))
4210 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004211
Daniel Vetterb79480b2013-06-27 17:52:10 +02004212 /* Interrupt setup is already guaranteed to be single-threaded, this is
4213 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004214 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004215 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4216 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4217 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004218 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004219
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220 /*
4221 * Enable some error detection, note the instruction error mask
4222 * bit is reserved, so we leave it masked.
4223 */
4224 if (IS_G4X(dev)) {
4225 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4226 GM45_ERROR_MEM_PRIV |
4227 GM45_ERROR_CP_PRIV |
4228 I915_ERROR_MEMORY_REFRESH);
4229 } else {
4230 error_mask = ~(I915_ERROR_PAGE_TABLE |
4231 I915_ERROR_MEMORY_REFRESH);
4232 }
4233 I915_WRITE(EMR, error_mask);
4234
4235 I915_WRITE(IMR, dev_priv->irq_mask);
4236 I915_WRITE(IER, enable_mask);
4237 POSTING_READ(IER);
4238
Egbert Eich0706f172015-09-23 16:15:27 +02004239 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004240 POSTING_READ(PORT_HOTPLUG_EN);
4241
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004242 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004243
4244 return 0;
4245}
4246
Egbert Eichbac56d52013-02-25 12:06:51 -05004247static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004248{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004249 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004250 u32 hotplug_en;
4251
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004252 assert_spin_locked(&dev_priv->irq_lock);
4253
Ville Syrjälä778eb332015-01-09 14:21:13 +02004254 /* Note HDMI and DP share hotplug bits */
4255 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004256 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004257 /* Programming the CRT detection parameters tends
4258 to generate a spurious hotplug event about three
4259 seconds later. So just do it once.
4260 */
4261 if (IS_G4X(dev))
4262 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004263 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004264
Ville Syrjälä778eb332015-01-09 14:21:13 +02004265 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004266 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004267 HOTPLUG_INT_EN_MASK |
4268 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4269 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4270 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004271}
4272
Daniel Vetterff1f5252012-10-02 15:10:55 +02004273static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004274{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004275 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004276 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277 u32 iir, new_iir;
4278 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004279 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004280 u32 flip_mask =
4281 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4282 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004283
Imre Deak2dd2a882015-02-24 11:14:30 +02004284 if (!intel_irqs_enabled(dev_priv))
4285 return IRQ_NONE;
4286
Chris Wilsona266c7d2012-04-24 22:59:44 +01004287 iir = I915_READ(IIR);
4288
Chris Wilsona266c7d2012-04-24 22:59:44 +01004289 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004290 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004291 bool blc_event = false;
4292
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293 /* Can't rely on pipestat interrupt bit in iir as it might
4294 * have been cleared after the pipestat interrupt was received.
4295 * It doesn't set the bit in iir again, but it still produces
4296 * interrupts (for non-MSI).
4297 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004298 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004299 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004300 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004301
Damien Lespiau055e3932014-08-18 13:49:10 +01004302 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004303 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004304 pipe_stats[pipe] = I915_READ(reg);
4305
4306 /*
4307 * Clear the PIPE*STAT regs before the IIR
4308 */
4309 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004310 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004311 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004312 }
4313 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004314 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004315
4316 if (!irq_received)
4317 break;
4318
4319 ret = IRQ_HANDLED;
4320
4321 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004322 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4323 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004324
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004325 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004326 new_iir = I915_READ(IIR); /* Flush posted writes */
4327
Chris Wilsona266c7d2012-04-24 22:59:44 +01004328 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004329 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004330 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004331 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004332
Damien Lespiau055e3932014-08-18 13:49:10 +01004333 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004334 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004335 i915_handle_vblank(dev, pipe, pipe, iir))
4336 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004337
4338 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4339 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004340
4341 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004342 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004343
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004344 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4345 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004346 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004347
4348 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4349 intel_opregion_asle_intr(dev);
4350
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004351 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4352 gmbus_irq_handler(dev);
4353
Chris Wilsona266c7d2012-04-24 22:59:44 +01004354 /* With MSI, interrupts are only generated when iir
4355 * transitions from zero to nonzero. If another bit got
4356 * set while we were handling the existing iir bits, then
4357 * we would never get another interrupt.
4358 *
4359 * This is fine on non-MSI as well, as if we hit this path
4360 * we avoid exiting the interrupt handler only to generate
4361 * another one.
4362 *
4363 * Note that for MSI this could cause a stray interrupt report
4364 * if an interrupt landed in the time between writing IIR and
4365 * the posting read. This should be rare enough to never
4366 * trigger the 99% of 100,000 interrupts test for disabling
4367 * stray interrupts.
4368 */
4369 iir = new_iir;
4370 }
4371
4372 return ret;
4373}
4374
4375static void i965_irq_uninstall(struct drm_device * dev)
4376{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004377 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004378 int pipe;
4379
4380 if (!dev_priv)
4381 return;
4382
Egbert Eich0706f172015-09-23 16:15:27 +02004383 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004384 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004385
4386 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004387 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004388 I915_WRITE(PIPESTAT(pipe), 0);
4389 I915_WRITE(IMR, 0xffffffff);
4390 I915_WRITE(IER, 0x0);
4391
Damien Lespiau055e3932014-08-18 13:49:10 +01004392 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004393 I915_WRITE(PIPESTAT(pipe),
4394 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4395 I915_WRITE(IIR, I915_READ(IIR));
4396}
4397
Daniel Vetterfca52a52014-09-30 10:56:45 +02004398/**
4399 * intel_irq_init - initializes irq support
4400 * @dev_priv: i915 device instance
4401 *
4402 * This function initializes all the irq support including work items, timers
4403 * and all the vtables. It does not setup the interrupt itself though.
4404 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004405void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004406{
Daniel Vetterb9632912014-09-30 10:56:44 +02004407 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004408
Jani Nikula77913b32015-06-18 13:06:16 +03004409 intel_hpd_init_work(dev_priv);
4410
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004411 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004412 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004413
Deepak Sa6706b42014-03-15 20:23:22 +05304414 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004415 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004416 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004417 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004418 else
4419 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304420
Chris Wilson737b1502015-01-26 18:03:03 +02004421 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4422 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004423
Tomas Janousek97a19a22012-12-08 13:48:13 +01004424 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004425
Daniel Vetterb9632912014-09-30 10:56:44 +02004426 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004427 dev->max_vblank_count = 0;
4428 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004429 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004430 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004431 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004432 } else {
4433 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4434 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004435 }
4436
Ville Syrjälä21da2702014-08-06 14:49:55 +03004437 /*
4438 * Opt out of the vblank disable timer on everything except gen2.
4439 * Gen2 doesn't have a hardware frame counter and so depends on
4440 * vblank interrupts to produce sane vblank seuquence numbers.
4441 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004442 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004443 dev->vblank_disable_immediate = true;
4444
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004445 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4446 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004447
Daniel Vetterb9632912014-09-30 10:56:44 +02004448 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004449 dev->driver->irq_handler = cherryview_irq_handler;
4450 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4451 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4452 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4453 dev->driver->enable_vblank = valleyview_enable_vblank;
4454 dev->driver->disable_vblank = valleyview_disable_vblank;
4455 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004456 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004457 dev->driver->irq_handler = valleyview_irq_handler;
4458 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4459 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4460 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4461 dev->driver->enable_vblank = valleyview_enable_vblank;
4462 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004463 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004464 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004465 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004466 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004467 dev->driver->irq_postinstall = gen8_irq_postinstall;
4468 dev->driver->irq_uninstall = gen8_irq_uninstall;
4469 dev->driver->enable_vblank = gen8_enable_vblank;
4470 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004471 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004472 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004473 else if (HAS_PCH_SPT(dev))
4474 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4475 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004476 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004477 } else if (HAS_PCH_SPLIT(dev)) {
4478 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004479 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004480 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4481 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4482 dev->driver->enable_vblank = ironlake_enable_vblank;
4483 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004484 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004485 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004486 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004487 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4488 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4489 dev->driver->irq_handler = i8xx_irq_handler;
4490 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004491 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004492 dev->driver->irq_preinstall = i915_irq_preinstall;
4493 dev->driver->irq_postinstall = i915_irq_postinstall;
4494 dev->driver->irq_uninstall = i915_irq_uninstall;
4495 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004496 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004497 dev->driver->irq_preinstall = i965_irq_preinstall;
4498 dev->driver->irq_postinstall = i965_irq_postinstall;
4499 dev->driver->irq_uninstall = i965_irq_uninstall;
4500 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004501 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004502 if (I915_HAS_HOTPLUG(dev_priv))
4503 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004504 dev->driver->enable_vblank = i915_enable_vblank;
4505 dev->driver->disable_vblank = i915_disable_vblank;
4506 }
4507}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004508
Daniel Vetterfca52a52014-09-30 10:56:45 +02004509/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004510 * intel_irq_install - enables the hardware interrupt
4511 * @dev_priv: i915 device instance
4512 *
4513 * This function enables the hardware interrupt handling, but leaves the hotplug
4514 * handling still disabled. It is called after intel_irq_init().
4515 *
4516 * In the driver load and resume code we need working interrupts in a few places
4517 * but don't want to deal with the hassle of concurrent probe and hotplug
4518 * workers. Hence the split into this two-stage approach.
4519 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004520int intel_irq_install(struct drm_i915_private *dev_priv)
4521{
4522 /*
4523 * We enable some interrupt sources in our postinstall hooks, so mark
4524 * interrupts as enabled _before_ actually enabling them to avoid
4525 * special cases in our ordering checks.
4526 */
4527 dev_priv->pm.irqs_enabled = true;
4528
4529 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4530}
4531
Daniel Vetterfca52a52014-09-30 10:56:45 +02004532/**
4533 * intel_irq_uninstall - finilizes all irq handling
4534 * @dev_priv: i915 device instance
4535 *
4536 * This stops interrupt and hotplug handling and unregisters and frees all
4537 * resources acquired in the init functions.
4538 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004539void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4540{
4541 drm_irq_uninstall(dev_priv->dev);
4542 intel_hpd_cancel_work(dev_priv);
4543 dev_priv->pm.irqs_enabled = false;
4544}
4545
Daniel Vetterfca52a52014-09-30 10:56:45 +02004546/**
4547 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4548 * @dev_priv: i915 device instance
4549 *
4550 * This function is used to disable interrupts at runtime, both in the runtime
4551 * pm and the system suspend/resume code.
4552 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004553void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004554{
Daniel Vetterb9632912014-09-30 10:56:44 +02004555 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004556 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004557 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004558}
4559
Daniel Vetterfca52a52014-09-30 10:56:45 +02004560/**
4561 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4562 * @dev_priv: i915 device instance
4563 *
4564 * This function is used to enable interrupts at runtime, both in the runtime
4565 * pm and the system suspend/resume code.
4566 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004567void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004568{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004569 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004570 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4571 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004572}