blob: 557af8877a2e1c911ecdccc66f2d102aa1309e75 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030082static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Shashank Sharmae0a20ad2015-03-27 14:54:14 +020091/* BXT hpd list */
92static const u32 hpd_bxt[HPD_NUM_PINS] = {
93 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95};
96
Paulo Zanoni5c502442014-04-01 15:37:11 -030097/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030098#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030099 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
100 POSTING_READ(GEN8_##type##_IMR(which)); \
101 I915_WRITE(GEN8_##type##_IER(which), 0); \
102 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
103 POSTING_READ(GEN8_##type##_IIR(which)); \
104 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
105 POSTING_READ(GEN8_##type##_IIR(which)); \
106} while (0)
107
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300108#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300109 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300110 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300111 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300112 I915_WRITE(type##IIR, 0xffffffff); \
113 POSTING_READ(type##IIR); \
114 I915_WRITE(type##IIR, 0xffffffff); \
115 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300116} while (0)
117
Paulo Zanoni337ba012014-04-01 15:37:16 -0300118/*
119 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120 */
121#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122 u32 val = I915_READ(reg); \
123 if (val) { \
124 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125 (reg), val); \
126 I915_WRITE((reg), 0xffffffff); \
127 POSTING_READ(reg); \
128 I915_WRITE((reg), 0xffffffff); \
129 POSTING_READ(reg); \
130 } \
131} while (0)
132
Paulo Zanoni35079892014-04-01 15:37:15 -0300133#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300134 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300135 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200136 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
137 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300138} while (0)
139
140#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300141 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300142 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200143 I915_WRITE(type##IMR, (imr_val)); \
144 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300145} while (0)
146
Imre Deakc9a9a262014-11-05 20:48:37 +0200147static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800149/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200150void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300151ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800152{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200153 assert_spin_locked(&dev_priv->irq_lock);
154
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700155 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300157
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000158 if ((dev_priv->irq_mask & mask) != 0) {
159 dev_priv->irq_mask &= ~mask;
160 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000161 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800162 }
163}
164
Daniel Vetter47339cd2014-09-30 10:56:46 +0200165void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300166ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800167{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300170 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300172
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000173 if ((dev_priv->irq_mask & mask) != mask) {
174 dev_priv->irq_mask |= mask;
175 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000176 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800177 }
178}
179
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300180/**
181 * ilk_update_gt_irq - update GTIMR
182 * @dev_priv: driver private
183 * @interrupt_mask: mask of interrupt bits to update
184 * @enabled_irq_mask: mask of interrupt bits to enable
185 */
186static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
187 uint32_t interrupt_mask,
188 uint32_t enabled_irq_mask)
189{
190 assert_spin_locked(&dev_priv->irq_lock);
191
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100192 WARN_ON(enabled_irq_mask & ~interrupt_mask);
193
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700194 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300195 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300196
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300197 dev_priv->gt_irq_mask &= ~interrupt_mask;
198 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
199 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
200 POSTING_READ(GTIMR);
201}
202
Daniel Vetter480c8032014-07-16 09:49:40 +0200203void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300204{
205 ilk_update_gt_irq(dev_priv, mask, mask);
206}
207
Daniel Vetter480c8032014-07-16 09:49:40 +0200208void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300209{
210 ilk_update_gt_irq(dev_priv, mask, 0);
211}
212
Imre Deakb900b942014-11-05 20:48:48 +0200213static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214{
215 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216}
217
Imre Deaka72fbc32014-11-05 20:48:31 +0200218static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219{
220 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221}
222
Imre Deakb900b942014-11-05 20:48:48 +0200223static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224{
225 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226}
227
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300228/**
229 * snb_update_pm_irq - update GEN6_PMIMR
230 * @dev_priv: driver private
231 * @interrupt_mask: mask of interrupt bits to update
232 * @enabled_irq_mask: mask of interrupt bits to enable
233 */
234static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235 uint32_t interrupt_mask,
236 uint32_t enabled_irq_mask)
237{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300239
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100240 WARN_ON(enabled_irq_mask & ~interrupt_mask);
241
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300242 assert_spin_locked(&dev_priv->irq_lock);
243
Paulo Zanoni605cd252013-08-06 18:57:15 -0300244 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300245 new_val &= ~interrupt_mask;
246 new_val |= (~enabled_irq_mask & interrupt_mask);
247
Paulo Zanoni605cd252013-08-06 18:57:15 -0300248 if (new_val != dev_priv->pm_irq_mask) {
249 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200250 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300252 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300253}
254
Daniel Vetter480c8032014-07-16 09:49:40 +0200255void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300256{
Imre Deak9939fba2014-11-20 23:01:47 +0200257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 return;
259
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260 snb_update_pm_irq(dev_priv, mask, mask);
261}
262
Imre Deak9939fba2014-11-20 23:01:47 +0200263static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
264 uint32_t mask)
265{
266 snb_update_pm_irq(dev_priv, mask, 0);
267}
268
Daniel Vetter480c8032014-07-16 09:49:40 +0200269void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300270{
Imre Deak9939fba2014-11-20 23:01:47 +0200271 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
272 return;
273
274 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300275}
276
Imre Deak3cc134e2014-11-19 15:30:03 +0200277void gen6_reset_rps_interrupts(struct drm_device *dev)
278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280 uint32_t reg = gen6_pm_iir(dev_priv);
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 I915_WRITE(reg, dev_priv->pm_rps_events);
284 I915_WRITE(reg, dev_priv->pm_rps_events);
285 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200286 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200287 spin_unlock_irq(&dev_priv->irq_lock);
288}
289
Imre Deakb900b942014-11-05 20:48:48 +0200290void gen6_enable_rps_interrupts(struct drm_device *dev)
291{
292 struct drm_i915_private *dev_priv = dev->dev_private;
293
294 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200297 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200298 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200299 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
300 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200301 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200302
Imre Deakb900b942014-11-05 20:48:48 +0200303 spin_unlock_irq(&dev_priv->irq_lock);
304}
305
Imre Deak59d02a12014-12-19 19:33:26 +0200306u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
307{
308 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200309 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200310 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200311 *
312 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200313 */
314 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
315 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
316
317 if (INTEL_INFO(dev_priv)->gen >= 8)
318 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
319
320 return mask;
321}
322
Imre Deakb900b942014-11-05 20:48:48 +0200323void gen6_disable_rps_interrupts(struct drm_device *dev)
324{
325 struct drm_i915_private *dev_priv = dev->dev_private;
326
Imre Deakd4d70aa2014-11-19 15:30:04 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328 dev_priv->rps.interrupts_enabled = false;
329 spin_unlock_irq(&dev_priv->irq_lock);
330
331 cancel_work_sync(&dev_priv->rps.work);
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333 spin_lock_irq(&dev_priv->irq_lock);
334
Imre Deak59d02a12014-12-19 19:33:26 +0200335 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200336
337 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200338 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200340
341 spin_unlock_irq(&dev_priv->irq_lock);
342
343 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200344}
345
Ben Widawsky09610212014-05-15 20:58:08 +0300346/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200347 * ibx_display_interrupt_update - update SDEIMR
348 * @dev_priv: driver private
349 * @interrupt_mask: mask of interrupt bits to update
350 * @enabled_irq_mask: mask of interrupt bits to enable
351 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200352void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353 uint32_t interrupt_mask,
354 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200355{
356 uint32_t sdeimr = I915_READ(SDEIMR);
357 sdeimr &= ~interrupt_mask;
358 sdeimr |= (~enabled_irq_mask & interrupt_mask);
359
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100360 WARN_ON(enabled_irq_mask & ~interrupt_mask);
361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 assert_spin_locked(&dev_priv->irq_lock);
363
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700364 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300365 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300366
Daniel Vetterfee884e2013-07-04 23:35:21 +0200367 I915_WRITE(SDEIMR, sdeimr);
368 POSTING_READ(SDEIMR);
369}
Paulo Zanoni86642812013-04-12 17:57:57 -0300370
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100371static void
Imre Deak755e9012014-02-10 18:42:47 +0200372__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800374{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200375 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200376 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800377
Daniel Vetterb79480b2013-06-27 17:52:10 +0200378 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200379 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200380
Ville Syrjälä04feced2014-04-03 13:28:33 +0300381 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
382 status_mask & ~PIPESTAT_INT_STATUS_MASK,
383 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
384 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200385 return;
386
387 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 return;
389
Imre Deak91d181d2014-02-10 18:42:49 +0200390 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
391
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200392 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200393 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200394 I915_WRITE(reg, pipestat);
395 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800396}
397
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100398static void
Imre Deak755e9012014-02-10 18:42:47 +0200399__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800401{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200402 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200403 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800404
Daniel Vetterb79480b2013-06-27 17:52:10 +0200405 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200406 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200407
Ville Syrjälä04feced2014-04-03 13:28:33 +0300408 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
409 status_mask & ~PIPESTAT_INT_STATUS_MASK,
410 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
411 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200412 return;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 if ((pipestat & enable_mask) == 0)
415 return;
416
Imre Deak91d181d2014-02-10 18:42:49 +0200417 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
418
Imre Deak755e9012014-02-10 18:42:47 +0200419 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200420 I915_WRITE(reg, pipestat);
421 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800422}
423
Imre Deak10c59c52014-02-10 18:42:48 +0200424static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
425{
426 u32 enable_mask = status_mask << 16;
427
428 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 * On pipe A we don't support the PSR interrupt yet,
430 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
433 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300434 /*
435 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436 * A the same bit is for perf counters which we don't use either.
437 */
438 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200440
441 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
442 SPRITE0_FLIP_DONE_INT_EN_VLV |
443 SPRITE1_FLIP_DONE_INT_EN_VLV);
444 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
445 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
446 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
447 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
448
449 return enable_mask;
450}
451
Imre Deak755e9012014-02-10 18:42:47 +0200452void
453i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454 u32 status_mask)
455{
456 u32 enable_mask;
457
Imre Deak10c59c52014-02-10 18:42:48 +0200458 if (IS_VALLEYVIEW(dev_priv->dev))
459 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
460 status_mask);
461 else
462 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200463 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464}
465
466void
467i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468 u32 status_mask)
469{
470 u32 enable_mask;
471
Imre Deak10c59c52014-02-10 18:42:48 +0200472 if (IS_VALLEYVIEW(dev_priv->dev))
473 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
474 status_mask);
475 else
476 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200477 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478}
479
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000480/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000482 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300483static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000484{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300487 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488 return;
489
Daniel Vetter13321782014-09-15 14:55:29 +0200490 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000491
Imre Deak755e9012014-02-10 18:42:47 +0200492 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300493 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200494 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200495 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000496
Daniel Vetter13321782014-09-15 14:55:29 +0200497 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000498}
499
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300500/*
501 * This timing diagram depicts the video signal in and
502 * around the vertical blanking period.
503 *
504 * Assumptions about the fictitious mode used in this example:
505 * vblank_start >= 3
506 * vsync_start = vblank_start + 1
507 * vsync_end = vblank_start + 2
508 * vtotal = vblank_start + 3
509 *
510 * start of vblank:
511 * latch double buffered registers
512 * increment frame counter (ctg+)
513 * generate start of vblank interrupt (gen4+)
514 * |
515 * | frame start:
516 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
517 * | may be shifted forward 1-3 extra lines via PIPECONF
518 * | |
519 * | | start of vsync:
520 * | | generate vsync interrupt
521 * | | |
522 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
523 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
524 * ----va---> <-----------------vb--------------------> <--------va-------------
525 * | | <----vs-----> |
526 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529 * | | |
530 * last visible pixel first visible pixel
531 * | increment frame counter (gen3/4)
532 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
533 *
534 * x = horizontal active
535 * _ = horizontal blanking
536 * hs = horizontal sync
537 * va = vertical active
538 * vb = vertical blanking
539 * vs = vertical sync
540 * vbs = vblank_start (number)
541 *
542 * Summary:
543 * - most events happen at the start of horizontal sync
544 * - frame start happens at the start of horizontal blank, 1-4 lines
545 * (depending on PIPECONF settings) after the start of vblank
546 * - gen3/4 pixel and frame counter are synchronized with the start
547 * of horizontal active on the first line of vertical active
548 */
549
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300550static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
551{
552 /* Gen2 doesn't have a hardware frame counter */
553 return 0;
554}
555
Keith Packard42f52ef2008-10-18 19:39:29 -0700556/* Called from drm generic code, passed a 'crtc', which
557 * we use as a pipe index
558 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700560{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700562 unsigned long high_frame;
563 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300564 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 struct intel_crtc *intel_crtc =
566 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567 const struct drm_display_mode *mode =
568 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700569
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100570 htotal = mode->crtc_htotal;
571 hsync_start = mode->crtc_hsync_start;
572 vbl_start = mode->crtc_vblank_start;
573 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
574 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300575
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300576 /* Convert to pixel count */
577 vbl_start *= htotal;
578
579 /* Start of vblank event occurs at start of hsync */
580 vbl_start -= htotal - hsync_start;
581
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800582 high_frame = PIPEFRAME(pipe);
583 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100584
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700585 /*
586 * High & low register fields aren't synchronized, so make sure
587 * we get a low value that's stable across two reads of the high
588 * register.
589 */
590 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100591 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100593 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700594 } while (high1 != high2);
595
Chris Wilson5eddb702010-09-11 13:48:45 +0100596 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300597 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100598 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300599
600 /*
601 * The frame counter increments at beginning of active.
602 * Cook up a vblank counter by also checking the pixel
603 * counter against vblank start.
604 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200605 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700606}
607
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700608static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800609{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800611 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800612
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800613 return I915_READ(reg);
614}
615
Mario Kleinerad3543e2013-10-30 05:13:08 +0100616/* raw reads, only for fast reads of display block, no need for forcewake etc. */
617#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100618
Ville Syrjäläa225f072014-04-29 13:35:45 +0300619static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
620{
621 struct drm_device *dev = crtc->base.dev;
622 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200623 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300624 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300625 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300626
Ville Syrjälä80715b22014-05-15 20:23:23 +0300627 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300628 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
629 vtotal /= 2;
630
631 if (IS_GEN2(dev))
632 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
633 else
634 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
635
636 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300637 * See update_scanline_offset() for the details on the
638 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300639 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300640 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300641}
642
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700643static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e452013-10-28 20:50:48 +0200644 unsigned int flags, int *vpos, int *hpos,
645 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100646{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300647 struct drm_i915_private *dev_priv = dev->dev_private;
648 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200650 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300651 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300652 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100653 bool in_vbl = true;
654 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100655 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100656
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300657 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100658 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800659 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100660 return 0;
661 }
662
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300663 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300664 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300665 vtotal = mode->crtc_vtotal;
666 vbl_start = mode->crtc_vblank_start;
667 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100668
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200669 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
670 vbl_start = DIV_ROUND_UP(vbl_start, 2);
671 vbl_end /= 2;
672 vtotal /= 2;
673 }
674
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300675 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
676
Mario Kleinerad3543e2013-10-30 05:13:08 +0100677 /*
678 * Lock uncore.lock, as we will do multiple timing critical raw
679 * register reads, potentially with preemption disabled, so the
680 * following code must not block on uncore.lock.
681 */
682 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300683
Mario Kleinerad3543e2013-10-30 05:13:08 +0100684 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
685
686 /* Get optional system timestamp before query. */
687 if (stime)
688 *stime = ktime_get();
689
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300690 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100691 /* No obvious pixelcount register. Only query vertical
692 * scanout position from Display scan line register.
693 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300694 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100695 } else {
696 /* Have access to pixelcount since start of frame.
697 * We can split this into vertical and horizontal
698 * scanout position.
699 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100700 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100701
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300702 /* convert to pixel counts */
703 vbl_start *= htotal;
704 vbl_end *= htotal;
705 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300706
707 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300708 * In interlaced modes, the pixel counter counts all pixels,
709 * so one field will have htotal more pixels. In order to avoid
710 * the reported position from jumping backwards when the pixel
711 * counter is beyond the length of the shorter field, just
712 * clamp the position the length of the shorter field. This
713 * matches how the scanline counter based position works since
714 * the scanline counter doesn't count the two half lines.
715 */
716 if (position >= vtotal)
717 position = vtotal - 1;
718
719 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300720 * Start of vblank interrupt is triggered at start of hsync,
721 * just prior to the first active line of vblank. However we
722 * consider lines to start at the leading edge of horizontal
723 * active. So, should we get here before we've crossed into
724 * the horizontal active of the first line in vblank, we would
725 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
726 * always add htotal-hsync_start to the current pixel position.
727 */
728 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300729 }
730
Mario Kleinerad3543e2013-10-30 05:13:08 +0100731 /* Get optional system timestamp after query. */
732 if (etime)
733 *etime = ktime_get();
734
735 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
736
737 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
738
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300739 in_vbl = position >= vbl_start && position < vbl_end;
740
741 /*
742 * While in vblank, position will be negative
743 * counting up towards 0 at vbl_end. And outside
744 * vblank, position will be positive counting
745 * up since vbl_end.
746 */
747 if (position >= vbl_start)
748 position -= vbl_end;
749 else
750 position += vtotal - vbl_end;
751
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300752 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300753 *vpos = position;
754 *hpos = 0;
755 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100756 *vpos = position / htotal;
757 *hpos = position - (*vpos * htotal);
758 }
759
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100760 /* In vblank? */
761 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200762 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100763
764 return ret;
765}
766
Ville Syrjäläa225f072014-04-29 13:35:45 +0300767int intel_get_crtc_scanline(struct intel_crtc *crtc)
768{
769 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
770 unsigned long irqflags;
771 int position;
772
773 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
774 position = __intel_get_crtc_scanline(crtc);
775 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
776
777 return position;
778}
779
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700780static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100781 int *max_error,
782 struct timeval *vblank_time,
783 unsigned flags)
784{
Chris Wilson4041b852011-01-22 10:07:56 +0000785 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100786
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700787 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000788 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789 return -EINVAL;
790 }
791
792 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000793 crtc = intel_get_crtc_for_pipe(dev, pipe);
794 if (crtc == NULL) {
795 DRM_ERROR("Invalid crtc %d\n", pipe);
796 return -EINVAL;
797 }
798
Matt Roper83d65732015-02-25 13:12:16 -0800799 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000800 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
801 return -EBUSY;
802 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100803
804 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000805 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
806 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300807 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200808 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100809}
810
Jani Nikula67c347f2013-09-17 14:26:34 +0300811static bool intel_hpd_irq_event(struct drm_device *dev,
812 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200813{
814 enum drm_connector_status old_status;
815
816 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
817 old_status = connector->status;
818
819 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300820 if (old_status == connector->status)
821 return false;
822
823 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200824 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300825 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300826 drm_get_connector_status_name(old_status),
827 drm_get_connector_status_name(connector->status));
828
829 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200830}
831
Dave Airlie13cf5502014-06-18 11:29:35 +1000832static void i915_digport_work_func(struct work_struct *work)
833{
834 struct drm_i915_private *dev_priv =
835 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000836 u32 long_port_mask, short_port_mask;
837 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100838 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000839 u32 old_bits = 0;
840
Daniel Vetter4cb21832014-09-15 14:55:26 +0200841 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000842 long_port_mask = dev_priv->long_hpd_port_mask;
843 dev_priv->long_hpd_port_mask = 0;
844 short_port_mask = dev_priv->short_hpd_port_mask;
845 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200846 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000847
848 for (i = 0; i < I915_MAX_PORTS; i++) {
849 bool valid = false;
850 bool long_hpd = false;
851 intel_dig_port = dev_priv->hpd_irq_port[i];
852 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
853 continue;
854
855 if (long_port_mask & (1 << i)) {
856 valid = true;
857 long_hpd = true;
858 } else if (short_port_mask & (1 << i))
859 valid = true;
860
861 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100862 enum irqreturn ret;
863
Dave Airlie13cf5502014-06-18 11:29:35 +1000864 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100865 if (ret == IRQ_NONE) {
866 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000867 old_bits |= (1 << intel_dig_port->base.hpd_pin);
868 }
869 }
870 }
871
872 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200873 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000874 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200875 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000876 schedule_work(&dev_priv->hotplug_work);
877 }
878}
879
Jesse Barnes5ca58282009-03-31 14:11:15 -0700880/*
881 * Handle hotplug events outside the interrupt handler proper.
882 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200883#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
884
Jesse Barnes5ca58282009-03-31 14:11:15 -0700885static void i915_hotplug_work_func(struct work_struct *work)
886{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300887 struct drm_i915_private *dev_priv =
888 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700889 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700890 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200891 struct intel_connector *intel_connector;
892 struct intel_encoder *intel_encoder;
893 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200894 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200895 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200896 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700897
Keith Packarda65e34c2011-07-25 10:04:56 -0700898 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800899 DRM_DEBUG_KMS("running encoder hotplug functions\n");
900
Daniel Vetter4cb21832014-09-15 14:55:26 +0200901 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200902
903 hpd_event_bits = dev_priv->hpd_event_bits;
904 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200905 list_for_each_entry(connector, &mode_config->connector_list, head) {
906 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000907 if (!intel_connector->encoder)
908 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200909 intel_encoder = intel_connector->encoder;
910 if (intel_encoder->hpd_pin > HPD_NONE &&
911 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
912 connector->polled == DRM_CONNECTOR_POLL_HPD) {
913 DRM_INFO("HPD interrupt storm detected on connector %s: "
914 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300915 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200916 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
917 connector->polled = DRM_CONNECTOR_POLL_CONNECT
918 | DRM_CONNECTOR_POLL_DISCONNECT;
919 hpd_disabled = true;
920 }
Egbert Eich142e2392013-04-11 15:57:57 +0200921 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
922 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300923 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200924 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200925 }
926 /* if there were no outputs to poll, poll was disabled,
927 * therefore make sure it's enabled when disabling HPD on
928 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200929 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200930 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300931 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
932 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200933 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200934
Daniel Vetter4cb21832014-09-15 14:55:26 +0200935 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200936
Egbert Eich321a1b32013-04-11 16:00:26 +0200937 list_for_each_entry(connector, &mode_config->connector_list, head) {
938 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000939 if (!intel_connector->encoder)
940 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200941 intel_encoder = intel_connector->encoder;
942 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
943 if (intel_encoder->hot_plug)
944 intel_encoder->hot_plug(intel_encoder);
945 if (intel_hpd_irq_event(dev, connector))
946 changed = true;
947 }
948 }
Keith Packard40ee3382011-07-28 15:31:19 -0700949 mutex_unlock(&mode_config->mutex);
950
Egbert Eich321a1b32013-04-11 16:00:26 +0200951 if (changed)
952 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700953}
954
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200955static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800956{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300957 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000958 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200959 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200960
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200961 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800962
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200963 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
964
Daniel Vetter20e4d402012-08-08 23:35:39 +0200965 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200966
Jesse Barnes7648fa92010-05-20 14:28:11 -0700967 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000968 busy_up = I915_READ(RCPREVBSYTUPAVG);
969 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970 max_avg = I915_READ(RCBMAXAVG);
971 min_avg = I915_READ(RCBMINAVG);
972
973 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200975 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
976 new_delay = dev_priv->ips.cur_delay - 1;
977 if (new_delay < dev_priv->ips.max_delay)
978 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000979 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200980 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
981 new_delay = dev_priv->ips.cur_delay + 1;
982 if (new_delay > dev_priv->ips.min_delay)
983 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800984 }
985
Jesse Barnes7648fa92010-05-20 14:28:11 -0700986 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200987 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800988
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200989 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200990
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991 return;
992}
993
Chris Wilson74cdb332015-04-07 16:21:05 +0100994static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100995{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100996 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000997 return;
998
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000999 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001000
Chris Wilson549f7362010-10-19 11:19:32 +01001001 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001002}
1003
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001004static void vlv_c0_read(struct drm_i915_private *dev_priv,
1005 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001006{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1008 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1009 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001010}
1011
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1013 const struct intel_rps_ei *old,
1014 const struct intel_rps_ei *now,
1015 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001016{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001017 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001018
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001019 if (old->cz_clock == 0)
1020 return false;
Deepak S31685c22014-07-03 17:33:01 -04001021
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001022 time = now->cz_clock - old->cz_clock;
1023 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001024
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001025 /* Workload can be split between render + media, e.g. SwapBuffers
1026 * being blitted in X after being rendered in mesa. To account for
1027 * this we need to combine both engines into our activity counter.
1028 */
1029 c0 = now->render_c0 - old->render_c0;
1030 c0 += now->media_c0 - old->media_c0;
1031 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001032
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001033 return c0 >= time;
1034}
Deepak S31685c22014-07-03 17:33:01 -04001035
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001036void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1037{
1038 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1039 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040}
1041
1042static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1043{
1044 struct intel_rps_ei now;
1045 u32 events = 0;
1046
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001047 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048 return 0;
1049
1050 vlv_c0_read(dev_priv, &now);
1051 if (now.cz_clock == 0)
1052 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001053
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001054 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1055 if (!vlv_c0_above(dev_priv,
1056 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001057 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001058 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1059 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001060 }
1061
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1063 if (vlv_c0_above(dev_priv,
1064 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001065 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 events |= GEN6_PM_RP_UP_THRESHOLD;
1067 dev_priv->rps.up_ei = now;
1068 }
1069
1070 return events;
Deepak S31685c22014-07-03 17:33:01 -04001071}
1072
Ben Widawsky4912d042011-04-25 11:25:20 -07001073static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001074{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001075 struct drm_i915_private *dev_priv =
1076 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001077 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001078 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001079
Daniel Vetter59cdb632013-07-04 23:35:28 +02001080 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001081 /* Speed up work cancelation during disabling rps interrupts. */
1082 if (!dev_priv->rps.interrupts_enabled) {
1083 spin_unlock_irq(&dev_priv->irq_lock);
1084 return;
1085 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001086 pm_iir = dev_priv->rps.pm_iir;
1087 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001088 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1089 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001090 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001091
Paulo Zanoni60611c12013-08-15 11:50:01 -03001092 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301093 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001094
Deepak Sa6706b42014-03-15 20:23:22 +05301095 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001096 return;
1097
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001098 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001099
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001100 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1101
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001102 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001103 new_delay = dev_priv->rps.cur_freq;
Ville Syrjälä74250342013-06-25 21:38:11 +03001104 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001105 if (adj > 0)
1106 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001107 else /* CHV needs even encode values */
1108 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001109 /*
1110 * For better performance, jump directly
1111 * to RPe if we're below it.
1112 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001113 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001114 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001115 adj = 0;
1116 }
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001117 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001118 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1119 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001120 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001121 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001122 adj = 0;
1123 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1124 if (adj < 0)
1125 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001126 else /* CHV needs even encode values */
1127 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001128 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001129 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001130 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001131
Chris Wilsonedcf2842015-04-07 16:20:29 +01001132 dev_priv->rps.last_adj = adj;
1133
Ben Widawsky79249632012-09-07 19:43:42 -07001134 /* sysfs frequency interfaces may have snuck in while servicing the
1135 * interrupt
1136 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001137 new_delay += adj;
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001138 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001139 dev_priv->rps.min_freq_softlimit,
1140 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301141
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001142 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001144 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001145}
1146
Ben Widawskye3689192012-05-25 16:56:22 -07001147
1148/**
1149 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1150 * occurred.
1151 * @work: workqueue struct
1152 *
1153 * Doesn't actually do anything except notify userspace. As a consequence of
1154 * this event, userspace should try to remap the bad rows since statistically
1155 * it is likely the same row is more likely to go bad again.
1156 */
1157static void ivybridge_parity_work(struct work_struct *work)
1158{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001159 struct drm_i915_private *dev_priv =
1160 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001161 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001162 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001163 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001164 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001165
1166 /* We must turn off DOP level clock gating to access the L3 registers.
1167 * In order to prevent a get/put style interface, acquire struct mutex
1168 * any time we access those registers.
1169 */
1170 mutex_lock(&dev_priv->dev->struct_mutex);
1171
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001172 /* If we've screwed up tracking, just let the interrupt fire again */
1173 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1174 goto out;
1175
Ben Widawskye3689192012-05-25 16:56:22 -07001176 misccpctl = I915_READ(GEN7_MISCCPCTL);
1177 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1178 POSTING_READ(GEN7_MISCCPCTL);
1179
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001180 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1181 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001182
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001183 slice--;
1184 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1185 break;
1186
1187 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1188
1189 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1190
1191 error_status = I915_READ(reg);
1192 row = GEN7_PARITY_ERROR_ROW(error_status);
1193 bank = GEN7_PARITY_ERROR_BANK(error_status);
1194 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1195
1196 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1197 POSTING_READ(reg);
1198
1199 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1200 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1201 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1202 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1203 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1204 parity_event[5] = NULL;
1205
Dave Airlie5bdebb12013-10-11 14:07:25 +10001206 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001207 KOBJ_CHANGE, parity_event);
1208
1209 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1210 slice, row, bank, subbank);
1211
1212 kfree(parity_event[4]);
1213 kfree(parity_event[3]);
1214 kfree(parity_event[2]);
1215 kfree(parity_event[1]);
1216 }
Ben Widawskye3689192012-05-25 16:56:22 -07001217
1218 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1219
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001220out:
1221 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001222 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001223 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001224 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001225
1226 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001227}
1228
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001229static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001230{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001231 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001232
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001233 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001234 return;
1235
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001236 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001237 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001238 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001239
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001240 iir &= GT_PARITY_ERROR(dev);
1241 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1242 dev_priv->l3_parity.which_slice |= 1 << 1;
1243
1244 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1245 dev_priv->l3_parity.which_slice |= 1 << 0;
1246
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001247 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001248}
1249
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001250static void ilk_gt_irq_handler(struct drm_device *dev,
1251 struct drm_i915_private *dev_priv,
1252 u32 gt_iir)
1253{
1254 if (gt_iir &
1255 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001256 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001257 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001258 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001259}
1260
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001261static void snb_gt_irq_handler(struct drm_device *dev,
1262 struct drm_i915_private *dev_priv,
1263 u32 gt_iir)
1264{
1265
Ben Widawskycc609d52013-05-28 19:22:29 -07001266 if (gt_iir &
1267 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001268 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001269 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001270 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001271 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001272 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001273
Ben Widawskycc609d52013-05-28 19:22:29 -07001274 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1275 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001276 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1277 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001278
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001279 if (gt_iir & GT_PARITY_ERROR(dev))
1280 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001281}
1282
Chris Wilson74cdb332015-04-07 16:21:05 +01001283static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001284 u32 master_ctl)
1285{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001286 irqreturn_t ret = IRQ_NONE;
1287
1288 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001289 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001290 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001291 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001292 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001293
Chris Wilson74cdb332015-04-07 16:21:05 +01001294 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1295 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1296 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1297 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001298
Chris Wilson74cdb332015-04-07 16:21:05 +01001299 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1300 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1301 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1302 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001303 } else
1304 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1305 }
1306
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001307 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001308 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001309 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001310 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001311 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001312
Chris Wilson74cdb332015-04-07 16:21:05 +01001313 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1314 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1315 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1316 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001317
Chris Wilson74cdb332015-04-07 16:21:05 +01001318 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1319 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1320 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1321 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001322 } else
1323 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1324 }
1325
Chris Wilson74cdb332015-04-07 16:21:05 +01001326 if (master_ctl & GEN8_GT_VECS_IRQ) {
1327 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1328 if (tmp) {
1329 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1330 ret = IRQ_HANDLED;
1331
1332 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1333 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1334 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1335 notify_ring(&dev_priv->ring[VECS]);
1336 } else
1337 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1338 }
1339
Ben Widawsky09610212014-05-15 20:58:08 +03001340 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001341 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001342 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001343 I915_WRITE_FW(GEN8_GT_IIR(2),
1344 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001345 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001346 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001347 } else
1348 DRM_ERROR("The master control interrupt lied (PM)!\n");
1349 }
1350
Ben Widawskyabd58f02013-11-02 21:07:09 -07001351 return ret;
1352}
1353
Egbert Eichb543fb02013-04-16 13:36:54 +02001354#define HPD_STORM_DETECT_PERIOD 1000
1355#define HPD_STORM_THRESHOLD 5
1356
Jani Nikula07c338c2014-10-02 11:16:32 +03001357static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001358{
1359 switch (port) {
1360 case PORT_A:
1361 case PORT_E:
1362 default:
1363 return -1;
1364 case PORT_B:
1365 return 0;
1366 case PORT_C:
1367 return 8;
1368 case PORT_D:
1369 return 16;
1370 }
1371}
1372
Jani Nikula07c338c2014-10-02 11:16:32 +03001373static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001374{
1375 switch (port) {
1376 case PORT_A:
1377 case PORT_E:
1378 default:
1379 return -1;
1380 case PORT_B:
1381 return 17;
1382 case PORT_C:
1383 return 19;
1384 case PORT_D:
1385 return 21;
1386 }
1387}
1388
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001389static enum port get_port_from_pin(enum hpd_pin pin)
Dave Airlie13cf5502014-06-18 11:29:35 +10001390{
1391 switch (pin) {
1392 case HPD_PORT_B:
1393 return PORT_B;
1394 case HPD_PORT_C:
1395 return PORT_C;
1396 case HPD_PORT_D:
1397 return PORT_D;
1398 default:
1399 return PORT_A; /* no hpd */
1400 }
1401}
1402
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001403static void intel_hpd_irq_handler(struct drm_device *dev,
1404 u32 hotplug_trigger,
1405 u32 dig_hotplug_reg,
1406 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001407{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001408 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001409 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001410 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001411 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001412 bool queue_dig = false, queue_hp = false;
1413 u32 dig_shift;
1414 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001415
Daniel Vetter91d131d2013-06-27 17:52:14 +02001416 if (!hotplug_trigger)
1417 return;
1418
Dave Airlie13cf5502014-06-18 11:29:35 +10001419 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1420 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001421
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001422 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001423 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001424 if (!(hpd[i] & hotplug_trigger))
1425 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001426
Dave Airlie13cf5502014-06-18 11:29:35 +10001427 port = get_port_from_pin(i);
1428 if (port && dev_priv->hpd_irq_port[port]) {
1429 bool long_hpd;
1430
Imre Deak6b5ad422015-03-27 17:22:34 +02001431 if (!HAS_GMCH_DISPLAY(dev_priv)) {
Jani Nikula07c338c2014-10-02 11:16:32 +03001432 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001433 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001434 } else {
1435 dig_shift = i915_port_to_hotplug_shift(port);
1436 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001437 }
1438
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001439 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1440 port_name(port),
1441 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001442 /* for long HPD pulses we want to have the digital queue happen,
1443 but we still want HPD storm detection to function. */
1444 if (long_hpd) {
1445 dev_priv->long_hpd_port_mask |= (1 << port);
1446 dig_port_mask |= hpd[i];
1447 } else {
1448 /* for short HPD just trigger the digital queue */
1449 dev_priv->short_hpd_port_mask |= (1 << port);
1450 hotplug_trigger &= ~hpd[i];
1451 }
1452 queue_dig = true;
1453 }
1454 }
1455
1456 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001457 if (hpd[i] & hotplug_trigger &&
1458 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1459 /*
1460 * On GMCH platforms the interrupt mask bits only
1461 * prevent irq generation, not the setting of the
1462 * hotplug bits itself. So only WARN about unexpected
1463 * interrupts on saner platforms.
1464 */
1465 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1466 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1467 hotplug_trigger, i, hpd[i]);
1468
1469 continue;
1470 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001471
Egbert Eichb543fb02013-04-16 13:36:54 +02001472 if (!(hpd[i] & hotplug_trigger) ||
1473 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1474 continue;
1475
Dave Airlie13cf5502014-06-18 11:29:35 +10001476 if (!(dig_port_mask & hpd[i])) {
1477 dev_priv->hpd_event_bits |= (1 << i);
1478 queue_hp = true;
1479 }
1480
Egbert Eichb543fb02013-04-16 13:36:54 +02001481 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1482 dev_priv->hpd_stats[i].hpd_last_jiffies
1483 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1484 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1485 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001486 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001487 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1488 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001489 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001490 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001491 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001492 } else {
1493 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001494 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1495 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001496 }
1497 }
1498
Daniel Vetter10a504d2013-06-27 17:52:12 +02001499 if (storm_detected)
1500 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001501 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001502
Daniel Vetter645416f2013-09-02 16:22:25 +02001503 /*
1504 * Our hotplug handler can grab modeset locks (by calling down into the
1505 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1506 * queue for otherwise the flush_work in the pageflip code will
1507 * deadlock.
1508 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001509 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001510 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001511 if (queue_hp)
1512 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001513}
1514
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001515static void gmbus_irq_handler(struct drm_device *dev)
1516{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001517 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001518
Daniel Vetter28c70f12012-12-01 13:53:45 +01001519 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001520}
1521
Daniel Vetterce99c252012-12-01 13:53:47 +01001522static void dp_aux_irq_handler(struct drm_device *dev)
1523{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001524 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001525
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001526 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001527}
1528
Shuang He8bf1e9f2013-10-15 18:55:27 +01001529#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001530static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1531 uint32_t crc0, uint32_t crc1,
1532 uint32_t crc2, uint32_t crc3,
1533 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001534{
1535 struct drm_i915_private *dev_priv = dev->dev_private;
1536 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1537 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001538 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001539
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001540 spin_lock(&pipe_crc->lock);
1541
Damien Lespiau0c912c72013-10-15 18:55:37 +01001542 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001543 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001544 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001545 return;
1546 }
1547
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001548 head = pipe_crc->head;
1549 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001550
1551 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001552 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001553 DRM_ERROR("CRC buffer overflowing\n");
1554 return;
1555 }
1556
1557 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001558
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001559 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001560 entry->crc[0] = crc0;
1561 entry->crc[1] = crc1;
1562 entry->crc[2] = crc2;
1563 entry->crc[3] = crc3;
1564 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001565
1566 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001567 pipe_crc->head = head;
1568
1569 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001570
1571 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001572}
Daniel Vetter277de952013-10-18 16:37:07 +02001573#else
1574static inline void
1575display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1576 uint32_t crc0, uint32_t crc1,
1577 uint32_t crc2, uint32_t crc3,
1578 uint32_t crc4) {}
1579#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001580
Daniel Vetter277de952013-10-18 16:37:07 +02001581
1582static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001583{
1584 struct drm_i915_private *dev_priv = dev->dev_private;
1585
Daniel Vetter277de952013-10-18 16:37:07 +02001586 display_pipe_crc_irq_handler(dev, pipe,
1587 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1588 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001589}
1590
Daniel Vetter277de952013-10-18 16:37:07 +02001591static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001592{
1593 struct drm_i915_private *dev_priv = dev->dev_private;
1594
Daniel Vetter277de952013-10-18 16:37:07 +02001595 display_pipe_crc_irq_handler(dev, pipe,
1596 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1597 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1598 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1599 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1600 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001601}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001602
Daniel Vetter277de952013-10-18 16:37:07 +02001603static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001604{
1605 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001606 uint32_t res1, res2;
1607
1608 if (INTEL_INFO(dev)->gen >= 3)
1609 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1610 else
1611 res1 = 0;
1612
1613 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1614 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1615 else
1616 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001617
Daniel Vetter277de952013-10-18 16:37:07 +02001618 display_pipe_crc_irq_handler(dev, pipe,
1619 I915_READ(PIPE_CRC_RES_RED(pipe)),
1620 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1621 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1622 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001623}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001624
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001625/* The RPS events need forcewake, so we add them to a work queue and mask their
1626 * IMR bits until the work is done. Other interrupts can be processed without
1627 * the work queue. */
1628static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001629{
Deepak Sa6706b42014-03-15 20:23:22 +05301630 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001631 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001632 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001633 if (dev_priv->rps.interrupts_enabled) {
1634 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1635 queue_work(dev_priv->wq, &dev_priv->rps.work);
1636 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001637 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001638 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001639
Imre Deakc9a9a262014-11-05 20:48:37 +02001640 if (INTEL_INFO(dev_priv)->gen >= 8)
1641 return;
1642
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001643 if (HAS_VEBOX(dev_priv->dev)) {
1644 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001645 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001646
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001647 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1648 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001649 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001650}
1651
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001652static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1653{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001654 if (!drm_handle_vblank(dev, pipe))
1655 return false;
1656
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001657 return true;
1658}
1659
Imre Deakc1874ed2014-02-04 21:35:46 +02001660static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1661{
1662 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001663 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001664 int pipe;
1665
Imre Deak58ead0d2014-02-04 21:35:47 +02001666 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001667 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001668 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001669 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001670
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001671 /*
1672 * PIPESTAT bits get signalled even when the interrupt is
1673 * disabled with the mask bits, and some of the status bits do
1674 * not generate interrupts at all (like the underrun bit). Hence
1675 * we need to be careful that we only handle what we want to
1676 * handle.
1677 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001678
1679 /* fifo underruns are filterered in the underrun handler. */
1680 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001681
1682 switch (pipe) {
1683 case PIPE_A:
1684 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1685 break;
1686 case PIPE_B:
1687 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1688 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001689 case PIPE_C:
1690 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1691 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001692 }
1693 if (iir & iir_bit)
1694 mask |= dev_priv->pipestat_irq_mask[pipe];
1695
1696 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001697 continue;
1698
1699 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001700 mask |= PIPESTAT_INT_ENABLE_MASK;
1701 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001702
1703 /*
1704 * Clear the PIPE*STAT regs before the IIR
1705 */
Imre Deak91d181d2014-02-10 18:42:49 +02001706 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1707 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001708 I915_WRITE(reg, pipe_stats[pipe]);
1709 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001710 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001711
Damien Lespiau055e3932014-08-18 13:49:10 +01001712 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001713 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1714 intel_pipe_handle_vblank(dev, pipe))
1715 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001716
Imre Deak579a9b02014-02-04 21:35:48 +02001717 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001718 intel_prepare_page_flip(dev, pipe);
1719 intel_finish_page_flip(dev, pipe);
1720 }
1721
1722 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1723 i9xx_pipe_crc_irq_handler(dev, pipe);
1724
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001725 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1726 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001727 }
1728
1729 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1730 gmbus_irq_handler(dev);
1731}
1732
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001733static void i9xx_hpd_irq_handler(struct drm_device *dev)
1734{
1735 struct drm_i915_private *dev_priv = dev->dev_private;
1736 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1737
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001738 if (hotplug_status) {
1739 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1740 /*
1741 * Make sure hotplug status is cleared before we clear IIR, or else we
1742 * may miss hotplug events.
1743 */
1744 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001745
Ville Syrjälä4bca26d2015-05-11 20:49:10 +03001746 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001747 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001748
Dave Airlie13cf5502014-06-18 11:29:35 +10001749 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001750 } else {
1751 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1752
Dave Airlie13cf5502014-06-18 11:29:35 +10001753 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001754 }
1755
1756 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1757 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1758 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001759 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001760}
1761
Daniel Vetterff1f5252012-10-02 15:10:55 +02001762static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001763{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001764 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001765 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001766 u32 iir, gt_iir, pm_iir;
1767 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001768
Imre Deak2dd2a882015-02-24 11:14:30 +02001769 if (!intel_irqs_enabled(dev_priv))
1770 return IRQ_NONE;
1771
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001772 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001773 /* Find, clear, then process each source of interrupt */
1774
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001775 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001776 if (gt_iir)
1777 I915_WRITE(GTIIR, gt_iir);
1778
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001779 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001780 if (pm_iir)
1781 I915_WRITE(GEN6_PMIIR, pm_iir);
1782
1783 iir = I915_READ(VLV_IIR);
1784 if (iir) {
1785 /* Consume port before clearing IIR or we'll miss events */
1786 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1787 i9xx_hpd_irq_handler(dev);
1788 I915_WRITE(VLV_IIR, iir);
1789 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001790
1791 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1792 goto out;
1793
1794 ret = IRQ_HANDLED;
1795
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001796 if (gt_iir)
1797 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001798 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001799 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001800 /* Call regardless, as some status bits might not be
1801 * signalled in iir */
1802 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001803 }
1804
1805out:
1806 return ret;
1807}
1808
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001809static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1810{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001811 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001812 struct drm_i915_private *dev_priv = dev->dev_private;
1813 u32 master_ctl, iir;
1814 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001815
Imre Deak2dd2a882015-02-24 11:14:30 +02001816 if (!intel_irqs_enabled(dev_priv))
1817 return IRQ_NONE;
1818
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001819 for (;;) {
1820 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1821 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001822
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001823 if (master_ctl == 0 && iir == 0)
1824 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001825
Oscar Mateo27b6c122014-06-16 16:11:00 +01001826 ret = IRQ_HANDLED;
1827
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001828 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001829
Oscar Mateo27b6c122014-06-16 16:11:00 +01001830 /* Find, clear, then process each source of interrupt */
1831
1832 if (iir) {
1833 /* Consume port before clearing IIR or we'll miss events */
1834 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1835 i9xx_hpd_irq_handler(dev);
1836 I915_WRITE(VLV_IIR, iir);
1837 }
1838
Chris Wilson74cdb332015-04-07 16:21:05 +01001839 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001840
Oscar Mateo27b6c122014-06-16 16:11:00 +01001841 /* Call regardless, as some status bits might not be
1842 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001843 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001844
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001845 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1846 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001847 }
1848
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001849 return ret;
1850}
1851
Adam Jackson23e81d62012-06-06 15:45:44 -04001852static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001853{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001854 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001855 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001856 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001857 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001858
Dave Airlie13cf5502014-06-18 11:29:35 +10001859 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1860 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1861
1862 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001863
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001864 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1865 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1866 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001867 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001868 port_name(port));
1869 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001870
Daniel Vetterce99c252012-12-01 13:53:47 +01001871 if (pch_iir & SDE_AUX_MASK)
1872 dp_aux_irq_handler(dev);
1873
Jesse Barnes776ad802011-01-04 15:09:39 -08001874 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001875 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001876
1877 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1878 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1879
1880 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1881 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1882
1883 if (pch_iir & SDE_POISON)
1884 DRM_ERROR("PCH poison interrupt\n");
1885
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001886 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001887 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001888 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1889 pipe_name(pipe),
1890 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001891
1892 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1893 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1894
1895 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1896 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1897
Jesse Barnes776ad802011-01-04 15:09:39 -08001898 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001899 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001900
1901 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001902 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001903}
1904
1905static void ivb_err_int_handler(struct drm_device *dev)
1906{
1907 struct drm_i915_private *dev_priv = dev->dev_private;
1908 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001909 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001910
Paulo Zanonide032bf2013-04-12 17:57:58 -03001911 if (err_int & ERR_INT_POISON)
1912 DRM_ERROR("Poison interrupt\n");
1913
Damien Lespiau055e3932014-08-18 13:49:10 +01001914 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001915 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1916 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001917
Daniel Vetter5a69b892013-10-16 22:55:52 +02001918 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1919 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001920 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001921 else
Daniel Vetter277de952013-10-18 16:37:07 +02001922 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001923 }
1924 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001925
Paulo Zanoni86642812013-04-12 17:57:57 -03001926 I915_WRITE(GEN7_ERR_INT, err_int);
1927}
1928
1929static void cpt_serr_int_handler(struct drm_device *dev)
1930{
1931 struct drm_i915_private *dev_priv = dev->dev_private;
1932 u32 serr_int = I915_READ(SERR_INT);
1933
Paulo Zanonide032bf2013-04-12 17:57:58 -03001934 if (serr_int & SERR_INT_POISON)
1935 DRM_ERROR("PCH poison interrupt\n");
1936
Paulo Zanoni86642812013-04-12 17:57:57 -03001937 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001938 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001939
1940 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001941 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001942
1943 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001944 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001945
1946 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001947}
1948
Adam Jackson23e81d62012-06-06 15:45:44 -04001949static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1950{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001951 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001952 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001953 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001954 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04001955
Dave Airlie13cf5502014-06-18 11:29:35 +10001956 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1957 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1958
1959 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001960
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001961 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1962 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1963 SDE_AUDIO_POWER_SHIFT_CPT);
1964 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1965 port_name(port));
1966 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001967
1968 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001969 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001970
1971 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001972 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001973
1974 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1975 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1976
1977 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1978 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1979
1980 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001981 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001982 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1983 pipe_name(pipe),
1984 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001985
1986 if (pch_iir & SDE_ERROR_CPT)
1987 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001988}
1989
Paulo Zanonic008bc62013-07-12 16:35:10 -03001990static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1991{
1992 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02001993 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001994
1995 if (de_iir & DE_AUX_CHANNEL_A)
1996 dp_aux_irq_handler(dev);
1997
1998 if (de_iir & DE_GSE)
1999 intel_opregion_asle_intr(dev);
2000
Paulo Zanonic008bc62013-07-12 16:35:10 -03002001 if (de_iir & DE_POISON)
2002 DRM_ERROR("Poison interrupt\n");
2003
Damien Lespiau055e3932014-08-18 13:49:10 +01002004 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002005 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2006 intel_pipe_handle_vblank(dev, pipe))
2007 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002008
Daniel Vetter40da17c22013-10-21 18:04:36 +02002009 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002010 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002011
Daniel Vetter40da17c22013-10-21 18:04:36 +02002012 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2013 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002014
Daniel Vetter40da17c22013-10-21 18:04:36 +02002015 /* plane/pipes map 1:1 on ilk+ */
2016 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2017 intel_prepare_page_flip(dev, pipe);
2018 intel_finish_page_flip_plane(dev, pipe);
2019 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002020 }
2021
2022 /* check event from PCH */
2023 if (de_iir & DE_PCH_EVENT) {
2024 u32 pch_iir = I915_READ(SDEIIR);
2025
2026 if (HAS_PCH_CPT(dev))
2027 cpt_irq_handler(dev, pch_iir);
2028 else
2029 ibx_irq_handler(dev, pch_iir);
2030
2031 /* should clear PCH hotplug event before clear CPU irq */
2032 I915_WRITE(SDEIIR, pch_iir);
2033 }
2034
2035 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2036 ironlake_rps_change_irq_handler(dev);
2037}
2038
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002039static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2040{
2041 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002042 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002043
2044 if (de_iir & DE_ERR_INT_IVB)
2045 ivb_err_int_handler(dev);
2046
2047 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2048 dp_aux_irq_handler(dev);
2049
2050 if (de_iir & DE_GSE_IVB)
2051 intel_opregion_asle_intr(dev);
2052
Damien Lespiau055e3932014-08-18 13:49:10 +01002053 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002054 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2055 intel_pipe_handle_vblank(dev, pipe))
2056 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002057
2058 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002059 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2060 intel_prepare_page_flip(dev, pipe);
2061 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002062 }
2063 }
2064
2065 /* check event from PCH */
2066 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2067 u32 pch_iir = I915_READ(SDEIIR);
2068
2069 cpt_irq_handler(dev, pch_iir);
2070
2071 /* clear PCH hotplug event before clear CPU irq */
2072 I915_WRITE(SDEIIR, pch_iir);
2073 }
2074}
2075
Oscar Mateo72c90f62014-06-16 16:10:57 +01002076/*
2077 * To handle irqs with the minimum potential races with fresh interrupts, we:
2078 * 1 - Disable Master Interrupt Control.
2079 * 2 - Find the source(s) of the interrupt.
2080 * 3 - Clear the Interrupt Identity bits (IIR).
2081 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2082 * 5 - Re-enable Master Interrupt Control.
2083 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002084static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002085{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002086 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002087 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002088 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002089 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002090
Imre Deak2dd2a882015-02-24 11:14:30 +02002091 if (!intel_irqs_enabled(dev_priv))
2092 return IRQ_NONE;
2093
Paulo Zanoni86642812013-04-12 17:57:57 -03002094 /* We get interrupts on unclaimed registers, so check for this before we
2095 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002096 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002097
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002098 /* disable master interrupt before clearing iir */
2099 de_ier = I915_READ(DEIER);
2100 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002101 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002102
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002103 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2104 * interrupts will will be stored on its back queue, and then we'll be
2105 * able to process them after we restore SDEIER (as soon as we restore
2106 * it, we'll get an interrupt if SDEIIR still has something to process
2107 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002108 if (!HAS_PCH_NOP(dev)) {
2109 sde_ier = I915_READ(SDEIER);
2110 I915_WRITE(SDEIER, 0);
2111 POSTING_READ(SDEIER);
2112 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002113
Oscar Mateo72c90f62014-06-16 16:10:57 +01002114 /* Find, clear, then process each source of interrupt */
2115
Chris Wilson0e434062012-05-09 21:45:44 +01002116 gt_iir = I915_READ(GTIIR);
2117 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002118 I915_WRITE(GTIIR, gt_iir);
2119 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002120 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002121 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002122 else
2123 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002124 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002125
2126 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002127 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002128 I915_WRITE(DEIIR, de_iir);
2129 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002130 if (INTEL_INFO(dev)->gen >= 7)
2131 ivb_display_irq_handler(dev, de_iir);
2132 else
2133 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002134 }
2135
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002136 if (INTEL_INFO(dev)->gen >= 6) {
2137 u32 pm_iir = I915_READ(GEN6_PMIIR);
2138 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002139 I915_WRITE(GEN6_PMIIR, pm_iir);
2140 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002141 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002142 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002143 }
2144
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002145 I915_WRITE(DEIER, de_ier);
2146 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002147 if (!HAS_PCH_NOP(dev)) {
2148 I915_WRITE(SDEIER, sde_ier);
2149 POSTING_READ(SDEIER);
2150 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002151
2152 return ret;
2153}
2154
Shashank Sharmad04a4922014-08-22 17:40:41 +05302155static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2156{
2157 struct drm_i915_private *dev_priv = dev->dev_private;
2158 uint32_t hp_control;
2159 uint32_t hp_trigger;
2160
2161 /* Get the status */
2162 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2163 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2164
2165 /* Hotplug not enabled ? */
2166 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2167 DRM_ERROR("Interrupt when HPD disabled\n");
2168 return;
2169 }
2170
2171 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2172 hp_control & BXT_HOTPLUG_CTL_MASK);
2173
2174 /* Check for HPD storm and schedule bottom half */
2175 intel_hpd_irq_handler(dev, hp_trigger, hp_control, hpd_bxt);
2176
2177 /*
2178 * FIXME: Save the hot plug status for bottom half before
2179 * clearing the sticky status bits, else the status will be
2180 * lost.
2181 */
2182
2183 /* Clear sticky bits in hpd status */
2184 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2185}
2186
Ben Widawskyabd58f02013-11-02 21:07:09 -07002187static irqreturn_t gen8_irq_handler(int irq, void *arg)
2188{
2189 struct drm_device *dev = arg;
2190 struct drm_i915_private *dev_priv = dev->dev_private;
2191 u32 master_ctl;
2192 irqreturn_t ret = IRQ_NONE;
2193 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002194 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002195 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2196
Imre Deak2dd2a882015-02-24 11:14:30 +02002197 if (!intel_irqs_enabled(dev_priv))
2198 return IRQ_NONE;
2199
Jesse Barnes88e04702014-11-13 17:51:48 +00002200 if (IS_GEN9(dev))
2201 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2202 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002203
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002204 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002205 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2206 if (!master_ctl)
2207 return IRQ_NONE;
2208
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002209 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002210
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002211 /* Find, clear, then process each source of interrupt */
2212
Chris Wilson74cdb332015-04-07 16:21:05 +01002213 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002214
2215 if (master_ctl & GEN8_DE_MISC_IRQ) {
2216 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002217 if (tmp) {
2218 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2219 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002220 if (tmp & GEN8_DE_MISC_GSE)
2221 intel_opregion_asle_intr(dev);
2222 else
2223 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002224 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002225 else
2226 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002227 }
2228
Daniel Vetter6d766f02013-11-07 14:49:55 +01002229 if (master_ctl & GEN8_DE_PORT_IRQ) {
2230 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002231 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302232 bool found = false;
2233
Daniel Vetter6d766f02013-11-07 14:49:55 +01002234 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2235 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002236
Shashank Sharmad04a4922014-08-22 17:40:41 +05302237 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002238 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302239 found = true;
2240 }
2241
2242 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2243 bxt_hpd_handler(dev, tmp);
2244 found = true;
2245 }
2246
Shashank Sharma9e637432014-08-22 17:40:43 +05302247 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2248 gmbus_irq_handler(dev);
2249 found = true;
2250 }
2251
Shashank Sharmad04a4922014-08-22 17:40:41 +05302252 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002253 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002254 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002255 else
2256 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002257 }
2258
Damien Lespiau055e3932014-08-18 13:49:10 +01002259 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002260 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002261
Daniel Vetterc42664c2013-11-07 11:05:40 +01002262 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2263 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002264
Daniel Vetterc42664c2013-11-07 11:05:40 +01002265 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002266 if (pipe_iir) {
2267 ret = IRQ_HANDLED;
2268 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002269
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002270 if (pipe_iir & GEN8_PIPE_VBLANK &&
2271 intel_pipe_handle_vblank(dev, pipe))
2272 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002273
Damien Lespiau770de832014-03-20 20:45:01 +00002274 if (IS_GEN9(dev))
2275 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2276 else
2277 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2278
2279 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002280 intel_prepare_page_flip(dev, pipe);
2281 intel_finish_page_flip_plane(dev, pipe);
2282 }
2283
2284 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2285 hsw_pipe_crc_irq_handler(dev, pipe);
2286
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002287 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2288 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2289 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002290
Damien Lespiau770de832014-03-20 20:45:01 +00002291
2292 if (IS_GEN9(dev))
2293 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2294 else
2295 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2296
2297 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002298 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2299 pipe_name(pipe),
2300 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002301 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002302 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2303 }
2304
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302305 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2306 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002307 /*
2308 * FIXME(BDW): Assume for now that the new interrupt handling
2309 * scheme also closed the SDE interrupt handling race we've seen
2310 * on older pch-split platforms. But this needs testing.
2311 */
2312 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002313 if (pch_iir) {
2314 I915_WRITE(SDEIIR, pch_iir);
2315 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002316 cpt_irq_handler(dev, pch_iir);
2317 } else
2318 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2319
Daniel Vetter92d03a82013-11-07 11:05:43 +01002320 }
2321
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002322 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2323 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002324
2325 return ret;
2326}
2327
Daniel Vetter17e1df02013-09-08 21:57:13 +02002328static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2329 bool reset_completed)
2330{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002331 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002332 int i;
2333
2334 /*
2335 * Notify all waiters for GPU completion events that reset state has
2336 * been changed, and that they need to restart their wait after
2337 * checking for potential errors (and bail out to drop locks if there is
2338 * a gpu reset pending so that i915_error_work_func can acquire them).
2339 */
2340
2341 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2342 for_each_ring(ring, dev_priv, i)
2343 wake_up_all(&ring->irq_queue);
2344
2345 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2346 wake_up_all(&dev_priv->pending_flip_queue);
2347
2348 /*
2349 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2350 * reset state is cleared.
2351 */
2352 if (reset_completed)
2353 wake_up_all(&dev_priv->gpu_error.reset_queue);
2354}
2355
Jesse Barnes8a905232009-07-11 16:48:03 -04002356/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002357 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002358 *
2359 * Fire an error uevent so userspace can see that a hang or error
2360 * was detected.
2361 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002362static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002363{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002364 struct drm_i915_private *dev_priv = to_i915(dev);
2365 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002366 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2367 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2368 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002369 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002370
Dave Airlie5bdebb12013-10-11 14:07:25 +10002371 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002372
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002373 /*
2374 * Note that there's only one work item which does gpu resets, so we
2375 * need not worry about concurrent gpu resets potentially incrementing
2376 * error->reset_counter twice. We only need to take care of another
2377 * racing irq/hangcheck declaring the gpu dead for a second time. A
2378 * quick check for that is good enough: schedule_work ensures the
2379 * correct ordering between hang detection and this work item, and since
2380 * the reset in-progress bit is only ever set by code outside of this
2381 * work we don't need to worry about any other races.
2382 */
2383 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002384 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002385 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002386 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002387
Daniel Vetter17e1df02013-09-08 21:57:13 +02002388 /*
Imre Deakf454c692014-04-23 01:09:04 +03002389 * In most cases it's guaranteed that we get here with an RPM
2390 * reference held, for example because there is a pending GPU
2391 * request that won't finish until the reset is done. This
2392 * isn't the case at least when we get here by doing a
2393 * simulated reset via debugs, so get an RPM reference.
2394 */
2395 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002396
2397 intel_prepare_reset(dev);
2398
Imre Deakf454c692014-04-23 01:09:04 +03002399 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002400 * All state reset _must_ be completed before we update the
2401 * reset counter, for otherwise waiters might miss the reset
2402 * pending state and not properly drop locks, resulting in
2403 * deadlocks with the reset work.
2404 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002405 ret = i915_reset(dev);
2406
Ville Syrjälä75147472014-11-24 18:28:11 +02002407 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002408
Imre Deakf454c692014-04-23 01:09:04 +03002409 intel_runtime_pm_put(dev_priv);
2410
Daniel Vetterf69061b2012-12-06 09:01:42 +01002411 if (ret == 0) {
2412 /*
2413 * After all the gem state is reset, increment the reset
2414 * counter and wake up everyone waiting for the reset to
2415 * complete.
2416 *
2417 * Since unlock operations are a one-sided barrier only,
2418 * we need to insert a barrier here to order any seqno
2419 * updates before
2420 * the counter increment.
2421 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002422 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002423 atomic_inc(&dev_priv->gpu_error.reset_counter);
2424
Dave Airlie5bdebb12013-10-11 14:07:25 +10002425 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002426 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002427 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002428 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002429 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002430
Daniel Vetter17e1df02013-09-08 21:57:13 +02002431 /*
2432 * Note: The wake_up also serves as a memory barrier so that
2433 * waiters see the update value of the reset counter atomic_t.
2434 */
2435 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002436 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002437}
2438
Chris Wilson35aed2e2010-05-27 13:18:12 +01002439static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002440{
2441 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002442 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002443 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002444 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002445
Chris Wilson35aed2e2010-05-27 13:18:12 +01002446 if (!eir)
2447 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002448
Joe Perchesa70491c2012-03-18 13:00:11 -07002449 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002450
Ben Widawskybd9854f2012-08-23 15:18:09 -07002451 i915_get_extra_instdone(dev, instdone);
2452
Jesse Barnes8a905232009-07-11 16:48:03 -04002453 if (IS_G4X(dev)) {
2454 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2455 u32 ipeir = I915_READ(IPEIR_I965);
2456
Joe Perchesa70491c2012-03-18 13:00:11 -07002457 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2458 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002459 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2460 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002461 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002462 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002463 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002464 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002465 }
2466 if (eir & GM45_ERROR_PAGE_TABLE) {
2467 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002468 pr_err("page table error\n");
2469 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002470 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002471 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002472 }
2473 }
2474
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002475 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002476 if (eir & I915_ERROR_PAGE_TABLE) {
2477 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002478 pr_err("page table error\n");
2479 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002480 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002481 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002482 }
2483 }
2484
2485 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002486 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002487 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002488 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002489 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002490 /* pipestat has already been acked */
2491 }
2492 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002493 pr_err("instruction error\n");
2494 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002495 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2496 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002497 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002498 u32 ipeir = I915_READ(IPEIR);
2499
Joe Perchesa70491c2012-03-18 13:00:11 -07002500 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2501 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002502 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002503 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002504 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002505 } else {
2506 u32 ipeir = I915_READ(IPEIR_I965);
2507
Joe Perchesa70491c2012-03-18 13:00:11 -07002508 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2509 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002510 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002511 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002512 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002513 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002514 }
2515 }
2516
2517 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002518 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002519 eir = I915_READ(EIR);
2520 if (eir) {
2521 /*
2522 * some errors might have become stuck,
2523 * mask them.
2524 */
2525 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2526 I915_WRITE(EMR, I915_READ(EMR) | eir);
2527 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2528 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002529}
2530
2531/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002532 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002533 * @dev: drm device
2534 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002535 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002536 * dump it to the syslog. Also call i915_capture_error_state() to make
2537 * sure we get a record and make it available in debugfs. Fire a uevent
2538 * so userspace knows something bad happened (should trigger collection
2539 * of a ring dump etc.).
2540 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002541void i915_handle_error(struct drm_device *dev, bool wedged,
2542 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002543{
2544 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002545 va_list args;
2546 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002547
Mika Kuoppala58174462014-02-25 17:11:26 +02002548 va_start(args, fmt);
2549 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2550 va_end(args);
2551
2552 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002553 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002554
Ben Gamariba1234d2009-09-14 17:48:47 -04002555 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002556 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2557 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002558
Ben Gamari11ed50e2009-09-14 17:48:45 -04002559 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002560 * Wakeup waiting processes so that the reset function
2561 * i915_reset_and_wakeup doesn't deadlock trying to grab
2562 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002563 * processes will see a reset in progress and back off,
2564 * releasing their locks and then wait for the reset completion.
2565 * We must do this for _all_ gpu waiters that might hold locks
2566 * that the reset work needs to acquire.
2567 *
2568 * Note: The wake_up serves as the required memory barrier to
2569 * ensure that the waiters see the updated value of the reset
2570 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002571 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002572 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002573 }
2574
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002575 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002576}
2577
Keith Packard42f52ef2008-10-18 19:39:29 -07002578/* Called from drm generic code, passed 'crtc' which
2579 * we use as a pipe index
2580 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002581static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002582{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002583 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002584 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002585
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002586 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002587 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002588 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002589 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002590 else
Keith Packard7c463582008-11-04 02:03:27 -08002591 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002592 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002593 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002594
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002595 return 0;
2596}
2597
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002598static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002599{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002600 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002601 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002602 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002603 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002604
Jesse Barnesf796cf82011-04-07 13:58:17 -07002605 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002606 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002607 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2608
2609 return 0;
2610}
2611
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002612static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2613{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002614 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002615 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002616
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002617 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002618 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002619 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002620 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2621
2622 return 0;
2623}
2624
Ben Widawskyabd58f02013-11-02 21:07:09 -07002625static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2626{
2627 struct drm_i915_private *dev_priv = dev->dev_private;
2628 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002629
Ben Widawskyabd58f02013-11-02 21:07:09 -07002630 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002631 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2632 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2633 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002634 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2635 return 0;
2636}
2637
Keith Packard42f52ef2008-10-18 19:39:29 -07002638/* Called from drm generic code, passed 'crtc' which
2639 * we use as a pipe index
2640 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002641static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002642{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002643 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002644 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002645
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002646 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002647 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002648 PIPE_VBLANK_INTERRUPT_STATUS |
2649 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002650 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2651}
2652
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002653static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002654{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002655 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002656 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002657 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002658 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002659
2660 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002661 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002662 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2663}
2664
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002665static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2666{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002668 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002669
2670 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002671 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002672 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002673 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2674}
2675
Ben Widawskyabd58f02013-11-02 21:07:09 -07002676static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2677{
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002680
Ben Widawskyabd58f02013-11-02 21:07:09 -07002681 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002682 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2683 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2684 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002685 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2686}
2687
John Harrison44cdd6d2014-11-24 18:49:40 +00002688static struct drm_i915_gem_request *
2689ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002690{
Chris Wilson893eead2010-10-27 14:44:35 +01002691 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002692 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002693}
2694
Chris Wilson9107e9d2013-06-10 11:20:20 +01002695static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002696ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002697{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002698 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002699 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002700}
2701
Daniel Vettera028c4b2014-03-15 00:08:56 +01002702static bool
2703ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2704{
2705 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002706 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002707 } else {
2708 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2709 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2710 MI_SEMAPHORE_REGISTER);
2711 }
2712}
2713
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002714static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002715semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002716{
2717 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002718 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002719 int i;
2720
2721 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002722 for_each_ring(signaller, dev_priv, i) {
2723 if (ring == signaller)
2724 continue;
2725
2726 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2727 return signaller;
2728 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002729 } else {
2730 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2731
2732 for_each_ring(signaller, dev_priv, i) {
2733 if(ring == signaller)
2734 continue;
2735
Ben Widawskyebc348b2014-04-29 14:52:28 -07002736 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002737 return signaller;
2738 }
2739 }
2740
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002741 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2742 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002743
2744 return NULL;
2745}
2746
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002747static struct intel_engine_cs *
2748semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002749{
2750 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002751 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002752 u64 offset = 0;
2753 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002754
2755 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002756 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002757 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002758
Daniel Vetter88fe4292014-03-15 00:08:55 +01002759 /*
2760 * HEAD is likely pointing to the dword after the actual command,
2761 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002762 * or 4 dwords depending on the semaphore wait command size.
2763 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002764 * point at at batch, and semaphores are always emitted into the
2765 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002766 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002767 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002768 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002769
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002770 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002771 /*
2772 * Be paranoid and presume the hw has gone off into the wild -
2773 * our ring is smaller than what the hardware (and hence
2774 * HEAD_ADDR) allows. Also handles wrap-around.
2775 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002776 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002777
2778 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002779 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002780 if (cmd == ipehr)
2781 break;
2782
Daniel Vetter88fe4292014-03-15 00:08:55 +01002783 head -= 4;
2784 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002785
Daniel Vetter88fe4292014-03-15 00:08:55 +01002786 if (!i)
2787 return NULL;
2788
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002789 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002790 if (INTEL_INFO(ring->dev)->gen >= 8) {
2791 offset = ioread32(ring->buffer->virtual_start + head + 12);
2792 offset <<= 32;
2793 offset = ioread32(ring->buffer->virtual_start + head + 8);
2794 }
2795 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002796}
2797
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002798static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002799{
2800 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002801 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002802 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002803
Chris Wilson4be17382014-06-06 10:22:29 +01002804 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002805
2806 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002807 if (signaller == NULL)
2808 return -1;
2809
2810 /* Prevent pathological recursion due to driver bugs */
2811 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002812 return -1;
2813
Chris Wilson4be17382014-06-06 10:22:29 +01002814 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2815 return 1;
2816
Chris Wilsona0d036b2014-07-19 12:40:42 +01002817 /* cursory check for an unkickable deadlock */
2818 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2819 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002820 return -1;
2821
2822 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002823}
2824
2825static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2826{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002827 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002828 int i;
2829
2830 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002831 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002832}
2833
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002834static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002835ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002836{
2837 struct drm_device *dev = ring->dev;
2838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002839 u32 tmp;
2840
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002841 if (acthd != ring->hangcheck.acthd) {
2842 if (acthd > ring->hangcheck.max_acthd) {
2843 ring->hangcheck.max_acthd = acthd;
2844 return HANGCHECK_ACTIVE;
2845 }
2846
2847 return HANGCHECK_ACTIVE_LOOP;
2848 }
Chris Wilson6274f212013-06-10 11:20:21 +01002849
Chris Wilson9107e9d2013-06-10 11:20:20 +01002850 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002851 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002852
2853 /* Is the chip hanging on a WAIT_FOR_EVENT?
2854 * If so we can simply poke the RB_WAIT bit
2855 * and break the hang. This should work on
2856 * all but the second generation chipsets.
2857 */
2858 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002859 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002860 i915_handle_error(dev, false,
2861 "Kicking stuck wait on %s",
2862 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002863 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002864 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002865 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002866
Chris Wilson6274f212013-06-10 11:20:21 +01002867 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2868 switch (semaphore_passed(ring)) {
2869 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002870 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002871 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002872 i915_handle_error(dev, false,
2873 "Kicking stuck semaphore on %s",
2874 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002875 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002876 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002877 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002878 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002879 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002880 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002881
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002882 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002883}
2884
Chris Wilson737b1502015-01-26 18:03:03 +02002885/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002886 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002887 * batchbuffers in a long time. We keep track per ring seqno progress and
2888 * if there are no progress, hangcheck score for that ring is increased.
2889 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2890 * we kick the ring. If we see no progress on three subsequent calls
2891 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002892 */
Chris Wilson737b1502015-01-26 18:03:03 +02002893static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002894{
Chris Wilson737b1502015-01-26 18:03:03 +02002895 struct drm_i915_private *dev_priv =
2896 container_of(work, typeof(*dev_priv),
2897 gpu_error.hangcheck_work.work);
2898 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002899 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002900 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002901 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002902 bool stuck[I915_NUM_RINGS] = { 0 };
2903#define BUSY 1
2904#define KICK 5
2905#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002906
Jani Nikulad330a952014-01-21 11:24:25 +02002907 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002908 return;
2909
Chris Wilsonb4519512012-05-11 14:29:30 +01002910 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002911 u64 acthd;
2912 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002913 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002914
Chris Wilson6274f212013-06-10 11:20:21 +01002915 semaphore_clear_deadlocks(dev_priv);
2916
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002917 seqno = ring->get_seqno(ring, false);
2918 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002919
Chris Wilson9107e9d2013-06-10 11:20:20 +01002920 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00002921 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002922 ring->hangcheck.action = HANGCHECK_IDLE;
2923
Chris Wilson9107e9d2013-06-10 11:20:20 +01002924 if (waitqueue_active(&ring->irq_queue)) {
2925 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002926 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002927 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2928 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2929 ring->name);
2930 else
2931 DRM_INFO("Fake missed irq on %s\n",
2932 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002933 wake_up_all(&ring->irq_queue);
2934 }
2935 /* Safeguard against driver failure */
2936 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002937 } else
2938 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002939 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002940 /* We always increment the hangcheck score
2941 * if the ring is busy and still processing
2942 * the same request, so that no single request
2943 * can run indefinitely (such as a chain of
2944 * batches). The only time we do not increment
2945 * the hangcheck score on this ring, if this
2946 * ring is in a legitimate wait for another
2947 * ring. In that case the waiting ring is a
2948 * victim and we want to be sure we catch the
2949 * right culprit. Then every time we do kick
2950 * the ring, add a small increment to the
2951 * score so that we can catch a batch that is
2952 * being repeatedly kicked and so responsible
2953 * for stalling the machine.
2954 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002955 ring->hangcheck.action = ring_stuck(ring,
2956 acthd);
2957
2958 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002959 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002960 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002961 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002962 break;
2963 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002964 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002965 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002966 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002967 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002968 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002969 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002970 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002971 stuck[i] = true;
2972 break;
2973 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002974 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002975 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002976 ring->hangcheck.action = HANGCHECK_ACTIVE;
2977
Chris Wilson9107e9d2013-06-10 11:20:20 +01002978 /* Gradually reduce the count so that we catch DoS
2979 * attempts across multiple batches.
2980 */
2981 if (ring->hangcheck.score > 0)
2982 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002983
2984 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002985 }
2986
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002987 ring->hangcheck.seqno = seqno;
2988 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002989 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002990 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002991
Mika Kuoppala92cab732013-05-24 17:16:07 +03002992 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002993 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002994 DRM_INFO("%s on %s\n",
2995 stuck[i] ? "stuck" : "no progress",
2996 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002997 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002998 }
2999 }
3000
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003001 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003002 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003003
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003004 if (busy_count)
3005 /* Reset timer case chip hangs without another request
3006 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003007 i915_queue_hangcheck(dev);
3008}
3009
3010void i915_queue_hangcheck(struct drm_device *dev)
3011{
Chris Wilson737b1502015-01-26 18:03:03 +02003012 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003013
Jani Nikulad330a952014-01-21 11:24:25 +02003014 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003015 return;
3016
Chris Wilson737b1502015-01-26 18:03:03 +02003017 /* Don't continually defer the hangcheck so that it is always run at
3018 * least once after work has been scheduled on any ring. Otherwise,
3019 * we will ignore a hung ring if a second ring is kept busy.
3020 */
3021
3022 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3023 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003024}
3025
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003026static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003027{
3028 struct drm_i915_private *dev_priv = dev->dev_private;
3029
3030 if (HAS_PCH_NOP(dev))
3031 return;
3032
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003033 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003034
3035 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3036 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003037}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003038
Paulo Zanoni622364b2014-04-01 15:37:22 -03003039/*
3040 * SDEIER is also touched by the interrupt handler to work around missed PCH
3041 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3042 * instead we unconditionally enable all PCH interrupt sources here, but then
3043 * only unmask them as needed with SDEIMR.
3044 *
3045 * This function needs to be called before interrupts are enabled.
3046 */
3047static void ibx_irq_pre_postinstall(struct drm_device *dev)
3048{
3049 struct drm_i915_private *dev_priv = dev->dev_private;
3050
3051 if (HAS_PCH_NOP(dev))
3052 return;
3053
3054 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003055 I915_WRITE(SDEIER, 0xffffffff);
3056 POSTING_READ(SDEIER);
3057}
3058
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003059static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003060{
3061 struct drm_i915_private *dev_priv = dev->dev_private;
3062
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003063 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003064 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003065 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003066}
3067
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068/* drm_dma.h hooks
3069*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003070static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003071{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003072 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003073
Paulo Zanoni0c841212014-04-01 15:37:27 -03003074 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003075
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003076 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003077 if (IS_GEN7(dev))
3078 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003079
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003080 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003081
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003082 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003083}
3084
Ville Syrjälä70591a42014-10-30 19:42:58 +02003085static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3086{
3087 enum pipe pipe;
3088
3089 I915_WRITE(PORT_HOTPLUG_EN, 0);
3090 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3091
3092 for_each_pipe(dev_priv, pipe)
3093 I915_WRITE(PIPESTAT(pipe), 0xffff);
3094
3095 GEN5_IRQ_RESET(VLV_);
3096}
3097
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003098static void valleyview_irq_preinstall(struct drm_device *dev)
3099{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003100 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003101
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003102 /* VLV magic */
3103 I915_WRITE(VLV_IMR, 0);
3104 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3105 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3106 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3107
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003108 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003109
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003110 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003111
Ville Syrjälä70591a42014-10-30 19:42:58 +02003112 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003113}
3114
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003115static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3116{
3117 GEN8_IRQ_RESET_NDX(GT, 0);
3118 GEN8_IRQ_RESET_NDX(GT, 1);
3119 GEN8_IRQ_RESET_NDX(GT, 2);
3120 GEN8_IRQ_RESET_NDX(GT, 3);
3121}
3122
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003123static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003124{
3125 struct drm_i915_private *dev_priv = dev->dev_private;
3126 int pipe;
3127
Ben Widawskyabd58f02013-11-02 21:07:09 -07003128 I915_WRITE(GEN8_MASTER_IRQ, 0);
3129 POSTING_READ(GEN8_MASTER_IRQ);
3130
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003131 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003132
Damien Lespiau055e3932014-08-18 13:49:10 +01003133 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003134 if (intel_display_power_is_enabled(dev_priv,
3135 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003136 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003137
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003138 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3139 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3140 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003141
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303142 if (HAS_PCH_SPLIT(dev))
3143 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003144}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003145
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003146void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3147 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003148{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003149 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003150
Daniel Vetter13321782014-09-15 14:55:29 +02003151 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003152 if (pipe_mask & 1 << PIPE_A)
3153 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3154 dev_priv->de_irq_mask[PIPE_A],
3155 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003156 if (pipe_mask & 1 << PIPE_B)
3157 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3158 dev_priv->de_irq_mask[PIPE_B],
3159 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3160 if (pipe_mask & 1 << PIPE_C)
3161 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3162 dev_priv->de_irq_mask[PIPE_C],
3163 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003164 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003165}
3166
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003167static void cherryview_irq_preinstall(struct drm_device *dev)
3168{
3169 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003170
3171 I915_WRITE(GEN8_MASTER_IRQ, 0);
3172 POSTING_READ(GEN8_MASTER_IRQ);
3173
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003174 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003175
3176 GEN5_IRQ_RESET(GEN8_PCU_);
3177
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003178 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3179
Ville Syrjälä70591a42014-10-30 19:42:58 +02003180 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003181}
3182
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003183static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003184{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003185 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003186 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003187 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003188
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003189 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003190 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003191 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003192 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003193 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003194 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003195 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003196 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003197 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003198 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003199 }
3200
Daniel Vetterfee884e2013-07-04 23:35:21 +02003201 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003202
3203 /*
3204 * Enable digital hotplug on the PCH, and configure the DP short pulse
3205 * duration to 2ms (which is the minimum in the Display Port spec)
3206 *
3207 * This register is the same on all known PCH chips.
3208 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003209 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3210 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3211 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3212 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3213 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3214 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3215}
3216
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003217static void bxt_hpd_irq_setup(struct drm_device *dev)
3218{
3219 struct drm_i915_private *dev_priv = dev->dev_private;
3220 struct intel_encoder *intel_encoder;
3221 u32 hotplug_port = 0;
3222 u32 hotplug_ctrl;
3223
3224 /* Now, enable HPD */
3225 for_each_intel_encoder(dev, intel_encoder) {
3226 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark
3227 == HPD_ENABLED)
3228 hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3229 }
3230
3231 /* Mask all HPD control bits */
3232 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3233
3234 /* Enable requested port in hotplug control */
3235 /* TODO: implement (short) HPD support on port A */
3236 WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3237 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3238 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3239 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3240 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3241 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3242
3243 /* Unmask DDI hotplug in IMR */
3244 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3245 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3246
3247 /* Enable DDI hotplug in IER */
3248 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3249 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3250 POSTING_READ(GEN8_DE_PORT_IER);
3251}
3252
Paulo Zanonid46da432013-02-08 17:35:15 -02003253static void ibx_irq_postinstall(struct drm_device *dev)
3254{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003255 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003256 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003257
Daniel Vetter692a04c2013-05-29 21:43:05 +02003258 if (HAS_PCH_NOP(dev))
3259 return;
3260
Paulo Zanoni105b1222014-04-01 15:37:17 -03003261 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003262 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003263 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003264 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003265
Paulo Zanoni337ba012014-04-01 15:37:16 -03003266 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003267 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003268}
3269
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003270static void gen5_gt_irq_postinstall(struct drm_device *dev)
3271{
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273 u32 pm_irqs, gt_irqs;
3274
3275 pm_irqs = gt_irqs = 0;
3276
3277 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003278 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003279 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003280 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3281 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003282 }
3283
3284 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3285 if (IS_GEN5(dev)) {
3286 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3287 ILK_BSD_USER_INTERRUPT;
3288 } else {
3289 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3290 }
3291
Paulo Zanoni35079892014-04-01 15:37:15 -03003292 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003293
3294 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003295 /*
3296 * RPS interrupts will get enabled/disabled on demand when RPS
3297 * itself is enabled/disabled.
3298 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003299 if (HAS_VEBOX(dev))
3300 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3301
Paulo Zanoni605cd252013-08-06 18:57:15 -03003302 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003303 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003304 }
3305}
3306
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003307static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003308{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003309 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003310 u32 display_mask, extra_mask;
3311
3312 if (INTEL_INFO(dev)->gen >= 7) {
3313 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3314 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3315 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003316 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003317 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003318 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003319 } else {
3320 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3321 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003322 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003323 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3324 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003325 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3326 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003327 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003328
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003329 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003330
Paulo Zanoni0c841212014-04-01 15:37:27 -03003331 I915_WRITE(HWSTAM, 0xeffe);
3332
Paulo Zanoni622364b2014-04-01 15:37:22 -03003333 ibx_irq_pre_postinstall(dev);
3334
Paulo Zanoni35079892014-04-01 15:37:15 -03003335 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003336
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003337 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003338
Paulo Zanonid46da432013-02-08 17:35:15 -02003339 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003340
Jesse Barnesf97108d2010-01-29 11:27:07 -08003341 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003342 /* Enable PCU event interrupts
3343 *
3344 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003345 * setup is guaranteed to run in single-threaded context. But we
3346 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003347 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003348 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003349 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003350 }
3351
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003352 return 0;
3353}
3354
Imre Deakf8b79e52014-03-04 19:23:07 +02003355static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3356{
3357 u32 pipestat_mask;
3358 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003359 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003360
3361 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3362 PIPE_FIFO_UNDERRUN_STATUS;
3363
Ville Syrjälä120dda42014-10-30 19:42:57 +02003364 for_each_pipe(dev_priv, pipe)
3365 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003366 POSTING_READ(PIPESTAT(PIPE_A));
3367
3368 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3369 PIPE_CRC_DONE_INTERRUPT_STATUS;
3370
Ville Syrjälä120dda42014-10-30 19:42:57 +02003371 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3372 for_each_pipe(dev_priv, pipe)
3373 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003374
3375 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3376 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3377 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003378 if (IS_CHERRYVIEW(dev_priv))
3379 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003380 dev_priv->irq_mask &= ~iir_mask;
3381
3382 I915_WRITE(VLV_IIR, iir_mask);
3383 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003384 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003385 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3386 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003387}
3388
3389static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3390{
3391 u32 pipestat_mask;
3392 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003393 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003394
3395 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3396 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003397 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003398 if (IS_CHERRYVIEW(dev_priv))
3399 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003400
3401 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003402 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003403 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003404 I915_WRITE(VLV_IIR, iir_mask);
3405 I915_WRITE(VLV_IIR, iir_mask);
3406 POSTING_READ(VLV_IIR);
3407
3408 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3409 PIPE_CRC_DONE_INTERRUPT_STATUS;
3410
Ville Syrjälä120dda42014-10-30 19:42:57 +02003411 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3412 for_each_pipe(dev_priv, pipe)
3413 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003414
3415 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3416 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003417
3418 for_each_pipe(dev_priv, pipe)
3419 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003420 POSTING_READ(PIPESTAT(PIPE_A));
3421}
3422
3423void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3424{
3425 assert_spin_locked(&dev_priv->irq_lock);
3426
3427 if (dev_priv->display_irqs_enabled)
3428 return;
3429
3430 dev_priv->display_irqs_enabled = true;
3431
Imre Deak950eaba2014-09-08 15:21:09 +03003432 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003433 valleyview_display_irqs_install(dev_priv);
3434}
3435
3436void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3437{
3438 assert_spin_locked(&dev_priv->irq_lock);
3439
3440 if (!dev_priv->display_irqs_enabled)
3441 return;
3442
3443 dev_priv->display_irqs_enabled = false;
3444
Imre Deak950eaba2014-09-08 15:21:09 +03003445 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003446 valleyview_display_irqs_uninstall(dev_priv);
3447}
3448
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003449static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003450{
Imre Deakf8b79e52014-03-04 19:23:07 +02003451 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003452
Daniel Vetter20afbda2012-12-11 14:05:07 +01003453 I915_WRITE(PORT_HOTPLUG_EN, 0);
3454 POSTING_READ(PORT_HOTPLUG_EN);
3455
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003456 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003457 I915_WRITE(VLV_IIR, 0xffffffff);
3458 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3459 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3460 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003461
Daniel Vetterb79480b2013-06-27 17:52:10 +02003462 /* Interrupt setup is already guaranteed to be single-threaded, this is
3463 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003464 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003465 if (dev_priv->display_irqs_enabled)
3466 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003467 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003468}
3469
3470static int valleyview_irq_postinstall(struct drm_device *dev)
3471{
3472 struct drm_i915_private *dev_priv = dev->dev_private;
3473
3474 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003475
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003476 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003477
3478 /* ack & enable invalid PTE error interrupts */
3479#if 0 /* FIXME: add support to irq handler for checking these bits */
3480 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3481 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3482#endif
3483
3484 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003485
3486 return 0;
3487}
3488
Ben Widawskyabd58f02013-11-02 21:07:09 -07003489static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3490{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003491 /* These are interrupts we'll toggle with the ring mask register */
3492 uint32_t gt_interrupts[] = {
3493 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003494 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003495 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003496 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3497 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003498 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003499 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3500 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3501 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003502 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003503 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3504 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003505 };
3506
Ben Widawsky09610212014-05-15 20:58:08 +03003507 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303508 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3509 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003510 /*
3511 * RPS interrupts will get enabled/disabled on demand when RPS itself
3512 * is enabled/disabled.
3513 */
3514 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303515 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003516}
3517
3518static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3519{
Damien Lespiau770de832014-03-20 20:45:01 +00003520 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3521 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003522 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303523 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003524
Jesse Barnes88e04702014-11-13 17:51:48 +00003525 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003526 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3527 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303528 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003529 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303530
3531 if (IS_BROXTON(dev_priv))
3532 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003533 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003534 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3535 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3536
3537 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3538 GEN8_PIPE_FIFO_UNDERRUN;
3539
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003540 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3541 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3542 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003543
Damien Lespiau055e3932014-08-18 13:49:10 +01003544 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003545 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003546 POWER_DOMAIN_PIPE(pipe)))
3547 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3548 dev_priv->de_irq_mask[pipe],
3549 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003550
Shashank Sharma9e637432014-08-22 17:40:43 +05303551 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003552}
3553
3554static int gen8_irq_postinstall(struct drm_device *dev)
3555{
3556 struct drm_i915_private *dev_priv = dev->dev_private;
3557
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303558 if (HAS_PCH_SPLIT(dev))
3559 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003560
Ben Widawskyabd58f02013-11-02 21:07:09 -07003561 gen8_gt_irq_postinstall(dev_priv);
3562 gen8_de_irq_postinstall(dev_priv);
3563
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303564 if (HAS_PCH_SPLIT(dev))
3565 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003566
3567 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3568 POSTING_READ(GEN8_MASTER_IRQ);
3569
3570 return 0;
3571}
3572
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003573static int cherryview_irq_postinstall(struct drm_device *dev)
3574{
3575 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003576
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003577 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003578
3579 gen8_gt_irq_postinstall(dev_priv);
3580
3581 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3582 POSTING_READ(GEN8_MASTER_IRQ);
3583
3584 return 0;
3585}
3586
Ben Widawskyabd58f02013-11-02 21:07:09 -07003587static void gen8_irq_uninstall(struct drm_device *dev)
3588{
3589 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003590
3591 if (!dev_priv)
3592 return;
3593
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003594 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003595}
3596
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003597static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3598{
3599 /* Interrupt setup is already guaranteed to be single-threaded, this is
3600 * just to make the assert_spin_locked check happy. */
3601 spin_lock_irq(&dev_priv->irq_lock);
3602 if (dev_priv->display_irqs_enabled)
3603 valleyview_display_irqs_uninstall(dev_priv);
3604 spin_unlock_irq(&dev_priv->irq_lock);
3605
3606 vlv_display_irq_reset(dev_priv);
3607
Imre Deakc352d1b2014-11-20 16:05:55 +02003608 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003609}
3610
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003611static void valleyview_irq_uninstall(struct drm_device *dev)
3612{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003613 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003614
3615 if (!dev_priv)
3616 return;
3617
Imre Deak843d0e72014-04-14 20:24:23 +03003618 I915_WRITE(VLV_MASTER_IER, 0);
3619
Ville Syrjälä893fce82014-10-30 19:42:56 +02003620 gen5_gt_irq_reset(dev);
3621
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003622 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003623
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003624 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003625}
3626
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003627static void cherryview_irq_uninstall(struct drm_device *dev)
3628{
3629 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003630
3631 if (!dev_priv)
3632 return;
3633
3634 I915_WRITE(GEN8_MASTER_IRQ, 0);
3635 POSTING_READ(GEN8_MASTER_IRQ);
3636
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003637 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003638
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003639 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003640
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003641 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003642}
3643
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003644static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003645{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003646 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003647
3648 if (!dev_priv)
3649 return;
3650
Paulo Zanonibe30b292014-04-01 15:37:25 -03003651 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003652}
3653
Chris Wilsonc2798b12012-04-22 21:13:57 +01003654static void i8xx_irq_preinstall(struct drm_device * dev)
3655{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003657 int pipe;
3658
Damien Lespiau055e3932014-08-18 13:49:10 +01003659 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003660 I915_WRITE(PIPESTAT(pipe), 0);
3661 I915_WRITE16(IMR, 0xffff);
3662 I915_WRITE16(IER, 0x0);
3663 POSTING_READ16(IER);
3664}
3665
3666static int i8xx_irq_postinstall(struct drm_device *dev)
3667{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003668 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003669
Chris Wilsonc2798b12012-04-22 21:13:57 +01003670 I915_WRITE16(EMR,
3671 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3672
3673 /* Unmask the interrupts that we always want on. */
3674 dev_priv->irq_mask =
3675 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3676 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3677 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003678 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003679 I915_WRITE16(IMR, dev_priv->irq_mask);
3680
3681 I915_WRITE16(IER,
3682 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3683 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003684 I915_USER_INTERRUPT);
3685 POSTING_READ16(IER);
3686
Daniel Vetter379ef822013-10-16 22:55:56 +02003687 /* Interrupt setup is already guaranteed to be single-threaded, this is
3688 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003689 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003690 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3691 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003692 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003693
Chris Wilsonc2798b12012-04-22 21:13:57 +01003694 return 0;
3695}
3696
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003697/*
3698 * Returns true when a page flip has completed.
3699 */
3700static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003701 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003702{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003703 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003704 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003705
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003706 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003707 return false;
3708
3709 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003710 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003711
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003712 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3713 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3714 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3715 * the flip is completed (no longer pending). Since this doesn't raise
3716 * an interrupt per se, we watch for the change at vblank.
3717 */
3718 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003719 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003720
Ville Syrjälä7d475592014-12-17 23:08:03 +02003721 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003722 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003723 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003724
3725check_page_flip:
3726 intel_check_page_flip(dev, pipe);
3727 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003728}
3729
Daniel Vetterff1f5252012-10-02 15:10:55 +02003730static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003731{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003732 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003733 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003734 u16 iir, new_iir;
3735 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003736 int pipe;
3737 u16 flip_mask =
3738 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3739 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3740
Imre Deak2dd2a882015-02-24 11:14:30 +02003741 if (!intel_irqs_enabled(dev_priv))
3742 return IRQ_NONE;
3743
Chris Wilsonc2798b12012-04-22 21:13:57 +01003744 iir = I915_READ16(IIR);
3745 if (iir == 0)
3746 return IRQ_NONE;
3747
3748 while (iir & ~flip_mask) {
3749 /* Can't rely on pipestat interrupt bit in iir as it might
3750 * have been cleared after the pipestat interrupt was received.
3751 * It doesn't set the bit in iir again, but it still produces
3752 * interrupts (for non-MSI).
3753 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003754 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003755 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003756 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003757
Damien Lespiau055e3932014-08-18 13:49:10 +01003758 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003759 int reg = PIPESTAT(pipe);
3760 pipe_stats[pipe] = I915_READ(reg);
3761
3762 /*
3763 * Clear the PIPE*STAT regs before the IIR
3764 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003765 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003766 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003767 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003768 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003769
3770 I915_WRITE16(IIR, iir & ~flip_mask);
3771 new_iir = I915_READ16(IIR); /* Flush posted writes */
3772
Chris Wilsonc2798b12012-04-22 21:13:57 +01003773 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003774 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003775
Damien Lespiau055e3932014-08-18 13:49:10 +01003776 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003777 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003778 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003779 plane = !plane;
3780
Daniel Vetter4356d582013-10-16 22:55:55 +02003781 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003782 i8xx_handle_vblank(dev, plane, pipe, iir))
3783 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003784
Daniel Vetter4356d582013-10-16 22:55:55 +02003785 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003786 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003787
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003788 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3789 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3790 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003791 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003792
3793 iir = new_iir;
3794 }
3795
3796 return IRQ_HANDLED;
3797}
3798
3799static void i8xx_irq_uninstall(struct drm_device * dev)
3800{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003801 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003802 int pipe;
3803
Damien Lespiau055e3932014-08-18 13:49:10 +01003804 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003805 /* Clear enable bits; then clear status bits */
3806 I915_WRITE(PIPESTAT(pipe), 0);
3807 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3808 }
3809 I915_WRITE16(IMR, 0xffff);
3810 I915_WRITE16(IER, 0x0);
3811 I915_WRITE16(IIR, I915_READ16(IIR));
3812}
3813
Chris Wilsona266c7d2012-04-24 22:59:44 +01003814static void i915_irq_preinstall(struct drm_device * dev)
3815{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003816 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003817 int pipe;
3818
Chris Wilsona266c7d2012-04-24 22:59:44 +01003819 if (I915_HAS_HOTPLUG(dev)) {
3820 I915_WRITE(PORT_HOTPLUG_EN, 0);
3821 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3822 }
3823
Chris Wilson00d98eb2012-04-24 22:59:48 +01003824 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003825 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003826 I915_WRITE(PIPESTAT(pipe), 0);
3827 I915_WRITE(IMR, 0xffffffff);
3828 I915_WRITE(IER, 0x0);
3829 POSTING_READ(IER);
3830}
3831
3832static int i915_irq_postinstall(struct drm_device *dev)
3833{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003834 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003835 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003836
Chris Wilson38bde182012-04-24 22:59:50 +01003837 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3838
3839 /* Unmask the interrupts that we always want on. */
3840 dev_priv->irq_mask =
3841 ~(I915_ASLE_INTERRUPT |
3842 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3843 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3844 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003845 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003846
3847 enable_mask =
3848 I915_ASLE_INTERRUPT |
3849 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3850 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003851 I915_USER_INTERRUPT;
3852
Chris Wilsona266c7d2012-04-24 22:59:44 +01003853 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003854 I915_WRITE(PORT_HOTPLUG_EN, 0);
3855 POSTING_READ(PORT_HOTPLUG_EN);
3856
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857 /* Enable in IER... */
3858 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3859 /* and unmask in IMR */
3860 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3861 }
3862
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863 I915_WRITE(IMR, dev_priv->irq_mask);
3864 I915_WRITE(IER, enable_mask);
3865 POSTING_READ(IER);
3866
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003867 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003868
Daniel Vetter379ef822013-10-16 22:55:56 +02003869 /* Interrupt setup is already guaranteed to be single-threaded, this is
3870 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003871 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003872 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3873 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003874 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003875
Daniel Vetter20afbda2012-12-11 14:05:07 +01003876 return 0;
3877}
3878
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003879/*
3880 * Returns true when a page flip has completed.
3881 */
3882static bool i915_handle_vblank(struct drm_device *dev,
3883 int plane, int pipe, u32 iir)
3884{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003885 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003886 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3887
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003888 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003889 return false;
3890
3891 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003892 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003893
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003894 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3895 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3896 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3897 * the flip is completed (no longer pending). Since this doesn't raise
3898 * an interrupt per se, we watch for the change at vblank.
3899 */
3900 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003901 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003902
Ville Syrjälä7d475592014-12-17 23:08:03 +02003903 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003904 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003905 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003906
3907check_page_flip:
3908 intel_check_page_flip(dev, pipe);
3909 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003910}
3911
Daniel Vetterff1f5252012-10-02 15:10:55 +02003912static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003913{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003914 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003915 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003916 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003917 u32 flip_mask =
3918 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3919 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003920 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003921
Imre Deak2dd2a882015-02-24 11:14:30 +02003922 if (!intel_irqs_enabled(dev_priv))
3923 return IRQ_NONE;
3924
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003926 do {
3927 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003928 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003929
3930 /* Can't rely on pipestat interrupt bit in iir as it might
3931 * have been cleared after the pipestat interrupt was received.
3932 * It doesn't set the bit in iir again, but it still produces
3933 * interrupts (for non-MSI).
3934 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003935 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003937 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003938
Damien Lespiau055e3932014-08-18 13:49:10 +01003939 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003940 int reg = PIPESTAT(pipe);
3941 pipe_stats[pipe] = I915_READ(reg);
3942
Chris Wilson38bde182012-04-24 22:59:50 +01003943 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003944 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003946 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947 }
3948 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003949 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950
3951 if (!irq_received)
3952 break;
3953
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003955 if (I915_HAS_HOTPLUG(dev) &&
3956 iir & I915_DISPLAY_PORT_INTERRUPT)
3957 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958
Chris Wilson38bde182012-04-24 22:59:50 +01003959 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003960 new_iir = I915_READ(IIR); /* Flush posted writes */
3961
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003963 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964
Damien Lespiau055e3932014-08-18 13:49:10 +01003965 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003966 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003967 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003968 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003969
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003970 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3971 i915_handle_vblank(dev, plane, pipe, iir))
3972 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003973
3974 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3975 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003976
3977 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003978 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003979
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003980 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3981 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3982 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003983 }
3984
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3986 intel_opregion_asle_intr(dev);
3987
3988 /* With MSI, interrupts are only generated when iir
3989 * transitions from zero to nonzero. If another bit got
3990 * set while we were handling the existing iir bits, then
3991 * we would never get another interrupt.
3992 *
3993 * This is fine on non-MSI as well, as if we hit this path
3994 * we avoid exiting the interrupt handler only to generate
3995 * another one.
3996 *
3997 * Note that for MSI this could cause a stray interrupt report
3998 * if an interrupt landed in the time between writing IIR and
3999 * the posting read. This should be rare enough to never
4000 * trigger the 99% of 100,000 interrupts test for disabling
4001 * stray interrupts.
4002 */
Chris Wilson38bde182012-04-24 22:59:50 +01004003 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004005 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006
4007 return ret;
4008}
4009
4010static void i915_irq_uninstall(struct drm_device * dev)
4011{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004012 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004013 int pipe;
4014
Chris Wilsona266c7d2012-04-24 22:59:44 +01004015 if (I915_HAS_HOTPLUG(dev)) {
4016 I915_WRITE(PORT_HOTPLUG_EN, 0);
4017 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4018 }
4019
Chris Wilson00d98eb2012-04-24 22:59:48 +01004020 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004021 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004022 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004023 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004024 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4025 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004026 I915_WRITE(IMR, 0xffffffff);
4027 I915_WRITE(IER, 0x0);
4028
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029 I915_WRITE(IIR, I915_READ(IIR));
4030}
4031
4032static void i965_irq_preinstall(struct drm_device * dev)
4033{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004034 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035 int pipe;
4036
Chris Wilsonadca4732012-05-11 18:01:31 +01004037 I915_WRITE(PORT_HOTPLUG_EN, 0);
4038 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039
4040 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004041 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004042 I915_WRITE(PIPESTAT(pipe), 0);
4043 I915_WRITE(IMR, 0xffffffff);
4044 I915_WRITE(IER, 0x0);
4045 POSTING_READ(IER);
4046}
4047
4048static int i965_irq_postinstall(struct drm_device *dev)
4049{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004050 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004051 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052 u32 error_mask;
4053
Chris Wilsona266c7d2012-04-24 22:59:44 +01004054 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004055 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004056 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004057 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4058 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4059 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4060 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4061 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4062
4063 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004064 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4065 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004066 enable_mask |= I915_USER_INTERRUPT;
4067
4068 if (IS_G4X(dev))
4069 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004070
Daniel Vetterb79480b2013-06-27 17:52:10 +02004071 /* Interrupt setup is already guaranteed to be single-threaded, this is
4072 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004073 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004074 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4075 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4076 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004077 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078
Chris Wilsona266c7d2012-04-24 22:59:44 +01004079 /*
4080 * Enable some error detection, note the instruction error mask
4081 * bit is reserved, so we leave it masked.
4082 */
4083 if (IS_G4X(dev)) {
4084 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4085 GM45_ERROR_MEM_PRIV |
4086 GM45_ERROR_CP_PRIV |
4087 I915_ERROR_MEMORY_REFRESH);
4088 } else {
4089 error_mask = ~(I915_ERROR_PAGE_TABLE |
4090 I915_ERROR_MEMORY_REFRESH);
4091 }
4092 I915_WRITE(EMR, error_mask);
4093
4094 I915_WRITE(IMR, dev_priv->irq_mask);
4095 I915_WRITE(IER, enable_mask);
4096 POSTING_READ(IER);
4097
Daniel Vetter20afbda2012-12-11 14:05:07 +01004098 I915_WRITE(PORT_HOTPLUG_EN, 0);
4099 POSTING_READ(PORT_HOTPLUG_EN);
4100
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004101 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004102
4103 return 0;
4104}
4105
Egbert Eichbac56d52013-02-25 12:06:51 -05004106static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004107{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004108 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004109 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004110 u32 hotplug_en;
4111
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004112 assert_spin_locked(&dev_priv->irq_lock);
4113
Ville Syrjälä778eb332015-01-09 14:21:13 +02004114 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4115 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4116 /* Note HDMI and DP share hotplug bits */
4117 /* enable bits are the same for all generations */
4118 for_each_intel_encoder(dev, intel_encoder)
4119 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4120 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4121 /* Programming the CRT detection parameters tends
4122 to generate a spurious hotplug event about three
4123 seconds later. So just do it once.
4124 */
4125 if (IS_G4X(dev))
4126 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4127 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4128 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129
Ville Syrjälä778eb332015-01-09 14:21:13 +02004130 /* Ignore TV since it's buggy */
4131 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132}
4133
Daniel Vetterff1f5252012-10-02 15:10:55 +02004134static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004136 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004137 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004138 u32 iir, new_iir;
4139 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004140 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004141 u32 flip_mask =
4142 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4143 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004144
Imre Deak2dd2a882015-02-24 11:14:30 +02004145 if (!intel_irqs_enabled(dev_priv))
4146 return IRQ_NONE;
4147
Chris Wilsona266c7d2012-04-24 22:59:44 +01004148 iir = I915_READ(IIR);
4149
Chris Wilsona266c7d2012-04-24 22:59:44 +01004150 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004151 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004152 bool blc_event = false;
4153
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154 /* Can't rely on pipestat interrupt bit in iir as it might
4155 * have been cleared after the pipestat interrupt was received.
4156 * It doesn't set the bit in iir again, but it still produces
4157 * interrupts (for non-MSI).
4158 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004159 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004160 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004161 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162
Damien Lespiau055e3932014-08-18 13:49:10 +01004163 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 int reg = PIPESTAT(pipe);
4165 pipe_stats[pipe] = I915_READ(reg);
4166
4167 /*
4168 * Clear the PIPE*STAT regs before the IIR
4169 */
4170 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004171 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004172 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 }
4174 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004175 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176
4177 if (!irq_received)
4178 break;
4179
4180 ret = IRQ_HANDLED;
4181
4182 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004183 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4184 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004186 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187 new_iir = I915_READ(IIR); /* Flush posted writes */
4188
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004190 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004191 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004192 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193
Damien Lespiau055e3932014-08-18 13:49:10 +01004194 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004195 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004196 i915_handle_vblank(dev, pipe, pipe, iir))
4197 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004198
4199 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4200 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004201
4202 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004203 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004204
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004205 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4206 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004207 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004208
4209 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4210 intel_opregion_asle_intr(dev);
4211
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004212 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4213 gmbus_irq_handler(dev);
4214
Chris Wilsona266c7d2012-04-24 22:59:44 +01004215 /* With MSI, interrupts are only generated when iir
4216 * transitions from zero to nonzero. If another bit got
4217 * set while we were handling the existing iir bits, then
4218 * we would never get another interrupt.
4219 *
4220 * This is fine on non-MSI as well, as if we hit this path
4221 * we avoid exiting the interrupt handler only to generate
4222 * another one.
4223 *
4224 * Note that for MSI this could cause a stray interrupt report
4225 * if an interrupt landed in the time between writing IIR and
4226 * the posting read. This should be rare enough to never
4227 * trigger the 99% of 100,000 interrupts test for disabling
4228 * stray interrupts.
4229 */
4230 iir = new_iir;
4231 }
4232
4233 return ret;
4234}
4235
4236static void i965_irq_uninstall(struct drm_device * dev)
4237{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004238 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239 int pipe;
4240
4241 if (!dev_priv)
4242 return;
4243
Chris Wilsonadca4732012-05-11 18:01:31 +01004244 I915_WRITE(PORT_HOTPLUG_EN, 0);
4245 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004246
4247 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004248 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004249 I915_WRITE(PIPESTAT(pipe), 0);
4250 I915_WRITE(IMR, 0xffffffff);
4251 I915_WRITE(IER, 0x0);
4252
Damien Lespiau055e3932014-08-18 13:49:10 +01004253 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004254 I915_WRITE(PIPESTAT(pipe),
4255 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4256 I915_WRITE(IIR, I915_READ(IIR));
4257}
4258
Daniel Vetter4cb21832014-09-15 14:55:26 +02004259static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004260{
Imre Deak63237512014-08-18 15:37:02 +03004261 struct drm_i915_private *dev_priv =
4262 container_of(work, typeof(*dev_priv),
4263 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004264 struct drm_device *dev = dev_priv->dev;
4265 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004266 int i;
4267
Imre Deak63237512014-08-18 15:37:02 +03004268 intel_runtime_pm_get(dev_priv);
4269
Daniel Vetter4cb21832014-09-15 14:55:26 +02004270 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004271 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4272 struct drm_connector *connector;
4273
4274 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4275 continue;
4276
4277 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4278
4279 list_for_each_entry(connector, &mode_config->connector_list, head) {
4280 struct intel_connector *intel_connector = to_intel_connector(connector);
4281
4282 if (intel_connector->encoder->hpd_pin == i) {
4283 if (connector->polled != intel_connector->polled)
4284 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004285 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004286 connector->polled = intel_connector->polled;
4287 if (!connector->polled)
4288 connector->polled = DRM_CONNECTOR_POLL_HPD;
4289 }
4290 }
4291 }
4292 if (dev_priv->display.hpd_irq_setup)
4293 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004294 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004295
4296 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004297}
4298
Daniel Vetterfca52a52014-09-30 10:56:45 +02004299/**
4300 * intel_irq_init - initializes irq support
4301 * @dev_priv: i915 device instance
4302 *
4303 * This function initializes all the irq support including work items, timers
4304 * and all the vtables. It does not setup the interrupt itself though.
4305 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004306void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004307{
Daniel Vetterb9632912014-09-30 10:56:44 +02004308 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004309
4310 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004311 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004312 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004313 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004314
Deepak Sa6706b42014-03-15 20:23:22 +05304315 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004316 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004317 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004318 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004319 else
4320 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304321
Chris Wilson737b1502015-01-26 18:03:03 +02004322 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4323 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004324 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004325 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004326
Tomas Janousek97a19a22012-12-08 13:48:13 +01004327 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004328
Daniel Vetterb9632912014-09-30 10:56:44 +02004329 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004330 dev->max_vblank_count = 0;
4331 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004332 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004333 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4334 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004335 } else {
4336 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4337 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004338 }
4339
Ville Syrjälä21da2702014-08-06 14:49:55 +03004340 /*
4341 * Opt out of the vblank disable timer on everything except gen2.
4342 * Gen2 doesn't have a hardware frame counter and so depends on
4343 * vblank interrupts to produce sane vblank seuquence numbers.
4344 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004345 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004346 dev->vblank_disable_immediate = true;
4347
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004348 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4349 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004350
Daniel Vetterb9632912014-09-30 10:56:44 +02004351 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004352 dev->driver->irq_handler = cherryview_irq_handler;
4353 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4354 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4355 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4356 dev->driver->enable_vblank = valleyview_enable_vblank;
4357 dev->driver->disable_vblank = valleyview_disable_vblank;
4358 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004359 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004360 dev->driver->irq_handler = valleyview_irq_handler;
4361 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4362 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4363 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4364 dev->driver->enable_vblank = valleyview_enable_vblank;
4365 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004366 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004367 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004368 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004369 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004370 dev->driver->irq_postinstall = gen8_irq_postinstall;
4371 dev->driver->irq_uninstall = gen8_irq_uninstall;
4372 dev->driver->enable_vblank = gen8_enable_vblank;
4373 dev->driver->disable_vblank = gen8_disable_vblank;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004374 if (HAS_PCH_SPLIT(dev))
4375 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4376 else
4377 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004378 } else if (HAS_PCH_SPLIT(dev)) {
4379 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004380 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004381 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4382 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4383 dev->driver->enable_vblank = ironlake_enable_vblank;
4384 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004385 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004386 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004387 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004388 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4389 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4390 dev->driver->irq_handler = i8xx_irq_handler;
4391 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004392 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004393 dev->driver->irq_preinstall = i915_irq_preinstall;
4394 dev->driver->irq_postinstall = i915_irq_postinstall;
4395 dev->driver->irq_uninstall = i915_irq_uninstall;
4396 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004397 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004398 dev->driver->irq_preinstall = i965_irq_preinstall;
4399 dev->driver->irq_postinstall = i965_irq_postinstall;
4400 dev->driver->irq_uninstall = i965_irq_uninstall;
4401 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004402 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004403 if (I915_HAS_HOTPLUG(dev_priv))
4404 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004405 dev->driver->enable_vblank = i915_enable_vblank;
4406 dev->driver->disable_vblank = i915_disable_vblank;
4407 }
4408}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004409
Daniel Vetterfca52a52014-09-30 10:56:45 +02004410/**
4411 * intel_hpd_init - initializes and enables hpd support
4412 * @dev_priv: i915 device instance
4413 *
4414 * This function enables the hotplug support. It requires that interrupts have
4415 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4416 * poll request can run concurrently to other code, so locking rules must be
4417 * obeyed.
4418 *
4419 * This is a separate step from interrupt enabling to simplify the locking rules
4420 * in the driver load and resume code.
4421 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004422void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004423{
Daniel Vetterb9632912014-09-30 10:56:44 +02004424 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004425 struct drm_mode_config *mode_config = &dev->mode_config;
4426 struct drm_connector *connector;
4427 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004428
Egbert Eich821450c2013-04-16 13:36:55 +02004429 for (i = 1; i < HPD_NUM_PINS; i++) {
4430 dev_priv->hpd_stats[i].hpd_cnt = 0;
4431 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4432 }
4433 list_for_each_entry(connector, &mode_config->connector_list, head) {
4434 struct intel_connector *intel_connector = to_intel_connector(connector);
4435 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004436 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4437 connector->polled = DRM_CONNECTOR_POLL_HPD;
4438 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004439 connector->polled = DRM_CONNECTOR_POLL_HPD;
4440 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004441
4442 /* Interrupt setup is already guaranteed to be single-threaded, this is
4443 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004444 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004445 if (dev_priv->display.hpd_irq_setup)
4446 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004447 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004448}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004449
Daniel Vetterfca52a52014-09-30 10:56:45 +02004450/**
4451 * intel_irq_install - enables the hardware interrupt
4452 * @dev_priv: i915 device instance
4453 *
4454 * This function enables the hardware interrupt handling, but leaves the hotplug
4455 * handling still disabled. It is called after intel_irq_init().
4456 *
4457 * In the driver load and resume code we need working interrupts in a few places
4458 * but don't want to deal with the hassle of concurrent probe and hotplug
4459 * workers. Hence the split into this two-stage approach.
4460 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004461int intel_irq_install(struct drm_i915_private *dev_priv)
4462{
4463 /*
4464 * We enable some interrupt sources in our postinstall hooks, so mark
4465 * interrupts as enabled _before_ actually enabling them to avoid
4466 * special cases in our ordering checks.
4467 */
4468 dev_priv->pm.irqs_enabled = true;
4469
4470 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4471}
4472
Daniel Vetterfca52a52014-09-30 10:56:45 +02004473/**
4474 * intel_irq_uninstall - finilizes all irq handling
4475 * @dev_priv: i915 device instance
4476 *
4477 * This stops interrupt and hotplug handling and unregisters and frees all
4478 * resources acquired in the init functions.
4479 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004480void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4481{
4482 drm_irq_uninstall(dev_priv->dev);
4483 intel_hpd_cancel_work(dev_priv);
4484 dev_priv->pm.irqs_enabled = false;
4485}
4486
Daniel Vetterfca52a52014-09-30 10:56:45 +02004487/**
4488 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4489 * @dev_priv: i915 device instance
4490 *
4491 * This function is used to disable interrupts at runtime, both in the runtime
4492 * pm and the system suspend/resume code.
4493 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004494void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004495{
Daniel Vetterb9632912014-09-30 10:56:44 +02004496 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004497 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004498 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004499}
4500
Daniel Vetterfca52a52014-09-30 10:56:45 +02004501/**
4502 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4503 * @dev_priv: i915 device instance
4504 *
4505 * This function is used to enable interrupts at runtime, both in the runtime
4506 * pm and the system suspend/resume code.
4507 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004508void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004509{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004510 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004511 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4512 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004513}