blob: 90731195ab52257f0f78489f273f46ef7b65f3a8 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
280 spin_unlock_irq(&dev_priv->irq_lock);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283void gen6_enable_rps_interrupts(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286
287 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200288
Imre Deakb900b942014-11-05 20:48:48 +0200289 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200290 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200291 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200292 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
293 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200294 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 spin_unlock_irq(&dev_priv->irq_lock);
297}
298
Imre Deak59d02a12014-12-19 19:33:26 +0200299u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
300{
301 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200302 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200303 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200304 *
305 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200306 */
307 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
308 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
309
310 if (INTEL_INFO(dev_priv)->gen >= 8)
311 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
312
313 return mask;
314}
315
Imre Deakb900b942014-11-05 20:48:48 +0200316void gen6_disable_rps_interrupts(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319
Imre Deakd4d70aa2014-11-19 15:30:04 +0200320 spin_lock_irq(&dev_priv->irq_lock);
321 dev_priv->rps.interrupts_enabled = false;
322 spin_unlock_irq(&dev_priv->irq_lock);
323
324 cancel_work_sync(&dev_priv->rps.work);
325
Imre Deak9939fba2014-11-20 23:01:47 +0200326 spin_lock_irq(&dev_priv->irq_lock);
327
Imre Deak59d02a12014-12-19 19:33:26 +0200328 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200329
330 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200331 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332 ~dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200333 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
Imre Deak9939fba2014-11-20 23:01:47 +0200334 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
335
336 dev_priv->rps.pm_iir = 0;
337
338 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakb900b942014-11-05 20:48:48 +0200339}
340
Ben Widawsky09610212014-05-15 20:58:08 +0300341/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 * ibx_display_interrupt_update - update SDEIMR
343 * @dev_priv: driver private
344 * @interrupt_mask: mask of interrupt bits to update
345 * @enabled_irq_mask: mask of interrupt bits to enable
346 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200347void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348 uint32_t interrupt_mask,
349 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200350{
351 uint32_t sdeimr = I915_READ(SDEIMR);
352 sdeimr &= ~interrupt_mask;
353 sdeimr |= (~enabled_irq_mask & interrupt_mask);
354
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100355 WARN_ON(enabled_irq_mask & ~interrupt_mask);
356
Daniel Vetterfee884e2013-07-04 23:35:21 +0200357 assert_spin_locked(&dev_priv->irq_lock);
358
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700359 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 I915_WRITE(SDEIMR, sdeimr);
363 POSTING_READ(SDEIMR);
364}
Paulo Zanoni86642812013-04-12 17:57:57 -0300365
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100366static void
Imre Deak755e9012014-02-10 18:42:47 +0200367__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800369{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200370 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200371 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800372
Daniel Vetterb79480b2013-06-27 17:52:10 +0200373 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200374 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200375
Ville Syrjälä04feced2014-04-03 13:28:33 +0300376 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
377 status_mask & ~PIPESTAT_INT_STATUS_MASK,
378 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
379 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200380 return;
381
382 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200383 return;
384
Imre Deak91d181d2014-02-10 18:42:49 +0200385 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
386
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200387 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200388 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200389 I915_WRITE(reg, pipestat);
390 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800391}
392
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100393static void
Imre Deak755e9012014-02-10 18:42:47 +0200394__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800396{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200397 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200398 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800399
Daniel Vetterb79480b2013-06-27 17:52:10 +0200400 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200401 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200402
Ville Syrjälä04feced2014-04-03 13:28:33 +0300403 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
404 status_mask & ~PIPESTAT_INT_STATUS_MASK,
405 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
406 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200407 return;
408
Imre Deak755e9012014-02-10 18:42:47 +0200409 if ((pipestat & enable_mask) == 0)
410 return;
411
Imre Deak91d181d2014-02-10 18:42:49 +0200412 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200415 I915_WRITE(reg, pipestat);
416 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800417}
418
Imre Deak10c59c52014-02-10 18:42:48 +0200419static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
420{
421 u32 enable_mask = status_mask << 16;
422
423 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300424 * On pipe A we don't support the PSR interrupt yet,
425 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200426 */
427 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
428 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 /*
430 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431 * A the same bit is for perf counters which we don't use either.
432 */
433 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200435
436 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
437 SPRITE0_FLIP_DONE_INT_EN_VLV |
438 SPRITE1_FLIP_DONE_INT_EN_VLV);
439 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
440 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
441 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
442 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
443
444 return enable_mask;
445}
446
Imre Deak755e9012014-02-10 18:42:47 +0200447void
448i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449 u32 status_mask)
450{
451 u32 enable_mask;
452
Imre Deak10c59c52014-02-10 18:42:48 +0200453 if (IS_VALLEYVIEW(dev_priv->dev))
454 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
455 status_mask);
456 else
457 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200458 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459}
460
461void
462i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463 u32 status_mask)
464{
465 u32 enable_mask;
466
Imre Deak10c59c52014-02-10 18:42:48 +0200467 if (IS_VALLEYVIEW(dev_priv->dev))
468 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
469 status_mask);
470 else
471 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200472 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473}
474
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000475/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300476 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000477 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300478static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000479{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300480 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300482 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483 return;
484
Daniel Vetter13321782014-09-15 14:55:29 +0200485 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000486
Imre Deak755e9012014-02-10 18:42:47 +0200487 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300488 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200489 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200490 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000491
Daniel Vetter13321782014-09-15 14:55:29 +0200492 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000493}
494
495/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700496 * i915_pipe_enabled - check if a pipe is enabled
497 * @dev: DRM device
498 * @pipe: pipe to check
499 *
500 * Reading certain registers when the pipe is disabled can hang the chip.
501 * Use this routine to make sure the PLL is running and the pipe is active
502 * before reading such registers if unsure.
503 */
504static int
505i915_pipe_enabled(struct drm_device *dev, int pipe)
506{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300507 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200508
Daniel Vettera01025a2013-05-22 00:50:23 +0200509 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
510 /* Locking is horribly broken here, but whatever. */
511 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300513
Daniel Vettera01025a2013-05-22 00:50:23 +0200514 return intel_crtc->active;
515 } else {
516 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
517 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700518}
519
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300520/*
521 * This timing diagram depicts the video signal in and
522 * around the vertical blanking period.
523 *
524 * Assumptions about the fictitious mode used in this example:
525 * vblank_start >= 3
526 * vsync_start = vblank_start + 1
527 * vsync_end = vblank_start + 2
528 * vtotal = vblank_start + 3
529 *
530 * start of vblank:
531 * latch double buffered registers
532 * increment frame counter (ctg+)
533 * generate start of vblank interrupt (gen4+)
534 * |
535 * | frame start:
536 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
537 * | may be shifted forward 1-3 extra lines via PIPECONF
538 * | |
539 * | | start of vsync:
540 * | | generate vsync interrupt
541 * | | |
542 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
543 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
544 * ----va---> <-----------------vb--------------------> <--------va-------------
545 * | | <----vs-----> |
546 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
547 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
548 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
549 * | | |
550 * last visible pixel first visible pixel
551 * | increment frame counter (gen3/4)
552 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
553 *
554 * x = horizontal active
555 * _ = horizontal blanking
556 * hs = horizontal sync
557 * va = vertical active
558 * vb = vertical blanking
559 * vs = vertical sync
560 * vbs = vblank_start (number)
561 *
562 * Summary:
563 * - most events happen at the start of horizontal sync
564 * - frame start happens at the start of horizontal blank, 1-4 lines
565 * (depending on PIPECONF settings) after the start of vblank
566 * - gen3/4 pixel and frame counter are synchronized with the start
567 * of horizontal active on the first line of vertical active
568 */
569
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300570static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
571{
572 /* Gen2 doesn't have a hardware frame counter */
573 return 0;
574}
575
Keith Packard42f52ef2008-10-18 19:39:29 -0700576/* Called from drm generic code, passed a 'crtc', which
577 * we use as a pipe index
578 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700579static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700580{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700582 unsigned long high_frame;
583 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300584 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700585
586 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800587 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800588 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700589 return 0;
590 }
591
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
593 struct intel_crtc *intel_crtc =
594 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
595 const struct drm_display_mode *mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200596 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300597
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300598 htotal = mode->crtc_htotal;
599 hsync_start = mode->crtc_hsync_start;
600 vbl_start = mode->crtc_vblank_start;
601 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
602 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300603 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100604 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300605
606 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300607 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300608 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300609 if ((I915_READ(PIPECONF(cpu_transcoder)) &
610 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
611 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300612 }
613
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300614 /* Convert to pixel count */
615 vbl_start *= htotal;
616
617 /* Start of vblank event occurs at start of hsync */
618 vbl_start -= htotal - hsync_start;
619
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800620 high_frame = PIPEFRAME(pipe);
621 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100622
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700623 /*
624 * High & low register fields aren't synchronized, so make sure
625 * we get a low value that's stable across two reads of the high
626 * register.
627 */
628 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100629 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300630 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100631 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700632 } while (high1 != high2);
633
Chris Wilson5eddb702010-09-11 13:48:45 +0100634 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300635 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100636 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300637
638 /*
639 * The frame counter increments at beginning of active.
640 * Cook up a vblank counter by also checking the pixel
641 * counter against vblank start.
642 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200643 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700644}
645
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700646static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800647{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300648 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800649 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800650
651 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800652 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800653 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800654 return 0;
655 }
656
657 return I915_READ(reg);
658}
659
Mario Kleinerad3543e2013-10-30 05:13:08 +0100660/* raw reads, only for fast reads of display block, no need for forcewake etc. */
661#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100662
Ville Syrjäläa225f072014-04-29 13:35:45 +0300663static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
664{
665 struct drm_device *dev = crtc->base.dev;
666 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200667 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300668 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300669 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300670
Ville Syrjälä80715b22014-05-15 20:23:23 +0300671 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300672 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
673 vtotal /= 2;
674
675 if (IS_GEN2(dev))
676 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
677 else
678 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
679
680 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300681 * See update_scanline_offset() for the details on the
682 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300683 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300684 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300685}
686
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700687static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e452013-10-28 20:50:48 +0200688 unsigned int flags, int *vpos, int *hpos,
689 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300691 struct drm_i915_private *dev_priv = dev->dev_private;
692 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200694 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300695 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300696 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100697 bool in_vbl = true;
698 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100699 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100700
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300701 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100702 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800703 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100704 return 0;
705 }
706
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300707 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300708 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300709 vtotal = mode->crtc_vtotal;
710 vbl_start = mode->crtc_vblank_start;
711 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100712
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200713 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
714 vbl_start = DIV_ROUND_UP(vbl_start, 2);
715 vbl_end /= 2;
716 vtotal /= 2;
717 }
718
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300719 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
720
Mario Kleinerad3543e2013-10-30 05:13:08 +0100721 /*
722 * Lock uncore.lock, as we will do multiple timing critical raw
723 * register reads, potentially with preemption disabled, so the
724 * following code must not block on uncore.lock.
725 */
726 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300727
Mario Kleinerad3543e2013-10-30 05:13:08 +0100728 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
729
730 /* Get optional system timestamp before query. */
731 if (stime)
732 *stime = ktime_get();
733
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300734 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100735 /* No obvious pixelcount register. Only query vertical
736 * scanout position from Display scan line register.
737 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300738 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100739 } else {
740 /* Have access to pixelcount since start of frame.
741 * We can split this into vertical and horizontal
742 * scanout position.
743 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100744 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100745
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300746 /* convert to pixel counts */
747 vbl_start *= htotal;
748 vbl_end *= htotal;
749 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300750
751 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300752 * In interlaced modes, the pixel counter counts all pixels,
753 * so one field will have htotal more pixels. In order to avoid
754 * the reported position from jumping backwards when the pixel
755 * counter is beyond the length of the shorter field, just
756 * clamp the position the length of the shorter field. This
757 * matches how the scanline counter based position works since
758 * the scanline counter doesn't count the two half lines.
759 */
760 if (position >= vtotal)
761 position = vtotal - 1;
762
763 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300764 * Start of vblank interrupt is triggered at start of hsync,
765 * just prior to the first active line of vblank. However we
766 * consider lines to start at the leading edge of horizontal
767 * active. So, should we get here before we've crossed into
768 * the horizontal active of the first line in vblank, we would
769 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
770 * always add htotal-hsync_start to the current pixel position.
771 */
772 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300773 }
774
Mario Kleinerad3543e2013-10-30 05:13:08 +0100775 /* Get optional system timestamp after query. */
776 if (etime)
777 *etime = ktime_get();
778
779 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
780
781 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
782
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300783 in_vbl = position >= vbl_start && position < vbl_end;
784
785 /*
786 * While in vblank, position will be negative
787 * counting up towards 0 at vbl_end. And outside
788 * vblank, position will be positive counting
789 * up since vbl_end.
790 */
791 if (position >= vbl_start)
792 position -= vbl_end;
793 else
794 position += vtotal - vbl_end;
795
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300796 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300797 *vpos = position;
798 *hpos = 0;
799 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100800 *vpos = position / htotal;
801 *hpos = position - (*vpos * htotal);
802 }
803
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804 /* In vblank? */
805 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200806 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100807
808 return ret;
809}
810
Ville Syrjäläa225f072014-04-29 13:35:45 +0300811int intel_get_crtc_scanline(struct intel_crtc *crtc)
812{
813 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
814 unsigned long irqflags;
815 int position;
816
817 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
818 position = __intel_get_crtc_scanline(crtc);
819 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
820
821 return position;
822}
823
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700824static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100825 int *max_error,
826 struct timeval *vblank_time,
827 unsigned flags)
828{
Chris Wilson4041b852011-01-22 10:07:56 +0000829 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100830
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700831 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000832 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100833 return -EINVAL;
834 }
835
836 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000837 crtc = intel_get_crtc_for_pipe(dev, pipe);
838 if (crtc == NULL) {
839 DRM_ERROR("Invalid crtc %d\n", pipe);
840 return -EINVAL;
841 }
842
843 if (!crtc->enabled) {
844 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
845 return -EBUSY;
846 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100847
848 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000849 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
850 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300851 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200852 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853}
854
Jani Nikula67c347f2013-09-17 14:26:34 +0300855static bool intel_hpd_irq_event(struct drm_device *dev,
856 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200857{
858 enum drm_connector_status old_status;
859
860 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
861 old_status = connector->status;
862
863 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300864 if (old_status == connector->status)
865 return false;
866
867 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200868 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300869 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300870 drm_get_connector_status_name(old_status),
871 drm_get_connector_status_name(connector->status));
872
873 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200874}
875
Dave Airlie13cf5502014-06-18 11:29:35 +1000876static void i915_digport_work_func(struct work_struct *work)
877{
878 struct drm_i915_private *dev_priv =
879 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000880 u32 long_port_mask, short_port_mask;
881 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100882 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000883 u32 old_bits = 0;
884
Daniel Vetter4cb21832014-09-15 14:55:26 +0200885 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000886 long_port_mask = dev_priv->long_hpd_port_mask;
887 dev_priv->long_hpd_port_mask = 0;
888 short_port_mask = dev_priv->short_hpd_port_mask;
889 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200890 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000891
892 for (i = 0; i < I915_MAX_PORTS; i++) {
893 bool valid = false;
894 bool long_hpd = false;
895 intel_dig_port = dev_priv->hpd_irq_port[i];
896 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
897 continue;
898
899 if (long_port_mask & (1 << i)) {
900 valid = true;
901 long_hpd = true;
902 } else if (short_port_mask & (1 << i))
903 valid = true;
904
905 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100906 enum irqreturn ret;
907
Dave Airlie13cf5502014-06-18 11:29:35 +1000908 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100909 if (ret == IRQ_NONE) {
910 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000911 old_bits |= (1 << intel_dig_port->base.hpd_pin);
912 }
913 }
914 }
915
916 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200917 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000918 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200919 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000920 schedule_work(&dev_priv->hotplug_work);
921 }
922}
923
Jesse Barnes5ca58282009-03-31 14:11:15 -0700924/*
925 * Handle hotplug events outside the interrupt handler proper.
926 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200927#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
928
Jesse Barnes5ca58282009-03-31 14:11:15 -0700929static void i915_hotplug_work_func(struct work_struct *work)
930{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300931 struct drm_i915_private *dev_priv =
932 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700933 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700934 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200935 struct intel_connector *intel_connector;
936 struct intel_encoder *intel_encoder;
937 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200938 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200939 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200940 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700941
Keith Packarda65e34c2011-07-25 10:04:56 -0700942 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800943 DRM_DEBUG_KMS("running encoder hotplug functions\n");
944
Daniel Vetter4cb21832014-09-15 14:55:26 +0200945 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200946
947 hpd_event_bits = dev_priv->hpd_event_bits;
948 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200949 list_for_each_entry(connector, &mode_config->connector_list, head) {
950 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000951 if (!intel_connector->encoder)
952 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200953 intel_encoder = intel_connector->encoder;
954 if (intel_encoder->hpd_pin > HPD_NONE &&
955 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
956 connector->polled == DRM_CONNECTOR_POLL_HPD) {
957 DRM_INFO("HPD interrupt storm detected on connector %s: "
958 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300959 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200960 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
961 connector->polled = DRM_CONNECTOR_POLL_CONNECT
962 | DRM_CONNECTOR_POLL_DISCONNECT;
963 hpd_disabled = true;
964 }
Egbert Eich142e2392013-04-11 15:57:57 +0200965 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
966 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300967 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200968 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200969 }
970 /* if there were no outputs to poll, poll was disabled,
971 * therefore make sure it's enabled when disabling HPD on
972 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200973 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200974 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300975 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
976 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200977 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200978
Daniel Vetter4cb21832014-09-15 14:55:26 +0200979 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200980
Egbert Eich321a1b32013-04-11 16:00:26 +0200981 list_for_each_entry(connector, &mode_config->connector_list, head) {
982 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000983 if (!intel_connector->encoder)
984 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200985 intel_encoder = intel_connector->encoder;
986 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
987 if (intel_encoder->hot_plug)
988 intel_encoder->hot_plug(intel_encoder);
989 if (intel_hpd_irq_event(dev, connector))
990 changed = true;
991 }
992 }
Keith Packard40ee3382011-07-28 15:31:19 -0700993 mutex_unlock(&mode_config->mutex);
994
Egbert Eich321a1b32013-04-11 16:00:26 +0200995 if (changed)
996 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700997}
998
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200999static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001000{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001001 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001002 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001003 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001004
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001005 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001006
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001007 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1008
Daniel Vetter20e4d402012-08-08 23:35:39 +02001009 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001010
Jesse Barnes7648fa92010-05-20 14:28:11 -07001011 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001012 busy_up = I915_READ(RCPREVBSYTUPAVG);
1013 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001014 max_avg = I915_READ(RCBMAXAVG);
1015 min_avg = I915_READ(RCBMINAVG);
1016
1017 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001018 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001019 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1020 new_delay = dev_priv->ips.cur_delay - 1;
1021 if (new_delay < dev_priv->ips.max_delay)
1022 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001023 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001024 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1025 new_delay = dev_priv->ips.cur_delay + 1;
1026 if (new_delay > dev_priv->ips.min_delay)
1027 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028 }
1029
Jesse Barnes7648fa92010-05-20 14:28:11 -07001030 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001031 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001032
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001033 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001034
Jesse Barnesf97108d2010-01-29 11:27:07 -08001035 return;
1036}
1037
Chris Wilson549f7362010-10-19 11:19:32 +01001038static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001039 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001040{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001041 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001042 return;
1043
John Harrisonbcfcc8b2014-12-05 13:49:36 +00001044 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001045
Chris Wilson549f7362010-10-19 11:19:32 +01001046 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001047}
1048
Deepak S31685c22014-07-03 17:33:01 -04001049static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001050 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001051{
1052 u32 cz_ts, cz_freq_khz;
1053 u32 render_count, media_count;
1054 u32 elapsed_render, elapsed_media, elapsed_time;
1055 u32 residency = 0;
1056
1057 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1058 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1059
1060 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1061 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1062
Chris Wilsonbf225f22014-07-10 20:31:18 +01001063 if (rps_ei->cz_clock == 0) {
1064 rps_ei->cz_clock = cz_ts;
1065 rps_ei->render_c0 = render_count;
1066 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001067
1068 return dev_priv->rps.cur_freq;
1069 }
1070
Chris Wilsonbf225f22014-07-10 20:31:18 +01001071 elapsed_time = cz_ts - rps_ei->cz_clock;
1072 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001073
Chris Wilsonbf225f22014-07-10 20:31:18 +01001074 elapsed_render = render_count - rps_ei->render_c0;
1075 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001076
Chris Wilsonbf225f22014-07-10 20:31:18 +01001077 elapsed_media = media_count - rps_ei->media_c0;
1078 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001079
1080 /* Convert all the counters into common unit of milli sec */
1081 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1082 elapsed_render /= cz_freq_khz;
1083 elapsed_media /= cz_freq_khz;
1084
1085 /*
1086 * Calculate overall C0 residency percentage
1087 * only if elapsed time is non zero
1088 */
1089 if (elapsed_time) {
1090 residency =
1091 ((max(elapsed_render, elapsed_media) * 100)
1092 / elapsed_time);
1093 }
1094
1095 return residency;
1096}
1097
1098/**
1099 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1100 * busy-ness calculated from C0 counters of render & media power wells
1101 * @dev_priv: DRM device private
1102 *
1103 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001104static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001105{
1106 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001107 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001108
1109 dev_priv->rps.ei_interrupt_count++;
1110
1111 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1112
1113
Chris Wilsonbf225f22014-07-10 20:31:18 +01001114 if (dev_priv->rps.up_ei.cz_clock == 0) {
1115 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1116 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001117 return dev_priv->rps.cur_freq;
1118 }
1119
1120
1121 /*
1122 * To down throttle, C0 residency should be less than down threshold
1123 * for continous EI intervals. So calculate down EI counters
1124 * once in VLV_INT_COUNT_FOR_DOWN_EI
1125 */
1126 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1127
1128 dev_priv->rps.ei_interrupt_count = 0;
1129
1130 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001131 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001132 } else {
1133 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001134 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001135 }
1136
1137 new_delay = dev_priv->rps.cur_freq;
1138
1139 adj = dev_priv->rps.last_adj;
1140 /* C0 residency is greater than UP threshold. Increase Frequency */
1141 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1142 if (adj > 0)
1143 adj *= 2;
1144 else
1145 adj = 1;
1146
1147 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1148 new_delay = dev_priv->rps.cur_freq + adj;
1149
1150 /*
1151 * For better performance, jump directly
1152 * to RPe if we're below it.
1153 */
1154 if (new_delay < dev_priv->rps.efficient_freq)
1155 new_delay = dev_priv->rps.efficient_freq;
1156
1157 } else if (!dev_priv->rps.ei_interrupt_count &&
1158 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1159 if (adj < 0)
1160 adj *= 2;
1161 else
1162 adj = -1;
1163 /*
1164 * This means, C0 residency is less than down threshold over
1165 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1166 */
1167 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1168 new_delay = dev_priv->rps.cur_freq + adj;
1169 }
1170
1171 return new_delay;
1172}
1173
Ben Widawsky4912d042011-04-25 11:25:20 -07001174static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001175{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001176 struct drm_i915_private *dev_priv =
1177 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001178 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001179 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001180
Daniel Vetter59cdb632013-07-04 23:35:28 +02001181 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001182 /* Speed up work cancelation during disabling rps interrupts. */
1183 if (!dev_priv->rps.interrupts_enabled) {
1184 spin_unlock_irq(&dev_priv->irq_lock);
1185 return;
1186 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001187 pm_iir = dev_priv->rps.pm_iir;
1188 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001189 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1190 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001191 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001192
Paulo Zanoni60611c12013-08-15 11:50:01 -03001193 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301194 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001195
Deepak Sa6706b42014-03-15 20:23:22 +05301196 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001197 return;
1198
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001199 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001200
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001201 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001202 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001203 if (adj > 0)
1204 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301205 else {
1206 /* CHV needs even encode values */
1207 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1208 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001209 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001210
1211 /*
1212 * For better performance, jump directly
1213 * to RPe if we're below it.
1214 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001215 if (new_delay < dev_priv->rps.efficient_freq)
1216 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001217 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001218 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1219 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001220 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001221 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001222 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001223 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1224 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001225 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1226 if (adj < 0)
1227 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301228 else {
1229 /* CHV needs even encode values */
1230 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1231 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001232 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001233 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001234 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001235 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001236
Ben Widawsky79249632012-09-07 19:43:42 -07001237 /* sysfs frequency interfaces may have snuck in while servicing the
1238 * interrupt
1239 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001240 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001241 dev_priv->rps.min_freq_softlimit,
1242 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301243
Ben Widawskyb39fb292014-03-19 18:31:11 -07001244 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001245
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001246 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001247
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001248 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001249}
1250
Ben Widawskye3689192012-05-25 16:56:22 -07001251
1252/**
1253 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1254 * occurred.
1255 * @work: workqueue struct
1256 *
1257 * Doesn't actually do anything except notify userspace. As a consequence of
1258 * this event, userspace should try to remap the bad rows since statistically
1259 * it is likely the same row is more likely to go bad again.
1260 */
1261static void ivybridge_parity_work(struct work_struct *work)
1262{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001263 struct drm_i915_private *dev_priv =
1264 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001265 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001266 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001267 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001268 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001269
1270 /* We must turn off DOP level clock gating to access the L3 registers.
1271 * In order to prevent a get/put style interface, acquire struct mutex
1272 * any time we access those registers.
1273 */
1274 mutex_lock(&dev_priv->dev->struct_mutex);
1275
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001276 /* If we've screwed up tracking, just let the interrupt fire again */
1277 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1278 goto out;
1279
Ben Widawskye3689192012-05-25 16:56:22 -07001280 misccpctl = I915_READ(GEN7_MISCCPCTL);
1281 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1282 POSTING_READ(GEN7_MISCCPCTL);
1283
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001284 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1285 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001286
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 slice--;
1288 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1289 break;
1290
1291 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1292
1293 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1294
1295 error_status = I915_READ(reg);
1296 row = GEN7_PARITY_ERROR_ROW(error_status);
1297 bank = GEN7_PARITY_ERROR_BANK(error_status);
1298 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1299
1300 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1301 POSTING_READ(reg);
1302
1303 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1304 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1305 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1306 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1307 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1308 parity_event[5] = NULL;
1309
Dave Airlie5bdebb12013-10-11 14:07:25 +10001310 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001311 KOBJ_CHANGE, parity_event);
1312
1313 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1314 slice, row, bank, subbank);
1315
1316 kfree(parity_event[4]);
1317 kfree(parity_event[3]);
1318 kfree(parity_event[2]);
1319 kfree(parity_event[1]);
1320 }
Ben Widawskye3689192012-05-25 16:56:22 -07001321
1322 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1323
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001324out:
1325 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001326 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001327 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001328 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001329
1330 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001331}
1332
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001333static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001334{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001335 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001336
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001337 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001338 return;
1339
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001340 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001341 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001342 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001343
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001344 iir &= GT_PARITY_ERROR(dev);
1345 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1346 dev_priv->l3_parity.which_slice |= 1 << 1;
1347
1348 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1349 dev_priv->l3_parity.which_slice |= 1 << 0;
1350
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001351 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001352}
1353
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001354static void ilk_gt_irq_handler(struct drm_device *dev,
1355 struct drm_i915_private *dev_priv,
1356 u32 gt_iir)
1357{
1358 if (gt_iir &
1359 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1360 notify_ring(dev, &dev_priv->ring[RCS]);
1361 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1362 notify_ring(dev, &dev_priv->ring[VCS]);
1363}
1364
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001365static void snb_gt_irq_handler(struct drm_device *dev,
1366 struct drm_i915_private *dev_priv,
1367 u32 gt_iir)
1368{
1369
Ben Widawskycc609d52013-05-28 19:22:29 -07001370 if (gt_iir &
1371 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001372 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001373 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001374 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001375 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001376 notify_ring(dev, &dev_priv->ring[BCS]);
1377
Ben Widawskycc609d52013-05-28 19:22:29 -07001378 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1379 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001380 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1381 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001382
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001383 if (gt_iir & GT_PARITY_ERROR(dev))
1384 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001385}
1386
Ben Widawskyabd58f02013-11-02 21:07:09 -07001387static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1388 struct drm_i915_private *dev_priv,
1389 u32 master_ctl)
1390{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001391 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001392 u32 rcs, bcs, vcs;
1393 uint32_t tmp = 0;
1394 irqreturn_t ret = IRQ_NONE;
1395
1396 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1397 tmp = I915_READ(GEN8_GT_IIR(0));
1398 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001399 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001400 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001401
Ben Widawskyabd58f02013-11-02 21:07:09 -07001402 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001403 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001404 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001405 notify_ring(dev, ring);
1406 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001407 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001408
1409 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1410 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001411 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001412 notify_ring(dev, ring);
1413 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001414 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001415 } else
1416 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1417 }
1418
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001419 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001420 tmp = I915_READ(GEN8_GT_IIR(1));
1421 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001422 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001423 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001424
Ben Widawskyabd58f02013-11-02 21:07:09 -07001425 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001426 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001427 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001428 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001429 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001430 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001431
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001432 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001433 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001434 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001435 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001436 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001437 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001438 } else
1439 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1440 }
1441
Ben Widawsky09610212014-05-15 20:58:08 +03001442 if (master_ctl & GEN8_GT_PM_IRQ) {
1443 tmp = I915_READ(GEN8_GT_IIR(2));
1444 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001445 I915_WRITE(GEN8_GT_IIR(2),
1446 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001447 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001448 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001449 } else
1450 DRM_ERROR("The master control interrupt lied (PM)!\n");
1451 }
1452
Ben Widawskyabd58f02013-11-02 21:07:09 -07001453 if (master_ctl & GEN8_GT_VECS_IRQ) {
1454 tmp = I915_READ(GEN8_GT_IIR(3));
1455 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001456 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001457 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001458
Ben Widawskyabd58f02013-11-02 21:07:09 -07001459 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001460 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001461 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001462 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001463 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001464 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001465 } else
1466 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1467 }
1468
1469 return ret;
1470}
1471
Egbert Eichb543fb02013-04-16 13:36:54 +02001472#define HPD_STORM_DETECT_PERIOD 1000
1473#define HPD_STORM_THRESHOLD 5
1474
Jani Nikula07c338c2014-10-02 11:16:32 +03001475static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001476{
1477 switch (port) {
1478 case PORT_A:
1479 case PORT_E:
1480 default:
1481 return -1;
1482 case PORT_B:
1483 return 0;
1484 case PORT_C:
1485 return 8;
1486 case PORT_D:
1487 return 16;
1488 }
1489}
1490
Jani Nikula07c338c2014-10-02 11:16:32 +03001491static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001492{
1493 switch (port) {
1494 case PORT_A:
1495 case PORT_E:
1496 default:
1497 return -1;
1498 case PORT_B:
1499 return 17;
1500 case PORT_C:
1501 return 19;
1502 case PORT_D:
1503 return 21;
1504 }
1505}
1506
1507static inline enum port get_port_from_pin(enum hpd_pin pin)
1508{
1509 switch (pin) {
1510 case HPD_PORT_B:
1511 return PORT_B;
1512 case HPD_PORT_C:
1513 return PORT_C;
1514 case HPD_PORT_D:
1515 return PORT_D;
1516 default:
1517 return PORT_A; /* no hpd */
1518 }
1519}
1520
Daniel Vetter10a504d2013-06-27 17:52:12 +02001521static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001522 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001523 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001524 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001525{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001526 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001527 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001528 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001529 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001530 bool queue_dig = false, queue_hp = false;
1531 u32 dig_shift;
1532 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001533
Daniel Vetter91d131d2013-06-27 17:52:14 +02001534 if (!hotplug_trigger)
1535 return;
1536
Dave Airlie13cf5502014-06-18 11:29:35 +10001537 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1538 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001539
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001540 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001541 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001542 if (!(hpd[i] & hotplug_trigger))
1543 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001544
Dave Airlie13cf5502014-06-18 11:29:35 +10001545 port = get_port_from_pin(i);
1546 if (port && dev_priv->hpd_irq_port[port]) {
1547 bool long_hpd;
1548
Jani Nikula07c338c2014-10-02 11:16:32 +03001549 if (HAS_PCH_SPLIT(dev)) {
1550 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001551 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001552 } else {
1553 dig_shift = i915_port_to_hotplug_shift(port);
1554 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001555 }
1556
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001557 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1558 port_name(port),
1559 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001560 /* for long HPD pulses we want to have the digital queue happen,
1561 but we still want HPD storm detection to function. */
1562 if (long_hpd) {
1563 dev_priv->long_hpd_port_mask |= (1 << port);
1564 dig_port_mask |= hpd[i];
1565 } else {
1566 /* for short HPD just trigger the digital queue */
1567 dev_priv->short_hpd_port_mask |= (1 << port);
1568 hotplug_trigger &= ~hpd[i];
1569 }
1570 queue_dig = true;
1571 }
1572 }
1573
1574 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001575 if (hpd[i] & hotplug_trigger &&
1576 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1577 /*
1578 * On GMCH platforms the interrupt mask bits only
1579 * prevent irq generation, not the setting of the
1580 * hotplug bits itself. So only WARN about unexpected
1581 * interrupts on saner platforms.
1582 */
1583 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1584 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1585 hotplug_trigger, i, hpd[i]);
1586
1587 continue;
1588 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001589
Egbert Eichb543fb02013-04-16 13:36:54 +02001590 if (!(hpd[i] & hotplug_trigger) ||
1591 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1592 continue;
1593
Dave Airlie13cf5502014-06-18 11:29:35 +10001594 if (!(dig_port_mask & hpd[i])) {
1595 dev_priv->hpd_event_bits |= (1 << i);
1596 queue_hp = true;
1597 }
1598
Egbert Eichb543fb02013-04-16 13:36:54 +02001599 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1600 dev_priv->hpd_stats[i].hpd_last_jiffies
1601 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1602 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1603 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001604 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001605 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1606 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001607 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001608 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001609 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001610 } else {
1611 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001612 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1613 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001614 }
1615 }
1616
Daniel Vetter10a504d2013-06-27 17:52:12 +02001617 if (storm_detected)
1618 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001619 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001620
Daniel Vetter645416f2013-09-02 16:22:25 +02001621 /*
1622 * Our hotplug handler can grab modeset locks (by calling down into the
1623 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1624 * queue for otherwise the flush_work in the pageflip code will
1625 * deadlock.
1626 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001627 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001628 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001629 if (queue_hp)
1630 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001631}
1632
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001633static void gmbus_irq_handler(struct drm_device *dev)
1634{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001635 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001636
Daniel Vetter28c70f12012-12-01 13:53:45 +01001637 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001638}
1639
Daniel Vetterce99c252012-12-01 13:53:47 +01001640static void dp_aux_irq_handler(struct drm_device *dev)
1641{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001642 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001643
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001644 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001645}
1646
Shuang He8bf1e9f2013-10-15 18:55:27 +01001647#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001648static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1649 uint32_t crc0, uint32_t crc1,
1650 uint32_t crc2, uint32_t crc3,
1651 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001652{
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1655 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001656 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001657
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001658 spin_lock(&pipe_crc->lock);
1659
Damien Lespiau0c912c72013-10-15 18:55:37 +01001660 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001661 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001662 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001663 return;
1664 }
1665
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001666 head = pipe_crc->head;
1667 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001668
1669 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001670 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001671 DRM_ERROR("CRC buffer overflowing\n");
1672 return;
1673 }
1674
1675 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001676
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001677 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001678 entry->crc[0] = crc0;
1679 entry->crc[1] = crc1;
1680 entry->crc[2] = crc2;
1681 entry->crc[3] = crc3;
1682 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001683
1684 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001685 pipe_crc->head = head;
1686
1687 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001688
1689 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001690}
Daniel Vetter277de952013-10-18 16:37:07 +02001691#else
1692static inline void
1693display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1694 uint32_t crc0, uint32_t crc1,
1695 uint32_t crc2, uint32_t crc3,
1696 uint32_t crc4) {}
1697#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001698
Daniel Vetter277de952013-10-18 16:37:07 +02001699
1700static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001701{
1702 struct drm_i915_private *dev_priv = dev->dev_private;
1703
Daniel Vetter277de952013-10-18 16:37:07 +02001704 display_pipe_crc_irq_handler(dev, pipe,
1705 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1706 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001707}
1708
Daniel Vetter277de952013-10-18 16:37:07 +02001709static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001710{
1711 struct drm_i915_private *dev_priv = dev->dev_private;
1712
Daniel Vetter277de952013-10-18 16:37:07 +02001713 display_pipe_crc_irq_handler(dev, pipe,
1714 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1715 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1716 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1717 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1718 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001719}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001720
Daniel Vetter277de952013-10-18 16:37:07 +02001721static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001722{
1723 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001724 uint32_t res1, res2;
1725
1726 if (INTEL_INFO(dev)->gen >= 3)
1727 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1728 else
1729 res1 = 0;
1730
1731 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1732 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1733 else
1734 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001735
Daniel Vetter277de952013-10-18 16:37:07 +02001736 display_pipe_crc_irq_handler(dev, pipe,
1737 I915_READ(PIPE_CRC_RES_RED(pipe)),
1738 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1739 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1740 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001741}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001742
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001743/* The RPS events need forcewake, so we add them to a work queue and mask their
1744 * IMR bits until the work is done. Other interrupts can be processed without
1745 * the work queue. */
1746static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001747{
Imre Deak4a74de82014-11-19 15:30:01 +02001748 /* TODO: RPS on GEN9+ is not supported yet. */
1749 if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
1750 "GEN9+: unexpected RPS IRQ\n"))
Imre Deak132f3f12014-11-10 15:34:33 +02001751 return;
1752
Deepak Sa6706b42014-03-15 20:23:22 +05301753 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001754 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001755 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001756 if (dev_priv->rps.interrupts_enabled) {
1757 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1758 queue_work(dev_priv->wq, &dev_priv->rps.work);
1759 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001760 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001761 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001762
Imre Deakc9a9a262014-11-05 20:48:37 +02001763 if (INTEL_INFO(dev_priv)->gen >= 8)
1764 return;
1765
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001766 if (HAS_VEBOX(dev_priv->dev)) {
1767 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1768 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001769
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001770 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1771 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001772 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001773}
1774
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001775static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1776{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001777 if (!drm_handle_vblank(dev, pipe))
1778 return false;
1779
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001780 return true;
1781}
1782
Imre Deakc1874ed2014-02-04 21:35:46 +02001783static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1784{
1785 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001786 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001787 int pipe;
1788
Imre Deak58ead0d2014-02-04 21:35:47 +02001789 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001790 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001791 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001792 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001793
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001794 /*
1795 * PIPESTAT bits get signalled even when the interrupt is
1796 * disabled with the mask bits, and some of the status bits do
1797 * not generate interrupts at all (like the underrun bit). Hence
1798 * we need to be careful that we only handle what we want to
1799 * handle.
1800 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001801
1802 /* fifo underruns are filterered in the underrun handler. */
1803 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001804
1805 switch (pipe) {
1806 case PIPE_A:
1807 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1808 break;
1809 case PIPE_B:
1810 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1811 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001812 case PIPE_C:
1813 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1814 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001815 }
1816 if (iir & iir_bit)
1817 mask |= dev_priv->pipestat_irq_mask[pipe];
1818
1819 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001820 continue;
1821
1822 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001823 mask |= PIPESTAT_INT_ENABLE_MASK;
1824 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001825
1826 /*
1827 * Clear the PIPE*STAT regs before the IIR
1828 */
Imre Deak91d181d2014-02-10 18:42:49 +02001829 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1830 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001831 I915_WRITE(reg, pipe_stats[pipe]);
1832 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001833 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001834
Damien Lespiau055e3932014-08-18 13:49:10 +01001835 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001836 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1837 intel_pipe_handle_vblank(dev, pipe))
1838 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001839
Imre Deak579a9b02014-02-04 21:35:48 +02001840 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001841 intel_prepare_page_flip(dev, pipe);
1842 intel_finish_page_flip(dev, pipe);
1843 }
1844
1845 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1846 i9xx_pipe_crc_irq_handler(dev, pipe);
1847
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001848 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1849 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001850 }
1851
1852 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1853 gmbus_irq_handler(dev);
1854}
1855
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001856static void i9xx_hpd_irq_handler(struct drm_device *dev)
1857{
1858 struct drm_i915_private *dev_priv = dev->dev_private;
1859 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1860
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001861 if (hotplug_status) {
1862 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1863 /*
1864 * Make sure hotplug status is cleared before we clear IIR, or else we
1865 * may miss hotplug events.
1866 */
1867 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001868
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001869 if (IS_G4X(dev)) {
1870 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001871
Dave Airlie13cf5502014-06-18 11:29:35 +10001872 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001873 } else {
1874 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1875
Dave Airlie13cf5502014-06-18 11:29:35 +10001876 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001877 }
1878
1879 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1880 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1881 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001882 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001883}
1884
Daniel Vetterff1f5252012-10-02 15:10:55 +02001885static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001886{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001887 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001888 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001889 u32 iir, gt_iir, pm_iir;
1890 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001891
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001892 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001893 /* Find, clear, then process each source of interrupt */
1894
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001895 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001896 if (gt_iir)
1897 I915_WRITE(GTIIR, gt_iir);
1898
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001899 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001900 if (pm_iir)
1901 I915_WRITE(GEN6_PMIIR, pm_iir);
1902
1903 iir = I915_READ(VLV_IIR);
1904 if (iir) {
1905 /* Consume port before clearing IIR or we'll miss events */
1906 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1907 i9xx_hpd_irq_handler(dev);
1908 I915_WRITE(VLV_IIR, iir);
1909 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001910
1911 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1912 goto out;
1913
1914 ret = IRQ_HANDLED;
1915
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001916 if (gt_iir)
1917 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001918 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001919 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001920 /* Call regardless, as some status bits might not be
1921 * signalled in iir */
1922 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001923 }
1924
1925out:
1926 return ret;
1927}
1928
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001929static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1930{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001931 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001932 struct drm_i915_private *dev_priv = dev->dev_private;
1933 u32 master_ctl, iir;
1934 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001935
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001936 for (;;) {
1937 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1938 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001939
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001940 if (master_ctl == 0 && iir == 0)
1941 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001942
Oscar Mateo27b6c122014-06-16 16:11:00 +01001943 ret = IRQ_HANDLED;
1944
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001945 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001946
Oscar Mateo27b6c122014-06-16 16:11:00 +01001947 /* Find, clear, then process each source of interrupt */
1948
1949 if (iir) {
1950 /* Consume port before clearing IIR or we'll miss events */
1951 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1952 i9xx_hpd_irq_handler(dev);
1953 I915_WRITE(VLV_IIR, iir);
1954 }
1955
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001956 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001957
Oscar Mateo27b6c122014-06-16 16:11:00 +01001958 /* Call regardless, as some status bits might not be
1959 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001960 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001961
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001962 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1963 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001964 }
1965
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001966 return ret;
1967}
1968
Adam Jackson23e81d62012-06-06 15:45:44 -04001969static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001970{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001971 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001972 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001973 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001974 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001975
Dave Airlie13cf5502014-06-18 11:29:35 +10001976 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1977 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1978
1979 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001980
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001981 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1982 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1983 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001984 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001985 port_name(port));
1986 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001987
Daniel Vetterce99c252012-12-01 13:53:47 +01001988 if (pch_iir & SDE_AUX_MASK)
1989 dp_aux_irq_handler(dev);
1990
Jesse Barnes776ad802011-01-04 15:09:39 -08001991 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001992 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001993
1994 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1995 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1996
1997 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1998 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1999
2000 if (pch_iir & SDE_POISON)
2001 DRM_ERROR("PCH poison interrupt\n");
2002
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002003 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002004 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002005 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2006 pipe_name(pipe),
2007 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002008
2009 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2010 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2011
2012 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2013 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2014
Jesse Barnes776ad802011-01-04 15:09:39 -08002015 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002016 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002017
2018 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002019 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002020}
2021
2022static void ivb_err_int_handler(struct drm_device *dev)
2023{
2024 struct drm_i915_private *dev_priv = dev->dev_private;
2025 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002026 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002027
Paulo Zanonide032bf2013-04-12 17:57:58 -03002028 if (err_int & ERR_INT_POISON)
2029 DRM_ERROR("Poison interrupt\n");
2030
Damien Lespiau055e3932014-08-18 13:49:10 +01002031 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002032 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2033 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002034
Daniel Vetter5a69b892013-10-16 22:55:52 +02002035 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2036 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002037 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002038 else
Daniel Vetter277de952013-10-18 16:37:07 +02002039 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002040 }
2041 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002042
Paulo Zanoni86642812013-04-12 17:57:57 -03002043 I915_WRITE(GEN7_ERR_INT, err_int);
2044}
2045
2046static void cpt_serr_int_handler(struct drm_device *dev)
2047{
2048 struct drm_i915_private *dev_priv = dev->dev_private;
2049 u32 serr_int = I915_READ(SERR_INT);
2050
Paulo Zanonide032bf2013-04-12 17:57:58 -03002051 if (serr_int & SERR_INT_POISON)
2052 DRM_ERROR("PCH poison interrupt\n");
2053
Paulo Zanoni86642812013-04-12 17:57:57 -03002054 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002055 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002056
2057 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002058 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002059
2060 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002061 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002062
2063 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002064}
2065
Adam Jackson23e81d62012-06-06 15:45:44 -04002066static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2067{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002068 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002069 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002070 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002071 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002072
Dave Airlie13cf5502014-06-18 11:29:35 +10002073 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2074 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2075
2076 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002077
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002078 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2079 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2080 SDE_AUDIO_POWER_SHIFT_CPT);
2081 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2082 port_name(port));
2083 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002084
2085 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002086 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002087
2088 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002089 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002090
2091 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2092 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2093
2094 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2095 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2096
2097 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002098 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002099 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2100 pipe_name(pipe),
2101 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002102
2103 if (pch_iir & SDE_ERROR_CPT)
2104 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002105}
2106
Paulo Zanonic008bc62013-07-12 16:35:10 -03002107static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2108{
2109 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002110 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002111
2112 if (de_iir & DE_AUX_CHANNEL_A)
2113 dp_aux_irq_handler(dev);
2114
2115 if (de_iir & DE_GSE)
2116 intel_opregion_asle_intr(dev);
2117
Paulo Zanonic008bc62013-07-12 16:35:10 -03002118 if (de_iir & DE_POISON)
2119 DRM_ERROR("Poison interrupt\n");
2120
Damien Lespiau055e3932014-08-18 13:49:10 +01002121 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002122 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2123 intel_pipe_handle_vblank(dev, pipe))
2124 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002125
Daniel Vetter40da17c22013-10-21 18:04:36 +02002126 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002127 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002128
Daniel Vetter40da17c22013-10-21 18:04:36 +02002129 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2130 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002131
Daniel Vetter40da17c22013-10-21 18:04:36 +02002132 /* plane/pipes map 1:1 on ilk+ */
2133 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2134 intel_prepare_page_flip(dev, pipe);
2135 intel_finish_page_flip_plane(dev, pipe);
2136 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002137 }
2138
2139 /* check event from PCH */
2140 if (de_iir & DE_PCH_EVENT) {
2141 u32 pch_iir = I915_READ(SDEIIR);
2142
2143 if (HAS_PCH_CPT(dev))
2144 cpt_irq_handler(dev, pch_iir);
2145 else
2146 ibx_irq_handler(dev, pch_iir);
2147
2148 /* should clear PCH hotplug event before clear CPU irq */
2149 I915_WRITE(SDEIIR, pch_iir);
2150 }
2151
2152 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2153 ironlake_rps_change_irq_handler(dev);
2154}
2155
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002156static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2157{
2158 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002159 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002160
2161 if (de_iir & DE_ERR_INT_IVB)
2162 ivb_err_int_handler(dev);
2163
2164 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2165 dp_aux_irq_handler(dev);
2166
2167 if (de_iir & DE_GSE_IVB)
2168 intel_opregion_asle_intr(dev);
2169
Damien Lespiau055e3932014-08-18 13:49:10 +01002170 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002171 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2172 intel_pipe_handle_vblank(dev, pipe))
2173 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002174
2175 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002176 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2177 intel_prepare_page_flip(dev, pipe);
2178 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002179 }
2180 }
2181
2182 /* check event from PCH */
2183 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2184 u32 pch_iir = I915_READ(SDEIIR);
2185
2186 cpt_irq_handler(dev, pch_iir);
2187
2188 /* clear PCH hotplug event before clear CPU irq */
2189 I915_WRITE(SDEIIR, pch_iir);
2190 }
2191}
2192
Oscar Mateo72c90f62014-06-16 16:10:57 +01002193/*
2194 * To handle irqs with the minimum potential races with fresh interrupts, we:
2195 * 1 - Disable Master Interrupt Control.
2196 * 2 - Find the source(s) of the interrupt.
2197 * 3 - Clear the Interrupt Identity bits (IIR).
2198 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2199 * 5 - Re-enable Master Interrupt Control.
2200 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002201static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002202{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002203 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002204 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002205 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002206 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002207
Paulo Zanoni86642812013-04-12 17:57:57 -03002208 /* We get interrupts on unclaimed registers, so check for this before we
2209 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002210 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002211
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002212 /* disable master interrupt before clearing iir */
2213 de_ier = I915_READ(DEIER);
2214 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002215 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002216
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002217 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2218 * interrupts will will be stored on its back queue, and then we'll be
2219 * able to process them after we restore SDEIER (as soon as we restore
2220 * it, we'll get an interrupt if SDEIIR still has something to process
2221 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002222 if (!HAS_PCH_NOP(dev)) {
2223 sde_ier = I915_READ(SDEIER);
2224 I915_WRITE(SDEIER, 0);
2225 POSTING_READ(SDEIER);
2226 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002227
Oscar Mateo72c90f62014-06-16 16:10:57 +01002228 /* Find, clear, then process each source of interrupt */
2229
Chris Wilson0e434062012-05-09 21:45:44 +01002230 gt_iir = I915_READ(GTIIR);
2231 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002232 I915_WRITE(GTIIR, gt_iir);
2233 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002234 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002235 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002236 else
2237 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002238 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002239
2240 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002241 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002242 I915_WRITE(DEIIR, de_iir);
2243 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002244 if (INTEL_INFO(dev)->gen >= 7)
2245 ivb_display_irq_handler(dev, de_iir);
2246 else
2247 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002248 }
2249
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002250 if (INTEL_INFO(dev)->gen >= 6) {
2251 u32 pm_iir = I915_READ(GEN6_PMIIR);
2252 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002253 I915_WRITE(GEN6_PMIIR, pm_iir);
2254 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002255 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002256 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002257 }
2258
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002259 I915_WRITE(DEIER, de_ier);
2260 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002261 if (!HAS_PCH_NOP(dev)) {
2262 I915_WRITE(SDEIER, sde_ier);
2263 POSTING_READ(SDEIER);
2264 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002265
2266 return ret;
2267}
2268
Ben Widawskyabd58f02013-11-02 21:07:09 -07002269static irqreturn_t gen8_irq_handler(int irq, void *arg)
2270{
2271 struct drm_device *dev = arg;
2272 struct drm_i915_private *dev_priv = dev->dev_private;
2273 u32 master_ctl;
2274 irqreturn_t ret = IRQ_NONE;
2275 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002276 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002277 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2278
2279 if (IS_GEN9(dev))
2280 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2281 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002282
Ben Widawskyabd58f02013-11-02 21:07:09 -07002283 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2284 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2285 if (!master_ctl)
2286 return IRQ_NONE;
2287
2288 I915_WRITE(GEN8_MASTER_IRQ, 0);
2289 POSTING_READ(GEN8_MASTER_IRQ);
2290
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002291 /* Find, clear, then process each source of interrupt */
2292
Ben Widawskyabd58f02013-11-02 21:07:09 -07002293 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2294
2295 if (master_ctl & GEN8_DE_MISC_IRQ) {
2296 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002297 if (tmp) {
2298 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2299 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002300 if (tmp & GEN8_DE_MISC_GSE)
2301 intel_opregion_asle_intr(dev);
2302 else
2303 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002304 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002305 else
2306 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002307 }
2308
Daniel Vetter6d766f02013-11-07 14:49:55 +01002309 if (master_ctl & GEN8_DE_PORT_IRQ) {
2310 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002311 if (tmp) {
2312 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2313 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002314
2315 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002316 dp_aux_irq_handler(dev);
2317 else
2318 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002319 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002320 else
2321 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002322 }
2323
Damien Lespiau055e3932014-08-18 13:49:10 +01002324 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002325 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002326
Daniel Vetterc42664c2013-11-07 11:05:40 +01002327 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2328 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002329
Daniel Vetterc42664c2013-11-07 11:05:40 +01002330 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002331 if (pipe_iir) {
2332 ret = IRQ_HANDLED;
2333 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002334
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002335 if (pipe_iir & GEN8_PIPE_VBLANK &&
2336 intel_pipe_handle_vblank(dev, pipe))
2337 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002338
Damien Lespiau770de832014-03-20 20:45:01 +00002339 if (IS_GEN9(dev))
2340 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2341 else
2342 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2343
2344 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002345 intel_prepare_page_flip(dev, pipe);
2346 intel_finish_page_flip_plane(dev, pipe);
2347 }
2348
2349 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2350 hsw_pipe_crc_irq_handler(dev, pipe);
2351
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002352 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2353 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2354 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002355
Damien Lespiau770de832014-03-20 20:45:01 +00002356
2357 if (IS_GEN9(dev))
2358 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2359 else
2360 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2361
2362 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002363 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2364 pipe_name(pipe),
2365 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002366 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002367 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2368 }
2369
Daniel Vetter92d03a82013-11-07 11:05:43 +01002370 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2371 /*
2372 * FIXME(BDW): Assume for now that the new interrupt handling
2373 * scheme also closed the SDE interrupt handling race we've seen
2374 * on older pch-split platforms. But this needs testing.
2375 */
2376 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002377 if (pch_iir) {
2378 I915_WRITE(SDEIIR, pch_iir);
2379 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002380 cpt_irq_handler(dev, pch_iir);
2381 } else
2382 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2383
Daniel Vetter92d03a82013-11-07 11:05:43 +01002384 }
2385
Ben Widawskyabd58f02013-11-02 21:07:09 -07002386 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2387 POSTING_READ(GEN8_MASTER_IRQ);
2388
2389 return ret;
2390}
2391
Daniel Vetter17e1df02013-09-08 21:57:13 +02002392static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2393 bool reset_completed)
2394{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002395 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002396 int i;
2397
2398 /*
2399 * Notify all waiters for GPU completion events that reset state has
2400 * been changed, and that they need to restart their wait after
2401 * checking for potential errors (and bail out to drop locks if there is
2402 * a gpu reset pending so that i915_error_work_func can acquire them).
2403 */
2404
2405 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2406 for_each_ring(ring, dev_priv, i)
2407 wake_up_all(&ring->irq_queue);
2408
2409 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2410 wake_up_all(&dev_priv->pending_flip_queue);
2411
2412 /*
2413 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2414 * reset state is cleared.
2415 */
2416 if (reset_completed)
2417 wake_up_all(&dev_priv->gpu_error.reset_queue);
2418}
2419
Jesse Barnes8a905232009-07-11 16:48:03 -04002420/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002421 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002422 *
2423 * Fire an error uevent so userspace can see that a hang or error
2424 * was detected.
2425 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002426static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002427{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002428 struct drm_i915_private *dev_priv = to_i915(dev);
2429 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002430 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2431 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2432 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002433 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002434
Dave Airlie5bdebb12013-10-11 14:07:25 +10002435 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002436
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002437 /*
2438 * Note that there's only one work item which does gpu resets, so we
2439 * need not worry about concurrent gpu resets potentially incrementing
2440 * error->reset_counter twice. We only need to take care of another
2441 * racing irq/hangcheck declaring the gpu dead for a second time. A
2442 * quick check for that is good enough: schedule_work ensures the
2443 * correct ordering between hang detection and this work item, and since
2444 * the reset in-progress bit is only ever set by code outside of this
2445 * work we don't need to worry about any other races.
2446 */
2447 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002448 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002449 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002450 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002451
Daniel Vetter17e1df02013-09-08 21:57:13 +02002452 /*
Imre Deakf454c692014-04-23 01:09:04 +03002453 * In most cases it's guaranteed that we get here with an RPM
2454 * reference held, for example because there is a pending GPU
2455 * request that won't finish until the reset is done. This
2456 * isn't the case at least when we get here by doing a
2457 * simulated reset via debugs, so get an RPM reference.
2458 */
2459 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002460
2461 intel_prepare_reset(dev);
2462
Imre Deakf454c692014-04-23 01:09:04 +03002463 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002464 * All state reset _must_ be completed before we update the
2465 * reset counter, for otherwise waiters might miss the reset
2466 * pending state and not properly drop locks, resulting in
2467 * deadlocks with the reset work.
2468 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002469 ret = i915_reset(dev);
2470
Ville Syrjälä75147472014-11-24 18:28:11 +02002471 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002472
Imre Deakf454c692014-04-23 01:09:04 +03002473 intel_runtime_pm_put(dev_priv);
2474
Daniel Vetterf69061b2012-12-06 09:01:42 +01002475 if (ret == 0) {
2476 /*
2477 * After all the gem state is reset, increment the reset
2478 * counter and wake up everyone waiting for the reset to
2479 * complete.
2480 *
2481 * Since unlock operations are a one-sided barrier only,
2482 * we need to insert a barrier here to order any seqno
2483 * updates before
2484 * the counter increment.
2485 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002486 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002487 atomic_inc(&dev_priv->gpu_error.reset_counter);
2488
Dave Airlie5bdebb12013-10-11 14:07:25 +10002489 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002490 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002491 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002492 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002493 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002494
Daniel Vetter17e1df02013-09-08 21:57:13 +02002495 /*
2496 * Note: The wake_up also serves as a memory barrier so that
2497 * waiters see the update value of the reset counter atomic_t.
2498 */
2499 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002500 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002501}
2502
Chris Wilson35aed2e2010-05-27 13:18:12 +01002503static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002504{
2505 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002506 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002507 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002508 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002509
Chris Wilson35aed2e2010-05-27 13:18:12 +01002510 if (!eir)
2511 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002512
Joe Perchesa70491c2012-03-18 13:00:11 -07002513 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002514
Ben Widawskybd9854f2012-08-23 15:18:09 -07002515 i915_get_extra_instdone(dev, instdone);
2516
Jesse Barnes8a905232009-07-11 16:48:03 -04002517 if (IS_G4X(dev)) {
2518 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2519 u32 ipeir = I915_READ(IPEIR_I965);
2520
Joe Perchesa70491c2012-03-18 13:00:11 -07002521 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2522 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002523 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2524 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002525 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002526 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002527 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002528 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002529 }
2530 if (eir & GM45_ERROR_PAGE_TABLE) {
2531 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002532 pr_err("page table error\n");
2533 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002534 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002535 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002536 }
2537 }
2538
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002539 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002540 if (eir & I915_ERROR_PAGE_TABLE) {
2541 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002542 pr_err("page table error\n");
2543 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002544 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002545 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002546 }
2547 }
2548
2549 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002550 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002551 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002552 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002553 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002554 /* pipestat has already been acked */
2555 }
2556 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002557 pr_err("instruction error\n");
2558 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002559 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2560 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002561 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002562 u32 ipeir = I915_READ(IPEIR);
2563
Joe Perchesa70491c2012-03-18 13:00:11 -07002564 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2565 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002566 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002567 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002568 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002569 } else {
2570 u32 ipeir = I915_READ(IPEIR_I965);
2571
Joe Perchesa70491c2012-03-18 13:00:11 -07002572 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2573 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002574 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002575 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002576 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002577 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002578 }
2579 }
2580
2581 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002582 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002583 eir = I915_READ(EIR);
2584 if (eir) {
2585 /*
2586 * some errors might have become stuck,
2587 * mask them.
2588 */
2589 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2590 I915_WRITE(EMR, I915_READ(EMR) | eir);
2591 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2592 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002593}
2594
2595/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002596 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002597 * @dev: drm device
2598 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002599 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002600 * dump it to the syslog. Also call i915_capture_error_state() to make
2601 * sure we get a record and make it available in debugfs. Fire a uevent
2602 * so userspace knows something bad happened (should trigger collection
2603 * of a ring dump etc.).
2604 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002605void i915_handle_error(struct drm_device *dev, bool wedged,
2606 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002607{
2608 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002609 va_list args;
2610 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002611
Mika Kuoppala58174462014-02-25 17:11:26 +02002612 va_start(args, fmt);
2613 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2614 va_end(args);
2615
2616 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002617 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002618
Ben Gamariba1234d2009-09-14 17:48:47 -04002619 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002620 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2621 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002622
Ben Gamari11ed50e2009-09-14 17:48:45 -04002623 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002624 * Wakeup waiting processes so that the reset function
2625 * i915_reset_and_wakeup doesn't deadlock trying to grab
2626 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002627 * processes will see a reset in progress and back off,
2628 * releasing their locks and then wait for the reset completion.
2629 * We must do this for _all_ gpu waiters that might hold locks
2630 * that the reset work needs to acquire.
2631 *
2632 * Note: The wake_up serves as the required memory barrier to
2633 * ensure that the waiters see the updated value of the reset
2634 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002635 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002636 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002637 }
2638
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002639 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002640}
2641
Keith Packard42f52ef2008-10-18 19:39:29 -07002642/* Called from drm generic code, passed 'crtc' which
2643 * we use as a pipe index
2644 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002645static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002646{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002647 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002648 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002649
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002651 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002652
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002653 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002654 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002655 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002656 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002657 else
Keith Packard7c463582008-11-04 02:03:27 -08002658 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002659 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002660 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002661
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002662 return 0;
2663}
2664
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002665static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002666{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002668 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002669 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002670 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002671
2672 if (!i915_pipe_enabled(dev, pipe))
2673 return -EINVAL;
2674
2675 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002676 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002677 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2678
2679 return 0;
2680}
2681
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002682static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2683{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002685 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002686
2687 if (!i915_pipe_enabled(dev, pipe))
2688 return -EINVAL;
2689
2690 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002691 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002692 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002693 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2694
2695 return 0;
2696}
2697
Ben Widawskyabd58f02013-11-02 21:07:09 -07002698static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2699{
2700 struct drm_i915_private *dev_priv = dev->dev_private;
2701 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002702
2703 if (!i915_pipe_enabled(dev, pipe))
2704 return -EINVAL;
2705
2706 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002707 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2708 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2709 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002710 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2711 return 0;
2712}
2713
Keith Packard42f52ef2008-10-18 19:39:29 -07002714/* Called from drm generic code, passed 'crtc' which
2715 * we use as a pipe index
2716 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002717static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002718{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002719 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002720 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002721
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002722 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002723 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002724 PIPE_VBLANK_INTERRUPT_STATUS |
2725 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002726 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2727}
2728
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002729static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002730{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002731 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002732 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002733 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002734 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002735
2736 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002737 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002738 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2739}
2740
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002741static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2742{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002743 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002744 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002745
2746 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002747 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002748 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002749 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2750}
2751
Ben Widawskyabd58f02013-11-02 21:07:09 -07002752static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2753{
2754 struct drm_i915_private *dev_priv = dev->dev_private;
2755 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002756
2757 if (!i915_pipe_enabled(dev, pipe))
2758 return;
2759
2760 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002761 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2762 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2763 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002764 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2765}
2766
John Harrison44cdd6d2014-11-24 18:49:40 +00002767static struct drm_i915_gem_request *
2768ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002769{
Chris Wilson893eead2010-10-27 14:44:35 +01002770 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002771 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002772}
2773
Chris Wilson9107e9d2013-06-10 11:20:20 +01002774static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002775ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002776{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002777 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002778 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002779}
2780
Daniel Vettera028c4b2014-03-15 00:08:56 +01002781static bool
2782ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2783{
2784 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002785 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002786 } else {
2787 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2788 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2789 MI_SEMAPHORE_REGISTER);
2790 }
2791}
2792
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002793static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002794semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002795{
2796 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002797 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002798 int i;
2799
2800 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002801 for_each_ring(signaller, dev_priv, i) {
2802 if (ring == signaller)
2803 continue;
2804
2805 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2806 return signaller;
2807 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002808 } else {
2809 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2810
2811 for_each_ring(signaller, dev_priv, i) {
2812 if(ring == signaller)
2813 continue;
2814
Ben Widawskyebc348b2014-04-29 14:52:28 -07002815 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002816 return signaller;
2817 }
2818 }
2819
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002820 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2821 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002822
2823 return NULL;
2824}
2825
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002826static struct intel_engine_cs *
2827semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002828{
2829 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002830 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002831 u64 offset = 0;
2832 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002833
2834 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002835 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002836 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002837
Daniel Vetter88fe4292014-03-15 00:08:55 +01002838 /*
2839 * HEAD is likely pointing to the dword after the actual command,
2840 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002841 * or 4 dwords depending on the semaphore wait command size.
2842 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002843 * point at at batch, and semaphores are always emitted into the
2844 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002845 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002846 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002847 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002848
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002849 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002850 /*
2851 * Be paranoid and presume the hw has gone off into the wild -
2852 * our ring is smaller than what the hardware (and hence
2853 * HEAD_ADDR) allows. Also handles wrap-around.
2854 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002855 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002856
2857 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002858 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002859 if (cmd == ipehr)
2860 break;
2861
Daniel Vetter88fe4292014-03-15 00:08:55 +01002862 head -= 4;
2863 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002864
Daniel Vetter88fe4292014-03-15 00:08:55 +01002865 if (!i)
2866 return NULL;
2867
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002868 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002869 if (INTEL_INFO(ring->dev)->gen >= 8) {
2870 offset = ioread32(ring->buffer->virtual_start + head + 12);
2871 offset <<= 32;
2872 offset = ioread32(ring->buffer->virtual_start + head + 8);
2873 }
2874 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002875}
2876
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002877static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002878{
2879 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002880 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002881 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002882
Chris Wilson4be17382014-06-06 10:22:29 +01002883 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002884
2885 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002886 if (signaller == NULL)
2887 return -1;
2888
2889 /* Prevent pathological recursion due to driver bugs */
2890 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002891 return -1;
2892
Chris Wilson4be17382014-06-06 10:22:29 +01002893 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2894 return 1;
2895
Chris Wilsona0d036b2014-07-19 12:40:42 +01002896 /* cursory check for an unkickable deadlock */
2897 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2898 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002899 return -1;
2900
2901 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002902}
2903
2904static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2905{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002906 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002907 int i;
2908
2909 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002910 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002911}
2912
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002913static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002914ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002915{
2916 struct drm_device *dev = ring->dev;
2917 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002918 u32 tmp;
2919
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002920 if (acthd != ring->hangcheck.acthd) {
2921 if (acthd > ring->hangcheck.max_acthd) {
2922 ring->hangcheck.max_acthd = acthd;
2923 return HANGCHECK_ACTIVE;
2924 }
2925
2926 return HANGCHECK_ACTIVE_LOOP;
2927 }
Chris Wilson6274f212013-06-10 11:20:21 +01002928
Chris Wilson9107e9d2013-06-10 11:20:20 +01002929 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002930 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002931
2932 /* Is the chip hanging on a WAIT_FOR_EVENT?
2933 * If so we can simply poke the RB_WAIT bit
2934 * and break the hang. This should work on
2935 * all but the second generation chipsets.
2936 */
2937 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002938 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002939 i915_handle_error(dev, false,
2940 "Kicking stuck wait on %s",
2941 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002942 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002943 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002944 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002945
Chris Wilson6274f212013-06-10 11:20:21 +01002946 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2947 switch (semaphore_passed(ring)) {
2948 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002949 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002950 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002951 i915_handle_error(dev, false,
2952 "Kicking stuck semaphore on %s",
2953 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002954 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002955 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002956 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002957 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002958 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002959 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002960
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002961 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002962}
2963
Chris Wilson737b1502015-01-26 18:03:03 +02002964/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002965 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002966 * batchbuffers in a long time. We keep track per ring seqno progress and
2967 * if there are no progress, hangcheck score for that ring is increased.
2968 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2969 * we kick the ring. If we see no progress on three subsequent calls
2970 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002971 */
Chris Wilson737b1502015-01-26 18:03:03 +02002972static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002973{
Chris Wilson737b1502015-01-26 18:03:03 +02002974 struct drm_i915_private *dev_priv =
2975 container_of(work, typeof(*dev_priv),
2976 gpu_error.hangcheck_work.work);
2977 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002978 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002979 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002980 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002981 bool stuck[I915_NUM_RINGS] = { 0 };
2982#define BUSY 1
2983#define KICK 5
2984#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002985
Jani Nikulad330a952014-01-21 11:24:25 +02002986 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002987 return;
2988
Chris Wilsonb4519512012-05-11 14:29:30 +01002989 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002990 u64 acthd;
2991 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002992 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002993
Chris Wilson6274f212013-06-10 11:20:21 +01002994 semaphore_clear_deadlocks(dev_priv);
2995
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002996 seqno = ring->get_seqno(ring, false);
2997 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002998
Chris Wilson9107e9d2013-06-10 11:20:20 +01002999 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00003000 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003001 ring->hangcheck.action = HANGCHECK_IDLE;
3002
Chris Wilson9107e9d2013-06-10 11:20:20 +01003003 if (waitqueue_active(&ring->irq_queue)) {
3004 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003005 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003006 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3007 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3008 ring->name);
3009 else
3010 DRM_INFO("Fake missed irq on %s\n",
3011 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003012 wake_up_all(&ring->irq_queue);
3013 }
3014 /* Safeguard against driver failure */
3015 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003016 } else
3017 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003018 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003019 /* We always increment the hangcheck score
3020 * if the ring is busy and still processing
3021 * the same request, so that no single request
3022 * can run indefinitely (such as a chain of
3023 * batches). The only time we do not increment
3024 * the hangcheck score on this ring, if this
3025 * ring is in a legitimate wait for another
3026 * ring. In that case the waiting ring is a
3027 * victim and we want to be sure we catch the
3028 * right culprit. Then every time we do kick
3029 * the ring, add a small increment to the
3030 * score so that we can catch a batch that is
3031 * being repeatedly kicked and so responsible
3032 * for stalling the machine.
3033 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003034 ring->hangcheck.action = ring_stuck(ring,
3035 acthd);
3036
3037 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003038 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003039 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003040 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003041 break;
3042 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003043 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003044 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003045 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003046 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003047 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003048 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003049 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003050 stuck[i] = true;
3051 break;
3052 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003053 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003054 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003055 ring->hangcheck.action = HANGCHECK_ACTIVE;
3056
Chris Wilson9107e9d2013-06-10 11:20:20 +01003057 /* Gradually reduce the count so that we catch DoS
3058 * attempts across multiple batches.
3059 */
3060 if (ring->hangcheck.score > 0)
3061 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003062
3063 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003064 }
3065
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003066 ring->hangcheck.seqno = seqno;
3067 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003068 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003069 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003070
Mika Kuoppala92cab732013-05-24 17:16:07 +03003071 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003072 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003073 DRM_INFO("%s on %s\n",
3074 stuck[i] ? "stuck" : "no progress",
3075 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003076 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003077 }
3078 }
3079
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003080 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003081 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003082
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003083 if (busy_count)
3084 /* Reset timer case chip hangs without another request
3085 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003086 i915_queue_hangcheck(dev);
3087}
3088
3089void i915_queue_hangcheck(struct drm_device *dev)
3090{
Chris Wilson737b1502015-01-26 18:03:03 +02003091 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003092
Jani Nikulad330a952014-01-21 11:24:25 +02003093 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003094 return;
3095
Chris Wilson737b1502015-01-26 18:03:03 +02003096 /* Don't continually defer the hangcheck so that it is always run at
3097 * least once after work has been scheduled on any ring. Otherwise,
3098 * we will ignore a hung ring if a second ring is kept busy.
3099 */
3100
3101 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3102 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003103}
3104
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003105static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003106{
3107 struct drm_i915_private *dev_priv = dev->dev_private;
3108
3109 if (HAS_PCH_NOP(dev))
3110 return;
3111
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003112 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003113
3114 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3115 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003116}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003117
Paulo Zanoni622364b2014-04-01 15:37:22 -03003118/*
3119 * SDEIER is also touched by the interrupt handler to work around missed PCH
3120 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3121 * instead we unconditionally enable all PCH interrupt sources here, but then
3122 * only unmask them as needed with SDEIMR.
3123 *
3124 * This function needs to be called before interrupts are enabled.
3125 */
3126static void ibx_irq_pre_postinstall(struct drm_device *dev)
3127{
3128 struct drm_i915_private *dev_priv = dev->dev_private;
3129
3130 if (HAS_PCH_NOP(dev))
3131 return;
3132
3133 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003134 I915_WRITE(SDEIER, 0xffffffff);
3135 POSTING_READ(SDEIER);
3136}
3137
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003138static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003139{
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003142 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003143 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003144 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003145}
3146
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147/* drm_dma.h hooks
3148*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003149static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003150{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003151 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003152
Paulo Zanoni0c841212014-04-01 15:37:27 -03003153 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003154
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003155 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003156 if (IS_GEN7(dev))
3157 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003158
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003159 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003160
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003161 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003162}
3163
Ville Syrjälä70591a42014-10-30 19:42:58 +02003164static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3165{
3166 enum pipe pipe;
3167
3168 I915_WRITE(PORT_HOTPLUG_EN, 0);
3169 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3170
3171 for_each_pipe(dev_priv, pipe)
3172 I915_WRITE(PIPESTAT(pipe), 0xffff);
3173
3174 GEN5_IRQ_RESET(VLV_);
3175}
3176
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003177static void valleyview_irq_preinstall(struct drm_device *dev)
3178{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003179 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003180
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003181 /* VLV magic */
3182 I915_WRITE(VLV_IMR, 0);
3183 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3184 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3185 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3186
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003187 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003188
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003189 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003190
Ville Syrjälä70591a42014-10-30 19:42:58 +02003191 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003192}
3193
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003194static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3195{
3196 GEN8_IRQ_RESET_NDX(GT, 0);
3197 GEN8_IRQ_RESET_NDX(GT, 1);
3198 GEN8_IRQ_RESET_NDX(GT, 2);
3199 GEN8_IRQ_RESET_NDX(GT, 3);
3200}
3201
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003202static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003203{
3204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 int pipe;
3206
Ben Widawskyabd58f02013-11-02 21:07:09 -07003207 I915_WRITE(GEN8_MASTER_IRQ, 0);
3208 POSTING_READ(GEN8_MASTER_IRQ);
3209
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003210 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003211
Damien Lespiau055e3932014-08-18 13:49:10 +01003212 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003213 if (intel_display_power_is_enabled(dev_priv,
3214 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003215 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003216
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003217 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3218 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3219 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003220
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003221 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003222}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003223
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003224void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3225{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003226 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003227
Daniel Vetter13321782014-09-15 14:55:29 +02003228 spin_lock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003229 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003230 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003231 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003232 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003233 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003234}
3235
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003236static void cherryview_irq_preinstall(struct drm_device *dev)
3237{
3238 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003239
3240 I915_WRITE(GEN8_MASTER_IRQ, 0);
3241 POSTING_READ(GEN8_MASTER_IRQ);
3242
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003243 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003244
3245 GEN5_IRQ_RESET(GEN8_PCU_);
3246
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003247 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3248
Ville Syrjälä70591a42014-10-30 19:42:58 +02003249 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003250}
3251
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003252static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003253{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003254 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003255 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003256 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003257
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003258 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003259 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003260 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003261 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003262 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003263 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003264 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003265 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003266 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003267 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003268 }
3269
Daniel Vetterfee884e2013-07-04 23:35:21 +02003270 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003271
3272 /*
3273 * Enable digital hotplug on the PCH, and configure the DP short pulse
3274 * duration to 2ms (which is the minimum in the Display Port spec)
3275 *
3276 * This register is the same on all known PCH chips.
3277 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003278 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3279 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3280 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3281 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3282 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3283 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3284}
3285
Paulo Zanonid46da432013-02-08 17:35:15 -02003286static void ibx_irq_postinstall(struct drm_device *dev)
3287{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003288 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003289 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003290
Daniel Vetter692a04c2013-05-29 21:43:05 +02003291 if (HAS_PCH_NOP(dev))
3292 return;
3293
Paulo Zanoni105b1222014-04-01 15:37:17 -03003294 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003295 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003296 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003297 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003298
Paulo Zanoni337ba012014-04-01 15:37:16 -03003299 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003300 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003301}
3302
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003303static void gen5_gt_irq_postinstall(struct drm_device *dev)
3304{
3305 struct drm_i915_private *dev_priv = dev->dev_private;
3306 u32 pm_irqs, gt_irqs;
3307
3308 pm_irqs = gt_irqs = 0;
3309
3310 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003311 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003312 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003313 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3314 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003315 }
3316
3317 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3318 if (IS_GEN5(dev)) {
3319 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3320 ILK_BSD_USER_INTERRUPT;
3321 } else {
3322 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3323 }
3324
Paulo Zanoni35079892014-04-01 15:37:15 -03003325 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003326
3327 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003328 /*
3329 * RPS interrupts will get enabled/disabled on demand when RPS
3330 * itself is enabled/disabled.
3331 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003332 if (HAS_VEBOX(dev))
3333 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3334
Paulo Zanoni605cd252013-08-06 18:57:15 -03003335 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003336 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003337 }
3338}
3339
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003340static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003341{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003342 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003343 u32 display_mask, extra_mask;
3344
3345 if (INTEL_INFO(dev)->gen >= 7) {
3346 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3347 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3348 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003349 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003350 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003351 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003352 } else {
3353 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3354 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003355 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003356 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3357 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003358 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3359 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003360 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003361
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003362 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003363
Paulo Zanoni0c841212014-04-01 15:37:27 -03003364 I915_WRITE(HWSTAM, 0xeffe);
3365
Paulo Zanoni622364b2014-04-01 15:37:22 -03003366 ibx_irq_pre_postinstall(dev);
3367
Paulo Zanoni35079892014-04-01 15:37:15 -03003368 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003369
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003370 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003371
Paulo Zanonid46da432013-02-08 17:35:15 -02003372 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003373
Jesse Barnesf97108d2010-01-29 11:27:07 -08003374 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003375 /* Enable PCU event interrupts
3376 *
3377 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003378 * setup is guaranteed to run in single-threaded context. But we
3379 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003380 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003381 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003382 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003383 }
3384
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003385 return 0;
3386}
3387
Imre Deakf8b79e52014-03-04 19:23:07 +02003388static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3389{
3390 u32 pipestat_mask;
3391 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003392 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003393
3394 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3395 PIPE_FIFO_UNDERRUN_STATUS;
3396
Ville Syrjälä120dda42014-10-30 19:42:57 +02003397 for_each_pipe(dev_priv, pipe)
3398 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003399 POSTING_READ(PIPESTAT(PIPE_A));
3400
3401 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3402 PIPE_CRC_DONE_INTERRUPT_STATUS;
3403
Ville Syrjälä120dda42014-10-30 19:42:57 +02003404 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3405 for_each_pipe(dev_priv, pipe)
3406 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003407
3408 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3409 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3410 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003411 if (IS_CHERRYVIEW(dev_priv))
3412 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003413 dev_priv->irq_mask &= ~iir_mask;
3414
3415 I915_WRITE(VLV_IIR, iir_mask);
3416 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003417 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003418 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3419 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003420}
3421
3422static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3423{
3424 u32 pipestat_mask;
3425 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003426 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003427
3428 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3429 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003430 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003431 if (IS_CHERRYVIEW(dev_priv))
3432 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003433
3434 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003435 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003436 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003437 I915_WRITE(VLV_IIR, iir_mask);
3438 I915_WRITE(VLV_IIR, iir_mask);
3439 POSTING_READ(VLV_IIR);
3440
3441 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3442 PIPE_CRC_DONE_INTERRUPT_STATUS;
3443
Ville Syrjälä120dda42014-10-30 19:42:57 +02003444 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3445 for_each_pipe(dev_priv, pipe)
3446 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003447
3448 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3449 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003450
3451 for_each_pipe(dev_priv, pipe)
3452 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003453 POSTING_READ(PIPESTAT(PIPE_A));
3454}
3455
3456void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3457{
3458 assert_spin_locked(&dev_priv->irq_lock);
3459
3460 if (dev_priv->display_irqs_enabled)
3461 return;
3462
3463 dev_priv->display_irqs_enabled = true;
3464
Imre Deak950eaba2014-09-08 15:21:09 +03003465 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003466 valleyview_display_irqs_install(dev_priv);
3467}
3468
3469void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3470{
3471 assert_spin_locked(&dev_priv->irq_lock);
3472
3473 if (!dev_priv->display_irqs_enabled)
3474 return;
3475
3476 dev_priv->display_irqs_enabled = false;
3477
Imre Deak950eaba2014-09-08 15:21:09 +03003478 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003479 valleyview_display_irqs_uninstall(dev_priv);
3480}
3481
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003482static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003483{
Imre Deakf8b79e52014-03-04 19:23:07 +02003484 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003485
Daniel Vetter20afbda2012-12-11 14:05:07 +01003486 I915_WRITE(PORT_HOTPLUG_EN, 0);
3487 POSTING_READ(PORT_HOTPLUG_EN);
3488
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003489 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003490 I915_WRITE(VLV_IIR, 0xffffffff);
3491 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3492 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3493 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003494
Daniel Vetterb79480b2013-06-27 17:52:10 +02003495 /* Interrupt setup is already guaranteed to be single-threaded, this is
3496 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003497 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003498 if (dev_priv->display_irqs_enabled)
3499 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003500 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003501}
3502
3503static int valleyview_irq_postinstall(struct drm_device *dev)
3504{
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506
3507 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003508
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003509 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003510
3511 /* ack & enable invalid PTE error interrupts */
3512#if 0 /* FIXME: add support to irq handler for checking these bits */
3513 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3514 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3515#endif
3516
3517 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003518
3519 return 0;
3520}
3521
Ben Widawskyabd58f02013-11-02 21:07:09 -07003522static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3523{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003524 /* These are interrupts we'll toggle with the ring mask register */
3525 uint32_t gt_interrupts[] = {
3526 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003527 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003528 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003529 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3530 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003531 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003532 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3533 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3534 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003535 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003536 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3537 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003538 };
3539
Ben Widawsky09610212014-05-15 20:58:08 +03003540 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303541 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3542 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003543 /*
3544 * RPS interrupts will get enabled/disabled on demand when RPS itself
3545 * is enabled/disabled.
3546 */
3547 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303548 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003549}
3550
3551static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3552{
Damien Lespiau770de832014-03-20 20:45:01 +00003553 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3554 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003555 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003556 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003557
Jesse Barnes88e04702014-11-13 17:51:48 +00003558 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003559 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3560 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003561 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3562 GEN9_AUX_CHANNEL_D;
3563 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003564 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3565 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3566
3567 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3568 GEN8_PIPE_FIFO_UNDERRUN;
3569
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003570 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3571 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3572 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003573
Damien Lespiau055e3932014-08-18 13:49:10 +01003574 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003575 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003576 POWER_DOMAIN_PIPE(pipe)))
3577 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3578 dev_priv->de_irq_mask[pipe],
3579 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003580
Jesse Barnes88e04702014-11-13 17:51:48 +00003581 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003582}
3583
3584static int gen8_irq_postinstall(struct drm_device *dev)
3585{
3586 struct drm_i915_private *dev_priv = dev->dev_private;
3587
Paulo Zanoni622364b2014-04-01 15:37:22 -03003588 ibx_irq_pre_postinstall(dev);
3589
Ben Widawskyabd58f02013-11-02 21:07:09 -07003590 gen8_gt_irq_postinstall(dev_priv);
3591 gen8_de_irq_postinstall(dev_priv);
3592
3593 ibx_irq_postinstall(dev);
3594
3595 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3596 POSTING_READ(GEN8_MASTER_IRQ);
3597
3598 return 0;
3599}
3600
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003601static int cherryview_irq_postinstall(struct drm_device *dev)
3602{
3603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003604
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003605 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003606
3607 gen8_gt_irq_postinstall(dev_priv);
3608
3609 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3610 POSTING_READ(GEN8_MASTER_IRQ);
3611
3612 return 0;
3613}
3614
Ben Widawskyabd58f02013-11-02 21:07:09 -07003615static void gen8_irq_uninstall(struct drm_device *dev)
3616{
3617 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003618
3619 if (!dev_priv)
3620 return;
3621
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003622 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003623}
3624
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003625static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3626{
3627 /* Interrupt setup is already guaranteed to be single-threaded, this is
3628 * just to make the assert_spin_locked check happy. */
3629 spin_lock_irq(&dev_priv->irq_lock);
3630 if (dev_priv->display_irqs_enabled)
3631 valleyview_display_irqs_uninstall(dev_priv);
3632 spin_unlock_irq(&dev_priv->irq_lock);
3633
3634 vlv_display_irq_reset(dev_priv);
3635
Imre Deakc352d1b2014-11-20 16:05:55 +02003636 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003637}
3638
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003639static void valleyview_irq_uninstall(struct drm_device *dev)
3640{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003641 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003642
3643 if (!dev_priv)
3644 return;
3645
Imre Deak843d0e72014-04-14 20:24:23 +03003646 I915_WRITE(VLV_MASTER_IER, 0);
3647
Ville Syrjälä893fce82014-10-30 19:42:56 +02003648 gen5_gt_irq_reset(dev);
3649
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003650 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003651
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003652 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003653}
3654
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003655static void cherryview_irq_uninstall(struct drm_device *dev)
3656{
3657 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003658
3659 if (!dev_priv)
3660 return;
3661
3662 I915_WRITE(GEN8_MASTER_IRQ, 0);
3663 POSTING_READ(GEN8_MASTER_IRQ);
3664
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003665 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003666
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003667 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003668
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003669 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003670}
3671
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003672static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003673{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003675
3676 if (!dev_priv)
3677 return;
3678
Paulo Zanonibe30b292014-04-01 15:37:25 -03003679 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003680}
3681
Chris Wilsonc2798b12012-04-22 21:13:57 +01003682static void i8xx_irq_preinstall(struct drm_device * dev)
3683{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003684 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685 int pipe;
3686
Damien Lespiau055e3932014-08-18 13:49:10 +01003687 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003688 I915_WRITE(PIPESTAT(pipe), 0);
3689 I915_WRITE16(IMR, 0xffff);
3690 I915_WRITE16(IER, 0x0);
3691 POSTING_READ16(IER);
3692}
3693
3694static int i8xx_irq_postinstall(struct drm_device *dev)
3695{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003697
Chris Wilsonc2798b12012-04-22 21:13:57 +01003698 I915_WRITE16(EMR,
3699 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3700
3701 /* Unmask the interrupts that we always want on. */
3702 dev_priv->irq_mask =
3703 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3704 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3705 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3706 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3707 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3708 I915_WRITE16(IMR, dev_priv->irq_mask);
3709
3710 I915_WRITE16(IER,
3711 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3712 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3713 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3714 I915_USER_INTERRUPT);
3715 POSTING_READ16(IER);
3716
Daniel Vetter379ef822013-10-16 22:55:56 +02003717 /* Interrupt setup is already guaranteed to be single-threaded, this is
3718 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003719 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003720 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3721 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003722 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003723
Chris Wilsonc2798b12012-04-22 21:13:57 +01003724 return 0;
3725}
3726
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003727/*
3728 * Returns true when a page flip has completed.
3729 */
3730static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003731 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003732{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003733 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003734 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003735
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003736 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003737 return false;
3738
3739 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003740 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003741
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003742 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3743 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3744 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3745 * the flip is completed (no longer pending). Since this doesn't raise
3746 * an interrupt per se, we watch for the change at vblank.
3747 */
3748 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003749 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003750
Ville Syrjälä7d475592014-12-17 23:08:03 +02003751 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003752 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003753 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003754
3755check_page_flip:
3756 intel_check_page_flip(dev, pipe);
3757 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003758}
3759
Daniel Vetterff1f5252012-10-02 15:10:55 +02003760static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003761{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003762 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003763 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003764 u16 iir, new_iir;
3765 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003766 int pipe;
3767 u16 flip_mask =
3768 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3769 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3770
Chris Wilsonc2798b12012-04-22 21:13:57 +01003771 iir = I915_READ16(IIR);
3772 if (iir == 0)
3773 return IRQ_NONE;
3774
3775 while (iir & ~flip_mask) {
3776 /* Can't rely on pipestat interrupt bit in iir as it might
3777 * have been cleared after the pipestat interrupt was received.
3778 * It doesn't set the bit in iir again, but it still produces
3779 * interrupts (for non-MSI).
3780 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003781 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003782 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003783 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003784
Damien Lespiau055e3932014-08-18 13:49:10 +01003785 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003786 int reg = PIPESTAT(pipe);
3787 pipe_stats[pipe] = I915_READ(reg);
3788
3789 /*
3790 * Clear the PIPE*STAT regs before the IIR
3791 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003792 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003793 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003794 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003795 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003796
3797 I915_WRITE16(IIR, iir & ~flip_mask);
3798 new_iir = I915_READ16(IIR); /* Flush posted writes */
3799
Chris Wilsonc2798b12012-04-22 21:13:57 +01003800 if (iir & I915_USER_INTERRUPT)
3801 notify_ring(dev, &dev_priv->ring[RCS]);
3802
Damien Lespiau055e3932014-08-18 13:49:10 +01003803 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003804 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003805 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003806 plane = !plane;
3807
Daniel Vetter4356d582013-10-16 22:55:55 +02003808 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003809 i8xx_handle_vblank(dev, plane, pipe, iir))
3810 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003811
Daniel Vetter4356d582013-10-16 22:55:55 +02003812 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003813 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003814
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003815 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3816 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3817 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003818 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003819
3820 iir = new_iir;
3821 }
3822
3823 return IRQ_HANDLED;
3824}
3825
3826static void i8xx_irq_uninstall(struct drm_device * dev)
3827{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003828 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003829 int pipe;
3830
Damien Lespiau055e3932014-08-18 13:49:10 +01003831 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003832 /* Clear enable bits; then clear status bits */
3833 I915_WRITE(PIPESTAT(pipe), 0);
3834 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3835 }
3836 I915_WRITE16(IMR, 0xffff);
3837 I915_WRITE16(IER, 0x0);
3838 I915_WRITE16(IIR, I915_READ16(IIR));
3839}
3840
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841static void i915_irq_preinstall(struct drm_device * dev)
3842{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003843 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003844 int pipe;
3845
Chris Wilsona266c7d2012-04-24 22:59:44 +01003846 if (I915_HAS_HOTPLUG(dev)) {
3847 I915_WRITE(PORT_HOTPLUG_EN, 0);
3848 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3849 }
3850
Chris Wilson00d98eb2012-04-24 22:59:48 +01003851 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003852 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003853 I915_WRITE(PIPESTAT(pipe), 0);
3854 I915_WRITE(IMR, 0xffffffff);
3855 I915_WRITE(IER, 0x0);
3856 POSTING_READ(IER);
3857}
3858
3859static int i915_irq_postinstall(struct drm_device *dev)
3860{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003862 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863
Chris Wilson38bde182012-04-24 22:59:50 +01003864 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3865
3866 /* Unmask the interrupts that we always want on. */
3867 dev_priv->irq_mask =
3868 ~(I915_ASLE_INTERRUPT |
3869 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3870 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3871 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3872 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3873 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3874
3875 enable_mask =
3876 I915_ASLE_INTERRUPT |
3877 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3878 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3879 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3880 I915_USER_INTERRUPT;
3881
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003883 I915_WRITE(PORT_HOTPLUG_EN, 0);
3884 POSTING_READ(PORT_HOTPLUG_EN);
3885
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886 /* Enable in IER... */
3887 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3888 /* and unmask in IMR */
3889 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3890 }
3891
Chris Wilsona266c7d2012-04-24 22:59:44 +01003892 I915_WRITE(IMR, dev_priv->irq_mask);
3893 I915_WRITE(IER, enable_mask);
3894 POSTING_READ(IER);
3895
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003896 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003897
Daniel Vetter379ef822013-10-16 22:55:56 +02003898 /* Interrupt setup is already guaranteed to be single-threaded, this is
3899 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003900 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003901 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3902 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003903 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003904
Daniel Vetter20afbda2012-12-11 14:05:07 +01003905 return 0;
3906}
3907
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003908/*
3909 * Returns true when a page flip has completed.
3910 */
3911static bool i915_handle_vblank(struct drm_device *dev,
3912 int plane, int pipe, u32 iir)
3913{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003914 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003915 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3916
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003917 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003918 return false;
3919
3920 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003921 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003922
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003923 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3924 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3925 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3926 * the flip is completed (no longer pending). Since this doesn't raise
3927 * an interrupt per se, we watch for the change at vblank.
3928 */
3929 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003930 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003931
Ville Syrjälä7d475592014-12-17 23:08:03 +02003932 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003933 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003934 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003935
3936check_page_flip:
3937 intel_check_page_flip(dev, pipe);
3938 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003939}
3940
Daniel Vetterff1f5252012-10-02 15:10:55 +02003941static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003942{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003943 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003945 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003946 u32 flip_mask =
3947 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3948 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003949 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003952 do {
3953 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003954 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003955
3956 /* Can't rely on pipestat interrupt bit in iir as it might
3957 * have been cleared after the pipestat interrupt was received.
3958 * It doesn't set the bit in iir again, but it still produces
3959 * interrupts (for non-MSI).
3960 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003961 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003963 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964
Damien Lespiau055e3932014-08-18 13:49:10 +01003965 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 int reg = PIPESTAT(pipe);
3967 pipe_stats[pipe] = I915_READ(reg);
3968
Chris Wilson38bde182012-04-24 22:59:50 +01003969 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003972 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003973 }
3974 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003975 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976
3977 if (!irq_received)
3978 break;
3979
Chris Wilsona266c7d2012-04-24 22:59:44 +01003980 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003981 if (I915_HAS_HOTPLUG(dev) &&
3982 iir & I915_DISPLAY_PORT_INTERRUPT)
3983 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003984
Chris Wilson38bde182012-04-24 22:59:50 +01003985 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003986 new_iir = I915_READ(IIR); /* Flush posted writes */
3987
Chris Wilsona266c7d2012-04-24 22:59:44 +01003988 if (iir & I915_USER_INTERRUPT)
3989 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990
Damien Lespiau055e3932014-08-18 13:49:10 +01003991 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003992 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003993 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003994 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003995
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003996 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3997 i915_handle_vblank(dev, plane, pipe, iir))
3998 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003999
4000 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4001 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004002
4003 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004004 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004005
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004006 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4007 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4008 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004009 }
4010
Chris Wilsona266c7d2012-04-24 22:59:44 +01004011 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4012 intel_opregion_asle_intr(dev);
4013
4014 /* With MSI, interrupts are only generated when iir
4015 * transitions from zero to nonzero. If another bit got
4016 * set while we were handling the existing iir bits, then
4017 * we would never get another interrupt.
4018 *
4019 * This is fine on non-MSI as well, as if we hit this path
4020 * we avoid exiting the interrupt handler only to generate
4021 * another one.
4022 *
4023 * Note that for MSI this could cause a stray interrupt report
4024 * if an interrupt landed in the time between writing IIR and
4025 * the posting read. This should be rare enough to never
4026 * trigger the 99% of 100,000 interrupts test for disabling
4027 * stray interrupts.
4028 */
Chris Wilson38bde182012-04-24 22:59:50 +01004029 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004030 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004031 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032
4033 return ret;
4034}
4035
4036static void i915_irq_uninstall(struct drm_device * dev)
4037{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004038 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039 int pipe;
4040
Chris Wilsona266c7d2012-04-24 22:59:44 +01004041 if (I915_HAS_HOTPLUG(dev)) {
4042 I915_WRITE(PORT_HOTPLUG_EN, 0);
4043 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4044 }
4045
Chris Wilson00d98eb2012-04-24 22:59:48 +01004046 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004047 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004048 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004050 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4051 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052 I915_WRITE(IMR, 0xffffffff);
4053 I915_WRITE(IER, 0x0);
4054
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055 I915_WRITE(IIR, I915_READ(IIR));
4056}
4057
4058static void i965_irq_preinstall(struct drm_device * dev)
4059{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004060 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061 int pipe;
4062
Chris Wilsonadca4732012-05-11 18:01:31 +01004063 I915_WRITE(PORT_HOTPLUG_EN, 0);
4064 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004065
4066 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004067 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068 I915_WRITE(PIPESTAT(pipe), 0);
4069 I915_WRITE(IMR, 0xffffffff);
4070 I915_WRITE(IER, 0x0);
4071 POSTING_READ(IER);
4072}
4073
4074static int i965_irq_postinstall(struct drm_device *dev)
4075{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004076 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004077 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 u32 error_mask;
4079
Chris Wilsona266c7d2012-04-24 22:59:44 +01004080 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004081 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004082 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004083 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4084 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4085 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4086 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4087 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4088
4089 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004090 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4091 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004092 enable_mask |= I915_USER_INTERRUPT;
4093
4094 if (IS_G4X(dev))
4095 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004096
Daniel Vetterb79480b2013-06-27 17:52:10 +02004097 /* Interrupt setup is already guaranteed to be single-threaded, this is
4098 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004099 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004100 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4101 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4102 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004103 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105 /*
4106 * Enable some error detection, note the instruction error mask
4107 * bit is reserved, so we leave it masked.
4108 */
4109 if (IS_G4X(dev)) {
4110 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4111 GM45_ERROR_MEM_PRIV |
4112 GM45_ERROR_CP_PRIV |
4113 I915_ERROR_MEMORY_REFRESH);
4114 } else {
4115 error_mask = ~(I915_ERROR_PAGE_TABLE |
4116 I915_ERROR_MEMORY_REFRESH);
4117 }
4118 I915_WRITE(EMR, error_mask);
4119
4120 I915_WRITE(IMR, dev_priv->irq_mask);
4121 I915_WRITE(IER, enable_mask);
4122 POSTING_READ(IER);
4123
Daniel Vetter20afbda2012-12-11 14:05:07 +01004124 I915_WRITE(PORT_HOTPLUG_EN, 0);
4125 POSTING_READ(PORT_HOTPLUG_EN);
4126
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004127 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004128
4129 return 0;
4130}
4131
Egbert Eichbac56d52013-02-25 12:06:51 -05004132static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004133{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004134 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004135 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004136 u32 hotplug_en;
4137
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004138 assert_spin_locked(&dev_priv->irq_lock);
4139
Ville Syrjälä778eb332015-01-09 14:21:13 +02004140 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4141 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4142 /* Note HDMI and DP share hotplug bits */
4143 /* enable bits are the same for all generations */
4144 for_each_intel_encoder(dev, intel_encoder)
4145 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4146 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4147 /* Programming the CRT detection parameters tends
4148 to generate a spurious hotplug event about three
4149 seconds later. So just do it once.
4150 */
4151 if (IS_G4X(dev))
4152 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4153 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4154 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004155
Ville Syrjälä778eb332015-01-09 14:21:13 +02004156 /* Ignore TV since it's buggy */
4157 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158}
4159
Daniel Vetterff1f5252012-10-02 15:10:55 +02004160static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004162 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004163 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 u32 iir, new_iir;
4165 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004167 u32 flip_mask =
4168 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4169 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004170
Chris Wilsona266c7d2012-04-24 22:59:44 +01004171 iir = I915_READ(IIR);
4172
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004174 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004175 bool blc_event = false;
4176
Chris Wilsona266c7d2012-04-24 22:59:44 +01004177 /* Can't rely on pipestat interrupt bit in iir as it might
4178 * have been cleared after the pipestat interrupt was received.
4179 * It doesn't set the bit in iir again, but it still produces
4180 * interrupts (for non-MSI).
4181 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004182 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004184 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185
Damien Lespiau055e3932014-08-18 13:49:10 +01004186 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187 int reg = PIPESTAT(pipe);
4188 pipe_stats[pipe] = I915_READ(reg);
4189
4190 /*
4191 * Clear the PIPE*STAT regs before the IIR
4192 */
4193 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004195 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004196 }
4197 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004198 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004199
4200 if (!irq_received)
4201 break;
4202
4203 ret = IRQ_HANDLED;
4204
4205 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004206 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4207 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004208
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004209 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004210 new_iir = I915_READ(IIR); /* Flush posted writes */
4211
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212 if (iir & I915_USER_INTERRUPT)
4213 notify_ring(dev, &dev_priv->ring[RCS]);
4214 if (iir & I915_BSD_USER_INTERRUPT)
4215 notify_ring(dev, &dev_priv->ring[VCS]);
4216
Damien Lespiau055e3932014-08-18 13:49:10 +01004217 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004218 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004219 i915_handle_vblank(dev, pipe, pipe, iir))
4220 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221
4222 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4223 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004224
4225 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004226 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004227
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004228 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4229 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004230 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004231
4232 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4233 intel_opregion_asle_intr(dev);
4234
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004235 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4236 gmbus_irq_handler(dev);
4237
Chris Wilsona266c7d2012-04-24 22:59:44 +01004238 /* With MSI, interrupts are only generated when iir
4239 * transitions from zero to nonzero. If another bit got
4240 * set while we were handling the existing iir bits, then
4241 * we would never get another interrupt.
4242 *
4243 * This is fine on non-MSI as well, as if we hit this path
4244 * we avoid exiting the interrupt handler only to generate
4245 * another one.
4246 *
4247 * Note that for MSI this could cause a stray interrupt report
4248 * if an interrupt landed in the time between writing IIR and
4249 * the posting read. This should be rare enough to never
4250 * trigger the 99% of 100,000 interrupts test for disabling
4251 * stray interrupts.
4252 */
4253 iir = new_iir;
4254 }
4255
4256 return ret;
4257}
4258
4259static void i965_irq_uninstall(struct drm_device * dev)
4260{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004261 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262 int pipe;
4263
4264 if (!dev_priv)
4265 return;
4266
Chris Wilsonadca4732012-05-11 18:01:31 +01004267 I915_WRITE(PORT_HOTPLUG_EN, 0);
4268 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004269
4270 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004271 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004272 I915_WRITE(PIPESTAT(pipe), 0);
4273 I915_WRITE(IMR, 0xffffffff);
4274 I915_WRITE(IER, 0x0);
4275
Damien Lespiau055e3932014-08-18 13:49:10 +01004276 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277 I915_WRITE(PIPESTAT(pipe),
4278 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4279 I915_WRITE(IIR, I915_READ(IIR));
4280}
4281
Daniel Vetter4cb21832014-09-15 14:55:26 +02004282static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004283{
Imre Deak63237512014-08-18 15:37:02 +03004284 struct drm_i915_private *dev_priv =
4285 container_of(work, typeof(*dev_priv),
4286 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004287 struct drm_device *dev = dev_priv->dev;
4288 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004289 int i;
4290
Imre Deak63237512014-08-18 15:37:02 +03004291 intel_runtime_pm_get(dev_priv);
4292
Daniel Vetter4cb21832014-09-15 14:55:26 +02004293 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004294 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4295 struct drm_connector *connector;
4296
4297 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4298 continue;
4299
4300 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4301
4302 list_for_each_entry(connector, &mode_config->connector_list, head) {
4303 struct intel_connector *intel_connector = to_intel_connector(connector);
4304
4305 if (intel_connector->encoder->hpd_pin == i) {
4306 if (connector->polled != intel_connector->polled)
4307 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004308 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004309 connector->polled = intel_connector->polled;
4310 if (!connector->polled)
4311 connector->polled = DRM_CONNECTOR_POLL_HPD;
4312 }
4313 }
4314 }
4315 if (dev_priv->display.hpd_irq_setup)
4316 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004317 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004318
4319 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004320}
4321
Daniel Vetterfca52a52014-09-30 10:56:45 +02004322/**
4323 * intel_irq_init - initializes irq support
4324 * @dev_priv: i915 device instance
4325 *
4326 * This function initializes all the irq support including work items, timers
4327 * and all the vtables. It does not setup the interrupt itself though.
4328 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004329void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004330{
Daniel Vetterb9632912014-09-30 10:56:44 +02004331 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004332
4333 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004334 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004335 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004336 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004337
Deepak Sa6706b42014-03-15 20:23:22 +05304338 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004339 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004340 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004341 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4342 else
4343 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304344
Chris Wilson737b1502015-01-26 18:03:03 +02004345 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4346 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004347 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004348 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004349
Tomas Janousek97a19a22012-12-08 13:48:13 +01004350 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004351
Daniel Vetterb9632912014-09-30 10:56:44 +02004352 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004353 dev->max_vblank_count = 0;
4354 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004355 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004356 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4357 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004358 } else {
4359 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4360 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004361 }
4362
Ville Syrjälä21da2702014-08-06 14:49:55 +03004363 /*
4364 * Opt out of the vblank disable timer on everything except gen2.
4365 * Gen2 doesn't have a hardware frame counter and so depends on
4366 * vblank interrupts to produce sane vblank seuquence numbers.
4367 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004368 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004369 dev->vblank_disable_immediate = true;
4370
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004371 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004372 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004373 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4374 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004375
Daniel Vetterb9632912014-09-30 10:56:44 +02004376 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004377 dev->driver->irq_handler = cherryview_irq_handler;
4378 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4379 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4380 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4381 dev->driver->enable_vblank = valleyview_enable_vblank;
4382 dev->driver->disable_vblank = valleyview_disable_vblank;
4383 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004384 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004385 dev->driver->irq_handler = valleyview_irq_handler;
4386 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4387 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4388 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4389 dev->driver->enable_vblank = valleyview_enable_vblank;
4390 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004391 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004392 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004393 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004394 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004395 dev->driver->irq_postinstall = gen8_irq_postinstall;
4396 dev->driver->irq_uninstall = gen8_irq_uninstall;
4397 dev->driver->enable_vblank = gen8_enable_vblank;
4398 dev->driver->disable_vblank = gen8_disable_vblank;
4399 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004400 } else if (HAS_PCH_SPLIT(dev)) {
4401 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004402 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004403 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4404 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4405 dev->driver->enable_vblank = ironlake_enable_vblank;
4406 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004407 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004408 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004409 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004410 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4411 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4412 dev->driver->irq_handler = i8xx_irq_handler;
4413 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004414 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004415 dev->driver->irq_preinstall = i915_irq_preinstall;
4416 dev->driver->irq_postinstall = i915_irq_postinstall;
4417 dev->driver->irq_uninstall = i915_irq_uninstall;
4418 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004419 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004420 dev->driver->irq_preinstall = i965_irq_preinstall;
4421 dev->driver->irq_postinstall = i965_irq_postinstall;
4422 dev->driver->irq_uninstall = i965_irq_uninstall;
4423 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004424 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004425 if (I915_HAS_HOTPLUG(dev_priv))
4426 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004427 dev->driver->enable_vblank = i915_enable_vblank;
4428 dev->driver->disable_vblank = i915_disable_vblank;
4429 }
4430}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004431
Daniel Vetterfca52a52014-09-30 10:56:45 +02004432/**
4433 * intel_hpd_init - initializes and enables hpd support
4434 * @dev_priv: i915 device instance
4435 *
4436 * This function enables the hotplug support. It requires that interrupts have
4437 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4438 * poll request can run concurrently to other code, so locking rules must be
4439 * obeyed.
4440 *
4441 * This is a separate step from interrupt enabling to simplify the locking rules
4442 * in the driver load and resume code.
4443 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004444void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004445{
Daniel Vetterb9632912014-09-30 10:56:44 +02004446 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004447 struct drm_mode_config *mode_config = &dev->mode_config;
4448 struct drm_connector *connector;
4449 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004450
Egbert Eich821450c2013-04-16 13:36:55 +02004451 for (i = 1; i < HPD_NUM_PINS; i++) {
4452 dev_priv->hpd_stats[i].hpd_cnt = 0;
4453 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4454 }
4455 list_for_each_entry(connector, &mode_config->connector_list, head) {
4456 struct intel_connector *intel_connector = to_intel_connector(connector);
4457 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004458 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4459 connector->polled = DRM_CONNECTOR_POLL_HPD;
4460 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004461 connector->polled = DRM_CONNECTOR_POLL_HPD;
4462 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004463
4464 /* Interrupt setup is already guaranteed to be single-threaded, this is
4465 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004466 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004467 if (dev_priv->display.hpd_irq_setup)
4468 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004469 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004470}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004471
Daniel Vetterfca52a52014-09-30 10:56:45 +02004472/**
4473 * intel_irq_install - enables the hardware interrupt
4474 * @dev_priv: i915 device instance
4475 *
4476 * This function enables the hardware interrupt handling, but leaves the hotplug
4477 * handling still disabled. It is called after intel_irq_init().
4478 *
4479 * In the driver load and resume code we need working interrupts in a few places
4480 * but don't want to deal with the hassle of concurrent probe and hotplug
4481 * workers. Hence the split into this two-stage approach.
4482 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004483int intel_irq_install(struct drm_i915_private *dev_priv)
4484{
4485 /*
4486 * We enable some interrupt sources in our postinstall hooks, so mark
4487 * interrupts as enabled _before_ actually enabling them to avoid
4488 * special cases in our ordering checks.
4489 */
4490 dev_priv->pm.irqs_enabled = true;
4491
4492 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4493}
4494
Daniel Vetterfca52a52014-09-30 10:56:45 +02004495/**
4496 * intel_irq_uninstall - finilizes all irq handling
4497 * @dev_priv: i915 device instance
4498 *
4499 * This stops interrupt and hotplug handling and unregisters and frees all
4500 * resources acquired in the init functions.
4501 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004502void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4503{
4504 drm_irq_uninstall(dev_priv->dev);
4505 intel_hpd_cancel_work(dev_priv);
4506 dev_priv->pm.irqs_enabled = false;
4507}
4508
Daniel Vetterfca52a52014-09-30 10:56:45 +02004509/**
4510 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4511 * @dev_priv: i915 device instance
4512 *
4513 * This function is used to disable interrupts at runtime, both in the runtime
4514 * pm and the system suspend/resume code.
4515 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004516void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004517{
Daniel Vetterb9632912014-09-30 10:56:44 +02004518 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004519 dev_priv->pm.irqs_enabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004520}
4521
Daniel Vetterfca52a52014-09-30 10:56:45 +02004522/**
4523 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4524 * @dev_priv: i915 device instance
4525 *
4526 * This function is used to enable interrupts at runtime, both in the runtime
4527 * pm and the system suspend/resume code.
4528 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004529void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004530{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004531 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004532 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4533 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004534}