blob: d401c863aeee04b4cdcecaf9e594f8b6d4755401 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030082static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Shashank Sharmae0a20ad2015-03-27 14:54:14 +020091/* BXT hpd list */
92static const u32 hpd_bxt[HPD_NUM_PINS] = {
93 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95};
96
Paulo Zanoni5c502442014-04-01 15:37:11 -030097/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030098#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030099 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
100 POSTING_READ(GEN8_##type##_IMR(which)); \
101 I915_WRITE(GEN8_##type##_IER(which), 0); \
102 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
103 POSTING_READ(GEN8_##type##_IIR(which)); \
104 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
105 POSTING_READ(GEN8_##type##_IIR(which)); \
106} while (0)
107
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300108#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300109 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300110 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300111 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300112 I915_WRITE(type##IIR, 0xffffffff); \
113 POSTING_READ(type##IIR); \
114 I915_WRITE(type##IIR, 0xffffffff); \
115 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300116} while (0)
117
Paulo Zanoni337ba012014-04-01 15:37:16 -0300118/*
119 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120 */
121#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122 u32 val = I915_READ(reg); \
123 if (val) { \
124 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125 (reg), val); \
126 I915_WRITE((reg), 0xffffffff); \
127 POSTING_READ(reg); \
128 I915_WRITE((reg), 0xffffffff); \
129 POSTING_READ(reg); \
130 } \
131} while (0)
132
Paulo Zanoni35079892014-04-01 15:37:15 -0300133#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300134 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300135 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200136 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
137 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300138} while (0)
139
140#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300141 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300142 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200143 I915_WRITE(type##IMR, (imr_val)); \
144 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300145} while (0)
146
Imre Deakc9a9a262014-11-05 20:48:37 +0200147static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800149/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200150void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300151ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800152{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200153 assert_spin_locked(&dev_priv->irq_lock);
154
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700155 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300157
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000158 if ((dev_priv->irq_mask & mask) != 0) {
159 dev_priv->irq_mask &= ~mask;
160 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000161 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800162 }
163}
164
Daniel Vetter47339cd2014-09-30 10:56:46 +0200165void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300166ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800167{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300170 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300172
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000173 if ((dev_priv->irq_mask & mask) != mask) {
174 dev_priv->irq_mask |= mask;
175 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000176 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800177 }
178}
179
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300180/**
181 * ilk_update_gt_irq - update GTIMR
182 * @dev_priv: driver private
183 * @interrupt_mask: mask of interrupt bits to update
184 * @enabled_irq_mask: mask of interrupt bits to enable
185 */
186static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
187 uint32_t interrupt_mask,
188 uint32_t enabled_irq_mask)
189{
190 assert_spin_locked(&dev_priv->irq_lock);
191
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100192 WARN_ON(enabled_irq_mask & ~interrupt_mask);
193
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700194 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300195 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300196
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300197 dev_priv->gt_irq_mask &= ~interrupt_mask;
198 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
199 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
200 POSTING_READ(GTIMR);
201}
202
Daniel Vetter480c8032014-07-16 09:49:40 +0200203void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300204{
205 ilk_update_gt_irq(dev_priv, mask, mask);
206}
207
Daniel Vetter480c8032014-07-16 09:49:40 +0200208void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300209{
210 ilk_update_gt_irq(dev_priv, mask, 0);
211}
212
Imre Deakb900b942014-11-05 20:48:48 +0200213static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214{
215 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216}
217
Imre Deaka72fbc32014-11-05 20:48:31 +0200218static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219{
220 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221}
222
Imre Deakb900b942014-11-05 20:48:48 +0200223static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224{
225 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226}
227
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300228/**
229 * snb_update_pm_irq - update GEN6_PMIMR
230 * @dev_priv: driver private
231 * @interrupt_mask: mask of interrupt bits to update
232 * @enabled_irq_mask: mask of interrupt bits to enable
233 */
234static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235 uint32_t interrupt_mask,
236 uint32_t enabled_irq_mask)
237{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300239
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100240 WARN_ON(enabled_irq_mask & ~interrupt_mask);
241
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300242 assert_spin_locked(&dev_priv->irq_lock);
243
Paulo Zanoni605cd252013-08-06 18:57:15 -0300244 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300245 new_val &= ~interrupt_mask;
246 new_val |= (~enabled_irq_mask & interrupt_mask);
247
Paulo Zanoni605cd252013-08-06 18:57:15 -0300248 if (new_val != dev_priv->pm_irq_mask) {
249 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200250 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300252 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300253}
254
Daniel Vetter480c8032014-07-16 09:49:40 +0200255void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300256{
Imre Deak9939fba2014-11-20 23:01:47 +0200257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 return;
259
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260 snb_update_pm_irq(dev_priv, mask, mask);
261}
262
Imre Deak9939fba2014-11-20 23:01:47 +0200263static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
264 uint32_t mask)
265{
266 snb_update_pm_irq(dev_priv, mask, 0);
267}
268
Daniel Vetter480c8032014-07-16 09:49:40 +0200269void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300270{
Imre Deak9939fba2014-11-20 23:01:47 +0200271 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
272 return;
273
274 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300275}
276
Imre Deak3cc134e2014-11-19 15:30:03 +0200277void gen6_reset_rps_interrupts(struct drm_device *dev)
278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280 uint32_t reg = gen6_pm_iir(dev_priv);
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 I915_WRITE(reg, dev_priv->pm_rps_events);
284 I915_WRITE(reg, dev_priv->pm_rps_events);
285 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200286 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200287 spin_unlock_irq(&dev_priv->irq_lock);
288}
289
Imre Deakb900b942014-11-05 20:48:48 +0200290void gen6_enable_rps_interrupts(struct drm_device *dev)
291{
292 struct drm_i915_private *dev_priv = dev->dev_private;
293
294 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200297 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200298 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200299 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
300 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200301 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200302
Imre Deakb900b942014-11-05 20:48:48 +0200303 spin_unlock_irq(&dev_priv->irq_lock);
304}
305
Imre Deak59d02a12014-12-19 19:33:26 +0200306u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
307{
308 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200309 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200310 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200311 *
312 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200313 */
314 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
315 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
316
317 if (INTEL_INFO(dev_priv)->gen >= 8)
318 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
319
320 return mask;
321}
322
Imre Deakb900b942014-11-05 20:48:48 +0200323void gen6_disable_rps_interrupts(struct drm_device *dev)
324{
325 struct drm_i915_private *dev_priv = dev->dev_private;
326
Imre Deakd4d70aa2014-11-19 15:30:04 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328 dev_priv->rps.interrupts_enabled = false;
329 spin_unlock_irq(&dev_priv->irq_lock);
330
331 cancel_work_sync(&dev_priv->rps.work);
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333 spin_lock_irq(&dev_priv->irq_lock);
334
Imre Deak59d02a12014-12-19 19:33:26 +0200335 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200336
337 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200338 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200340
341 spin_unlock_irq(&dev_priv->irq_lock);
342
343 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200344}
345
Ben Widawsky09610212014-05-15 20:58:08 +0300346/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200347 * ibx_display_interrupt_update - update SDEIMR
348 * @dev_priv: driver private
349 * @interrupt_mask: mask of interrupt bits to update
350 * @enabled_irq_mask: mask of interrupt bits to enable
351 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200352void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353 uint32_t interrupt_mask,
354 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200355{
356 uint32_t sdeimr = I915_READ(SDEIMR);
357 sdeimr &= ~interrupt_mask;
358 sdeimr |= (~enabled_irq_mask & interrupt_mask);
359
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100360 WARN_ON(enabled_irq_mask & ~interrupt_mask);
361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 assert_spin_locked(&dev_priv->irq_lock);
363
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700364 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300365 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300366
Daniel Vetterfee884e2013-07-04 23:35:21 +0200367 I915_WRITE(SDEIMR, sdeimr);
368 POSTING_READ(SDEIMR);
369}
Paulo Zanoni86642812013-04-12 17:57:57 -0300370
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100371static void
Imre Deak755e9012014-02-10 18:42:47 +0200372__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800374{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200375 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200376 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800377
Daniel Vetterb79480b2013-06-27 17:52:10 +0200378 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200379 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200380
Ville Syrjälä04feced2014-04-03 13:28:33 +0300381 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
382 status_mask & ~PIPESTAT_INT_STATUS_MASK,
383 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
384 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200385 return;
386
387 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 return;
389
Imre Deak91d181d2014-02-10 18:42:49 +0200390 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
391
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200392 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200393 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200394 I915_WRITE(reg, pipestat);
395 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800396}
397
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100398static void
Imre Deak755e9012014-02-10 18:42:47 +0200399__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800401{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200402 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200403 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800404
Daniel Vetterb79480b2013-06-27 17:52:10 +0200405 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200406 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200407
Ville Syrjälä04feced2014-04-03 13:28:33 +0300408 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
409 status_mask & ~PIPESTAT_INT_STATUS_MASK,
410 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
411 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200412 return;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 if ((pipestat & enable_mask) == 0)
415 return;
416
Imre Deak91d181d2014-02-10 18:42:49 +0200417 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
418
Imre Deak755e9012014-02-10 18:42:47 +0200419 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200420 I915_WRITE(reg, pipestat);
421 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800422}
423
Imre Deak10c59c52014-02-10 18:42:48 +0200424static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
425{
426 u32 enable_mask = status_mask << 16;
427
428 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 * On pipe A we don't support the PSR interrupt yet,
430 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
433 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300434 /*
435 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436 * A the same bit is for perf counters which we don't use either.
437 */
438 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200440
441 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
442 SPRITE0_FLIP_DONE_INT_EN_VLV |
443 SPRITE1_FLIP_DONE_INT_EN_VLV);
444 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
445 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
446 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
447 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
448
449 return enable_mask;
450}
451
Imre Deak755e9012014-02-10 18:42:47 +0200452void
453i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454 u32 status_mask)
455{
456 u32 enable_mask;
457
Imre Deak10c59c52014-02-10 18:42:48 +0200458 if (IS_VALLEYVIEW(dev_priv->dev))
459 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
460 status_mask);
461 else
462 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200463 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464}
465
466void
467i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468 u32 status_mask)
469{
470 u32 enable_mask;
471
Imre Deak10c59c52014-02-10 18:42:48 +0200472 if (IS_VALLEYVIEW(dev_priv->dev))
473 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
474 status_mask);
475 else
476 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200477 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478}
479
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000480/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000482 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300483static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000484{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300487 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488 return;
489
Daniel Vetter13321782014-09-15 14:55:29 +0200490 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000491
Imre Deak755e9012014-02-10 18:42:47 +0200492 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300493 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200494 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200495 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000496
Daniel Vetter13321782014-09-15 14:55:29 +0200497 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000498}
499
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300500/*
501 * This timing diagram depicts the video signal in and
502 * around the vertical blanking period.
503 *
504 * Assumptions about the fictitious mode used in this example:
505 * vblank_start >= 3
506 * vsync_start = vblank_start + 1
507 * vsync_end = vblank_start + 2
508 * vtotal = vblank_start + 3
509 *
510 * start of vblank:
511 * latch double buffered registers
512 * increment frame counter (ctg+)
513 * generate start of vblank interrupt (gen4+)
514 * |
515 * | frame start:
516 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
517 * | may be shifted forward 1-3 extra lines via PIPECONF
518 * | |
519 * | | start of vsync:
520 * | | generate vsync interrupt
521 * | | |
522 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
523 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
524 * ----va---> <-----------------vb--------------------> <--------va-------------
525 * | | <----vs-----> |
526 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529 * | | |
530 * last visible pixel first visible pixel
531 * | increment frame counter (gen3/4)
532 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
533 *
534 * x = horizontal active
535 * _ = horizontal blanking
536 * hs = horizontal sync
537 * va = vertical active
538 * vb = vertical blanking
539 * vs = vertical sync
540 * vbs = vblank_start (number)
541 *
542 * Summary:
543 * - most events happen at the start of horizontal sync
544 * - frame start happens at the start of horizontal blank, 1-4 lines
545 * (depending on PIPECONF settings) after the start of vblank
546 * - gen3/4 pixel and frame counter are synchronized with the start
547 * of horizontal active on the first line of vertical active
548 */
549
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300550static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
551{
552 /* Gen2 doesn't have a hardware frame counter */
553 return 0;
554}
555
Keith Packard42f52ef2008-10-18 19:39:29 -0700556/* Called from drm generic code, passed a 'crtc', which
557 * we use as a pipe index
558 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700560{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700562 unsigned long high_frame;
563 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300564 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 struct intel_crtc *intel_crtc =
566 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567 const struct drm_display_mode *mode =
568 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700569
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100570 htotal = mode->crtc_htotal;
571 hsync_start = mode->crtc_hsync_start;
572 vbl_start = mode->crtc_vblank_start;
573 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
574 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300575
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300576 /* Convert to pixel count */
577 vbl_start *= htotal;
578
579 /* Start of vblank event occurs at start of hsync */
580 vbl_start -= htotal - hsync_start;
581
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800582 high_frame = PIPEFRAME(pipe);
583 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100584
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700585 /*
586 * High & low register fields aren't synchronized, so make sure
587 * we get a low value that's stable across two reads of the high
588 * register.
589 */
590 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100591 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100593 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700594 } while (high1 != high2);
595
Chris Wilson5eddb702010-09-11 13:48:45 +0100596 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300597 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100598 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300599
600 /*
601 * The frame counter increments at beginning of active.
602 * Cook up a vblank counter by also checking the pixel
603 * counter against vblank start.
604 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200605 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700606}
607
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700608static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800609{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800611 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800612
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800613 return I915_READ(reg);
614}
615
Mario Kleinerad3543e2013-10-30 05:13:08 +0100616/* raw reads, only for fast reads of display block, no need for forcewake etc. */
617#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100618
Ville Syrjäläa225f072014-04-29 13:35:45 +0300619static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
620{
621 struct drm_device *dev = crtc->base.dev;
622 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200623 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300624 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300625 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300626
Ville Syrjälä80715b22014-05-15 20:23:23 +0300627 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300628 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
629 vtotal /= 2;
630
631 if (IS_GEN2(dev))
632 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
633 else
634 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
635
636 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300637 * See update_scanline_offset() for the details on the
638 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300639 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300640 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300641}
642
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700643static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e452013-10-28 20:50:48 +0200644 unsigned int flags, int *vpos, int *hpos,
645 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100646{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300647 struct drm_i915_private *dev_priv = dev->dev_private;
648 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200650 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300651 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300652 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100653 bool in_vbl = true;
654 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100655 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100656
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300657 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100658 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800659 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100660 return 0;
661 }
662
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300663 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300664 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300665 vtotal = mode->crtc_vtotal;
666 vbl_start = mode->crtc_vblank_start;
667 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100668
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200669 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
670 vbl_start = DIV_ROUND_UP(vbl_start, 2);
671 vbl_end /= 2;
672 vtotal /= 2;
673 }
674
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300675 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
676
Mario Kleinerad3543e2013-10-30 05:13:08 +0100677 /*
678 * Lock uncore.lock, as we will do multiple timing critical raw
679 * register reads, potentially with preemption disabled, so the
680 * following code must not block on uncore.lock.
681 */
682 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300683
Mario Kleinerad3543e2013-10-30 05:13:08 +0100684 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
685
686 /* Get optional system timestamp before query. */
687 if (stime)
688 *stime = ktime_get();
689
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300690 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100691 /* No obvious pixelcount register. Only query vertical
692 * scanout position from Display scan line register.
693 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300694 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100695 } else {
696 /* Have access to pixelcount since start of frame.
697 * We can split this into vertical and horizontal
698 * scanout position.
699 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100700 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100701
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300702 /* convert to pixel counts */
703 vbl_start *= htotal;
704 vbl_end *= htotal;
705 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300706
707 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300708 * In interlaced modes, the pixel counter counts all pixels,
709 * so one field will have htotal more pixels. In order to avoid
710 * the reported position from jumping backwards when the pixel
711 * counter is beyond the length of the shorter field, just
712 * clamp the position the length of the shorter field. This
713 * matches how the scanline counter based position works since
714 * the scanline counter doesn't count the two half lines.
715 */
716 if (position >= vtotal)
717 position = vtotal - 1;
718
719 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300720 * Start of vblank interrupt is triggered at start of hsync,
721 * just prior to the first active line of vblank. However we
722 * consider lines to start at the leading edge of horizontal
723 * active. So, should we get here before we've crossed into
724 * the horizontal active of the first line in vblank, we would
725 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
726 * always add htotal-hsync_start to the current pixel position.
727 */
728 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300729 }
730
Mario Kleinerad3543e2013-10-30 05:13:08 +0100731 /* Get optional system timestamp after query. */
732 if (etime)
733 *etime = ktime_get();
734
735 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
736
737 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
738
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300739 in_vbl = position >= vbl_start && position < vbl_end;
740
741 /*
742 * While in vblank, position will be negative
743 * counting up towards 0 at vbl_end. And outside
744 * vblank, position will be positive counting
745 * up since vbl_end.
746 */
747 if (position >= vbl_start)
748 position -= vbl_end;
749 else
750 position += vtotal - vbl_end;
751
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300752 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300753 *vpos = position;
754 *hpos = 0;
755 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100756 *vpos = position / htotal;
757 *hpos = position - (*vpos * htotal);
758 }
759
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100760 /* In vblank? */
761 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200762 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100763
764 return ret;
765}
766
Ville Syrjäläa225f072014-04-29 13:35:45 +0300767int intel_get_crtc_scanline(struct intel_crtc *crtc)
768{
769 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
770 unsigned long irqflags;
771 int position;
772
773 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
774 position = __intel_get_crtc_scanline(crtc);
775 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
776
777 return position;
778}
779
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700780static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100781 int *max_error,
782 struct timeval *vblank_time,
783 unsigned flags)
784{
Chris Wilson4041b852011-01-22 10:07:56 +0000785 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100786
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700787 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000788 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789 return -EINVAL;
790 }
791
792 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000793 crtc = intel_get_crtc_for_pipe(dev, pipe);
794 if (crtc == NULL) {
795 DRM_ERROR("Invalid crtc %d\n", pipe);
796 return -EINVAL;
797 }
798
Matt Roper83d65732015-02-25 13:12:16 -0800799 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000800 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
801 return -EBUSY;
802 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100803
804 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000805 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
806 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300807 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200808 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100809}
810
Jani Nikula67c347f2013-09-17 14:26:34 +0300811static bool intel_hpd_irq_event(struct drm_device *dev,
812 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200813{
814 enum drm_connector_status old_status;
815
816 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
817 old_status = connector->status;
818
819 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300820 if (old_status == connector->status)
821 return false;
822
823 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200824 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300825 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300826 drm_get_connector_status_name(old_status),
827 drm_get_connector_status_name(connector->status));
828
829 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200830}
831
Dave Airlie13cf5502014-06-18 11:29:35 +1000832static void i915_digport_work_func(struct work_struct *work)
833{
834 struct drm_i915_private *dev_priv =
Jani Nikula5fcece82015-05-27 15:03:42 +0300835 container_of(work, struct drm_i915_private, hotplug.dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000836 u32 long_port_mask, short_port_mask;
837 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100838 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000839 u32 old_bits = 0;
840
Daniel Vetter4cb21832014-09-15 14:55:26 +0200841 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300842 long_port_mask = dev_priv->hotplug.long_port_mask;
843 dev_priv->hotplug.long_port_mask = 0;
844 short_port_mask = dev_priv->hotplug.short_port_mask;
845 dev_priv->hotplug.short_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200846 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000847
848 for (i = 0; i < I915_MAX_PORTS; i++) {
849 bool valid = false;
850 bool long_hpd = false;
Jani Nikula5fcece82015-05-27 15:03:42 +0300851 intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie13cf5502014-06-18 11:29:35 +1000852 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
853 continue;
854
855 if (long_port_mask & (1 << i)) {
856 valid = true;
857 long_hpd = true;
858 } else if (short_port_mask & (1 << i))
859 valid = true;
860
861 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100862 enum irqreturn ret;
863
Dave Airlie13cf5502014-06-18 11:29:35 +1000864 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100865 if (ret == IRQ_NONE) {
866 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000867 old_bits |= (1 << intel_dig_port->base.hpd_pin);
868 }
869 }
870 }
871
872 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200873 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300874 dev_priv->hotplug.event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200875 spin_unlock_irq(&dev_priv->irq_lock);
Jani Nikula5fcece82015-05-27 15:03:42 +0300876 schedule_work(&dev_priv->hotplug.hotplug_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000877 }
878}
879
Jesse Barnes5ca58282009-03-31 14:11:15 -0700880/*
881 * Handle hotplug events outside the interrupt handler proper.
882 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200883#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
884
Jesse Barnes5ca58282009-03-31 14:11:15 -0700885static void i915_hotplug_work_func(struct work_struct *work)
886{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300887 struct drm_i915_private *dev_priv =
Jani Nikula5fcece82015-05-27 15:03:42 +0300888 container_of(work, struct drm_i915_private, hotplug.hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700889 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700890 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200891 struct intel_connector *intel_connector;
892 struct intel_encoder *intel_encoder;
893 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200894 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200895 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200896 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700897
Keith Packarda65e34c2011-07-25 10:04:56 -0700898 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800899 DRM_DEBUG_KMS("running encoder hotplug functions\n");
900
Daniel Vetter4cb21832014-09-15 14:55:26 +0200901 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200902
Jani Nikula5fcece82015-05-27 15:03:42 +0300903 hpd_event_bits = dev_priv->hotplug.event_bits;
904 dev_priv->hotplug.event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200905 list_for_each_entry(connector, &mode_config->connector_list, head) {
906 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000907 if (!intel_connector->encoder)
908 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200909 intel_encoder = intel_connector->encoder;
910 if (intel_encoder->hpd_pin > HPD_NONE &&
Jani Nikula5fcece82015-05-27 15:03:42 +0300911 dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_MARK_DISABLED &&
Egbert Eichcd569ae2013-04-16 13:36:57 +0200912 connector->polled == DRM_CONNECTOR_POLL_HPD) {
913 DRM_INFO("HPD interrupt storm detected on connector %s: "
914 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300915 connector->name);
Jani Nikula5fcece82015-05-27 15:03:42 +0300916 dev_priv->hotplug.stats[intel_encoder->hpd_pin].state = HPD_DISABLED;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200917 connector->polled = DRM_CONNECTOR_POLL_CONNECT
918 | DRM_CONNECTOR_POLL_DISCONNECT;
919 hpd_disabled = true;
920 }
Egbert Eich142e2392013-04-11 15:57:57 +0200921 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
922 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300923 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200924 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200925 }
926 /* if there were no outputs to poll, poll was disabled,
927 * therefore make sure it's enabled when disabling HPD on
928 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200929 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200930 drm_kms_helper_poll_enable(dev);
Jani Nikula5fcece82015-05-27 15:03:42 +0300931 mod_delayed_work(system_wq, &dev_priv->hotplug.reenable_work,
Imre Deak63237512014-08-18 15:37:02 +0300932 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200933 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200934
Daniel Vetter4cb21832014-09-15 14:55:26 +0200935 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200936
Egbert Eich321a1b32013-04-11 16:00:26 +0200937 list_for_each_entry(connector, &mode_config->connector_list, head) {
938 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000939 if (!intel_connector->encoder)
940 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200941 intel_encoder = intel_connector->encoder;
942 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
943 if (intel_encoder->hot_plug)
944 intel_encoder->hot_plug(intel_encoder);
945 if (intel_hpd_irq_event(dev, connector))
946 changed = true;
947 }
948 }
Keith Packard40ee3382011-07-28 15:31:19 -0700949 mutex_unlock(&mode_config->mutex);
950
Egbert Eich321a1b32013-04-11 16:00:26 +0200951 if (changed)
952 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700953}
954
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200955static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800956{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300957 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000958 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200959 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200960
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200961 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800962
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200963 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
964
Daniel Vetter20e4d402012-08-08 23:35:39 +0200965 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200966
Jesse Barnes7648fa92010-05-20 14:28:11 -0700967 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000968 busy_up = I915_READ(RCPREVBSYTUPAVG);
969 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970 max_avg = I915_READ(RCBMAXAVG);
971 min_avg = I915_READ(RCBMINAVG);
972
973 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200975 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
976 new_delay = dev_priv->ips.cur_delay - 1;
977 if (new_delay < dev_priv->ips.max_delay)
978 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000979 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200980 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
981 new_delay = dev_priv->ips.cur_delay + 1;
982 if (new_delay > dev_priv->ips.min_delay)
983 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800984 }
985
Jesse Barnes7648fa92010-05-20 14:28:11 -0700986 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200987 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800988
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200989 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200990
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991 return;
992}
993
Chris Wilson74cdb332015-04-07 16:21:05 +0100994static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100995{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100996 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000997 return;
998
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000999 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001000
Chris Wilson549f7362010-10-19 11:19:32 +01001001 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001002}
1003
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001004static void vlv_c0_read(struct drm_i915_private *dev_priv,
1005 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001006{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1008 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1009 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001010}
1011
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1013 const struct intel_rps_ei *old,
1014 const struct intel_rps_ei *now,
1015 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001016{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001017 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001018
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001019 if (old->cz_clock == 0)
1020 return false;
Deepak S31685c22014-07-03 17:33:01 -04001021
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001022 time = now->cz_clock - old->cz_clock;
1023 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001024
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001025 /* Workload can be split between render + media, e.g. SwapBuffers
1026 * being blitted in X after being rendered in mesa. To account for
1027 * this we need to combine both engines into our activity counter.
1028 */
1029 c0 = now->render_c0 - old->render_c0;
1030 c0 += now->media_c0 - old->media_c0;
1031 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001032
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001033 return c0 >= time;
1034}
Deepak S31685c22014-07-03 17:33:01 -04001035
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001036void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1037{
1038 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1039 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040}
1041
1042static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1043{
1044 struct intel_rps_ei now;
1045 u32 events = 0;
1046
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001047 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048 return 0;
1049
1050 vlv_c0_read(dev_priv, &now);
1051 if (now.cz_clock == 0)
1052 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001053
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001054 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1055 if (!vlv_c0_above(dev_priv,
1056 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001057 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001058 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1059 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001060 }
1061
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1063 if (vlv_c0_above(dev_priv,
1064 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001065 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 events |= GEN6_PM_RP_UP_THRESHOLD;
1067 dev_priv->rps.up_ei = now;
1068 }
1069
1070 return events;
Deepak S31685c22014-07-03 17:33:01 -04001071}
1072
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001073static bool any_waiters(struct drm_i915_private *dev_priv)
1074{
1075 struct intel_engine_cs *ring;
1076 int i;
1077
1078 for_each_ring(ring, dev_priv, i)
1079 if (ring->irq_refcount)
1080 return true;
1081
1082 return false;
1083}
1084
Ben Widawsky4912d042011-04-25 11:25:20 -07001085static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001086{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001087 struct drm_i915_private *dev_priv =
1088 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001089 bool client_boost;
1090 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001091 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001092
Daniel Vetter59cdb632013-07-04 23:35:28 +02001093 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001094 /* Speed up work cancelation during disabling rps interrupts. */
1095 if (!dev_priv->rps.interrupts_enabled) {
1096 spin_unlock_irq(&dev_priv->irq_lock);
1097 return;
1098 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001099 pm_iir = dev_priv->rps.pm_iir;
1100 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001101 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1102 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001103 client_boost = dev_priv->rps.client_boost;
1104 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001105 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001106
Paulo Zanoni60611c12013-08-15 11:50:01 -03001107 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301108 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001109
Chris Wilson8d3afd72015-05-21 21:01:47 +01001110 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001111 return;
1112
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001113 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001114
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001115 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1116
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001117 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001118 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001119 min = dev_priv->rps.min_freq_softlimit;
1120 max = dev_priv->rps.max_freq_softlimit;
1121
1122 if (client_boost) {
1123 new_delay = dev_priv->rps.max_freq_softlimit;
1124 adj = 0;
1125 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001126 if (adj > 0)
1127 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001128 else /* CHV needs even encode values */
1129 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001130 /*
1131 * For better performance, jump directly
1132 * to RPe if we're below it.
1133 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001134 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001135 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001136 adj = 0;
1137 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001138 } else if (any_waiters(dev_priv)) {
1139 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001140 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001141 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1142 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001143 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001144 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001145 adj = 0;
1146 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1147 if (adj < 0)
1148 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001149 else /* CHV needs even encode values */
1150 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001152 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001153 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Chris Wilsonedcf2842015-04-07 16:20:29 +01001155 dev_priv->rps.last_adj = adj;
1156
Ben Widawsky79249632012-09-07 19:43:42 -07001157 /* sysfs frequency interfaces may have snuck in while servicing the
1158 * interrupt
1159 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001161 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301162
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001163 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001164
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001165 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001166}
1167
Ben Widawskye3689192012-05-25 16:56:22 -07001168
1169/**
1170 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1171 * occurred.
1172 * @work: workqueue struct
1173 *
1174 * Doesn't actually do anything except notify userspace. As a consequence of
1175 * this event, userspace should try to remap the bad rows since statistically
1176 * it is likely the same row is more likely to go bad again.
1177 */
1178static void ivybridge_parity_work(struct work_struct *work)
1179{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001180 struct drm_i915_private *dev_priv =
1181 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001182 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001183 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001184 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001185 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001186
1187 /* We must turn off DOP level clock gating to access the L3 registers.
1188 * In order to prevent a get/put style interface, acquire struct mutex
1189 * any time we access those registers.
1190 */
1191 mutex_lock(&dev_priv->dev->struct_mutex);
1192
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 /* If we've screwed up tracking, just let the interrupt fire again */
1194 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1195 goto out;
1196
Ben Widawskye3689192012-05-25 16:56:22 -07001197 misccpctl = I915_READ(GEN7_MISCCPCTL);
1198 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1199 POSTING_READ(GEN7_MISCCPCTL);
1200
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001201 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1202 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001203
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001204 slice--;
1205 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1206 break;
1207
1208 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1209
1210 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1211
1212 error_status = I915_READ(reg);
1213 row = GEN7_PARITY_ERROR_ROW(error_status);
1214 bank = GEN7_PARITY_ERROR_BANK(error_status);
1215 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1216
1217 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1218 POSTING_READ(reg);
1219
1220 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1221 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1222 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1223 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1224 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1225 parity_event[5] = NULL;
1226
Dave Airlie5bdebb12013-10-11 14:07:25 +10001227 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228 KOBJ_CHANGE, parity_event);
1229
1230 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1231 slice, row, bank, subbank);
1232
1233 kfree(parity_event[4]);
1234 kfree(parity_event[3]);
1235 kfree(parity_event[2]);
1236 kfree(parity_event[1]);
1237 }
Ben Widawskye3689192012-05-25 16:56:22 -07001238
1239 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1240
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001241out:
1242 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001243 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001244 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001245 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001246
1247 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001248}
1249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001251{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001252 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001253
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001254 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001255 return;
1256
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001257 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001258 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001259 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001260
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001261 iir &= GT_PARITY_ERROR(dev);
1262 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1263 dev_priv->l3_parity.which_slice |= 1 << 1;
1264
1265 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1266 dev_priv->l3_parity.which_slice |= 1 << 0;
1267
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001268 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001269}
1270
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001271static void ilk_gt_irq_handler(struct drm_device *dev,
1272 struct drm_i915_private *dev_priv,
1273 u32 gt_iir)
1274{
1275 if (gt_iir &
1276 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001277 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001278 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001279 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001280}
1281
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001282static void snb_gt_irq_handler(struct drm_device *dev,
1283 struct drm_i915_private *dev_priv,
1284 u32 gt_iir)
1285{
1286
Ben Widawskycc609d52013-05-28 19:22:29 -07001287 if (gt_iir &
1288 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001289 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001290 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001291 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001292 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001293 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001294
Ben Widawskycc609d52013-05-28 19:22:29 -07001295 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1296 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001297 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1298 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001299
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001300 if (gt_iir & GT_PARITY_ERROR(dev))
1301 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001302}
1303
Chris Wilson74cdb332015-04-07 16:21:05 +01001304static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001305 u32 master_ctl)
1306{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001307 irqreturn_t ret = IRQ_NONE;
1308
1309 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001310 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001311 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001312 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001313 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001314
Chris Wilson74cdb332015-04-07 16:21:05 +01001315 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1316 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1317 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1318 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001319
Chris Wilson74cdb332015-04-07 16:21:05 +01001320 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1321 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1322 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1323 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001324 } else
1325 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1326 }
1327
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001328 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001329 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001330 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001331 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001333
Chris Wilson74cdb332015-04-07 16:21:05 +01001334 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1335 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1336 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1337 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001338
Chris Wilson74cdb332015-04-07 16:21:05 +01001339 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1340 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1341 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1342 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001343 } else
1344 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1345 }
1346
Chris Wilson74cdb332015-04-07 16:21:05 +01001347 if (master_ctl & GEN8_GT_VECS_IRQ) {
1348 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1349 if (tmp) {
1350 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1351 ret = IRQ_HANDLED;
1352
1353 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1354 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1355 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1356 notify_ring(&dev_priv->ring[VECS]);
1357 } else
1358 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1359 }
1360
Ben Widawsky09610212014-05-15 20:58:08 +03001361 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001362 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001363 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001364 I915_WRITE_FW(GEN8_GT_IIR(2),
1365 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001366 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001367 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001368 } else
1369 DRM_ERROR("The master control interrupt lied (PM)!\n");
1370 }
1371
Ben Widawskyabd58f02013-11-02 21:07:09 -07001372 return ret;
1373}
1374
Egbert Eichb543fb02013-04-16 13:36:54 +02001375#define HPD_STORM_DETECT_PERIOD 1000
1376#define HPD_STORM_THRESHOLD 5
1377
Jani Nikula676574d2015-05-28 15:43:53 +03001378static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001379{
1380 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001381 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001382 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001383 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001384 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001385 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001386 return val & PORTD_HOTPLUG_LONG_DETECT;
1387 default:
1388 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001389 }
1390}
1391
Jani Nikula676574d2015-05-28 15:43:53 +03001392static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001393{
1394 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001395 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001396 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001397 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001398 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001399 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001400 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1401 default:
1402 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001403 }
1404}
1405
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001406static enum port get_port_from_pin(enum hpd_pin pin)
Dave Airlie13cf5502014-06-18 11:29:35 +10001407{
1408 switch (pin) {
1409 case HPD_PORT_B:
1410 return PORT_B;
1411 case HPD_PORT_C:
1412 return PORT_C;
1413 case HPD_PORT_D:
1414 return PORT_D;
1415 default:
1416 return PORT_A; /* no hpd */
1417 }
1418}
1419
Jani Nikula676574d2015-05-28 15:43:53 +03001420/* Get a bit mask of pins that have triggered, and which ones may be long. */
1421static void pch_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1422 u32 hotplug_trigger, u32 dig_hotplug_reg, const u32 hpd[HPD_NUM_PINS])
1423{
1424 int i;
1425
1426 *pin_mask = 0;
1427 *long_mask = 0;
1428
1429 if (!hotplug_trigger)
1430 return;
1431
1432 for_each_hpd_pin(i) {
1433 if (hpd[i] & hotplug_trigger) {
1434 *pin_mask |= BIT(i);
1435
1436 if (pch_port_hotplug_long_detect(get_port_from_pin(i), dig_hotplug_reg))
1437 *long_mask |= BIT(i);
1438 }
1439 }
1440
1441 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1442 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1443
1444}
1445
1446/* Get a bit mask of pins that have triggered, and which ones may be long. */
1447static void i9xx_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1448 u32 hotplug_trigger, const u32 hpd[HPD_NUM_PINS])
1449{
1450 int i;
1451
1452 *pin_mask = 0;
1453 *long_mask = 0;
1454
1455 if (!hotplug_trigger)
1456 return;
1457
1458 for_each_hpd_pin(i) {
1459 if (hpd[i] & hotplug_trigger) {
1460 *pin_mask |= BIT(i);
1461
1462 if (i9xx_port_hotplug_long_detect(get_port_from_pin(i), hotplug_trigger))
1463 *long_mask |= BIT(i);
1464 }
1465 }
1466
1467 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, pins 0x%08x\n",
1468 hotplug_trigger, *pin_mask);
1469}
1470
1471/**
1472 * intel_hpd_irq_handler - main hotplug irq handler
1473 * @dev: drm device
1474 * @pin_mask: a mask of hpd pins that have triggered the irq
1475 * @long_mask: a mask of hpd pins that may be long hpd pulses
1476 *
1477 * This is the main hotplug irq handler for all platforms. The platform specific
1478 * irq handlers call the platform specific hotplug irq handlers, which read and
1479 * decode the appropriate registers into bitmasks about hpd pins that have
1480 * triggered (@pin_mask), and which of those pins may be long pulses
1481 * (@long_mask). The @long_mask is ignored if the port corresponding to the pin
1482 * is not a digital port.
1483 *
1484 * Here, we do hotplug irq storm detection and mitigation, and pass further
1485 * processing to appropriate bottom halves.
1486 */
Ville Syrjälä8fc3b422015-05-11 20:49:09 +03001487static void intel_hpd_irq_handler(struct drm_device *dev,
Jani Nikula676574d2015-05-28 15:43:53 +03001488 u32 pin_mask, u32 long_mask)
Egbert Eichb543fb02013-04-16 13:36:54 +02001489{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001490 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001491 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001492 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001493 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001494 bool queue_dig = false, queue_hp = false;
Jani Nikulac8727232015-05-28 15:43:52 +03001495 bool is_dig_port;
Egbert Eichb543fb02013-04-16 13:36:54 +02001496
Jani Nikula676574d2015-05-28 15:43:53 +03001497 if (!pin_mask)
Daniel Vetter91d131d2013-06-27 17:52:14 +02001498 return;
1499
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001500 spin_lock(&dev_priv->irq_lock);
Jani Nikulac91711f2015-05-28 15:43:48 +03001501 for_each_hpd_pin(i) {
Jani Nikula676574d2015-05-28 15:43:53 +03001502 if (!(BIT(i) & pin_mask))
Dave Airlie13cf5502014-06-18 11:29:35 +10001503 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001504
Dave Airlie13cf5502014-06-18 11:29:35 +10001505 port = get_port_from_pin(i);
Jani Nikulac8727232015-05-28 15:43:52 +03001506 is_dig_port = port && dev_priv->hotplug.irq_port[port];
1507
1508 if (is_dig_port) {
Jani Nikula676574d2015-05-28 15:43:53 +03001509 bool long_hpd = long_mask & BIT(i);
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001510
1511 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", port_name(port),
1512 long_hpd ? "long" : "short");
1513 /*
1514 * For long HPD pulses we want to have the digital queue happen,
1515 * but we still want HPD storm detection to function.
1516 */
Jani Nikula9ace0432015-05-28 15:43:51 +03001517 queue_dig = true;
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001518 if (long_hpd) {
1519 dev_priv->hotplug.long_port_mask |= (1 << port);
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001520 } else {
1521 /* for short HPD just trigger the digital queue */
1522 dev_priv->hotplug.short_port_mask |= (1 << port);
Jani Nikula9ace0432015-05-28 15:43:51 +03001523 continue;
Jani Nikulaab68d5b2015-05-28 15:43:50 +03001524 }
Dave Airlie13cf5502014-06-18 11:29:35 +10001525 }
Jani Nikula641a9692015-05-28 15:43:49 +03001526
1527 if (dev_priv->hotplug.stats[i].state == HPD_DISABLED) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001528 /*
1529 * On GMCH platforms the interrupt mask bits only
1530 * prevent irq generation, not the setting of the
1531 * hotplug bits itself. So only WARN about unexpected
1532 * interrupts on saner platforms.
1533 */
1534 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
Jani Nikula676574d2015-05-28 15:43:53 +03001535 "Received HPD interrupt on pin %d although disabled\n", i);
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001536 continue;
1537 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001538
Jani Nikula641a9692015-05-28 15:43:49 +03001539 if (dev_priv->hotplug.stats[i].state != HPD_ENABLED)
Egbert Eichb543fb02013-04-16 13:36:54 +02001540 continue;
1541
Jani Nikulac8727232015-05-28 15:43:52 +03001542 if (!is_dig_port) {
Jani Nikula676574d2015-05-28 15:43:53 +03001543 dev_priv->hotplug.event_bits |= BIT(i);
Dave Airlie13cf5502014-06-18 11:29:35 +10001544 queue_hp = true;
1545 }
1546
Jani Nikula5fcece82015-05-27 15:03:42 +03001547 if (!time_in_range(jiffies, dev_priv->hotplug.stats[i].last_jiffies,
1548 dev_priv->hotplug.stats[i].last_jiffies
Egbert Eichb543fb02013-04-16 13:36:54 +02001549 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
Jani Nikula5fcece82015-05-27 15:03:42 +03001550 dev_priv->hotplug.stats[i].last_jiffies = jiffies;
1551 dev_priv->hotplug.stats[i].count = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001552 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Jani Nikula5fcece82015-05-27 15:03:42 +03001553 } else if (dev_priv->hotplug.stats[i].count > HPD_STORM_THRESHOLD) {
1554 dev_priv->hotplug.stats[i].state = HPD_MARK_DISABLED;
Jani Nikula676574d2015-05-28 15:43:53 +03001555 dev_priv->hotplug.event_bits &= ~BIT(i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001556 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001557 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001558 } else {
Jani Nikula5fcece82015-05-27 15:03:42 +03001559 dev_priv->hotplug.stats[i].count++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001560 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
Jani Nikula5fcece82015-05-27 15:03:42 +03001561 dev_priv->hotplug.stats[i].count);
Egbert Eichb543fb02013-04-16 13:36:54 +02001562 }
1563 }
1564
Daniel Vetter10a504d2013-06-27 17:52:12 +02001565 if (storm_detected)
1566 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001567 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001568
Daniel Vetter645416f2013-09-02 16:22:25 +02001569 /*
1570 * Our hotplug handler can grab modeset locks (by calling down into the
1571 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1572 * queue for otherwise the flush_work in the pageflip code will
1573 * deadlock.
1574 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001575 if (queue_dig)
Jani Nikula5fcece82015-05-27 15:03:42 +03001576 queue_work(dev_priv->hotplug.dp_wq, &dev_priv->hotplug.dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001577 if (queue_hp)
Jani Nikula5fcece82015-05-27 15:03:42 +03001578 schedule_work(&dev_priv->hotplug.hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001579}
1580
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001581static void gmbus_irq_handler(struct drm_device *dev)
1582{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001584
Daniel Vetter28c70f12012-12-01 13:53:45 +01001585 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001586}
1587
Daniel Vetterce99c252012-12-01 13:53:47 +01001588static void dp_aux_irq_handler(struct drm_device *dev)
1589{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001590 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001591
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001592 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001593}
1594
Shuang He8bf1e9f2013-10-15 18:55:27 +01001595#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001596static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1597 uint32_t crc0, uint32_t crc1,
1598 uint32_t crc2, uint32_t crc3,
1599 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001600{
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1603 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001604 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001605
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001606 spin_lock(&pipe_crc->lock);
1607
Damien Lespiau0c912c72013-10-15 18:55:37 +01001608 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001609 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001610 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001611 return;
1612 }
1613
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001614 head = pipe_crc->head;
1615 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001616
1617 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001618 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001619 DRM_ERROR("CRC buffer overflowing\n");
1620 return;
1621 }
1622
1623 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001624
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001625 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001626 entry->crc[0] = crc0;
1627 entry->crc[1] = crc1;
1628 entry->crc[2] = crc2;
1629 entry->crc[3] = crc3;
1630 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001631
1632 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001633 pipe_crc->head = head;
1634
1635 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001636
1637 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001638}
Daniel Vetter277de952013-10-18 16:37:07 +02001639#else
1640static inline void
1641display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1642 uint32_t crc0, uint32_t crc1,
1643 uint32_t crc2, uint32_t crc3,
1644 uint32_t crc4) {}
1645#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001646
Daniel Vetter277de952013-10-18 16:37:07 +02001647
1648static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001649{
1650 struct drm_i915_private *dev_priv = dev->dev_private;
1651
Daniel Vetter277de952013-10-18 16:37:07 +02001652 display_pipe_crc_irq_handler(dev, pipe,
1653 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1654 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001655}
1656
Daniel Vetter277de952013-10-18 16:37:07 +02001657static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001658{
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660
Daniel Vetter277de952013-10-18 16:37:07 +02001661 display_pipe_crc_irq_handler(dev, pipe,
1662 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1663 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1664 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1665 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1666 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001667}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001668
Daniel Vetter277de952013-10-18 16:37:07 +02001669static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001670{
1671 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001672 uint32_t res1, res2;
1673
1674 if (INTEL_INFO(dev)->gen >= 3)
1675 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1676 else
1677 res1 = 0;
1678
1679 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1680 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1681 else
1682 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001683
Daniel Vetter277de952013-10-18 16:37:07 +02001684 display_pipe_crc_irq_handler(dev, pipe,
1685 I915_READ(PIPE_CRC_RES_RED(pipe)),
1686 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1687 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1688 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001689}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001690
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001691/* The RPS events need forcewake, so we add them to a work queue and mask their
1692 * IMR bits until the work is done. Other interrupts can be processed without
1693 * the work queue. */
1694static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001695{
Deepak Sa6706b42014-03-15 20:23:22 +05301696 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001697 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001698 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001699 if (dev_priv->rps.interrupts_enabled) {
1700 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1701 queue_work(dev_priv->wq, &dev_priv->rps.work);
1702 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001703 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001704 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001705
Imre Deakc9a9a262014-11-05 20:48:37 +02001706 if (INTEL_INFO(dev_priv)->gen >= 8)
1707 return;
1708
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001709 if (HAS_VEBOX(dev_priv->dev)) {
1710 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001711 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001712
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001713 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1714 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001715 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001716}
1717
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001718static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1719{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001720 if (!drm_handle_vblank(dev, pipe))
1721 return false;
1722
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001723 return true;
1724}
1725
Imre Deakc1874ed2014-02-04 21:35:46 +02001726static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1727{
1728 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001729 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001730 int pipe;
1731
Imre Deak58ead0d2014-02-04 21:35:47 +02001732 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001733 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001734 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001735 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001736
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001737 /*
1738 * PIPESTAT bits get signalled even when the interrupt is
1739 * disabled with the mask bits, and some of the status bits do
1740 * not generate interrupts at all (like the underrun bit). Hence
1741 * we need to be careful that we only handle what we want to
1742 * handle.
1743 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001744
1745 /* fifo underruns are filterered in the underrun handler. */
1746 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001747
1748 switch (pipe) {
1749 case PIPE_A:
1750 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1751 break;
1752 case PIPE_B:
1753 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1754 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001755 case PIPE_C:
1756 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1757 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001758 }
1759 if (iir & iir_bit)
1760 mask |= dev_priv->pipestat_irq_mask[pipe];
1761
1762 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001763 continue;
1764
1765 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001766 mask |= PIPESTAT_INT_ENABLE_MASK;
1767 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001768
1769 /*
1770 * Clear the PIPE*STAT regs before the IIR
1771 */
Imre Deak91d181d2014-02-10 18:42:49 +02001772 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1773 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001774 I915_WRITE(reg, pipe_stats[pipe]);
1775 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001776 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001777
Damien Lespiau055e3932014-08-18 13:49:10 +01001778 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001779 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1780 intel_pipe_handle_vblank(dev, pipe))
1781 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001782
Imre Deak579a9b02014-02-04 21:35:48 +02001783 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001784 intel_prepare_page_flip(dev, pipe);
1785 intel_finish_page_flip(dev, pipe);
1786 }
1787
1788 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1789 i9xx_pipe_crc_irq_handler(dev, pipe);
1790
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001791 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1792 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001793 }
1794
1795 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1796 gmbus_irq_handler(dev);
1797}
1798
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001799static void i9xx_hpd_irq_handler(struct drm_device *dev)
1800{
1801 struct drm_i915_private *dev_priv = dev->dev_private;
1802 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Jani Nikula676574d2015-05-28 15:43:53 +03001803 u32 pin_mask, long_mask;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001804
Jani Nikula0d2e4292015-05-27 15:03:39 +03001805 if (!hotplug_status)
1806 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001807
Jani Nikula0d2e4292015-05-27 15:03:39 +03001808 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1809 /*
1810 * Make sure hotplug status is cleared before we clear IIR, or else we
1811 * may miss hotplug events.
1812 */
1813 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001814
Jani Nikula0d2e4292015-05-27 15:03:39 +03001815 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1816 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001817
Jani Nikula676574d2015-05-28 15:43:53 +03001818 i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_g4x);
1819 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Jani Nikula369712e2015-05-27 15:03:40 +03001820
1821 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1822 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001823 } else {
1824 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001825
Jani Nikula676574d2015-05-28 15:43:53 +03001826 i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_i915);
1827 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001828 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001829}
1830
Daniel Vetterff1f5252012-10-02 15:10:55 +02001831static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001832{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001833 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001834 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001835 u32 iir, gt_iir, pm_iir;
1836 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001837
Imre Deak2dd2a882015-02-24 11:14:30 +02001838 if (!intel_irqs_enabled(dev_priv))
1839 return IRQ_NONE;
1840
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001841 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001842 /* Find, clear, then process each source of interrupt */
1843
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001844 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001845 if (gt_iir)
1846 I915_WRITE(GTIIR, gt_iir);
1847
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001848 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001849 if (pm_iir)
1850 I915_WRITE(GEN6_PMIIR, pm_iir);
1851
1852 iir = I915_READ(VLV_IIR);
1853 if (iir) {
1854 /* Consume port before clearing IIR or we'll miss events */
1855 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1856 i9xx_hpd_irq_handler(dev);
1857 I915_WRITE(VLV_IIR, iir);
1858 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001859
1860 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1861 goto out;
1862
1863 ret = IRQ_HANDLED;
1864
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001865 if (gt_iir)
1866 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001867 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001868 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001869 /* Call regardless, as some status bits might not be
1870 * signalled in iir */
1871 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001872 }
1873
1874out:
1875 return ret;
1876}
1877
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001878static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1879{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001880 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001881 struct drm_i915_private *dev_priv = dev->dev_private;
1882 u32 master_ctl, iir;
1883 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001884
Imre Deak2dd2a882015-02-24 11:14:30 +02001885 if (!intel_irqs_enabled(dev_priv))
1886 return IRQ_NONE;
1887
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001888 for (;;) {
1889 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1890 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001891
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001892 if (master_ctl == 0 && iir == 0)
1893 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001894
Oscar Mateo27b6c122014-06-16 16:11:00 +01001895 ret = IRQ_HANDLED;
1896
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001897 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001898
Oscar Mateo27b6c122014-06-16 16:11:00 +01001899 /* Find, clear, then process each source of interrupt */
1900
1901 if (iir) {
1902 /* Consume port before clearing IIR or we'll miss events */
1903 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1904 i9xx_hpd_irq_handler(dev);
1905 I915_WRITE(VLV_IIR, iir);
1906 }
1907
Chris Wilson74cdb332015-04-07 16:21:05 +01001908 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001909
Oscar Mateo27b6c122014-06-16 16:11:00 +01001910 /* Call regardless, as some status bits might not be
1911 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001912 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001913
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001914 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1915 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001916 }
1917
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001918 return ret;
1919}
1920
Adam Jackson23e81d62012-06-06 15:45:44 -04001921static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001922{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001923 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001924 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001925 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001926 u32 dig_hotplug_reg;
Jani Nikula676574d2015-05-28 15:43:53 +03001927 u32 pin_mask, long_mask;
Jesse Barnes776ad802011-01-04 15:09:39 -08001928
Dave Airlie13cf5502014-06-18 11:29:35 +10001929 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1930 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1931
Jani Nikula676574d2015-05-28 15:43:53 +03001932 pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1933 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001934
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001935 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1936 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1937 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001938 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001939 port_name(port));
1940 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001941
Daniel Vetterce99c252012-12-01 13:53:47 +01001942 if (pch_iir & SDE_AUX_MASK)
1943 dp_aux_irq_handler(dev);
1944
Jesse Barnes776ad802011-01-04 15:09:39 -08001945 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001946 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001947
1948 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1949 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1950
1951 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1952 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1953
1954 if (pch_iir & SDE_POISON)
1955 DRM_ERROR("PCH poison interrupt\n");
1956
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001957 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001958 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001959 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1960 pipe_name(pipe),
1961 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001962
1963 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1964 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1965
1966 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1967 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1968
Jesse Barnes776ad802011-01-04 15:09:39 -08001969 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001970 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001971
1972 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001973 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001974}
1975
1976static void ivb_err_int_handler(struct drm_device *dev)
1977{
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001980 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001981
Paulo Zanonide032bf2013-04-12 17:57:58 -03001982 if (err_int & ERR_INT_POISON)
1983 DRM_ERROR("Poison interrupt\n");
1984
Damien Lespiau055e3932014-08-18 13:49:10 +01001985 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001986 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1987 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001988
Daniel Vetter5a69b892013-10-16 22:55:52 +02001989 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1990 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001991 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001992 else
Daniel Vetter277de952013-10-18 16:37:07 +02001993 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001994 }
1995 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001996
Paulo Zanoni86642812013-04-12 17:57:57 -03001997 I915_WRITE(GEN7_ERR_INT, err_int);
1998}
1999
2000static void cpt_serr_int_handler(struct drm_device *dev)
2001{
2002 struct drm_i915_private *dev_priv = dev->dev_private;
2003 u32 serr_int = I915_READ(SERR_INT);
2004
Paulo Zanonide032bf2013-04-12 17:57:58 -03002005 if (serr_int & SERR_INT_POISON)
2006 DRM_ERROR("PCH poison interrupt\n");
2007
Paulo Zanoni86642812013-04-12 17:57:57 -03002008 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002009 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002010
2011 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002012 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002013
2014 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002015 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002016
2017 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002018}
2019
Adam Jackson23e81d62012-06-06 15:45:44 -04002020static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2021{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002022 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002023 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002024 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002025 u32 dig_hotplug_reg;
Jani Nikula676574d2015-05-28 15:43:53 +03002026 u32 pin_mask, long_mask;
Adam Jackson23e81d62012-06-06 15:45:44 -04002027
Dave Airlie13cf5502014-06-18 11:29:35 +10002028 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2029 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2030
Jani Nikula676574d2015-05-28 15:43:53 +03002031 pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2032 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002033
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002034 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2035 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2036 SDE_AUDIO_POWER_SHIFT_CPT);
2037 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2038 port_name(port));
2039 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002040
2041 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002042 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002043
2044 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002045 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002046
2047 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2048 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2049
2050 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2051 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2052
2053 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002054 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002055 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2056 pipe_name(pipe),
2057 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002058
2059 if (pch_iir & SDE_ERROR_CPT)
2060 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002061}
2062
Paulo Zanonic008bc62013-07-12 16:35:10 -03002063static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2064{
2065 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002066 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002067
2068 if (de_iir & DE_AUX_CHANNEL_A)
2069 dp_aux_irq_handler(dev);
2070
2071 if (de_iir & DE_GSE)
2072 intel_opregion_asle_intr(dev);
2073
Paulo Zanonic008bc62013-07-12 16:35:10 -03002074 if (de_iir & DE_POISON)
2075 DRM_ERROR("Poison interrupt\n");
2076
Damien Lespiau055e3932014-08-18 13:49:10 +01002077 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002078 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2079 intel_pipe_handle_vblank(dev, pipe))
2080 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002081
Daniel Vetter40da17c22013-10-21 18:04:36 +02002082 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002083 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002084
Daniel Vetter40da17c22013-10-21 18:04:36 +02002085 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2086 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002087
Daniel Vetter40da17c22013-10-21 18:04:36 +02002088 /* plane/pipes map 1:1 on ilk+ */
2089 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2090 intel_prepare_page_flip(dev, pipe);
2091 intel_finish_page_flip_plane(dev, pipe);
2092 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002093 }
2094
2095 /* check event from PCH */
2096 if (de_iir & DE_PCH_EVENT) {
2097 u32 pch_iir = I915_READ(SDEIIR);
2098
2099 if (HAS_PCH_CPT(dev))
2100 cpt_irq_handler(dev, pch_iir);
2101 else
2102 ibx_irq_handler(dev, pch_iir);
2103
2104 /* should clear PCH hotplug event before clear CPU irq */
2105 I915_WRITE(SDEIIR, pch_iir);
2106 }
2107
2108 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2109 ironlake_rps_change_irq_handler(dev);
2110}
2111
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002112static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2113{
2114 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002115 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002116
2117 if (de_iir & DE_ERR_INT_IVB)
2118 ivb_err_int_handler(dev);
2119
2120 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2121 dp_aux_irq_handler(dev);
2122
2123 if (de_iir & DE_GSE_IVB)
2124 intel_opregion_asle_intr(dev);
2125
Damien Lespiau055e3932014-08-18 13:49:10 +01002126 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002127 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2128 intel_pipe_handle_vblank(dev, pipe))
2129 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002130
2131 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002132 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2133 intel_prepare_page_flip(dev, pipe);
2134 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002135 }
2136 }
2137
2138 /* check event from PCH */
2139 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2140 u32 pch_iir = I915_READ(SDEIIR);
2141
2142 cpt_irq_handler(dev, pch_iir);
2143
2144 /* clear PCH hotplug event before clear CPU irq */
2145 I915_WRITE(SDEIIR, pch_iir);
2146 }
2147}
2148
Oscar Mateo72c90f62014-06-16 16:10:57 +01002149/*
2150 * To handle irqs with the minimum potential races with fresh interrupts, we:
2151 * 1 - Disable Master Interrupt Control.
2152 * 2 - Find the source(s) of the interrupt.
2153 * 3 - Clear the Interrupt Identity bits (IIR).
2154 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2155 * 5 - Re-enable Master Interrupt Control.
2156 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002157static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002158{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002159 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002160 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002161 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002162 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002163
Imre Deak2dd2a882015-02-24 11:14:30 +02002164 if (!intel_irqs_enabled(dev_priv))
2165 return IRQ_NONE;
2166
Paulo Zanoni86642812013-04-12 17:57:57 -03002167 /* We get interrupts on unclaimed registers, so check for this before we
2168 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002169 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002170
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002171 /* disable master interrupt before clearing iir */
2172 de_ier = I915_READ(DEIER);
2173 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002174 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002175
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002176 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2177 * interrupts will will be stored on its back queue, and then we'll be
2178 * able to process them after we restore SDEIER (as soon as we restore
2179 * it, we'll get an interrupt if SDEIIR still has something to process
2180 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002181 if (!HAS_PCH_NOP(dev)) {
2182 sde_ier = I915_READ(SDEIER);
2183 I915_WRITE(SDEIER, 0);
2184 POSTING_READ(SDEIER);
2185 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002186
Oscar Mateo72c90f62014-06-16 16:10:57 +01002187 /* Find, clear, then process each source of interrupt */
2188
Chris Wilson0e434062012-05-09 21:45:44 +01002189 gt_iir = I915_READ(GTIIR);
2190 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002191 I915_WRITE(GTIIR, gt_iir);
2192 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002193 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002194 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002195 else
2196 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002197 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002198
2199 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002200 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002201 I915_WRITE(DEIIR, de_iir);
2202 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002203 if (INTEL_INFO(dev)->gen >= 7)
2204 ivb_display_irq_handler(dev, de_iir);
2205 else
2206 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002207 }
2208
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002209 if (INTEL_INFO(dev)->gen >= 6) {
2210 u32 pm_iir = I915_READ(GEN6_PMIIR);
2211 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002212 I915_WRITE(GEN6_PMIIR, pm_iir);
2213 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002214 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002215 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002216 }
2217
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002218 I915_WRITE(DEIER, de_ier);
2219 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002220 if (!HAS_PCH_NOP(dev)) {
2221 I915_WRITE(SDEIER, sde_ier);
2222 POSTING_READ(SDEIER);
2223 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002224
2225 return ret;
2226}
2227
Shashank Sharmad04a4922014-08-22 17:40:41 +05302228static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2229{
2230 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03002231 u32 hp_control, hp_trigger;
2232 u32 pin_mask, long_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302233
2234 /* Get the status */
2235 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2236 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2237
2238 /* Hotplug not enabled ? */
2239 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2240 DRM_ERROR("Interrupt when HPD disabled\n");
2241 return;
2242 }
2243
2244 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2245 hp_control & BXT_HOTPLUG_CTL_MASK);
2246
2247 /* Check for HPD storm and schedule bottom half */
Jani Nikula676574d2015-05-28 15:43:53 +03002248 pch_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control, hpd_bxt);
2249 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302250
2251 /*
2252 * FIXME: Save the hot plug status for bottom half before
2253 * clearing the sticky status bits, else the status will be
2254 * lost.
2255 */
2256
2257 /* Clear sticky bits in hpd status */
2258 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2259}
2260
Ben Widawskyabd58f02013-11-02 21:07:09 -07002261static irqreturn_t gen8_irq_handler(int irq, void *arg)
2262{
2263 struct drm_device *dev = arg;
2264 struct drm_i915_private *dev_priv = dev->dev_private;
2265 u32 master_ctl;
2266 irqreturn_t ret = IRQ_NONE;
2267 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002268 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002269 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2270
Imre Deak2dd2a882015-02-24 11:14:30 +02002271 if (!intel_irqs_enabled(dev_priv))
2272 return IRQ_NONE;
2273
Jesse Barnes88e04702014-11-13 17:51:48 +00002274 if (IS_GEN9(dev))
2275 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2276 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002277
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002278 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002279 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2280 if (!master_ctl)
2281 return IRQ_NONE;
2282
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002283 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002284
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002285 /* Find, clear, then process each source of interrupt */
2286
Chris Wilson74cdb332015-04-07 16:21:05 +01002287 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002288
2289 if (master_ctl & GEN8_DE_MISC_IRQ) {
2290 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002291 if (tmp) {
2292 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2293 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002294 if (tmp & GEN8_DE_MISC_GSE)
2295 intel_opregion_asle_intr(dev);
2296 else
2297 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002298 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002299 else
2300 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002301 }
2302
Daniel Vetter6d766f02013-11-07 14:49:55 +01002303 if (master_ctl & GEN8_DE_PORT_IRQ) {
2304 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002305 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302306 bool found = false;
2307
Daniel Vetter6d766f02013-11-07 14:49:55 +01002308 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2309 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002310
Shashank Sharmad04a4922014-08-22 17:40:41 +05302311 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002312 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302313 found = true;
2314 }
2315
2316 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2317 bxt_hpd_handler(dev, tmp);
2318 found = true;
2319 }
2320
Shashank Sharma9e637432014-08-22 17:40:43 +05302321 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2322 gmbus_irq_handler(dev);
2323 found = true;
2324 }
2325
Shashank Sharmad04a4922014-08-22 17:40:41 +05302326 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002327 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002328 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002329 else
2330 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002331 }
2332
Damien Lespiau055e3932014-08-18 13:49:10 +01002333 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002334 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002335
Daniel Vetterc42664c2013-11-07 11:05:40 +01002336 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2337 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002338
Daniel Vetterc42664c2013-11-07 11:05:40 +01002339 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002340 if (pipe_iir) {
2341 ret = IRQ_HANDLED;
2342 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002343
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002344 if (pipe_iir & GEN8_PIPE_VBLANK &&
2345 intel_pipe_handle_vblank(dev, pipe))
2346 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002347
Damien Lespiau770de832014-03-20 20:45:01 +00002348 if (IS_GEN9(dev))
2349 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2350 else
2351 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2352
2353 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002354 intel_prepare_page_flip(dev, pipe);
2355 intel_finish_page_flip_plane(dev, pipe);
2356 }
2357
2358 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2359 hsw_pipe_crc_irq_handler(dev, pipe);
2360
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002361 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2362 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2363 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002364
Damien Lespiau770de832014-03-20 20:45:01 +00002365
2366 if (IS_GEN9(dev))
2367 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2368 else
2369 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2370
2371 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002372 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2373 pipe_name(pipe),
2374 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002375 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002376 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2377 }
2378
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302379 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2380 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002381 /*
2382 * FIXME(BDW): Assume for now that the new interrupt handling
2383 * scheme also closed the SDE interrupt handling race we've seen
2384 * on older pch-split platforms. But this needs testing.
2385 */
2386 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002387 if (pch_iir) {
2388 I915_WRITE(SDEIIR, pch_iir);
2389 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002390 cpt_irq_handler(dev, pch_iir);
2391 } else
2392 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2393
Daniel Vetter92d03a82013-11-07 11:05:43 +01002394 }
2395
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002396 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2397 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002398
2399 return ret;
2400}
2401
Daniel Vetter17e1df02013-09-08 21:57:13 +02002402static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2403 bool reset_completed)
2404{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002405 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002406 int i;
2407
2408 /*
2409 * Notify all waiters for GPU completion events that reset state has
2410 * been changed, and that they need to restart their wait after
2411 * checking for potential errors (and bail out to drop locks if there is
2412 * a gpu reset pending so that i915_error_work_func can acquire them).
2413 */
2414
2415 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2416 for_each_ring(ring, dev_priv, i)
2417 wake_up_all(&ring->irq_queue);
2418
2419 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2420 wake_up_all(&dev_priv->pending_flip_queue);
2421
2422 /*
2423 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2424 * reset state is cleared.
2425 */
2426 if (reset_completed)
2427 wake_up_all(&dev_priv->gpu_error.reset_queue);
2428}
2429
Jesse Barnes8a905232009-07-11 16:48:03 -04002430/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002431 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002432 *
2433 * Fire an error uevent so userspace can see that a hang or error
2434 * was detected.
2435 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002436static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002437{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002438 struct drm_i915_private *dev_priv = to_i915(dev);
2439 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002440 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2441 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2442 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002443 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002444
Dave Airlie5bdebb12013-10-11 14:07:25 +10002445 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002446
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002447 /*
2448 * Note that there's only one work item which does gpu resets, so we
2449 * need not worry about concurrent gpu resets potentially incrementing
2450 * error->reset_counter twice. We only need to take care of another
2451 * racing irq/hangcheck declaring the gpu dead for a second time. A
2452 * quick check for that is good enough: schedule_work ensures the
2453 * correct ordering between hang detection and this work item, and since
2454 * the reset in-progress bit is only ever set by code outside of this
2455 * work we don't need to worry about any other races.
2456 */
2457 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002458 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002459 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002460 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002461
Daniel Vetter17e1df02013-09-08 21:57:13 +02002462 /*
Imre Deakf454c692014-04-23 01:09:04 +03002463 * In most cases it's guaranteed that we get here with an RPM
2464 * reference held, for example because there is a pending GPU
2465 * request that won't finish until the reset is done. This
2466 * isn't the case at least when we get here by doing a
2467 * simulated reset via debugs, so get an RPM reference.
2468 */
2469 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002470
2471 intel_prepare_reset(dev);
2472
Imre Deakf454c692014-04-23 01:09:04 +03002473 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002474 * All state reset _must_ be completed before we update the
2475 * reset counter, for otherwise waiters might miss the reset
2476 * pending state and not properly drop locks, resulting in
2477 * deadlocks with the reset work.
2478 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002479 ret = i915_reset(dev);
2480
Ville Syrjälä75147472014-11-24 18:28:11 +02002481 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002482
Imre Deakf454c692014-04-23 01:09:04 +03002483 intel_runtime_pm_put(dev_priv);
2484
Daniel Vetterf69061b2012-12-06 09:01:42 +01002485 if (ret == 0) {
2486 /*
2487 * After all the gem state is reset, increment the reset
2488 * counter and wake up everyone waiting for the reset to
2489 * complete.
2490 *
2491 * Since unlock operations are a one-sided barrier only,
2492 * we need to insert a barrier here to order any seqno
2493 * updates before
2494 * the counter increment.
2495 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002496 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002497 atomic_inc(&dev_priv->gpu_error.reset_counter);
2498
Dave Airlie5bdebb12013-10-11 14:07:25 +10002499 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002500 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002501 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002502 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002503 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002504
Daniel Vetter17e1df02013-09-08 21:57:13 +02002505 /*
2506 * Note: The wake_up also serves as a memory barrier so that
2507 * waiters see the update value of the reset counter atomic_t.
2508 */
2509 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002510 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002511}
2512
Chris Wilson35aed2e2010-05-27 13:18:12 +01002513static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002514{
2515 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002516 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002517 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002518 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002519
Chris Wilson35aed2e2010-05-27 13:18:12 +01002520 if (!eir)
2521 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002522
Joe Perchesa70491c2012-03-18 13:00:11 -07002523 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002524
Ben Widawskybd9854f2012-08-23 15:18:09 -07002525 i915_get_extra_instdone(dev, instdone);
2526
Jesse Barnes8a905232009-07-11 16:48:03 -04002527 if (IS_G4X(dev)) {
2528 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2529 u32 ipeir = I915_READ(IPEIR_I965);
2530
Joe Perchesa70491c2012-03-18 13:00:11 -07002531 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2532 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002533 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2534 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002535 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002536 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002537 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002538 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002539 }
2540 if (eir & GM45_ERROR_PAGE_TABLE) {
2541 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002542 pr_err("page table error\n");
2543 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002544 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002545 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002546 }
2547 }
2548
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002549 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002550 if (eir & I915_ERROR_PAGE_TABLE) {
2551 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002552 pr_err("page table error\n");
2553 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002554 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002555 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002556 }
2557 }
2558
2559 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002560 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002561 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002562 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002563 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002564 /* pipestat has already been acked */
2565 }
2566 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002567 pr_err("instruction error\n");
2568 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002569 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2570 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002571 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002572 u32 ipeir = I915_READ(IPEIR);
2573
Joe Perchesa70491c2012-03-18 13:00:11 -07002574 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2575 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002576 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002577 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002578 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002579 } else {
2580 u32 ipeir = I915_READ(IPEIR_I965);
2581
Joe Perchesa70491c2012-03-18 13:00:11 -07002582 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2583 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002584 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002585 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002586 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002587 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002588 }
2589 }
2590
2591 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002592 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002593 eir = I915_READ(EIR);
2594 if (eir) {
2595 /*
2596 * some errors might have become stuck,
2597 * mask them.
2598 */
2599 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2600 I915_WRITE(EMR, I915_READ(EMR) | eir);
2601 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2602 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002603}
2604
2605/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002606 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002607 * @dev: drm device
2608 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002609 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002610 * dump it to the syslog. Also call i915_capture_error_state() to make
2611 * sure we get a record and make it available in debugfs. Fire a uevent
2612 * so userspace knows something bad happened (should trigger collection
2613 * of a ring dump etc.).
2614 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002615void i915_handle_error(struct drm_device *dev, bool wedged,
2616 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002617{
2618 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002619 va_list args;
2620 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002621
Mika Kuoppala58174462014-02-25 17:11:26 +02002622 va_start(args, fmt);
2623 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2624 va_end(args);
2625
2626 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002627 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002628
Ben Gamariba1234d2009-09-14 17:48:47 -04002629 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002630 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2631 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002632
Ben Gamari11ed50e2009-09-14 17:48:45 -04002633 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002634 * Wakeup waiting processes so that the reset function
2635 * i915_reset_and_wakeup doesn't deadlock trying to grab
2636 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002637 * processes will see a reset in progress and back off,
2638 * releasing their locks and then wait for the reset completion.
2639 * We must do this for _all_ gpu waiters that might hold locks
2640 * that the reset work needs to acquire.
2641 *
2642 * Note: The wake_up serves as the required memory barrier to
2643 * ensure that the waiters see the updated value of the reset
2644 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002645 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002646 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002647 }
2648
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002649 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002650}
2651
Keith Packard42f52ef2008-10-18 19:39:29 -07002652/* Called from drm generic code, passed 'crtc' which
2653 * we use as a pipe index
2654 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002655static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002656{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002657 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002658 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002659
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002660 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002661 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002662 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002663 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002664 else
Keith Packard7c463582008-11-04 02:03:27 -08002665 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002666 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002667 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002668
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002669 return 0;
2670}
2671
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002672static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002673{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002675 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002676 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002677 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002678
Jesse Barnesf796cf82011-04-07 13:58:17 -07002679 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002680 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002681 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2682
2683 return 0;
2684}
2685
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002686static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2687{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002689 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002690
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002691 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002692 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002693 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002694 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2695
2696 return 0;
2697}
2698
Ben Widawskyabd58f02013-11-02 21:07:09 -07002699static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2700{
2701 struct drm_i915_private *dev_priv = dev->dev_private;
2702 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002703
Ben Widawskyabd58f02013-11-02 21:07:09 -07002704 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002705 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2706 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2707 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002708 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2709 return 0;
2710}
2711
Keith Packard42f52ef2008-10-18 19:39:29 -07002712/* Called from drm generic code, passed 'crtc' which
2713 * we use as a pipe index
2714 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002715static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002716{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002717 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002718 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002719
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002720 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002721 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002722 PIPE_VBLANK_INTERRUPT_STATUS |
2723 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002724 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2725}
2726
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002727static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002728{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002729 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002730 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002731 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002732 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002733
2734 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002735 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002736 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2737}
2738
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002739static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2740{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002741 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002742 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002743
2744 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002745 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002746 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002747 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2748}
2749
Ben Widawskyabd58f02013-11-02 21:07:09 -07002750static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2751{
2752 struct drm_i915_private *dev_priv = dev->dev_private;
2753 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002754
Ben Widawskyabd58f02013-11-02 21:07:09 -07002755 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002756 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2757 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2758 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002759 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2760}
2761
John Harrison44cdd6d2014-11-24 18:49:40 +00002762static struct drm_i915_gem_request *
2763ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002764{
Chris Wilson893eead2010-10-27 14:44:35 +01002765 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002766 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002767}
2768
Chris Wilson9107e9d2013-06-10 11:20:20 +01002769static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002770ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002771{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002772 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002773 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002774}
2775
Daniel Vettera028c4b2014-03-15 00:08:56 +01002776static bool
2777ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2778{
2779 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002780 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002781 } else {
2782 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2783 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2784 MI_SEMAPHORE_REGISTER);
2785 }
2786}
2787
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002788static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002789semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002790{
2791 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002792 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002793 int i;
2794
2795 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002796 for_each_ring(signaller, dev_priv, i) {
2797 if (ring == signaller)
2798 continue;
2799
2800 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2801 return signaller;
2802 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002803 } else {
2804 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2805
2806 for_each_ring(signaller, dev_priv, i) {
2807 if(ring == signaller)
2808 continue;
2809
Ben Widawskyebc348b2014-04-29 14:52:28 -07002810 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002811 return signaller;
2812 }
2813 }
2814
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002815 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2816 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002817
2818 return NULL;
2819}
2820
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002821static struct intel_engine_cs *
2822semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002823{
2824 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002825 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002826 u64 offset = 0;
2827 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002828
2829 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002830 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002831 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002832
Daniel Vetter88fe4292014-03-15 00:08:55 +01002833 /*
2834 * HEAD is likely pointing to the dword after the actual command,
2835 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002836 * or 4 dwords depending on the semaphore wait command size.
2837 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002838 * point at at batch, and semaphores are always emitted into the
2839 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002840 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002841 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002842 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002843
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002844 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002845 /*
2846 * Be paranoid and presume the hw has gone off into the wild -
2847 * our ring is smaller than what the hardware (and hence
2848 * HEAD_ADDR) allows. Also handles wrap-around.
2849 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002850 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002851
2852 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002853 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002854 if (cmd == ipehr)
2855 break;
2856
Daniel Vetter88fe4292014-03-15 00:08:55 +01002857 head -= 4;
2858 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002859
Daniel Vetter88fe4292014-03-15 00:08:55 +01002860 if (!i)
2861 return NULL;
2862
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002863 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002864 if (INTEL_INFO(ring->dev)->gen >= 8) {
2865 offset = ioread32(ring->buffer->virtual_start + head + 12);
2866 offset <<= 32;
2867 offset = ioread32(ring->buffer->virtual_start + head + 8);
2868 }
2869 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002870}
2871
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002872static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002873{
2874 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002875 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002876 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002877
Chris Wilson4be17382014-06-06 10:22:29 +01002878 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002879
2880 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002881 if (signaller == NULL)
2882 return -1;
2883
2884 /* Prevent pathological recursion due to driver bugs */
2885 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002886 return -1;
2887
Chris Wilson4be17382014-06-06 10:22:29 +01002888 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2889 return 1;
2890
Chris Wilsona0d036b2014-07-19 12:40:42 +01002891 /* cursory check for an unkickable deadlock */
2892 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2893 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002894 return -1;
2895
2896 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002897}
2898
2899static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2900{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002901 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002902 int i;
2903
2904 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002905 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002906}
2907
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002908static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002909ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002910{
2911 struct drm_device *dev = ring->dev;
2912 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002913 u32 tmp;
2914
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002915 if (acthd != ring->hangcheck.acthd) {
2916 if (acthd > ring->hangcheck.max_acthd) {
2917 ring->hangcheck.max_acthd = acthd;
2918 return HANGCHECK_ACTIVE;
2919 }
2920
2921 return HANGCHECK_ACTIVE_LOOP;
2922 }
Chris Wilson6274f212013-06-10 11:20:21 +01002923
Chris Wilson9107e9d2013-06-10 11:20:20 +01002924 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002925 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002926
2927 /* Is the chip hanging on a WAIT_FOR_EVENT?
2928 * If so we can simply poke the RB_WAIT bit
2929 * and break the hang. This should work on
2930 * all but the second generation chipsets.
2931 */
2932 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002933 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002934 i915_handle_error(dev, false,
2935 "Kicking stuck wait on %s",
2936 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002937 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002938 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002939 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002940
Chris Wilson6274f212013-06-10 11:20:21 +01002941 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2942 switch (semaphore_passed(ring)) {
2943 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002944 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002945 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002946 i915_handle_error(dev, false,
2947 "Kicking stuck semaphore on %s",
2948 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002949 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002950 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002951 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002952 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002953 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002954 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002955
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002956 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002957}
2958
Chris Wilson737b1502015-01-26 18:03:03 +02002959/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002960 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002961 * batchbuffers in a long time. We keep track per ring seqno progress and
2962 * if there are no progress, hangcheck score for that ring is increased.
2963 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2964 * we kick the ring. If we see no progress on three subsequent calls
2965 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002966 */
Chris Wilson737b1502015-01-26 18:03:03 +02002967static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002968{
Chris Wilson737b1502015-01-26 18:03:03 +02002969 struct drm_i915_private *dev_priv =
2970 container_of(work, typeof(*dev_priv),
2971 gpu_error.hangcheck_work.work);
2972 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002973 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002974 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002975 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002976 bool stuck[I915_NUM_RINGS] = { 0 };
2977#define BUSY 1
2978#define KICK 5
2979#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002980
Jani Nikulad330a952014-01-21 11:24:25 +02002981 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002982 return;
2983
Chris Wilsonb4519512012-05-11 14:29:30 +01002984 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002985 u64 acthd;
2986 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002987 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002988
Chris Wilson6274f212013-06-10 11:20:21 +01002989 semaphore_clear_deadlocks(dev_priv);
2990
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002991 seqno = ring->get_seqno(ring, false);
2992 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002993
Chris Wilson9107e9d2013-06-10 11:20:20 +01002994 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00002995 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002996 ring->hangcheck.action = HANGCHECK_IDLE;
2997
Chris Wilson9107e9d2013-06-10 11:20:20 +01002998 if (waitqueue_active(&ring->irq_queue)) {
2999 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003000 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003001 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3002 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3003 ring->name);
3004 else
3005 DRM_INFO("Fake missed irq on %s\n",
3006 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003007 wake_up_all(&ring->irq_queue);
3008 }
3009 /* Safeguard against driver failure */
3010 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003011 } else
3012 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003013 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003014 /* We always increment the hangcheck score
3015 * if the ring is busy and still processing
3016 * the same request, so that no single request
3017 * can run indefinitely (such as a chain of
3018 * batches). The only time we do not increment
3019 * the hangcheck score on this ring, if this
3020 * ring is in a legitimate wait for another
3021 * ring. In that case the waiting ring is a
3022 * victim and we want to be sure we catch the
3023 * right culprit. Then every time we do kick
3024 * the ring, add a small increment to the
3025 * score so that we can catch a batch that is
3026 * being repeatedly kicked and so responsible
3027 * for stalling the machine.
3028 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003029 ring->hangcheck.action = ring_stuck(ring,
3030 acthd);
3031
3032 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003033 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003034 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003035 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003036 break;
3037 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003038 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003039 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003040 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003041 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003042 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003043 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003044 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003045 stuck[i] = true;
3046 break;
3047 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003048 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003049 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003050 ring->hangcheck.action = HANGCHECK_ACTIVE;
3051
Chris Wilson9107e9d2013-06-10 11:20:20 +01003052 /* Gradually reduce the count so that we catch DoS
3053 * attempts across multiple batches.
3054 */
3055 if (ring->hangcheck.score > 0)
3056 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003057
3058 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003059 }
3060
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003061 ring->hangcheck.seqno = seqno;
3062 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003063 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003064 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003065
Mika Kuoppala92cab732013-05-24 17:16:07 +03003066 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003067 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003068 DRM_INFO("%s on %s\n",
3069 stuck[i] ? "stuck" : "no progress",
3070 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003071 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003072 }
3073 }
3074
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003075 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003076 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003077
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003078 if (busy_count)
3079 /* Reset timer case chip hangs without another request
3080 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003081 i915_queue_hangcheck(dev);
3082}
3083
3084void i915_queue_hangcheck(struct drm_device *dev)
3085{
Chris Wilson737b1502015-01-26 18:03:03 +02003086 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003087
Jani Nikulad330a952014-01-21 11:24:25 +02003088 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003089 return;
3090
Chris Wilson737b1502015-01-26 18:03:03 +02003091 /* Don't continually defer the hangcheck so that it is always run at
3092 * least once after work has been scheduled on any ring. Otherwise,
3093 * we will ignore a hung ring if a second ring is kept busy.
3094 */
3095
3096 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3097 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003098}
3099
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003100static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003101{
3102 struct drm_i915_private *dev_priv = dev->dev_private;
3103
3104 if (HAS_PCH_NOP(dev))
3105 return;
3106
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003107 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003108
3109 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3110 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003111}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003112
Paulo Zanoni622364b2014-04-01 15:37:22 -03003113/*
3114 * SDEIER is also touched by the interrupt handler to work around missed PCH
3115 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3116 * instead we unconditionally enable all PCH interrupt sources here, but then
3117 * only unmask them as needed with SDEIMR.
3118 *
3119 * This function needs to be called before interrupts are enabled.
3120 */
3121static void ibx_irq_pre_postinstall(struct drm_device *dev)
3122{
3123 struct drm_i915_private *dev_priv = dev->dev_private;
3124
3125 if (HAS_PCH_NOP(dev))
3126 return;
3127
3128 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003129 I915_WRITE(SDEIER, 0xffffffff);
3130 POSTING_READ(SDEIER);
3131}
3132
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003133static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003134{
3135 struct drm_i915_private *dev_priv = dev->dev_private;
3136
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003137 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003138 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003139 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003140}
3141
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142/* drm_dma.h hooks
3143*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003144static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003145{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003146 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003147
Paulo Zanoni0c841212014-04-01 15:37:27 -03003148 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003149
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003150 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003151 if (IS_GEN7(dev))
3152 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003153
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003154 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003155
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003156 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003157}
3158
Ville Syrjälä70591a42014-10-30 19:42:58 +02003159static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3160{
3161 enum pipe pipe;
3162
3163 I915_WRITE(PORT_HOTPLUG_EN, 0);
3164 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3165
3166 for_each_pipe(dev_priv, pipe)
3167 I915_WRITE(PIPESTAT(pipe), 0xffff);
3168
3169 GEN5_IRQ_RESET(VLV_);
3170}
3171
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003172static void valleyview_irq_preinstall(struct drm_device *dev)
3173{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003174 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003175
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003176 /* VLV magic */
3177 I915_WRITE(VLV_IMR, 0);
3178 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3179 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3180 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3181
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003182 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003183
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003184 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003185
Ville Syrjälä70591a42014-10-30 19:42:58 +02003186 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003187}
3188
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003189static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3190{
3191 GEN8_IRQ_RESET_NDX(GT, 0);
3192 GEN8_IRQ_RESET_NDX(GT, 1);
3193 GEN8_IRQ_RESET_NDX(GT, 2);
3194 GEN8_IRQ_RESET_NDX(GT, 3);
3195}
3196
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003197static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003198{
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 int pipe;
3201
Ben Widawskyabd58f02013-11-02 21:07:09 -07003202 I915_WRITE(GEN8_MASTER_IRQ, 0);
3203 POSTING_READ(GEN8_MASTER_IRQ);
3204
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003205 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003206
Damien Lespiau055e3932014-08-18 13:49:10 +01003207 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003208 if (intel_display_power_is_enabled(dev_priv,
3209 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003210 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003211
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003212 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3213 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3214 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003215
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303216 if (HAS_PCH_SPLIT(dev))
3217 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003218}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003219
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003220void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3221 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003222{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003223 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003224
Daniel Vetter13321782014-09-15 14:55:29 +02003225 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003226 if (pipe_mask & 1 << PIPE_A)
3227 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3228 dev_priv->de_irq_mask[PIPE_A],
3229 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003230 if (pipe_mask & 1 << PIPE_B)
3231 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3232 dev_priv->de_irq_mask[PIPE_B],
3233 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3234 if (pipe_mask & 1 << PIPE_C)
3235 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3236 dev_priv->de_irq_mask[PIPE_C],
3237 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003238 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003239}
3240
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003241static void cherryview_irq_preinstall(struct drm_device *dev)
3242{
3243 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003244
3245 I915_WRITE(GEN8_MASTER_IRQ, 0);
3246 POSTING_READ(GEN8_MASTER_IRQ);
3247
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003248 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003249
3250 GEN5_IRQ_RESET(GEN8_PCU_);
3251
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003252 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3253
Ville Syrjälä70591a42014-10-30 19:42:58 +02003254 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003255}
3256
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003257static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003258{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003259 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003260 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003261 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003262
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003263 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003264 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003265 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003266 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003267 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003268 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003269 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003270 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003271 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003272 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003273 }
3274
Daniel Vetterfee884e2013-07-04 23:35:21 +02003275 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003276
3277 /*
3278 * Enable digital hotplug on the PCH, and configure the DP short pulse
3279 * duration to 2ms (which is the minimum in the Display Port spec)
3280 *
3281 * This register is the same on all known PCH chips.
3282 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003283 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3284 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3285 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3286 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3287 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3288 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3289}
3290
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003291static void bxt_hpd_irq_setup(struct drm_device *dev)
3292{
3293 struct drm_i915_private *dev_priv = dev->dev_private;
3294 struct intel_encoder *intel_encoder;
3295 u32 hotplug_port = 0;
3296 u32 hotplug_ctrl;
3297
3298 /* Now, enable HPD */
3299 for_each_intel_encoder(dev, intel_encoder) {
Jani Nikula5fcece82015-05-27 15:03:42 +03003300 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003301 == HPD_ENABLED)
3302 hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3303 }
3304
3305 /* Mask all HPD control bits */
3306 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3307
3308 /* Enable requested port in hotplug control */
3309 /* TODO: implement (short) HPD support on port A */
3310 WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3311 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3312 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3313 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3314 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3315 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3316
3317 /* Unmask DDI hotplug in IMR */
3318 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3319 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3320
3321 /* Enable DDI hotplug in IER */
3322 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3323 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3324 POSTING_READ(GEN8_DE_PORT_IER);
3325}
3326
Paulo Zanonid46da432013-02-08 17:35:15 -02003327static void ibx_irq_postinstall(struct drm_device *dev)
3328{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003329 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003330 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003331
Daniel Vetter692a04c2013-05-29 21:43:05 +02003332 if (HAS_PCH_NOP(dev))
3333 return;
3334
Paulo Zanoni105b1222014-04-01 15:37:17 -03003335 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003336 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003337 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003338 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003339
Paulo Zanoni337ba012014-04-01 15:37:16 -03003340 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003341 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003342}
3343
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003344static void gen5_gt_irq_postinstall(struct drm_device *dev)
3345{
3346 struct drm_i915_private *dev_priv = dev->dev_private;
3347 u32 pm_irqs, gt_irqs;
3348
3349 pm_irqs = gt_irqs = 0;
3350
3351 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003352 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003353 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003354 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3355 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003356 }
3357
3358 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3359 if (IS_GEN5(dev)) {
3360 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3361 ILK_BSD_USER_INTERRUPT;
3362 } else {
3363 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3364 }
3365
Paulo Zanoni35079892014-04-01 15:37:15 -03003366 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003367
3368 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003369 /*
3370 * RPS interrupts will get enabled/disabled on demand when RPS
3371 * itself is enabled/disabled.
3372 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003373 if (HAS_VEBOX(dev))
3374 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3375
Paulo Zanoni605cd252013-08-06 18:57:15 -03003376 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003377 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003378 }
3379}
3380
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003381static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003382{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003383 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003384 u32 display_mask, extra_mask;
3385
3386 if (INTEL_INFO(dev)->gen >= 7) {
3387 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3388 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3389 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003390 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003391 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003392 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003393 } else {
3394 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3395 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003396 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003397 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3398 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003399 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3400 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003401 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003402
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003403 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003404
Paulo Zanoni0c841212014-04-01 15:37:27 -03003405 I915_WRITE(HWSTAM, 0xeffe);
3406
Paulo Zanoni622364b2014-04-01 15:37:22 -03003407 ibx_irq_pre_postinstall(dev);
3408
Paulo Zanoni35079892014-04-01 15:37:15 -03003409 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003410
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003411 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003412
Paulo Zanonid46da432013-02-08 17:35:15 -02003413 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003414
Jesse Barnesf97108d2010-01-29 11:27:07 -08003415 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003416 /* Enable PCU event interrupts
3417 *
3418 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003419 * setup is guaranteed to run in single-threaded context. But we
3420 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003421 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003422 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003423 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003424 }
3425
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003426 return 0;
3427}
3428
Imre Deakf8b79e52014-03-04 19:23:07 +02003429static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3430{
3431 u32 pipestat_mask;
3432 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003433 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003434
3435 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3436 PIPE_FIFO_UNDERRUN_STATUS;
3437
Ville Syrjälä120dda42014-10-30 19:42:57 +02003438 for_each_pipe(dev_priv, pipe)
3439 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003440 POSTING_READ(PIPESTAT(PIPE_A));
3441
3442 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3443 PIPE_CRC_DONE_INTERRUPT_STATUS;
3444
Ville Syrjälä120dda42014-10-30 19:42:57 +02003445 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3446 for_each_pipe(dev_priv, pipe)
3447 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003448
3449 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3450 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3451 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003452 if (IS_CHERRYVIEW(dev_priv))
3453 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003454 dev_priv->irq_mask &= ~iir_mask;
3455
3456 I915_WRITE(VLV_IIR, iir_mask);
3457 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003458 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003459 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3460 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003461}
3462
3463static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3464{
3465 u32 pipestat_mask;
3466 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003467 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003468
3469 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3470 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003471 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003472 if (IS_CHERRYVIEW(dev_priv))
3473 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003474
3475 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003476 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003477 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003478 I915_WRITE(VLV_IIR, iir_mask);
3479 I915_WRITE(VLV_IIR, iir_mask);
3480 POSTING_READ(VLV_IIR);
3481
3482 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3483 PIPE_CRC_DONE_INTERRUPT_STATUS;
3484
Ville Syrjälä120dda42014-10-30 19:42:57 +02003485 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3486 for_each_pipe(dev_priv, pipe)
3487 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003488
3489 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3490 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003491
3492 for_each_pipe(dev_priv, pipe)
3493 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003494 POSTING_READ(PIPESTAT(PIPE_A));
3495}
3496
3497void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3498{
3499 assert_spin_locked(&dev_priv->irq_lock);
3500
3501 if (dev_priv->display_irqs_enabled)
3502 return;
3503
3504 dev_priv->display_irqs_enabled = true;
3505
Imre Deak950eaba2014-09-08 15:21:09 +03003506 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003507 valleyview_display_irqs_install(dev_priv);
3508}
3509
3510void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3511{
3512 assert_spin_locked(&dev_priv->irq_lock);
3513
3514 if (!dev_priv->display_irqs_enabled)
3515 return;
3516
3517 dev_priv->display_irqs_enabled = false;
3518
Imre Deak950eaba2014-09-08 15:21:09 +03003519 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003520 valleyview_display_irqs_uninstall(dev_priv);
3521}
3522
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003523static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003524{
Imre Deakf8b79e52014-03-04 19:23:07 +02003525 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003526
Daniel Vetter20afbda2012-12-11 14:05:07 +01003527 I915_WRITE(PORT_HOTPLUG_EN, 0);
3528 POSTING_READ(PORT_HOTPLUG_EN);
3529
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003530 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003531 I915_WRITE(VLV_IIR, 0xffffffff);
3532 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3533 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3534 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003535
Daniel Vetterb79480b2013-06-27 17:52:10 +02003536 /* Interrupt setup is already guaranteed to be single-threaded, this is
3537 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003538 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003539 if (dev_priv->display_irqs_enabled)
3540 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003541 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003542}
3543
3544static int valleyview_irq_postinstall(struct drm_device *dev)
3545{
3546 struct drm_i915_private *dev_priv = dev->dev_private;
3547
3548 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003549
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003550 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003551
3552 /* ack & enable invalid PTE error interrupts */
3553#if 0 /* FIXME: add support to irq handler for checking these bits */
3554 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3555 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3556#endif
3557
3558 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003559
3560 return 0;
3561}
3562
Ben Widawskyabd58f02013-11-02 21:07:09 -07003563static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3564{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003565 /* These are interrupts we'll toggle with the ring mask register */
3566 uint32_t gt_interrupts[] = {
3567 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003568 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003569 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003570 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3571 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003572 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003573 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3574 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3575 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003576 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003577 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3578 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003579 };
3580
Ben Widawsky09610212014-05-15 20:58:08 +03003581 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303582 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3583 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003584 /*
3585 * RPS interrupts will get enabled/disabled on demand when RPS itself
3586 * is enabled/disabled.
3587 */
3588 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303589 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003590}
3591
3592static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3593{
Damien Lespiau770de832014-03-20 20:45:01 +00003594 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3595 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003596 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303597 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003598
Jesse Barnes88e04702014-11-13 17:51:48 +00003599 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003600 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3601 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303602 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003603 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303604
3605 if (IS_BROXTON(dev_priv))
3606 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003607 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003608 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3609 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3610
3611 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3612 GEN8_PIPE_FIFO_UNDERRUN;
3613
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003614 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3615 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3616 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003617
Damien Lespiau055e3932014-08-18 13:49:10 +01003618 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003619 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003620 POWER_DOMAIN_PIPE(pipe)))
3621 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3622 dev_priv->de_irq_mask[pipe],
3623 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003624
Shashank Sharma9e637432014-08-22 17:40:43 +05303625 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003626}
3627
3628static int gen8_irq_postinstall(struct drm_device *dev)
3629{
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303632 if (HAS_PCH_SPLIT(dev))
3633 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003634
Ben Widawskyabd58f02013-11-02 21:07:09 -07003635 gen8_gt_irq_postinstall(dev_priv);
3636 gen8_de_irq_postinstall(dev_priv);
3637
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303638 if (HAS_PCH_SPLIT(dev))
3639 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003640
3641 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3642 POSTING_READ(GEN8_MASTER_IRQ);
3643
3644 return 0;
3645}
3646
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003647static int cherryview_irq_postinstall(struct drm_device *dev)
3648{
3649 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003650
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003651 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003652
3653 gen8_gt_irq_postinstall(dev_priv);
3654
3655 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3656 POSTING_READ(GEN8_MASTER_IRQ);
3657
3658 return 0;
3659}
3660
Ben Widawskyabd58f02013-11-02 21:07:09 -07003661static void gen8_irq_uninstall(struct drm_device *dev)
3662{
3663 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003664
3665 if (!dev_priv)
3666 return;
3667
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003668 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003669}
3670
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003671static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3672{
3673 /* Interrupt setup is already guaranteed to be single-threaded, this is
3674 * just to make the assert_spin_locked check happy. */
3675 spin_lock_irq(&dev_priv->irq_lock);
3676 if (dev_priv->display_irqs_enabled)
3677 valleyview_display_irqs_uninstall(dev_priv);
3678 spin_unlock_irq(&dev_priv->irq_lock);
3679
3680 vlv_display_irq_reset(dev_priv);
3681
Imre Deakc352d1b2014-11-20 16:05:55 +02003682 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003683}
3684
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003685static void valleyview_irq_uninstall(struct drm_device *dev)
3686{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003687 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003688
3689 if (!dev_priv)
3690 return;
3691
Imre Deak843d0e72014-04-14 20:24:23 +03003692 I915_WRITE(VLV_MASTER_IER, 0);
3693
Ville Syrjälä893fce82014-10-30 19:42:56 +02003694 gen5_gt_irq_reset(dev);
3695
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003696 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003697
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003698 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003699}
3700
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003701static void cherryview_irq_uninstall(struct drm_device *dev)
3702{
3703 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003704
3705 if (!dev_priv)
3706 return;
3707
3708 I915_WRITE(GEN8_MASTER_IRQ, 0);
3709 POSTING_READ(GEN8_MASTER_IRQ);
3710
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003711 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003712
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003713 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003714
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003715 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003716}
3717
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003718static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003719{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003720 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003721
3722 if (!dev_priv)
3723 return;
3724
Paulo Zanonibe30b292014-04-01 15:37:25 -03003725 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003726}
3727
Chris Wilsonc2798b12012-04-22 21:13:57 +01003728static void i8xx_irq_preinstall(struct drm_device * dev)
3729{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003730 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003731 int pipe;
3732
Damien Lespiau055e3932014-08-18 13:49:10 +01003733 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003734 I915_WRITE(PIPESTAT(pipe), 0);
3735 I915_WRITE16(IMR, 0xffff);
3736 I915_WRITE16(IER, 0x0);
3737 POSTING_READ16(IER);
3738}
3739
3740static int i8xx_irq_postinstall(struct drm_device *dev)
3741{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003742 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003743
Chris Wilsonc2798b12012-04-22 21:13:57 +01003744 I915_WRITE16(EMR,
3745 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3746
3747 /* Unmask the interrupts that we always want on. */
3748 dev_priv->irq_mask =
3749 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3750 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3751 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003752 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003753 I915_WRITE16(IMR, dev_priv->irq_mask);
3754
3755 I915_WRITE16(IER,
3756 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3757 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003758 I915_USER_INTERRUPT);
3759 POSTING_READ16(IER);
3760
Daniel Vetter379ef822013-10-16 22:55:56 +02003761 /* Interrupt setup is already guaranteed to be single-threaded, this is
3762 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003763 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003764 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3765 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003766 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003767
Chris Wilsonc2798b12012-04-22 21:13:57 +01003768 return 0;
3769}
3770
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003771/*
3772 * Returns true when a page flip has completed.
3773 */
3774static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003775 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003776{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003777 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003778 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003779
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003780 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003781 return false;
3782
3783 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003784 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003785
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003786 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3787 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3788 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3789 * the flip is completed (no longer pending). Since this doesn't raise
3790 * an interrupt per se, we watch for the change at vblank.
3791 */
3792 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003793 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003794
Ville Syrjälä7d475592014-12-17 23:08:03 +02003795 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003796 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003797 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003798
3799check_page_flip:
3800 intel_check_page_flip(dev, pipe);
3801 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003802}
3803
Daniel Vetterff1f5252012-10-02 15:10:55 +02003804static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003805{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003806 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003807 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003808 u16 iir, new_iir;
3809 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003810 int pipe;
3811 u16 flip_mask =
3812 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3813 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3814
Imre Deak2dd2a882015-02-24 11:14:30 +02003815 if (!intel_irqs_enabled(dev_priv))
3816 return IRQ_NONE;
3817
Chris Wilsonc2798b12012-04-22 21:13:57 +01003818 iir = I915_READ16(IIR);
3819 if (iir == 0)
3820 return IRQ_NONE;
3821
3822 while (iir & ~flip_mask) {
3823 /* Can't rely on pipestat interrupt bit in iir as it might
3824 * have been cleared after the pipestat interrupt was received.
3825 * It doesn't set the bit in iir again, but it still produces
3826 * interrupts (for non-MSI).
3827 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003828 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003829 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003830 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003831
Damien Lespiau055e3932014-08-18 13:49:10 +01003832 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003833 int reg = PIPESTAT(pipe);
3834 pipe_stats[pipe] = I915_READ(reg);
3835
3836 /*
3837 * Clear the PIPE*STAT regs before the IIR
3838 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003839 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003840 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003841 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003842 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003843
3844 I915_WRITE16(IIR, iir & ~flip_mask);
3845 new_iir = I915_READ16(IIR); /* Flush posted writes */
3846
Chris Wilsonc2798b12012-04-22 21:13:57 +01003847 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003848 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003849
Damien Lespiau055e3932014-08-18 13:49:10 +01003850 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003851 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003852 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003853 plane = !plane;
3854
Daniel Vetter4356d582013-10-16 22:55:55 +02003855 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003856 i8xx_handle_vblank(dev, plane, pipe, iir))
3857 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003858
Daniel Vetter4356d582013-10-16 22:55:55 +02003859 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003860 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003861
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003862 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3863 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3864 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003865 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003866
3867 iir = new_iir;
3868 }
3869
3870 return IRQ_HANDLED;
3871}
3872
3873static void i8xx_irq_uninstall(struct drm_device * dev)
3874{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003875 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003876 int pipe;
3877
Damien Lespiau055e3932014-08-18 13:49:10 +01003878 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003879 /* Clear enable bits; then clear status bits */
3880 I915_WRITE(PIPESTAT(pipe), 0);
3881 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3882 }
3883 I915_WRITE16(IMR, 0xffff);
3884 I915_WRITE16(IER, 0x0);
3885 I915_WRITE16(IIR, I915_READ16(IIR));
3886}
3887
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888static void i915_irq_preinstall(struct drm_device * dev)
3889{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003890 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003891 int pipe;
3892
Chris Wilsona266c7d2012-04-24 22:59:44 +01003893 if (I915_HAS_HOTPLUG(dev)) {
3894 I915_WRITE(PORT_HOTPLUG_EN, 0);
3895 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3896 }
3897
Chris Wilson00d98eb2012-04-24 22:59:48 +01003898 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003899 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 I915_WRITE(PIPESTAT(pipe), 0);
3901 I915_WRITE(IMR, 0xffffffff);
3902 I915_WRITE(IER, 0x0);
3903 POSTING_READ(IER);
3904}
3905
3906static int i915_irq_postinstall(struct drm_device *dev)
3907{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003908 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003909 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910
Chris Wilson38bde182012-04-24 22:59:50 +01003911 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3912
3913 /* Unmask the interrupts that we always want on. */
3914 dev_priv->irq_mask =
3915 ~(I915_ASLE_INTERRUPT |
3916 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3917 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3918 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003919 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003920
3921 enable_mask =
3922 I915_ASLE_INTERRUPT |
3923 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3924 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003925 I915_USER_INTERRUPT;
3926
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003928 I915_WRITE(PORT_HOTPLUG_EN, 0);
3929 POSTING_READ(PORT_HOTPLUG_EN);
3930
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931 /* Enable in IER... */
3932 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3933 /* and unmask in IMR */
3934 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3935 }
3936
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937 I915_WRITE(IMR, dev_priv->irq_mask);
3938 I915_WRITE(IER, enable_mask);
3939 POSTING_READ(IER);
3940
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003941 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003942
Daniel Vetter379ef822013-10-16 22:55:56 +02003943 /* Interrupt setup is already guaranteed to be single-threaded, this is
3944 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003945 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003946 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3947 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003948 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003949
Daniel Vetter20afbda2012-12-11 14:05:07 +01003950 return 0;
3951}
3952
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003953/*
3954 * Returns true when a page flip has completed.
3955 */
3956static bool i915_handle_vblank(struct drm_device *dev,
3957 int plane, int pipe, u32 iir)
3958{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003959 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003960 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3961
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003962 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003963 return false;
3964
3965 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003966 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003967
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003968 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3969 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3970 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3971 * the flip is completed (no longer pending). Since this doesn't raise
3972 * an interrupt per se, we watch for the change at vblank.
3973 */
3974 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003975 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003976
Ville Syrjälä7d475592014-12-17 23:08:03 +02003977 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003978 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003979 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003980
3981check_page_flip:
3982 intel_check_page_flip(dev, pipe);
3983 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003984}
3985
Daniel Vetterff1f5252012-10-02 15:10:55 +02003986static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003988 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003989 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003990 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003991 u32 flip_mask =
3992 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3993 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003994 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003995
Imre Deak2dd2a882015-02-24 11:14:30 +02003996 if (!intel_irqs_enabled(dev_priv))
3997 return IRQ_NONE;
3998
Chris Wilsona266c7d2012-04-24 22:59:44 +01003999 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004000 do {
4001 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004002 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003
4004 /* Can't rely on pipestat interrupt bit in iir as it might
4005 * have been cleared after the pipestat interrupt was received.
4006 * It doesn't set the bit in iir again, but it still produces
4007 * interrupts (for non-MSI).
4008 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004009 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004010 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004011 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012
Damien Lespiau055e3932014-08-18 13:49:10 +01004013 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 int reg = PIPESTAT(pipe);
4015 pipe_stats[pipe] = I915_READ(reg);
4016
Chris Wilson38bde182012-04-24 22:59:50 +01004017 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004020 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004021 }
4022 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004023 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004024
4025 if (!irq_received)
4026 break;
4027
Chris Wilsona266c7d2012-04-24 22:59:44 +01004028 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004029 if (I915_HAS_HOTPLUG(dev) &&
4030 iir & I915_DISPLAY_PORT_INTERRUPT)
4031 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032
Chris Wilson38bde182012-04-24 22:59:50 +01004033 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004034 new_iir = I915_READ(IIR); /* Flush posted writes */
4035
Chris Wilsona266c7d2012-04-24 22:59:44 +01004036 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004037 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004038
Damien Lespiau055e3932014-08-18 13:49:10 +01004039 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004040 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004041 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004042 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004043
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004044 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4045 i915_handle_vblank(dev, plane, pipe, iir))
4046 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004047
4048 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4049 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004050
4051 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004052 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004053
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004054 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4055 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4056 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004057 }
4058
Chris Wilsona266c7d2012-04-24 22:59:44 +01004059 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4060 intel_opregion_asle_intr(dev);
4061
4062 /* With MSI, interrupts are only generated when iir
4063 * transitions from zero to nonzero. If another bit got
4064 * set while we were handling the existing iir bits, then
4065 * we would never get another interrupt.
4066 *
4067 * This is fine on non-MSI as well, as if we hit this path
4068 * we avoid exiting the interrupt handler only to generate
4069 * another one.
4070 *
4071 * Note that for MSI this could cause a stray interrupt report
4072 * if an interrupt landed in the time between writing IIR and
4073 * the posting read. This should be rare enough to never
4074 * trigger the 99% of 100,000 interrupts test for disabling
4075 * stray interrupts.
4076 */
Chris Wilson38bde182012-04-24 22:59:50 +01004077 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004079 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004080
4081 return ret;
4082}
4083
4084static void i915_irq_uninstall(struct drm_device * dev)
4085{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004086 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004087 int pipe;
4088
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 if (I915_HAS_HOTPLUG(dev)) {
4090 I915_WRITE(PORT_HOTPLUG_EN, 0);
4091 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4092 }
4093
Chris Wilson00d98eb2012-04-24 22:59:48 +01004094 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004095 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004096 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004098 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4099 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100 I915_WRITE(IMR, 0xffffffff);
4101 I915_WRITE(IER, 0x0);
4102
Chris Wilsona266c7d2012-04-24 22:59:44 +01004103 I915_WRITE(IIR, I915_READ(IIR));
4104}
4105
4106static void i965_irq_preinstall(struct drm_device * dev)
4107{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004108 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109 int pipe;
4110
Chris Wilsonadca4732012-05-11 18:01:31 +01004111 I915_WRITE(PORT_HOTPLUG_EN, 0);
4112 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113
4114 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004115 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 I915_WRITE(PIPESTAT(pipe), 0);
4117 I915_WRITE(IMR, 0xffffffff);
4118 I915_WRITE(IER, 0x0);
4119 POSTING_READ(IER);
4120}
4121
4122static int i965_irq_postinstall(struct drm_device *dev)
4123{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004124 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004125 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126 u32 error_mask;
4127
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004129 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004130 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004131 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4132 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4133 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4134 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4135 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4136
4137 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004138 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4139 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004140 enable_mask |= I915_USER_INTERRUPT;
4141
4142 if (IS_G4X(dev))
4143 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004144
Daniel Vetterb79480b2013-06-27 17:52:10 +02004145 /* Interrupt setup is already guaranteed to be single-threaded, this is
4146 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004147 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004148 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4149 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4150 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004151 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153 /*
4154 * Enable some error detection, note the instruction error mask
4155 * bit is reserved, so we leave it masked.
4156 */
4157 if (IS_G4X(dev)) {
4158 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4159 GM45_ERROR_MEM_PRIV |
4160 GM45_ERROR_CP_PRIV |
4161 I915_ERROR_MEMORY_REFRESH);
4162 } else {
4163 error_mask = ~(I915_ERROR_PAGE_TABLE |
4164 I915_ERROR_MEMORY_REFRESH);
4165 }
4166 I915_WRITE(EMR, error_mask);
4167
4168 I915_WRITE(IMR, dev_priv->irq_mask);
4169 I915_WRITE(IER, enable_mask);
4170 POSTING_READ(IER);
4171
Daniel Vetter20afbda2012-12-11 14:05:07 +01004172 I915_WRITE(PORT_HOTPLUG_EN, 0);
4173 POSTING_READ(PORT_HOTPLUG_EN);
4174
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004175 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004176
4177 return 0;
4178}
4179
Egbert Eichbac56d52013-02-25 12:06:51 -05004180static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004181{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004182 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004183 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004184 u32 hotplug_en;
4185
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004186 assert_spin_locked(&dev_priv->irq_lock);
4187
Ville Syrjälä778eb332015-01-09 14:21:13 +02004188 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4189 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4190 /* Note HDMI and DP share hotplug bits */
4191 /* enable bits are the same for all generations */
4192 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03004193 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Ville Syrjälä778eb332015-01-09 14:21:13 +02004194 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4195 /* Programming the CRT detection parameters tends
4196 to generate a spurious hotplug event about three
4197 seconds later. So just do it once.
4198 */
4199 if (IS_G4X(dev))
4200 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4201 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4202 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004203
Ville Syrjälä778eb332015-01-09 14:21:13 +02004204 /* Ignore TV since it's buggy */
4205 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206}
4207
Daniel Vetterff1f5252012-10-02 15:10:55 +02004208static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004209{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004210 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004211 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212 u32 iir, new_iir;
4213 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004214 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004215 u32 flip_mask =
4216 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4217 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218
Imre Deak2dd2a882015-02-24 11:14:30 +02004219 if (!intel_irqs_enabled(dev_priv))
4220 return IRQ_NONE;
4221
Chris Wilsona266c7d2012-04-24 22:59:44 +01004222 iir = I915_READ(IIR);
4223
Chris Wilsona266c7d2012-04-24 22:59:44 +01004224 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004225 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004226 bool blc_event = false;
4227
Chris Wilsona266c7d2012-04-24 22:59:44 +01004228 /* Can't rely on pipestat interrupt bit in iir as it might
4229 * have been cleared after the pipestat interrupt was received.
4230 * It doesn't set the bit in iir again, but it still produces
4231 * interrupts (for non-MSI).
4232 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004233 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004235 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236
Damien Lespiau055e3932014-08-18 13:49:10 +01004237 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004238 int reg = PIPESTAT(pipe);
4239 pipe_stats[pipe] = I915_READ(reg);
4240
4241 /*
4242 * Clear the PIPE*STAT regs before the IIR
4243 */
4244 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004246 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004247 }
4248 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004249 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004250
4251 if (!irq_received)
4252 break;
4253
4254 ret = IRQ_HANDLED;
4255
4256 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004257 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4258 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004259
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004260 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004261 new_iir = I915_READ(IIR); /* Flush posted writes */
4262
Chris Wilsona266c7d2012-04-24 22:59:44 +01004263 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004264 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004265 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004266 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004267
Damien Lespiau055e3932014-08-18 13:49:10 +01004268 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004269 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004270 i915_handle_vblank(dev, pipe, pipe, iir))
4271 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004272
4273 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4274 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004275
4276 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004277 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004278
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004279 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4280 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004281 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282
4283 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4284 intel_opregion_asle_intr(dev);
4285
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004286 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4287 gmbus_irq_handler(dev);
4288
Chris Wilsona266c7d2012-04-24 22:59:44 +01004289 /* With MSI, interrupts are only generated when iir
4290 * transitions from zero to nonzero. If another bit got
4291 * set while we were handling the existing iir bits, then
4292 * we would never get another interrupt.
4293 *
4294 * This is fine on non-MSI as well, as if we hit this path
4295 * we avoid exiting the interrupt handler only to generate
4296 * another one.
4297 *
4298 * Note that for MSI this could cause a stray interrupt report
4299 * if an interrupt landed in the time between writing IIR and
4300 * the posting read. This should be rare enough to never
4301 * trigger the 99% of 100,000 interrupts test for disabling
4302 * stray interrupts.
4303 */
4304 iir = new_iir;
4305 }
4306
4307 return ret;
4308}
4309
4310static void i965_irq_uninstall(struct drm_device * dev)
4311{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004312 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004313 int pipe;
4314
4315 if (!dev_priv)
4316 return;
4317
Chris Wilsonadca4732012-05-11 18:01:31 +01004318 I915_WRITE(PORT_HOTPLUG_EN, 0);
4319 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004320
4321 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004322 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004323 I915_WRITE(PIPESTAT(pipe), 0);
4324 I915_WRITE(IMR, 0xffffffff);
4325 I915_WRITE(IER, 0x0);
4326
Damien Lespiau055e3932014-08-18 13:49:10 +01004327 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004328 I915_WRITE(PIPESTAT(pipe),
4329 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4330 I915_WRITE(IIR, I915_READ(IIR));
4331}
4332
Daniel Vetter4cb21832014-09-15 14:55:26 +02004333static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004334{
Imre Deak63237512014-08-18 15:37:02 +03004335 struct drm_i915_private *dev_priv =
4336 container_of(work, typeof(*dev_priv),
Jani Nikula5fcece82015-05-27 15:03:42 +03004337 hotplug.reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004338 struct drm_device *dev = dev_priv->dev;
4339 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004340 int i;
4341
Imre Deak63237512014-08-18 15:37:02 +03004342 intel_runtime_pm_get(dev_priv);
4343
Daniel Vetter4cb21832014-09-15 14:55:26 +02004344 spin_lock_irq(&dev_priv->irq_lock);
Jani Nikulac91711f2015-05-28 15:43:48 +03004345 for_each_hpd_pin(i) {
Egbert Eichac4c16c2013-04-16 13:36:58 +02004346 struct drm_connector *connector;
4347
Jani Nikula5fcece82015-05-27 15:03:42 +03004348 if (dev_priv->hotplug.stats[i].state != HPD_DISABLED)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004349 continue;
4350
Jani Nikula5fcece82015-05-27 15:03:42 +03004351 dev_priv->hotplug.stats[i].state = HPD_ENABLED;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004352
4353 list_for_each_entry(connector, &mode_config->connector_list, head) {
4354 struct intel_connector *intel_connector = to_intel_connector(connector);
4355
4356 if (intel_connector->encoder->hpd_pin == i) {
4357 if (connector->polled != intel_connector->polled)
4358 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004359 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004360 connector->polled = intel_connector->polled;
4361 if (!connector->polled)
4362 connector->polled = DRM_CONNECTOR_POLL_HPD;
4363 }
4364 }
4365 }
4366 if (dev_priv->display.hpd_irq_setup)
4367 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004368 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004369
4370 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004371}
4372
Daniel Vetterfca52a52014-09-30 10:56:45 +02004373/**
4374 * intel_irq_init - initializes irq support
4375 * @dev_priv: i915 device instance
4376 *
4377 * This function initializes all the irq support including work items, timers
4378 * and all the vtables. It does not setup the interrupt itself though.
4379 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004380void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004381{
Daniel Vetterb9632912014-09-30 10:56:44 +02004382 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004383
Jani Nikula5fcece82015-05-27 15:03:42 +03004384 INIT_WORK(&dev_priv->hotplug.hotplug_work, i915_hotplug_work_func);
4385 INIT_WORK(&dev_priv->hotplug.dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004386 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004387 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004388
Deepak Sa6706b42014-03-15 20:23:22 +05304389 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004390 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004391 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004392 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004393 else
4394 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304395
Chris Wilson737b1502015-01-26 18:03:03 +02004396 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4397 i915_hangcheck_elapsed);
Jani Nikula5fcece82015-05-27 15:03:42 +03004398 INIT_DELAYED_WORK(&dev_priv->hotplug.reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004399 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004400
Tomas Janousek97a19a22012-12-08 13:48:13 +01004401 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004402
Daniel Vetterb9632912014-09-30 10:56:44 +02004403 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004404 dev->max_vblank_count = 0;
4405 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004406 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004407 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4408 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004409 } else {
4410 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4411 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004412 }
4413
Ville Syrjälä21da2702014-08-06 14:49:55 +03004414 /*
4415 * Opt out of the vblank disable timer on everything except gen2.
4416 * Gen2 doesn't have a hardware frame counter and so depends on
4417 * vblank interrupts to produce sane vblank seuquence numbers.
4418 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004419 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004420 dev->vblank_disable_immediate = true;
4421
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004422 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4423 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004424
Daniel Vetterb9632912014-09-30 10:56:44 +02004425 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004426 dev->driver->irq_handler = cherryview_irq_handler;
4427 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4428 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4429 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4430 dev->driver->enable_vblank = valleyview_enable_vblank;
4431 dev->driver->disable_vblank = valleyview_disable_vblank;
4432 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004433 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004434 dev->driver->irq_handler = valleyview_irq_handler;
4435 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4436 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4437 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4438 dev->driver->enable_vblank = valleyview_enable_vblank;
4439 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004440 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004441 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004442 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004443 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004444 dev->driver->irq_postinstall = gen8_irq_postinstall;
4445 dev->driver->irq_uninstall = gen8_irq_uninstall;
4446 dev->driver->enable_vblank = gen8_enable_vblank;
4447 dev->driver->disable_vblank = gen8_disable_vblank;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004448 if (HAS_PCH_SPLIT(dev))
4449 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4450 else
4451 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004452 } else if (HAS_PCH_SPLIT(dev)) {
4453 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004454 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004455 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4456 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4457 dev->driver->enable_vblank = ironlake_enable_vblank;
4458 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004459 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004460 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004461 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004462 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4463 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4464 dev->driver->irq_handler = i8xx_irq_handler;
4465 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004466 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004467 dev->driver->irq_preinstall = i915_irq_preinstall;
4468 dev->driver->irq_postinstall = i915_irq_postinstall;
4469 dev->driver->irq_uninstall = i915_irq_uninstall;
4470 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004471 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004472 dev->driver->irq_preinstall = i965_irq_preinstall;
4473 dev->driver->irq_postinstall = i965_irq_postinstall;
4474 dev->driver->irq_uninstall = i965_irq_uninstall;
4475 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004476 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004477 if (I915_HAS_HOTPLUG(dev_priv))
4478 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004479 dev->driver->enable_vblank = i915_enable_vblank;
4480 dev->driver->disable_vblank = i915_disable_vblank;
4481 }
4482}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004483
Daniel Vetterfca52a52014-09-30 10:56:45 +02004484/**
4485 * intel_hpd_init - initializes and enables hpd support
4486 * @dev_priv: i915 device instance
4487 *
4488 * This function enables the hotplug support. It requires that interrupts have
4489 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4490 * poll request can run concurrently to other code, so locking rules must be
4491 * obeyed.
4492 *
4493 * This is a separate step from interrupt enabling to simplify the locking rules
4494 * in the driver load and resume code.
4495 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004496void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004497{
Daniel Vetterb9632912014-09-30 10:56:44 +02004498 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004499 struct drm_mode_config *mode_config = &dev->mode_config;
4500 struct drm_connector *connector;
4501 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004502
Jani Nikulac91711f2015-05-28 15:43:48 +03004503 for_each_hpd_pin(i) {
Jani Nikula5fcece82015-05-27 15:03:42 +03004504 dev_priv->hotplug.stats[i].count = 0;
4505 dev_priv->hotplug.stats[i].state = HPD_ENABLED;
Egbert Eich821450c2013-04-16 13:36:55 +02004506 }
4507 list_for_each_entry(connector, &mode_config->connector_list, head) {
4508 struct intel_connector *intel_connector = to_intel_connector(connector);
4509 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004510 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4511 connector->polled = DRM_CONNECTOR_POLL_HPD;
4512 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004513 connector->polled = DRM_CONNECTOR_POLL_HPD;
4514 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004515
4516 /* Interrupt setup is already guaranteed to be single-threaded, this is
4517 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004518 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004519 if (dev_priv->display.hpd_irq_setup)
4520 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004521 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004522}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004523
Daniel Vetterfca52a52014-09-30 10:56:45 +02004524/**
4525 * intel_irq_install - enables the hardware interrupt
4526 * @dev_priv: i915 device instance
4527 *
4528 * This function enables the hardware interrupt handling, but leaves the hotplug
4529 * handling still disabled. It is called after intel_irq_init().
4530 *
4531 * In the driver load and resume code we need working interrupts in a few places
4532 * but don't want to deal with the hassle of concurrent probe and hotplug
4533 * workers. Hence the split into this two-stage approach.
4534 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004535int intel_irq_install(struct drm_i915_private *dev_priv)
4536{
4537 /*
4538 * We enable some interrupt sources in our postinstall hooks, so mark
4539 * interrupts as enabled _before_ actually enabling them to avoid
4540 * special cases in our ordering checks.
4541 */
4542 dev_priv->pm.irqs_enabled = true;
4543
4544 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4545}
4546
Daniel Vetterfca52a52014-09-30 10:56:45 +02004547/**
4548 * intel_irq_uninstall - finilizes all irq handling
4549 * @dev_priv: i915 device instance
4550 *
4551 * This stops interrupt and hotplug handling and unregisters and frees all
4552 * resources acquired in the init functions.
4553 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004554void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4555{
4556 drm_irq_uninstall(dev_priv->dev);
4557 intel_hpd_cancel_work(dev_priv);
4558 dev_priv->pm.irqs_enabled = false;
4559}
4560
Daniel Vetterfca52a52014-09-30 10:56:45 +02004561/**
4562 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4563 * @dev_priv: i915 device instance
4564 *
4565 * This function is used to disable interrupts at runtime, both in the runtime
4566 * pm and the system suspend/resume code.
4567 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004568void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004569{
Daniel Vetterb9632912014-09-30 10:56:44 +02004570 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004571 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004572 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004573}
4574
Daniel Vetterfca52a52014-09-30 10:56:45 +02004575/**
4576 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4577 * @dev_priv: i915 device instance
4578 *
4579 * This function is used to enable interrupts at runtime, both in the runtime
4580 * pm and the system suspend/resume code.
4581 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004582void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004583{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004584 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004585 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4586 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004587}