blob: 57d23f0163eb1ce618d210ef3f4bdd11e80efd31 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020052static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050053 [HPD_CRT] = SDE_CRT_HOTPLUG,
54 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
55 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
56 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
57 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010062 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050063 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
66};
67
Xiong Zhang26951ca2015-08-17 15:55:50 +080068static const u32 hpd_spt[HPD_NUM_PINS] = {
69 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
70 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
71 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
72 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
73};
74
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020075static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050076 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
77 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
78 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
79 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
80 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
81 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
91};
92
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030093static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200102/* BXT hpd list */
103static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530104 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200105 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
106 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
107};
108
Paulo Zanoni5c502442014-04-01 15:37:11 -0300109/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300110#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300111 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
112 POSTING_READ(GEN8_##type##_IMR(which)); \
113 I915_WRITE(GEN8_##type##_IER(which), 0); \
114 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
115 POSTING_READ(GEN8_##type##_IIR(which)); \
116 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
117 POSTING_READ(GEN8_##type##_IIR(which)); \
118} while (0)
119
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300120#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300121 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300122 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300123 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300124 I915_WRITE(type##IIR, 0xffffffff); \
125 POSTING_READ(type##IIR); \
126 I915_WRITE(type##IIR, 0xffffffff); \
127 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300128} while (0)
129
Paulo Zanoni337ba012014-04-01 15:37:16 -0300130/*
131 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
132 */
133#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
134 u32 val = I915_READ(reg); \
135 if (val) { \
136 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
137 (reg), val); \
138 I915_WRITE((reg), 0xffffffff); \
139 POSTING_READ(reg); \
140 I915_WRITE((reg), 0xffffffff); \
141 POSTING_READ(reg); \
142 } \
143} while (0)
144
Paulo Zanoni35079892014-04-01 15:37:15 -0300145#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300146 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300147 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200148 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
149 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300150} while (0)
151
152#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300153 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300154 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200155 I915_WRITE(type##IMR, (imr_val)); \
156 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300157} while (0)
158
Imre Deakc9a9a262014-11-05 20:48:37 +0200159static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
160
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300161/**
162 * ilk_update_display_irq - update DEIMR
163 * @dev_priv: driver private
164 * @interrupt_mask: mask of interrupt bits to update
165 * @enabled_irq_mask: mask of interrupt bits to enable
166 */
167static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
168 uint32_t interrupt_mask,
169 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800170{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300171 uint32_t new_val;
172
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200173 assert_spin_locked(&dev_priv->irq_lock);
174
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300175 WARN_ON(enabled_irq_mask & ~interrupt_mask);
176
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700177 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300179
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300180 new_val = dev_priv->irq_mask;
181 new_val &= ~interrupt_mask;
182 new_val |= (~enabled_irq_mask & interrupt_mask);
183
184 if (new_val != dev_priv->irq_mask) {
185 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000186 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000187 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800188 }
189}
190
Daniel Vetter47339cd2014-09-30 10:56:46 +0200191void
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300192ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
193{
194 ilk_update_display_irq(dev_priv, mask, mask);
195}
196
197void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300198ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800199{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300200 ilk_update_display_irq(dev_priv, mask, 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800201}
202
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203/**
204 * ilk_update_gt_irq - update GTIMR
205 * @dev_priv: driver private
206 * @interrupt_mask: mask of interrupt bits to update
207 * @enabled_irq_mask: mask of interrupt bits to enable
208 */
209static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
210 uint32_t interrupt_mask,
211 uint32_t enabled_irq_mask)
212{
213 assert_spin_locked(&dev_priv->irq_lock);
214
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100215 WARN_ON(enabled_irq_mask & ~interrupt_mask);
216
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700217 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300218 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300219
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300220 dev_priv->gt_irq_mask &= ~interrupt_mask;
221 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
222 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
223 POSTING_READ(GTIMR);
224}
225
Daniel Vetter480c8032014-07-16 09:49:40 +0200226void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300227{
228 ilk_update_gt_irq(dev_priv, mask, mask);
229}
230
Daniel Vetter480c8032014-07-16 09:49:40 +0200231void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300232{
233 ilk_update_gt_irq(dev_priv, mask, 0);
234}
235
Imre Deakb900b942014-11-05 20:48:48 +0200236static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
237{
238 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
239}
240
Imre Deaka72fbc32014-11-05 20:48:31 +0200241static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
242{
243 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
244}
245
Imre Deakb900b942014-11-05 20:48:48 +0200246static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
247{
248 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
249}
250
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300251/**
252 * snb_update_pm_irq - update GEN6_PMIMR
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 */
257static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t interrupt_mask,
259 uint32_t enabled_irq_mask)
260{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300261 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300262
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100263 WARN_ON(enabled_irq_mask & ~interrupt_mask);
264
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300265 assert_spin_locked(&dev_priv->irq_lock);
266
Paulo Zanoni605cd252013-08-06 18:57:15 -0300267 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300268 new_val &= ~interrupt_mask;
269 new_val |= (~enabled_irq_mask & interrupt_mask);
270
Paulo Zanoni605cd252013-08-06 18:57:15 -0300271 if (new_val != dev_priv->pm_irq_mask) {
272 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200273 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
274 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300275 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300276}
277
Daniel Vetter480c8032014-07-16 09:49:40 +0200278void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300279{
Imre Deak9939fba2014-11-20 23:01:47 +0200280 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
281 return;
282
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300283 snb_update_pm_irq(dev_priv, mask, mask);
284}
285
Imre Deak9939fba2014-11-20 23:01:47 +0200286static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
287 uint32_t mask)
288{
289 snb_update_pm_irq(dev_priv, mask, 0);
290}
291
Daniel Vetter480c8032014-07-16 09:49:40 +0200292void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300293{
Imre Deak9939fba2014-11-20 23:01:47 +0200294 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
295 return;
296
297 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300298}
299
Imre Deak3cc134e2014-11-19 15:30:03 +0200300void gen6_reset_rps_interrupts(struct drm_device *dev)
301{
302 struct drm_i915_private *dev_priv = dev->dev_private;
303 uint32_t reg = gen6_pm_iir(dev_priv);
304
305 spin_lock_irq(&dev_priv->irq_lock);
306 I915_WRITE(reg, dev_priv->pm_rps_events);
307 I915_WRITE(reg, dev_priv->pm_rps_events);
308 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200309 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200310 spin_unlock_irq(&dev_priv->irq_lock);
311}
312
Imre Deakb900b942014-11-05 20:48:48 +0200313void gen6_enable_rps_interrupts(struct drm_device *dev)
314{
315 struct drm_i915_private *dev_priv = dev->dev_private;
316
317 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200318
Imre Deakb900b942014-11-05 20:48:48 +0200319 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200320 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200321 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200322 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
323 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200324 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200325
Imre Deakb900b942014-11-05 20:48:48 +0200326 spin_unlock_irq(&dev_priv->irq_lock);
327}
328
Imre Deak59d02a12014-12-19 19:33:26 +0200329u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
330{
331 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200332 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200333 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200334 *
335 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200336 */
337 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
338 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
339
340 if (INTEL_INFO(dev_priv)->gen >= 8)
341 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
342
343 return mask;
344}
345
Imre Deakb900b942014-11-05 20:48:48 +0200346void gen6_disable_rps_interrupts(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349
Imre Deakd4d70aa2014-11-19 15:30:04 +0200350 spin_lock_irq(&dev_priv->irq_lock);
351 dev_priv->rps.interrupts_enabled = false;
352 spin_unlock_irq(&dev_priv->irq_lock);
353
354 cancel_work_sync(&dev_priv->rps.work);
355
Imre Deak9939fba2014-11-20 23:01:47 +0200356 spin_lock_irq(&dev_priv->irq_lock);
357
Imre Deak59d02a12014-12-19 19:33:26 +0200358 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200359
360 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200361 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
362 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200363
364 spin_unlock_irq(&dev_priv->irq_lock);
365
366 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200367}
368
Ben Widawsky09610212014-05-15 20:58:08 +0300369/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200370 * ibx_display_interrupt_update - update SDEIMR
371 * @dev_priv: driver private
372 * @interrupt_mask: mask of interrupt bits to update
373 * @enabled_irq_mask: mask of interrupt bits to enable
374 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200375void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
376 uint32_t interrupt_mask,
377 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200378{
379 uint32_t sdeimr = I915_READ(SDEIMR);
380 sdeimr &= ~interrupt_mask;
381 sdeimr |= (~enabled_irq_mask & interrupt_mask);
382
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100383 WARN_ON(enabled_irq_mask & ~interrupt_mask);
384
Daniel Vetterfee884e2013-07-04 23:35:21 +0200385 assert_spin_locked(&dev_priv->irq_lock);
386
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700387 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300388 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300389
Daniel Vetterfee884e2013-07-04 23:35:21 +0200390 I915_WRITE(SDEIMR, sdeimr);
391 POSTING_READ(SDEIMR);
392}
Paulo Zanoni86642812013-04-12 17:57:57 -0300393
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100394static void
Imre Deak755e9012014-02-10 18:42:47 +0200395__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
396 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800397{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200398 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200399 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800400
Daniel Vetterb79480b2013-06-27 17:52:10 +0200401 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200402 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200403
Ville Syrjälä04feced2014-04-03 13:28:33 +0300404 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
405 status_mask & ~PIPESTAT_INT_STATUS_MASK,
406 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
407 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200408 return;
409
410 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200411 return;
412
Imre Deak91d181d2014-02-10 18:42:49 +0200413 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
414
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200415 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200416 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200417 I915_WRITE(reg, pipestat);
418 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800419}
420
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100421static void
Imre Deak755e9012014-02-10 18:42:47 +0200422__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
423 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800424{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200425 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200426 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800427
Daniel Vetterb79480b2013-06-27 17:52:10 +0200428 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200429 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200430
Ville Syrjälä04feced2014-04-03 13:28:33 +0300431 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
432 status_mask & ~PIPESTAT_INT_STATUS_MASK,
433 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
434 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200435 return;
436
Imre Deak755e9012014-02-10 18:42:47 +0200437 if ((pipestat & enable_mask) == 0)
438 return;
439
Imre Deak91d181d2014-02-10 18:42:49 +0200440 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
441
Imre Deak755e9012014-02-10 18:42:47 +0200442 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200443 I915_WRITE(reg, pipestat);
444 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800445}
446
Imre Deak10c59c52014-02-10 18:42:48 +0200447static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
448{
449 u32 enable_mask = status_mask << 16;
450
451 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300452 * On pipe A we don't support the PSR interrupt yet,
453 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200454 */
455 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
456 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300457 /*
458 * On pipe B and C we don't support the PSR interrupt yet, on pipe
459 * A the same bit is for perf counters which we don't use either.
460 */
461 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
462 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200463
464 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
465 SPRITE0_FLIP_DONE_INT_EN_VLV |
466 SPRITE1_FLIP_DONE_INT_EN_VLV);
467 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
468 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
469 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
470 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
471
472 return enable_mask;
473}
474
Imre Deak755e9012014-02-10 18:42:47 +0200475void
476i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
477 u32 status_mask)
478{
479 u32 enable_mask;
480
Imre Deak10c59c52014-02-10 18:42:48 +0200481 if (IS_VALLEYVIEW(dev_priv->dev))
482 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
483 status_mask);
484 else
485 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200486 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
487}
488
489void
490i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
491 u32 status_mask)
492{
493 u32 enable_mask;
494
Imre Deak10c59c52014-02-10 18:42:48 +0200495 if (IS_VALLEYVIEW(dev_priv->dev))
496 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
497 status_mask);
498 else
499 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200500 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
501}
502
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000503/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300504 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000505 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300506static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000507{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300508 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000509
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300510 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
511 return;
512
Daniel Vetter13321782014-09-15 14:55:29 +0200513 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000514
Imre Deak755e9012014-02-10 18:42:47 +0200515 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300516 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200517 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200518 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000519
Daniel Vetter13321782014-09-15 14:55:29 +0200520 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000521}
522
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300523/*
524 * This timing diagram depicts the video signal in and
525 * around the vertical blanking period.
526 *
527 * Assumptions about the fictitious mode used in this example:
528 * vblank_start >= 3
529 * vsync_start = vblank_start + 1
530 * vsync_end = vblank_start + 2
531 * vtotal = vblank_start + 3
532 *
533 * start of vblank:
534 * latch double buffered registers
535 * increment frame counter (ctg+)
536 * generate start of vblank interrupt (gen4+)
537 * |
538 * | frame start:
539 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
540 * | may be shifted forward 1-3 extra lines via PIPECONF
541 * | |
542 * | | start of vsync:
543 * | | generate vsync interrupt
544 * | | |
545 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
546 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
547 * ----va---> <-----------------vb--------------------> <--------va-------------
548 * | | <----vs-----> |
549 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
550 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
551 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
552 * | | |
553 * last visible pixel first visible pixel
554 * | increment frame counter (gen3/4)
555 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
556 *
557 * x = horizontal active
558 * _ = horizontal blanking
559 * hs = horizontal sync
560 * va = vertical active
561 * vb = vertical blanking
562 * vs = vertical sync
563 * vbs = vblank_start (number)
564 *
565 * Summary:
566 * - most events happen at the start of horizontal sync
567 * - frame start happens at the start of horizontal blank, 1-4 lines
568 * (depending on PIPECONF settings) after the start of vblank
569 * - gen3/4 pixel and frame counter are synchronized with the start
570 * of horizontal active on the first line of vertical active
571 */
572
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300573static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
574{
575 /* Gen2 doesn't have a hardware frame counter */
576 return 0;
577}
578
Keith Packard42f52ef2008-10-18 19:39:29 -0700579/* Called from drm generic code, passed a 'crtc', which
580 * we use as a pipe index
581 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700582static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700583{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300584 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700585 unsigned long high_frame;
586 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300587 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100588 struct intel_crtc *intel_crtc =
589 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200590 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700591
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100592 htotal = mode->crtc_htotal;
593 hsync_start = mode->crtc_hsync_start;
594 vbl_start = mode->crtc_vblank_start;
595 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
596 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300597
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300598 /* Convert to pixel count */
599 vbl_start *= htotal;
600
601 /* Start of vblank event occurs at start of hsync */
602 vbl_start -= htotal - hsync_start;
603
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800604 high_frame = PIPEFRAME(pipe);
605 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100606
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700607 /*
608 * High & low register fields aren't synchronized, so make sure
609 * we get a low value that's stable across two reads of the high
610 * register.
611 */
612 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100613 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300614 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100615 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700616 } while (high1 != high2);
617
Chris Wilson5eddb702010-09-11 13:48:45 +0100618 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300619 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100620 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300621
622 /*
623 * The frame counter increments at beginning of active.
624 * Cook up a vblank counter by also checking the pixel
625 * counter against vblank start.
626 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200627 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700628}
629
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700630static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800631{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800633 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800634
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800635 return I915_READ(reg);
636}
637
Mario Kleinerad3543e2013-10-30 05:13:08 +0100638/* raw reads, only for fast reads of display block, no need for forcewake etc. */
639#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100640
Ville Syrjäläa225f072014-04-29 13:35:45 +0300641static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
642{
643 struct drm_device *dev = crtc->base.dev;
644 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200645 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300646 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300647 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300648
Ville Syrjälä80715b22014-05-15 20:23:23 +0300649 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300650 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
651 vtotal /= 2;
652
653 if (IS_GEN2(dev))
654 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
655 else
656 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
657
658 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300659 * See update_scanline_offset() for the details on the
660 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300661 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300662 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300663}
664
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700665static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e452013-10-28 20:50:48 +0200666 unsigned int flags, int *vpos, int *hpos,
667 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100668{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300669 struct drm_i915_private *dev_priv = dev->dev_private;
670 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200672 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300673 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300674 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100675 bool in_vbl = true;
676 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100677 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100678
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200679 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100680 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800681 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100682 return 0;
683 }
684
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300685 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300686 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300687 vtotal = mode->crtc_vtotal;
688 vbl_start = mode->crtc_vblank_start;
689 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200691 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
692 vbl_start = DIV_ROUND_UP(vbl_start, 2);
693 vbl_end /= 2;
694 vtotal /= 2;
695 }
696
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300697 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
698
Mario Kleinerad3543e2013-10-30 05:13:08 +0100699 /*
700 * Lock uncore.lock, as we will do multiple timing critical raw
701 * register reads, potentially with preemption disabled, so the
702 * following code must not block on uncore.lock.
703 */
704 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300705
Mario Kleinerad3543e2013-10-30 05:13:08 +0100706 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
707
708 /* Get optional system timestamp before query. */
709 if (stime)
710 *stime = ktime_get();
711
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300712 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100713 /* No obvious pixelcount register. Only query vertical
714 * scanout position from Display scan line register.
715 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300716 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100717 } else {
718 /* Have access to pixelcount since start of frame.
719 * We can split this into vertical and horizontal
720 * scanout position.
721 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100722 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100723
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300724 /* convert to pixel counts */
725 vbl_start *= htotal;
726 vbl_end *= htotal;
727 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300728
729 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300730 * In interlaced modes, the pixel counter counts all pixels,
731 * so one field will have htotal more pixels. In order to avoid
732 * the reported position from jumping backwards when the pixel
733 * counter is beyond the length of the shorter field, just
734 * clamp the position the length of the shorter field. This
735 * matches how the scanline counter based position works since
736 * the scanline counter doesn't count the two half lines.
737 */
738 if (position >= vtotal)
739 position = vtotal - 1;
740
741 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300742 * Start of vblank interrupt is triggered at start of hsync,
743 * just prior to the first active line of vblank. However we
744 * consider lines to start at the leading edge of horizontal
745 * active. So, should we get here before we've crossed into
746 * the horizontal active of the first line in vblank, we would
747 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
748 * always add htotal-hsync_start to the current pixel position.
749 */
750 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300751 }
752
Mario Kleinerad3543e2013-10-30 05:13:08 +0100753 /* Get optional system timestamp after query. */
754 if (etime)
755 *etime = ktime_get();
756
757 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
758
759 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
760
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300761 in_vbl = position >= vbl_start && position < vbl_end;
762
763 /*
764 * While in vblank, position will be negative
765 * counting up towards 0 at vbl_end. And outside
766 * vblank, position will be positive counting
767 * up since vbl_end.
768 */
769 if (position >= vbl_start)
770 position -= vbl_end;
771 else
772 position += vtotal - vbl_end;
773
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300774 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300775 *vpos = position;
776 *hpos = 0;
777 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100778 *vpos = position / htotal;
779 *hpos = position - (*vpos * htotal);
780 }
781
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100782 /* In vblank? */
783 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200784 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100785
786 return ret;
787}
788
Ville Syrjäläa225f072014-04-29 13:35:45 +0300789int intel_get_crtc_scanline(struct intel_crtc *crtc)
790{
791 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
792 unsigned long irqflags;
793 int position;
794
795 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
796 position = __intel_get_crtc_scanline(crtc);
797 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
798
799 return position;
800}
801
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700802static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100803 int *max_error,
804 struct timeval *vblank_time,
805 unsigned flags)
806{
Chris Wilson4041b852011-01-22 10:07:56 +0000807 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700809 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000810 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100811 return -EINVAL;
812 }
813
814 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000815 crtc = intel_get_crtc_for_pipe(dev, pipe);
816 if (crtc == NULL) {
817 DRM_ERROR("Invalid crtc %d\n", pipe);
818 return -EINVAL;
819 }
820
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200821 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000822 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
823 return -EBUSY;
824 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100825
826 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000827 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
828 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300829 crtc,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200830 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100831}
832
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200833static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800834{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300835 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000836 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200837 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200838
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200839 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800840
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200841 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
842
Daniel Vetter20e4d402012-08-08 23:35:39 +0200843 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200844
Jesse Barnes7648fa92010-05-20 14:28:11 -0700845 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000846 busy_up = I915_READ(RCPREVBSYTUPAVG);
847 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800848 max_avg = I915_READ(RCBMAXAVG);
849 min_avg = I915_READ(RCBMINAVG);
850
851 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000852 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200853 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
854 new_delay = dev_priv->ips.cur_delay - 1;
855 if (new_delay < dev_priv->ips.max_delay)
856 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000857 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200858 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
859 new_delay = dev_priv->ips.cur_delay + 1;
860 if (new_delay > dev_priv->ips.min_delay)
861 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800862 }
863
Jesse Barnes7648fa92010-05-20 14:28:11 -0700864 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200865 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800866
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200867 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200868
Jesse Barnesf97108d2010-01-29 11:27:07 -0800869 return;
870}
871
Chris Wilson74cdb332015-04-07 16:21:05 +0100872static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100873{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100874 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000875 return;
876
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000877 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000878
Chris Wilson549f7362010-10-19 11:19:32 +0100879 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100880}
881
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000882static void vlv_c0_read(struct drm_i915_private *dev_priv,
883 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400884{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000885 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
886 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
887 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400888}
889
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000890static bool vlv_c0_above(struct drm_i915_private *dev_priv,
891 const struct intel_rps_ei *old,
892 const struct intel_rps_ei *now,
893 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400894{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000895 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -0400896
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000897 if (old->cz_clock == 0)
898 return false;
Deepak S31685c22014-07-03 17:33:01 -0400899
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000900 time = now->cz_clock - old->cz_clock;
901 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -0400902
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000903 /* Workload can be split between render + media, e.g. SwapBuffers
904 * being blitted in X after being rendered in mesa. To account for
905 * this we need to combine both engines into our activity counter.
906 */
907 c0 = now->render_c0 - old->render_c0;
908 c0 += now->media_c0 - old->media_c0;
909 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -0400910
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000911 return c0 >= time;
912}
Deepak S31685c22014-07-03 17:33:01 -0400913
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000914void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
915{
916 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
917 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000918}
919
920static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
921{
922 struct intel_rps_ei now;
923 u32 events = 0;
924
Chris Wilson6f4b12f82015-03-18 09:48:23 +0000925 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000926 return 0;
927
928 vlv_c0_read(dev_priv, &now);
929 if (now.cz_clock == 0)
930 return 0;
Deepak S31685c22014-07-03 17:33:01 -0400931
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000932 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
933 if (!vlv_c0_above(dev_priv,
934 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100935 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000936 events |= GEN6_PM_RP_DOWN_THRESHOLD;
937 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -0400938 }
939
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000940 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
941 if (vlv_c0_above(dev_priv,
942 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100943 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000944 events |= GEN6_PM_RP_UP_THRESHOLD;
945 dev_priv->rps.up_ei = now;
946 }
947
948 return events;
Deepak S31685c22014-07-03 17:33:01 -0400949}
950
Chris Wilsonf5a4c672015-04-27 13:41:23 +0100951static bool any_waiters(struct drm_i915_private *dev_priv)
952{
953 struct intel_engine_cs *ring;
954 int i;
955
956 for_each_ring(ring, dev_priv, i)
957 if (ring->irq_refcount)
958 return true;
959
960 return false;
961}
962
Ben Widawsky4912d042011-04-25 11:25:20 -0700963static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800964{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300965 struct drm_i915_private *dev_priv =
966 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +0100967 bool client_boost;
968 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300969 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800970
Daniel Vetter59cdb632013-07-04 23:35:28 +0200971 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200972 /* Speed up work cancelation during disabling rps interrupts. */
973 if (!dev_priv->rps.interrupts_enabled) {
974 spin_unlock_irq(&dev_priv->irq_lock);
975 return;
976 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200977 pm_iir = dev_priv->rps.pm_iir;
978 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +0200979 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
980 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +0100981 client_boost = dev_priv->rps.client_boost;
982 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200983 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700984
Paulo Zanoni60611c12013-08-15 11:50:01 -0300985 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +0530986 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -0300987
Chris Wilson8d3afd72015-05-21 21:01:47 +0100988 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800989 return;
990
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700991 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100992
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000993 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
994
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100995 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +0100996 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +0100997 min = dev_priv->rps.min_freq_softlimit;
998 max = dev_priv->rps.max_freq_softlimit;
999
1000 if (client_boost) {
1001 new_delay = dev_priv->rps.max_freq_softlimit;
1002 adj = 0;
1003 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001004 if (adj > 0)
1005 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001006 else /* CHV needs even encode values */
1007 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001008 /*
1009 * For better performance, jump directly
1010 * to RPe if we're below it.
1011 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001012 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001013 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001014 adj = 0;
1015 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001016 } else if (any_waiters(dev_priv)) {
1017 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001018 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001019 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1020 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001021 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001022 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001023 adj = 0;
1024 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1025 if (adj < 0)
1026 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001027 else /* CHV needs even encode values */
1028 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001029 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001030 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001031 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001032
Chris Wilsonedcf2842015-04-07 16:20:29 +01001033 dev_priv->rps.last_adj = adj;
1034
Ben Widawsky79249632012-09-07 19:43:42 -07001035 /* sysfs frequency interfaces may have snuck in while servicing the
1036 * interrupt
1037 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001038 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001039 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301040
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001041 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001042
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001043 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001044}
1045
Ben Widawskye3689192012-05-25 16:56:22 -07001046
1047/**
1048 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1049 * occurred.
1050 * @work: workqueue struct
1051 *
1052 * Doesn't actually do anything except notify userspace. As a consequence of
1053 * this event, userspace should try to remap the bad rows since statistically
1054 * it is likely the same row is more likely to go bad again.
1055 */
1056static void ivybridge_parity_work(struct work_struct *work)
1057{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001058 struct drm_i915_private *dev_priv =
1059 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001060 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001061 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001062 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001063 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001064
1065 /* We must turn off DOP level clock gating to access the L3 registers.
1066 * In order to prevent a get/put style interface, acquire struct mutex
1067 * any time we access those registers.
1068 */
1069 mutex_lock(&dev_priv->dev->struct_mutex);
1070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001071 /* If we've screwed up tracking, just let the interrupt fire again */
1072 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1073 goto out;
1074
Ben Widawskye3689192012-05-25 16:56:22 -07001075 misccpctl = I915_READ(GEN7_MISCCPCTL);
1076 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1077 POSTING_READ(GEN7_MISCCPCTL);
1078
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001079 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1080 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001081
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001082 slice--;
1083 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1084 break;
1085
1086 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1087
1088 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1089
1090 error_status = I915_READ(reg);
1091 row = GEN7_PARITY_ERROR_ROW(error_status);
1092 bank = GEN7_PARITY_ERROR_BANK(error_status);
1093 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1094
1095 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1096 POSTING_READ(reg);
1097
1098 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1099 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1100 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1101 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1102 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1103 parity_event[5] = NULL;
1104
Dave Airlie5bdebb12013-10-11 14:07:25 +10001105 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001106 KOBJ_CHANGE, parity_event);
1107
1108 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1109 slice, row, bank, subbank);
1110
1111 kfree(parity_event[4]);
1112 kfree(parity_event[3]);
1113 kfree(parity_event[2]);
1114 kfree(parity_event[1]);
1115 }
Ben Widawskye3689192012-05-25 16:56:22 -07001116
1117 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1118
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001119out:
1120 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001121 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001122 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001123 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001124
1125 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001126}
1127
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001128static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001129{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001130 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001131
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001132 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001133 return;
1134
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001135 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001136 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001137 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001138
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001139 iir &= GT_PARITY_ERROR(dev);
1140 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1141 dev_priv->l3_parity.which_slice |= 1 << 1;
1142
1143 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1144 dev_priv->l3_parity.which_slice |= 1 << 0;
1145
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001146 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001147}
1148
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001149static void ilk_gt_irq_handler(struct drm_device *dev,
1150 struct drm_i915_private *dev_priv,
1151 u32 gt_iir)
1152{
1153 if (gt_iir &
1154 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001155 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001156 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001157 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001158}
1159
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001160static void snb_gt_irq_handler(struct drm_device *dev,
1161 struct drm_i915_private *dev_priv,
1162 u32 gt_iir)
1163{
1164
Ben Widawskycc609d52013-05-28 19:22:29 -07001165 if (gt_iir &
1166 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001167 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001168 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001169 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001170 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001171 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001172
Ben Widawskycc609d52013-05-28 19:22:29 -07001173 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1174 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001175 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1176 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001177
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001178 if (gt_iir & GT_PARITY_ERROR(dev))
1179 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001180}
1181
Chris Wilson74cdb332015-04-07 16:21:05 +01001182static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001183 u32 master_ctl)
1184{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001185 irqreturn_t ret = IRQ_NONE;
1186
1187 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001188 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001189 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001190 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001191 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001192
Chris Wilson74cdb332015-04-07 16:21:05 +01001193 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1194 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1195 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1196 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001197
Chris Wilson74cdb332015-04-07 16:21:05 +01001198 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1199 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1200 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1201 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001202 } else
1203 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1204 }
1205
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001206 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001207 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001208 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001209 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001210 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001211
Chris Wilson74cdb332015-04-07 16:21:05 +01001212 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1213 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1214 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1215 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001216
Chris Wilson74cdb332015-04-07 16:21:05 +01001217 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1218 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1219 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1220 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001221 } else
1222 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1223 }
1224
Chris Wilson74cdb332015-04-07 16:21:05 +01001225 if (master_ctl & GEN8_GT_VECS_IRQ) {
1226 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1227 if (tmp) {
1228 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1229 ret = IRQ_HANDLED;
1230
1231 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1232 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1233 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1234 notify_ring(&dev_priv->ring[VECS]);
1235 } else
1236 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1237 }
1238
Ben Widawsky09610212014-05-15 20:58:08 +03001239 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001240 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001241 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001242 I915_WRITE_FW(GEN8_GT_IIR(2),
1243 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001244 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001245 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001246 } else
1247 DRM_ERROR("The master control interrupt lied (PM)!\n");
1248 }
1249
Ben Widawskyabd58f02013-11-02 21:07:09 -07001250 return ret;
1251}
1252
Imre Deak63c88d22015-07-20 14:43:39 -07001253static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1254{
1255 switch (port) {
1256 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001257 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001258 case PORT_B:
1259 return val & PORTB_HOTPLUG_LONG_DETECT;
1260 case PORT_C:
1261 return val & PORTC_HOTPLUG_LONG_DETECT;
1262 case PORT_D:
1263 return val & PORTD_HOTPLUG_LONG_DETECT;
1264 default:
1265 return false;
1266 }
1267}
1268
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001269static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1270{
1271 switch (port) {
1272 case PORT_E:
1273 return val & PORTE_HOTPLUG_LONG_DETECT;
1274 default:
1275 return false;
1276 }
1277}
1278
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001279static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1280{
1281 switch (port) {
1282 case PORT_A:
1283 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1284 default:
1285 return false;
1286 }
1287}
1288
Jani Nikula676574d2015-05-28 15:43:53 +03001289static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001290{
1291 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001292 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001293 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001294 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001295 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001296 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001297 return val & PORTD_HOTPLUG_LONG_DETECT;
1298 default:
1299 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001300 }
1301}
1302
Jani Nikula676574d2015-05-28 15:43:53 +03001303static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001304{
1305 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001306 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001307 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001308 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001309 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001310 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001311 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1312 default:
1313 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001314 }
1315}
1316
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001317/*
1318 * Get a bit mask of pins that have triggered, and which ones may be long.
1319 * This can be called multiple times with the same masks to accumulate
1320 * hotplug detection results from several registers.
1321 *
1322 * Note that the caller is expected to zero out the masks initially.
1323 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001324static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001325 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001326 const u32 hpd[HPD_NUM_PINS],
1327 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001328{
Jani Nikula8c841e52015-06-18 13:06:17 +03001329 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001330 int i;
1331
Jani Nikula676574d2015-05-28 15:43:53 +03001332 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001333 if ((hpd[i] & hotplug_trigger) == 0)
1334 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001335
Jani Nikula8c841e52015-06-18 13:06:17 +03001336 *pin_mask |= BIT(i);
1337
Imre Deakcc24fcd2015-07-21 15:32:45 -07001338 if (!intel_hpd_pin_to_port(i, &port))
1339 continue;
1340
Imre Deakfd63e2a2015-07-21 15:32:44 -07001341 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001342 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001343 }
1344
1345 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1346 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1347
1348}
1349
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001350static void gmbus_irq_handler(struct drm_device *dev)
1351{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001352 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001353
Daniel Vetter28c70f12012-12-01 13:53:45 +01001354 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001355}
1356
Daniel Vetterce99c252012-12-01 13:53:47 +01001357static void dp_aux_irq_handler(struct drm_device *dev)
1358{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001359 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001360
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001361 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001362}
1363
Shuang He8bf1e9f2013-10-15 18:55:27 +01001364#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001365static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1366 uint32_t crc0, uint32_t crc1,
1367 uint32_t crc2, uint32_t crc3,
1368 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001369{
1370 struct drm_i915_private *dev_priv = dev->dev_private;
1371 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1372 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001373 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001374
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001375 spin_lock(&pipe_crc->lock);
1376
Damien Lespiau0c912c72013-10-15 18:55:37 +01001377 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001378 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001379 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001380 return;
1381 }
1382
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001383 head = pipe_crc->head;
1384 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001385
1386 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001387 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001388 DRM_ERROR("CRC buffer overflowing\n");
1389 return;
1390 }
1391
1392 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001393
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001394 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001395 entry->crc[0] = crc0;
1396 entry->crc[1] = crc1;
1397 entry->crc[2] = crc2;
1398 entry->crc[3] = crc3;
1399 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001400
1401 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001402 pipe_crc->head = head;
1403
1404 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001405
1406 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001407}
Daniel Vetter277de952013-10-18 16:37:07 +02001408#else
1409static inline void
1410display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1411 uint32_t crc0, uint32_t crc1,
1412 uint32_t crc2, uint32_t crc3,
1413 uint32_t crc4) {}
1414#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001415
Daniel Vetter277de952013-10-18 16:37:07 +02001416
1417static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001418{
1419 struct drm_i915_private *dev_priv = dev->dev_private;
1420
Daniel Vetter277de952013-10-18 16:37:07 +02001421 display_pipe_crc_irq_handler(dev, pipe,
1422 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1423 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001424}
1425
Daniel Vetter277de952013-10-18 16:37:07 +02001426static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001427{
1428 struct drm_i915_private *dev_priv = dev->dev_private;
1429
Daniel Vetter277de952013-10-18 16:37:07 +02001430 display_pipe_crc_irq_handler(dev, pipe,
1431 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1432 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1433 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1434 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1435 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001436}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001437
Daniel Vetter277de952013-10-18 16:37:07 +02001438static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001439{
1440 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001441 uint32_t res1, res2;
1442
1443 if (INTEL_INFO(dev)->gen >= 3)
1444 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1445 else
1446 res1 = 0;
1447
1448 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1449 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1450 else
1451 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001452
Daniel Vetter277de952013-10-18 16:37:07 +02001453 display_pipe_crc_irq_handler(dev, pipe,
1454 I915_READ(PIPE_CRC_RES_RED(pipe)),
1455 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1456 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1457 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001458}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001459
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001460/* The RPS events need forcewake, so we add them to a work queue and mask their
1461 * IMR bits until the work is done. Other interrupts can be processed without
1462 * the work queue. */
1463static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001464{
Deepak Sa6706b42014-03-15 20:23:22 +05301465 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001466 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001467 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001468 if (dev_priv->rps.interrupts_enabled) {
1469 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1470 queue_work(dev_priv->wq, &dev_priv->rps.work);
1471 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001472 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001473 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001474
Imre Deakc9a9a262014-11-05 20:48:37 +02001475 if (INTEL_INFO(dev_priv)->gen >= 8)
1476 return;
1477
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001478 if (HAS_VEBOX(dev_priv->dev)) {
1479 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001480 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001481
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001482 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1483 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001484 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001485}
1486
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001487static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1488{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001489 if (!drm_handle_vblank(dev, pipe))
1490 return false;
1491
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001492 return true;
1493}
1494
Imre Deakc1874ed2014-02-04 21:35:46 +02001495static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1496{
1497 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001498 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001499 int pipe;
1500
Imre Deak58ead0d2014-02-04 21:35:47 +02001501 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001502 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001503 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001504 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001505
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001506 /*
1507 * PIPESTAT bits get signalled even when the interrupt is
1508 * disabled with the mask bits, and some of the status bits do
1509 * not generate interrupts at all (like the underrun bit). Hence
1510 * we need to be careful that we only handle what we want to
1511 * handle.
1512 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001513
1514 /* fifo underruns are filterered in the underrun handler. */
1515 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001516
1517 switch (pipe) {
1518 case PIPE_A:
1519 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1520 break;
1521 case PIPE_B:
1522 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1523 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001524 case PIPE_C:
1525 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1526 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001527 }
1528 if (iir & iir_bit)
1529 mask |= dev_priv->pipestat_irq_mask[pipe];
1530
1531 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001532 continue;
1533
1534 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001535 mask |= PIPESTAT_INT_ENABLE_MASK;
1536 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001537
1538 /*
1539 * Clear the PIPE*STAT regs before the IIR
1540 */
Imre Deak91d181d2014-02-10 18:42:49 +02001541 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1542 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001543 I915_WRITE(reg, pipe_stats[pipe]);
1544 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001545 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001546
Damien Lespiau055e3932014-08-18 13:49:10 +01001547 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001548 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1549 intel_pipe_handle_vblank(dev, pipe))
1550 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001551
Imre Deak579a9b02014-02-04 21:35:48 +02001552 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001553 intel_prepare_page_flip(dev, pipe);
1554 intel_finish_page_flip(dev, pipe);
1555 }
1556
1557 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1558 i9xx_pipe_crc_irq_handler(dev, pipe);
1559
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001560 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1561 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001562 }
1563
1564 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1565 gmbus_irq_handler(dev);
1566}
1567
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001568static void i9xx_hpd_irq_handler(struct drm_device *dev)
1569{
1570 struct drm_i915_private *dev_priv = dev->dev_private;
1571 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001572 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001573
Jani Nikula0d2e4292015-05-27 15:03:39 +03001574 if (!hotplug_status)
1575 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001576
Jani Nikula0d2e4292015-05-27 15:03:39 +03001577 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1578 /*
1579 * Make sure hotplug status is cleared before we clear IIR, or else we
1580 * may miss hotplug events.
1581 */
1582 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001583
Jani Nikula0d2e4292015-05-27 15:03:39 +03001584 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1585 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001586
Imre Deakfd63e2a2015-07-21 15:32:44 -07001587 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1588 hotplug_trigger, hpd_status_g4x,
1589 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001590 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Jani Nikula369712e2015-05-27 15:03:40 +03001591
1592 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1593 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001594 } else {
1595 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001596
Imre Deakfd63e2a2015-07-21 15:32:44 -07001597 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1598 hotplug_trigger, hpd_status_g4x,
1599 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001600 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001601 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001602}
1603
Daniel Vetterff1f5252012-10-02 15:10:55 +02001604static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001605{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001606 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001607 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001608 u32 iir, gt_iir, pm_iir;
1609 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001610
Imre Deak2dd2a882015-02-24 11:14:30 +02001611 if (!intel_irqs_enabled(dev_priv))
1612 return IRQ_NONE;
1613
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001614 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001615 /* Find, clear, then process each source of interrupt */
1616
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001617 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001618 if (gt_iir)
1619 I915_WRITE(GTIIR, gt_iir);
1620
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001621 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001622 if (pm_iir)
1623 I915_WRITE(GEN6_PMIIR, pm_iir);
1624
1625 iir = I915_READ(VLV_IIR);
1626 if (iir) {
1627 /* Consume port before clearing IIR or we'll miss events */
1628 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1629 i9xx_hpd_irq_handler(dev);
1630 I915_WRITE(VLV_IIR, iir);
1631 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001632
1633 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1634 goto out;
1635
1636 ret = IRQ_HANDLED;
1637
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001638 if (gt_iir)
1639 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001640 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001641 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001642 /* Call regardless, as some status bits might not be
1643 * signalled in iir */
1644 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001645 }
1646
1647out:
1648 return ret;
1649}
1650
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001651static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1652{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001653 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001654 struct drm_i915_private *dev_priv = dev->dev_private;
1655 u32 master_ctl, iir;
1656 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001657
Imre Deak2dd2a882015-02-24 11:14:30 +02001658 if (!intel_irqs_enabled(dev_priv))
1659 return IRQ_NONE;
1660
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001661 for (;;) {
1662 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1663 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001664
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001665 if (master_ctl == 0 && iir == 0)
1666 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001667
Oscar Mateo27b6c122014-06-16 16:11:00 +01001668 ret = IRQ_HANDLED;
1669
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001670 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001671
Oscar Mateo27b6c122014-06-16 16:11:00 +01001672 /* Find, clear, then process each source of interrupt */
1673
1674 if (iir) {
1675 /* Consume port before clearing IIR or we'll miss events */
1676 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1677 i9xx_hpd_irq_handler(dev);
1678 I915_WRITE(VLV_IIR, iir);
1679 }
1680
Chris Wilson74cdb332015-04-07 16:21:05 +01001681 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001682
Oscar Mateo27b6c122014-06-16 16:11:00 +01001683 /* Call regardless, as some status bits might not be
1684 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001685 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001686
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001687 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1688 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001689 }
1690
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001691 return ret;
1692}
1693
Adam Jackson23e81d62012-06-06 15:45:44 -04001694static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001695{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001696 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001697 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001698 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001699
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301700 if (hotplug_trigger) {
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001701 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Dave Airlie13cf5502014-06-18 11:29:35 +10001702
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301703 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1704 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1705
Imre Deakfd63e2a2015-07-21 15:32:44 -07001706 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1707 dig_hotplug_reg, hpd_ibx,
1708 pch_port_hotplug_long_detect);
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301709 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1710 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001711
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001712 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1713 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1714 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001715 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001716 port_name(port));
1717 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001718
Daniel Vetterce99c252012-12-01 13:53:47 +01001719 if (pch_iir & SDE_AUX_MASK)
1720 dp_aux_irq_handler(dev);
1721
Jesse Barnes776ad802011-01-04 15:09:39 -08001722 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001723 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001724
1725 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1726 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1727
1728 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1729 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1730
1731 if (pch_iir & SDE_POISON)
1732 DRM_ERROR("PCH poison interrupt\n");
1733
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001734 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001735 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001736 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1737 pipe_name(pipe),
1738 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001739
1740 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1741 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1742
1743 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1744 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1745
Jesse Barnes776ad802011-01-04 15:09:39 -08001746 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001747 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001748
1749 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001750 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001751}
1752
1753static void ivb_err_int_handler(struct drm_device *dev)
1754{
1755 struct drm_i915_private *dev_priv = dev->dev_private;
1756 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001757 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001758
Paulo Zanonide032bf2013-04-12 17:57:58 -03001759 if (err_int & ERR_INT_POISON)
1760 DRM_ERROR("Poison interrupt\n");
1761
Damien Lespiau055e3932014-08-18 13:49:10 +01001762 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001763 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1764 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001765
Daniel Vetter5a69b892013-10-16 22:55:52 +02001766 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1767 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001768 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001769 else
Daniel Vetter277de952013-10-18 16:37:07 +02001770 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001771 }
1772 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001773
Paulo Zanoni86642812013-04-12 17:57:57 -03001774 I915_WRITE(GEN7_ERR_INT, err_int);
1775}
1776
1777static void cpt_serr_int_handler(struct drm_device *dev)
1778{
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 u32 serr_int = I915_READ(SERR_INT);
1781
Paulo Zanonide032bf2013-04-12 17:57:58 -03001782 if (serr_int & SERR_INT_POISON)
1783 DRM_ERROR("PCH poison interrupt\n");
1784
Paulo Zanoni86642812013-04-12 17:57:57 -03001785 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001786 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001787
1788 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001789 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001790
1791 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001792 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001793
1794 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001795}
1796
Adam Jackson23e81d62012-06-06 15:45:44 -04001797static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1798{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001799 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001800 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001801 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001802
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301803 if (hotplug_trigger) {
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001804 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Dave Airlie13cf5502014-06-18 11:29:35 +10001805
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301806 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1807 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Imre Deakfd63e2a2015-07-21 15:32:44 -07001808
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001809 intel_get_hpd_pins(&pin_mask, &long_mask,
1810 hotplug_trigger,
1811 dig_hotplug_reg, hpd_cpt,
1812 pch_port_hotplug_long_detect);
Xiong Zhang26951ca2015-08-17 15:55:50 +08001813
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301814 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1815 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001816
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001817 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1818 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1819 SDE_AUDIO_POWER_SHIFT_CPT);
1820 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1821 port_name(port));
1822 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001823
1824 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001825 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001826
1827 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001828 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001829
1830 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1831 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1832
1833 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1834 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1835
1836 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001837 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001838 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1839 pipe_name(pipe),
1840 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001841
1842 if (pch_iir & SDE_ERROR_CPT)
1843 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001844}
1845
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001846static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
1847{
1848 struct drm_i915_private *dev_priv = dev->dev_private;
1849 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1850 ~SDE_PORTE_HOTPLUG_SPT;
1851 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1852 u32 pin_mask = 0, long_mask = 0;
1853
1854 if (hotplug_trigger) {
1855 u32 dig_hotplug_reg;
1856
1857 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1858 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1859
1860 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1861 dig_hotplug_reg, hpd_spt,
1862 pch_port_hotplug_long_detect);
1863 }
1864
1865 if (hotplug2_trigger) {
1866 u32 dig_hotplug_reg;
1867
1868 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1869 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1870
1871 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
1872 dig_hotplug_reg, hpd_spt,
1873 spt_port_hotplug2_long_detect);
1874 }
1875
1876 if (pin_mask)
1877 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1878
1879 if (pch_iir & SDE_GMBUS_CPT)
1880 gmbus_irq_handler(dev);
1881}
1882
Paulo Zanonic008bc62013-07-12 16:35:10 -03001883static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1884{
1885 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02001886 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001887 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
1888
1889 if (hotplug_trigger) {
1890 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1891
1892 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1893 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1894
1895 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1896 dig_hotplug_reg, hpd_ilk,
1897 ilk_port_hotplug_long_detect);
1898 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1899 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001900
1901 if (de_iir & DE_AUX_CHANNEL_A)
1902 dp_aux_irq_handler(dev);
1903
1904 if (de_iir & DE_GSE)
1905 intel_opregion_asle_intr(dev);
1906
Paulo Zanonic008bc62013-07-12 16:35:10 -03001907 if (de_iir & DE_POISON)
1908 DRM_ERROR("Poison interrupt\n");
1909
Damien Lespiau055e3932014-08-18 13:49:10 +01001910 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001911 if (de_iir & DE_PIPE_VBLANK(pipe) &&
1912 intel_pipe_handle_vblank(dev, pipe))
1913 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001914
Daniel Vetter40da17c22013-10-21 18:04:36 +02001915 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001916 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001917
Daniel Vetter40da17c22013-10-21 18:04:36 +02001918 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1919 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001920
Daniel Vetter40da17c22013-10-21 18:04:36 +02001921 /* plane/pipes map 1:1 on ilk+ */
1922 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1923 intel_prepare_page_flip(dev, pipe);
1924 intel_finish_page_flip_plane(dev, pipe);
1925 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001926 }
1927
1928 /* check event from PCH */
1929 if (de_iir & DE_PCH_EVENT) {
1930 u32 pch_iir = I915_READ(SDEIIR);
1931
1932 if (HAS_PCH_CPT(dev))
1933 cpt_irq_handler(dev, pch_iir);
1934 else
1935 ibx_irq_handler(dev, pch_iir);
1936
1937 /* should clear PCH hotplug event before clear CPU irq */
1938 I915_WRITE(SDEIIR, pch_iir);
1939 }
1940
1941 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1942 ironlake_rps_change_irq_handler(dev);
1943}
1944
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001945static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1946{
1947 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001948 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001949
1950 if (de_iir & DE_ERR_INT_IVB)
1951 ivb_err_int_handler(dev);
1952
1953 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1954 dp_aux_irq_handler(dev);
1955
1956 if (de_iir & DE_GSE_IVB)
1957 intel_opregion_asle_intr(dev);
1958
Damien Lespiau055e3932014-08-18 13:49:10 +01001959 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001960 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1961 intel_pipe_handle_vblank(dev, pipe))
1962 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02001963
1964 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001965 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1966 intel_prepare_page_flip(dev, pipe);
1967 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001968 }
1969 }
1970
1971 /* check event from PCH */
1972 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1973 u32 pch_iir = I915_READ(SDEIIR);
1974
1975 cpt_irq_handler(dev, pch_iir);
1976
1977 /* clear PCH hotplug event before clear CPU irq */
1978 I915_WRITE(SDEIIR, pch_iir);
1979 }
1980}
1981
Oscar Mateo72c90f62014-06-16 16:10:57 +01001982/*
1983 * To handle irqs with the minimum potential races with fresh interrupts, we:
1984 * 1 - Disable Master Interrupt Control.
1985 * 2 - Find the source(s) of the interrupt.
1986 * 3 - Clear the Interrupt Identity bits (IIR).
1987 * 4 - Process the interrupt(s) that had bits set in the IIRs.
1988 * 5 - Re-enable Master Interrupt Control.
1989 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001990static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001991{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001992 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001993 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001994 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001995 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001996
Imre Deak2dd2a882015-02-24 11:14:30 +02001997 if (!intel_irqs_enabled(dev_priv))
1998 return IRQ_NONE;
1999
Paulo Zanoni86642812013-04-12 17:57:57 -03002000 /* We get interrupts on unclaimed registers, so check for this before we
2001 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002002 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002003
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002004 /* disable master interrupt before clearing iir */
2005 de_ier = I915_READ(DEIER);
2006 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002007 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002008
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002009 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2010 * interrupts will will be stored on its back queue, and then we'll be
2011 * able to process them after we restore SDEIER (as soon as we restore
2012 * it, we'll get an interrupt if SDEIIR still has something to process
2013 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002014 if (!HAS_PCH_NOP(dev)) {
2015 sde_ier = I915_READ(SDEIER);
2016 I915_WRITE(SDEIER, 0);
2017 POSTING_READ(SDEIER);
2018 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002019
Oscar Mateo72c90f62014-06-16 16:10:57 +01002020 /* Find, clear, then process each source of interrupt */
2021
Chris Wilson0e434062012-05-09 21:45:44 +01002022 gt_iir = I915_READ(GTIIR);
2023 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002024 I915_WRITE(GTIIR, gt_iir);
2025 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002026 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002027 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002028 else
2029 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002030 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002031
2032 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002033 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002034 I915_WRITE(DEIIR, de_iir);
2035 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002036 if (INTEL_INFO(dev)->gen >= 7)
2037 ivb_display_irq_handler(dev, de_iir);
2038 else
2039 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002040 }
2041
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002042 if (INTEL_INFO(dev)->gen >= 6) {
2043 u32 pm_iir = I915_READ(GEN6_PMIIR);
2044 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002045 I915_WRITE(GEN6_PMIIR, pm_iir);
2046 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002047 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002048 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002049 }
2050
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002051 I915_WRITE(DEIER, de_ier);
2052 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002053 if (!HAS_PCH_NOP(dev)) {
2054 I915_WRITE(SDEIER, sde_ier);
2055 POSTING_READ(SDEIER);
2056 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002057
2058 return ret;
2059}
2060
Shashank Sharmad04a4922014-08-22 17:40:41 +05302061static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2062{
2063 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03002064 u32 hp_control, hp_trigger;
Ville Syrjälä42db67d2015-08-28 21:26:27 +03002065 u32 pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302066
2067 /* Get the status */
2068 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2069 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2070
2071 /* Hotplug not enabled ? */
2072 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2073 DRM_ERROR("Interrupt when HPD disabled\n");
2074 return;
2075 }
2076
Shashank Sharmad04a4922014-08-22 17:40:41 +05302077 /* Clear sticky bits in hpd status */
2078 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
Jani Nikula475c2e32015-05-28 15:43:54 +03002079
Imre Deakfd63e2a2015-07-21 15:32:44 -07002080 intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
Imre Deak63c88d22015-07-20 14:43:39 -07002081 hpd_bxt, bxt_port_hotplug_long_detect);
Jani Nikula475c2e32015-05-28 15:43:54 +03002082 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302083}
2084
Ben Widawskyabd58f02013-11-02 21:07:09 -07002085static irqreturn_t gen8_irq_handler(int irq, void *arg)
2086{
2087 struct drm_device *dev = arg;
2088 struct drm_i915_private *dev_priv = dev->dev_private;
2089 u32 master_ctl;
2090 irqreturn_t ret = IRQ_NONE;
2091 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002092 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002093 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2094
Imre Deak2dd2a882015-02-24 11:14:30 +02002095 if (!intel_irqs_enabled(dev_priv))
2096 return IRQ_NONE;
2097
Jesse Barnes88e04702014-11-13 17:51:48 +00002098 if (IS_GEN9(dev))
2099 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2100 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002101
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002102 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002103 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2104 if (!master_ctl)
2105 return IRQ_NONE;
2106
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002107 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002108
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002109 /* Find, clear, then process each source of interrupt */
2110
Chris Wilson74cdb332015-04-07 16:21:05 +01002111 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002112
2113 if (master_ctl & GEN8_DE_MISC_IRQ) {
2114 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002115 if (tmp) {
2116 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2117 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002118 if (tmp & GEN8_DE_MISC_GSE)
2119 intel_opregion_asle_intr(dev);
2120 else
2121 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002122 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002123 else
2124 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002125 }
2126
Daniel Vetter6d766f02013-11-07 14:49:55 +01002127 if (master_ctl & GEN8_DE_PORT_IRQ) {
2128 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002129 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302130 bool found = false;
2131
Daniel Vetter6d766f02013-11-07 14:49:55 +01002132 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2133 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002134
Shashank Sharmad04a4922014-08-22 17:40:41 +05302135 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002136 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302137 found = true;
2138 }
2139
2140 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2141 bxt_hpd_handler(dev, tmp);
2142 found = true;
2143 }
2144
Shashank Sharma9e637432014-08-22 17:40:43 +05302145 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2146 gmbus_irq_handler(dev);
2147 found = true;
2148 }
2149
Shashank Sharmad04a4922014-08-22 17:40:41 +05302150 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002151 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002152 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002153 else
2154 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002155 }
2156
Damien Lespiau055e3932014-08-18 13:49:10 +01002157 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002158 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002159
Daniel Vetterc42664c2013-11-07 11:05:40 +01002160 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2161 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002162
Daniel Vetterc42664c2013-11-07 11:05:40 +01002163 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002164 if (pipe_iir) {
2165 ret = IRQ_HANDLED;
2166 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002167
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002168 if (pipe_iir & GEN8_PIPE_VBLANK &&
2169 intel_pipe_handle_vblank(dev, pipe))
2170 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002171
Damien Lespiau770de832014-03-20 20:45:01 +00002172 if (IS_GEN9(dev))
2173 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2174 else
2175 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2176
2177 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002178 intel_prepare_page_flip(dev, pipe);
2179 intel_finish_page_flip_plane(dev, pipe);
2180 }
2181
2182 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2183 hsw_pipe_crc_irq_handler(dev, pipe);
2184
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002185 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2186 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2187 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002188
Damien Lespiau770de832014-03-20 20:45:01 +00002189
2190 if (IS_GEN9(dev))
2191 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2192 else
2193 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2194
2195 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002196 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2197 pipe_name(pipe),
2198 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002199 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002200 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2201 }
2202
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302203 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2204 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002205 /*
2206 * FIXME(BDW): Assume for now that the new interrupt handling
2207 * scheme also closed the SDE interrupt handling race we've seen
2208 * on older pch-split platforms. But this needs testing.
2209 */
2210 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002211 if (pch_iir) {
2212 I915_WRITE(SDEIIR, pch_iir);
2213 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002214
2215 if (HAS_PCH_SPT(dev_priv))
2216 spt_irq_handler(dev, pch_iir);
2217 else
2218 cpt_irq_handler(dev, pch_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002219 } else
2220 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2221
Daniel Vetter92d03a82013-11-07 11:05:43 +01002222 }
2223
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002224 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2225 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002226
2227 return ret;
2228}
2229
Daniel Vetter17e1df02013-09-08 21:57:13 +02002230static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2231 bool reset_completed)
2232{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002233 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002234 int i;
2235
2236 /*
2237 * Notify all waiters for GPU completion events that reset state has
2238 * been changed, and that they need to restart their wait after
2239 * checking for potential errors (and bail out to drop locks if there is
2240 * a gpu reset pending so that i915_error_work_func can acquire them).
2241 */
2242
2243 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2244 for_each_ring(ring, dev_priv, i)
2245 wake_up_all(&ring->irq_queue);
2246
2247 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2248 wake_up_all(&dev_priv->pending_flip_queue);
2249
2250 /*
2251 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2252 * reset state is cleared.
2253 */
2254 if (reset_completed)
2255 wake_up_all(&dev_priv->gpu_error.reset_queue);
2256}
2257
Jesse Barnes8a905232009-07-11 16:48:03 -04002258/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002259 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002260 *
2261 * Fire an error uevent so userspace can see that a hang or error
2262 * was detected.
2263 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002264static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002265{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002266 struct drm_i915_private *dev_priv = to_i915(dev);
2267 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002268 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2269 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2270 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002271 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002272
Dave Airlie5bdebb12013-10-11 14:07:25 +10002273 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002274
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002275 /*
2276 * Note that there's only one work item which does gpu resets, so we
2277 * need not worry about concurrent gpu resets potentially incrementing
2278 * error->reset_counter twice. We only need to take care of another
2279 * racing irq/hangcheck declaring the gpu dead for a second time. A
2280 * quick check for that is good enough: schedule_work ensures the
2281 * correct ordering between hang detection and this work item, and since
2282 * the reset in-progress bit is only ever set by code outside of this
2283 * work we don't need to worry about any other races.
2284 */
2285 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002286 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002287 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002288 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002289
Daniel Vetter17e1df02013-09-08 21:57:13 +02002290 /*
Imre Deakf454c692014-04-23 01:09:04 +03002291 * In most cases it's guaranteed that we get here with an RPM
2292 * reference held, for example because there is a pending GPU
2293 * request that won't finish until the reset is done. This
2294 * isn't the case at least when we get here by doing a
2295 * simulated reset via debugs, so get an RPM reference.
2296 */
2297 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002298
2299 intel_prepare_reset(dev);
2300
Imre Deakf454c692014-04-23 01:09:04 +03002301 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002302 * All state reset _must_ be completed before we update the
2303 * reset counter, for otherwise waiters might miss the reset
2304 * pending state and not properly drop locks, resulting in
2305 * deadlocks with the reset work.
2306 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002307 ret = i915_reset(dev);
2308
Ville Syrjälä75147472014-11-24 18:28:11 +02002309 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002310
Imre Deakf454c692014-04-23 01:09:04 +03002311 intel_runtime_pm_put(dev_priv);
2312
Daniel Vetterf69061b2012-12-06 09:01:42 +01002313 if (ret == 0) {
2314 /*
2315 * After all the gem state is reset, increment the reset
2316 * counter and wake up everyone waiting for the reset to
2317 * complete.
2318 *
2319 * Since unlock operations are a one-sided barrier only,
2320 * we need to insert a barrier here to order any seqno
2321 * updates before
2322 * the counter increment.
2323 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002324 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002325 atomic_inc(&dev_priv->gpu_error.reset_counter);
2326
Dave Airlie5bdebb12013-10-11 14:07:25 +10002327 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002328 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002329 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002330 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002331 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002332
Daniel Vetter17e1df02013-09-08 21:57:13 +02002333 /*
2334 * Note: The wake_up also serves as a memory barrier so that
2335 * waiters see the update value of the reset counter atomic_t.
2336 */
2337 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002338 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002339}
2340
Chris Wilson35aed2e2010-05-27 13:18:12 +01002341static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002342{
2343 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002344 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002345 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002346 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002347
Chris Wilson35aed2e2010-05-27 13:18:12 +01002348 if (!eir)
2349 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002350
Joe Perchesa70491c2012-03-18 13:00:11 -07002351 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002352
Ben Widawskybd9854f2012-08-23 15:18:09 -07002353 i915_get_extra_instdone(dev, instdone);
2354
Jesse Barnes8a905232009-07-11 16:48:03 -04002355 if (IS_G4X(dev)) {
2356 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2357 u32 ipeir = I915_READ(IPEIR_I965);
2358
Joe Perchesa70491c2012-03-18 13:00:11 -07002359 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2360 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002361 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2362 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002363 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002364 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002365 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002366 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002367 }
2368 if (eir & GM45_ERROR_PAGE_TABLE) {
2369 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002370 pr_err("page table error\n");
2371 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002372 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002373 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002374 }
2375 }
2376
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002377 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002378 if (eir & I915_ERROR_PAGE_TABLE) {
2379 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002380 pr_err("page table error\n");
2381 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002382 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002383 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002384 }
2385 }
2386
2387 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002388 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002389 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002390 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002391 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002392 /* pipestat has already been acked */
2393 }
2394 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002395 pr_err("instruction error\n");
2396 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002397 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2398 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002399 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002400 u32 ipeir = I915_READ(IPEIR);
2401
Joe Perchesa70491c2012-03-18 13:00:11 -07002402 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2403 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002404 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002405 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002406 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002407 } else {
2408 u32 ipeir = I915_READ(IPEIR_I965);
2409
Joe Perchesa70491c2012-03-18 13:00:11 -07002410 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2411 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002412 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002413 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002414 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002415 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002416 }
2417 }
2418
2419 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002420 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002421 eir = I915_READ(EIR);
2422 if (eir) {
2423 /*
2424 * some errors might have become stuck,
2425 * mask them.
2426 */
2427 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2428 I915_WRITE(EMR, I915_READ(EMR) | eir);
2429 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2430 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002431}
2432
2433/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002434 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002435 * @dev: drm device
2436 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002437 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002438 * dump it to the syslog. Also call i915_capture_error_state() to make
2439 * sure we get a record and make it available in debugfs. Fire a uevent
2440 * so userspace knows something bad happened (should trigger collection
2441 * of a ring dump etc.).
2442 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002443void i915_handle_error(struct drm_device *dev, bool wedged,
2444 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002445{
2446 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002447 va_list args;
2448 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002449
Mika Kuoppala58174462014-02-25 17:11:26 +02002450 va_start(args, fmt);
2451 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2452 va_end(args);
2453
2454 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002455 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002456
Ben Gamariba1234d2009-09-14 17:48:47 -04002457 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002458 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2459 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002460
Ben Gamari11ed50e2009-09-14 17:48:45 -04002461 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002462 * Wakeup waiting processes so that the reset function
2463 * i915_reset_and_wakeup doesn't deadlock trying to grab
2464 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002465 * processes will see a reset in progress and back off,
2466 * releasing their locks and then wait for the reset completion.
2467 * We must do this for _all_ gpu waiters that might hold locks
2468 * that the reset work needs to acquire.
2469 *
2470 * Note: The wake_up serves as the required memory barrier to
2471 * ensure that the waiters see the updated value of the reset
2472 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002473 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002474 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002475 }
2476
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002477 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002478}
2479
Keith Packard42f52ef2008-10-18 19:39:29 -07002480/* Called from drm generic code, passed 'crtc' which
2481 * we use as a pipe index
2482 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002483static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002484{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002485 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002486 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002487
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002488 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002489 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002490 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002491 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002492 else
Keith Packard7c463582008-11-04 02:03:27 -08002493 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002494 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002495 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002496
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002497 return 0;
2498}
2499
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002500static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002501{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002502 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002503 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002504 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002505 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002506
Jesse Barnesf796cf82011-04-07 13:58:17 -07002507 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002508 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002509 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2510
2511 return 0;
2512}
2513
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002514static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2515{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002516 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002517 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002518
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002519 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002520 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002521 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002522 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2523
2524 return 0;
2525}
2526
Ben Widawskyabd58f02013-11-02 21:07:09 -07002527static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2528{
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002531
Ben Widawskyabd58f02013-11-02 21:07:09 -07002532 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002533 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2534 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2535 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002536 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2537 return 0;
2538}
2539
Keith Packard42f52ef2008-10-18 19:39:29 -07002540/* Called from drm generic code, passed 'crtc' which
2541 * we use as a pipe index
2542 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002543static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002544{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002545 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002546 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002547
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002548 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002549 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002550 PIPE_VBLANK_INTERRUPT_STATUS |
2551 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002552 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2553}
2554
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002555static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002556{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002557 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002558 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002559 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002560 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002561
2562 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002563 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2565}
2566
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002567static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2568{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002570 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002571
2572 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002573 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002574 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002575 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2576}
2577
Ben Widawskyabd58f02013-11-02 21:07:09 -07002578static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2579{
2580 struct drm_i915_private *dev_priv = dev->dev_private;
2581 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002582
Ben Widawskyabd58f02013-11-02 21:07:09 -07002583 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002584 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2585 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2586 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002587 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2588}
2589
Chris Wilson9107e9d2013-06-10 11:20:20 +01002590static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002591ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002592{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002593 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002594 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002595}
2596
Daniel Vettera028c4b2014-03-15 00:08:56 +01002597static bool
2598ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2599{
2600 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002601 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002602 } else {
2603 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2604 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2605 MI_SEMAPHORE_REGISTER);
2606 }
2607}
2608
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002609static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002610semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002611{
2612 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002613 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002614 int i;
2615
2616 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002617 for_each_ring(signaller, dev_priv, i) {
2618 if (ring == signaller)
2619 continue;
2620
2621 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2622 return signaller;
2623 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002624 } else {
2625 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2626
2627 for_each_ring(signaller, dev_priv, i) {
2628 if(ring == signaller)
2629 continue;
2630
Ben Widawskyebc348b2014-04-29 14:52:28 -07002631 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002632 return signaller;
2633 }
2634 }
2635
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002636 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2637 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002638
2639 return NULL;
2640}
2641
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002642static struct intel_engine_cs *
2643semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002644{
2645 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002646 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002647 u64 offset = 0;
2648 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002649
2650 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002651 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002652 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002653
Daniel Vetter88fe4292014-03-15 00:08:55 +01002654 /*
2655 * HEAD is likely pointing to the dword after the actual command,
2656 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002657 * or 4 dwords depending on the semaphore wait command size.
2658 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002659 * point at at batch, and semaphores are always emitted into the
2660 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002661 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002662 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002663 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002664
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002665 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002666 /*
2667 * Be paranoid and presume the hw has gone off into the wild -
2668 * our ring is smaller than what the hardware (and hence
2669 * HEAD_ADDR) allows. Also handles wrap-around.
2670 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002671 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002672
2673 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002674 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002675 if (cmd == ipehr)
2676 break;
2677
Daniel Vetter88fe4292014-03-15 00:08:55 +01002678 head -= 4;
2679 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002680
Daniel Vetter88fe4292014-03-15 00:08:55 +01002681 if (!i)
2682 return NULL;
2683
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002684 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002685 if (INTEL_INFO(ring->dev)->gen >= 8) {
2686 offset = ioread32(ring->buffer->virtual_start + head + 12);
2687 offset <<= 32;
2688 offset = ioread32(ring->buffer->virtual_start + head + 8);
2689 }
2690 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002691}
2692
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002693static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002694{
2695 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002696 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002697 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002698
Chris Wilson4be17382014-06-06 10:22:29 +01002699 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002700
2701 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002702 if (signaller == NULL)
2703 return -1;
2704
2705 /* Prevent pathological recursion due to driver bugs */
2706 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002707 return -1;
2708
Chris Wilson4be17382014-06-06 10:22:29 +01002709 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2710 return 1;
2711
Chris Wilsona0d036b2014-07-19 12:40:42 +01002712 /* cursory check for an unkickable deadlock */
2713 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2714 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002715 return -1;
2716
2717 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002718}
2719
2720static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2721{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002722 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002723 int i;
2724
2725 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002726 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002727}
2728
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002729static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002730ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002731{
2732 struct drm_device *dev = ring->dev;
2733 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002734 u32 tmp;
2735
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002736 if (acthd != ring->hangcheck.acthd) {
2737 if (acthd > ring->hangcheck.max_acthd) {
2738 ring->hangcheck.max_acthd = acthd;
2739 return HANGCHECK_ACTIVE;
2740 }
2741
2742 return HANGCHECK_ACTIVE_LOOP;
2743 }
Chris Wilson6274f212013-06-10 11:20:21 +01002744
Chris Wilson9107e9d2013-06-10 11:20:20 +01002745 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002746 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002747
2748 /* Is the chip hanging on a WAIT_FOR_EVENT?
2749 * If so we can simply poke the RB_WAIT bit
2750 * and break the hang. This should work on
2751 * all but the second generation chipsets.
2752 */
2753 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002754 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002755 i915_handle_error(dev, false,
2756 "Kicking stuck wait on %s",
2757 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002758 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002759 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002760 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002761
Chris Wilson6274f212013-06-10 11:20:21 +01002762 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2763 switch (semaphore_passed(ring)) {
2764 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002765 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002766 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002767 i915_handle_error(dev, false,
2768 "Kicking stuck semaphore on %s",
2769 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002770 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002771 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002772 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002773 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002774 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002775 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002776
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002777 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002778}
2779
Chris Wilson737b1502015-01-26 18:03:03 +02002780/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002781 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002782 * batchbuffers in a long time. We keep track per ring seqno progress and
2783 * if there are no progress, hangcheck score for that ring is increased.
2784 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2785 * we kick the ring. If we see no progress on three subsequent calls
2786 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002787 */
Chris Wilson737b1502015-01-26 18:03:03 +02002788static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002789{
Chris Wilson737b1502015-01-26 18:03:03 +02002790 struct drm_i915_private *dev_priv =
2791 container_of(work, typeof(*dev_priv),
2792 gpu_error.hangcheck_work.work);
2793 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002794 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002795 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002796 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002797 bool stuck[I915_NUM_RINGS] = { 0 };
2798#define BUSY 1
2799#define KICK 5
2800#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002801
Jani Nikulad330a952014-01-21 11:24:25 +02002802 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002803 return;
2804
Chris Wilsonb4519512012-05-11 14:29:30 +01002805 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002806 u64 acthd;
2807 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002808 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002809
Chris Wilson6274f212013-06-10 11:20:21 +01002810 semaphore_clear_deadlocks(dev_priv);
2811
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002812 seqno = ring->get_seqno(ring, false);
2813 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002814
Chris Wilson9107e9d2013-06-10 11:20:20 +01002815 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002816 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002817 ring->hangcheck.action = HANGCHECK_IDLE;
2818
Chris Wilson9107e9d2013-06-10 11:20:20 +01002819 if (waitqueue_active(&ring->irq_queue)) {
2820 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002821 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002822 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2823 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2824 ring->name);
2825 else
2826 DRM_INFO("Fake missed irq on %s\n",
2827 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002828 wake_up_all(&ring->irq_queue);
2829 }
2830 /* Safeguard against driver failure */
2831 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002832 } else
2833 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002834 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002835 /* We always increment the hangcheck score
2836 * if the ring is busy and still processing
2837 * the same request, so that no single request
2838 * can run indefinitely (such as a chain of
2839 * batches). The only time we do not increment
2840 * the hangcheck score on this ring, if this
2841 * ring is in a legitimate wait for another
2842 * ring. In that case the waiting ring is a
2843 * victim and we want to be sure we catch the
2844 * right culprit. Then every time we do kick
2845 * the ring, add a small increment to the
2846 * score so that we can catch a batch that is
2847 * being repeatedly kicked and so responsible
2848 * for stalling the machine.
2849 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002850 ring->hangcheck.action = ring_stuck(ring,
2851 acthd);
2852
2853 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002854 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002855 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002856 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002857 break;
2858 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002859 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002860 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002861 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002862 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002863 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002864 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002865 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002866 stuck[i] = true;
2867 break;
2868 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002869 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002870 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002871 ring->hangcheck.action = HANGCHECK_ACTIVE;
2872
Chris Wilson9107e9d2013-06-10 11:20:20 +01002873 /* Gradually reduce the count so that we catch DoS
2874 * attempts across multiple batches.
2875 */
2876 if (ring->hangcheck.score > 0)
2877 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002878
2879 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002880 }
2881
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002882 ring->hangcheck.seqno = seqno;
2883 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002884 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002885 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002886
Mika Kuoppala92cab732013-05-24 17:16:07 +03002887 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002888 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002889 DRM_INFO("%s on %s\n",
2890 stuck[i] ? "stuck" : "no progress",
2891 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002892 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002893 }
2894 }
2895
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002896 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002897 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002898
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002899 if (busy_count)
2900 /* Reset timer case chip hangs without another request
2901 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002902 i915_queue_hangcheck(dev);
2903}
2904
2905void i915_queue_hangcheck(struct drm_device *dev)
2906{
Chris Wilson737b1502015-01-26 18:03:03 +02002907 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002908
Jani Nikulad330a952014-01-21 11:24:25 +02002909 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002910 return;
2911
Chris Wilson737b1502015-01-26 18:03:03 +02002912 /* Don't continually defer the hangcheck so that it is always run at
2913 * least once after work has been scheduled on any ring. Otherwise,
2914 * we will ignore a hung ring if a second ring is kept busy.
2915 */
2916
2917 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2918 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002919}
2920
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002921static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002922{
2923 struct drm_i915_private *dev_priv = dev->dev_private;
2924
2925 if (HAS_PCH_NOP(dev))
2926 return;
2927
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002928 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002929
2930 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2931 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002932}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002933
Paulo Zanoni622364b2014-04-01 15:37:22 -03002934/*
2935 * SDEIER is also touched by the interrupt handler to work around missed PCH
2936 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2937 * instead we unconditionally enable all PCH interrupt sources here, but then
2938 * only unmask them as needed with SDEIMR.
2939 *
2940 * This function needs to be called before interrupts are enabled.
2941 */
2942static void ibx_irq_pre_postinstall(struct drm_device *dev)
2943{
2944 struct drm_i915_private *dev_priv = dev->dev_private;
2945
2946 if (HAS_PCH_NOP(dev))
2947 return;
2948
2949 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002950 I915_WRITE(SDEIER, 0xffffffff);
2951 POSTING_READ(SDEIER);
2952}
2953
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002954static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002955{
2956 struct drm_i915_private *dev_priv = dev->dev_private;
2957
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002958 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03002959 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002960 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002961}
2962
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963/* drm_dma.h hooks
2964*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03002965static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002966{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002967 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002968
Paulo Zanoni0c841212014-04-01 15:37:27 -03002969 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002970
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002971 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03002972 if (IS_GEN7(dev))
2973 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002974
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002975 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002976
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002977 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002978}
2979
Ville Syrjälä70591a42014-10-30 19:42:58 +02002980static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2981{
2982 enum pipe pipe;
2983
2984 I915_WRITE(PORT_HOTPLUG_EN, 0);
2985 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2986
2987 for_each_pipe(dev_priv, pipe)
2988 I915_WRITE(PIPESTAT(pipe), 0xffff);
2989
2990 GEN5_IRQ_RESET(VLV_);
2991}
2992
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002993static void valleyview_irq_preinstall(struct drm_device *dev)
2994{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002995 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002996
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002997 /* VLV magic */
2998 I915_WRITE(VLV_IMR, 0);
2999 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3000 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3001 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3002
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003003 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003004
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003005 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003006
Ville Syrjälä70591a42014-10-30 19:42:58 +02003007 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003008}
3009
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003010static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3011{
3012 GEN8_IRQ_RESET_NDX(GT, 0);
3013 GEN8_IRQ_RESET_NDX(GT, 1);
3014 GEN8_IRQ_RESET_NDX(GT, 2);
3015 GEN8_IRQ_RESET_NDX(GT, 3);
3016}
3017
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003018static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003019{
3020 struct drm_i915_private *dev_priv = dev->dev_private;
3021 int pipe;
3022
Ben Widawskyabd58f02013-11-02 21:07:09 -07003023 I915_WRITE(GEN8_MASTER_IRQ, 0);
3024 POSTING_READ(GEN8_MASTER_IRQ);
3025
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003026 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003027
Damien Lespiau055e3932014-08-18 13:49:10 +01003028 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003029 if (intel_display_power_is_enabled(dev_priv,
3030 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003031 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003032
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003033 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3034 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3035 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003036
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303037 if (HAS_PCH_SPLIT(dev))
3038 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003039}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003040
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003041void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3042 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003043{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003044 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003045
Daniel Vetter13321782014-09-15 14:55:29 +02003046 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003047 if (pipe_mask & 1 << PIPE_A)
3048 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3049 dev_priv->de_irq_mask[PIPE_A],
3050 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003051 if (pipe_mask & 1 << PIPE_B)
3052 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3053 dev_priv->de_irq_mask[PIPE_B],
3054 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3055 if (pipe_mask & 1 << PIPE_C)
3056 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3057 dev_priv->de_irq_mask[PIPE_C],
3058 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003059 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003060}
3061
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003062static void cherryview_irq_preinstall(struct drm_device *dev)
3063{
3064 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003065
3066 I915_WRITE(GEN8_MASTER_IRQ, 0);
3067 POSTING_READ(GEN8_MASTER_IRQ);
3068
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003069 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003070
3071 GEN5_IRQ_RESET(GEN8_PCU_);
3072
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003073 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3074
Ville Syrjälä70591a42014-10-30 19:42:58 +02003075 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003076}
3077
Ville Syrjälä87a02102015-08-27 23:55:57 +03003078static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3079 const u32 hpd[HPD_NUM_PINS])
3080{
3081 struct drm_i915_private *dev_priv = to_i915(dev);
3082 struct intel_encoder *encoder;
3083 u32 enabled_irqs = 0;
3084
3085 for_each_intel_encoder(dev, encoder)
3086 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3087 enabled_irqs |= hpd[encoder->hpd_pin];
3088
3089 return enabled_irqs;
3090}
3091
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003092static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003093{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003094 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003095 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003096
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003097 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003098 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003099 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003100 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003101 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003102 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003103 }
3104
Daniel Vetterfee884e2013-07-04 23:35:21 +02003105 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003106
3107 /*
3108 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003109 * duration to 2ms (which is the minimum in the Display Port spec).
3110 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003111 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003112 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3113 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3114 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3115 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3116 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3117 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003118}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003119
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003120static void spt_hpd_irq_setup(struct drm_device *dev)
3121{
3122 struct drm_i915_private *dev_priv = dev->dev_private;
3123 u32 hotplug_irqs, hotplug, enabled_irqs;
3124
3125 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3126 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3127
3128 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3129
3130 /* Enable digital hotplug on the PCH */
3131 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3132 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3133 PORTB_HOTPLUG_ENABLE;
3134 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3135
3136 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3137 hotplug |= PORTE_HOTPLUG_ENABLE;
3138 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003139}
3140
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003141static void ilk_hpd_irq_setup(struct drm_device *dev)
3142{
3143 struct drm_i915_private *dev_priv = dev->dev_private;
3144 u32 hotplug_irqs, hotplug, enabled_irqs;
3145
3146 hotplug_irqs = DE_DP_A_HOTPLUG;
3147 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3148
3149 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3150
3151 /*
3152 * Enable digital hotplug on the CPU, and configure the DP short pulse
3153 * duration to 2ms (which is the minimum in the Display Port spec)
3154 */
3155 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3156 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3157 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3158 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3159
3160 ibx_hpd_irq_setup(dev);
3161}
3162
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003163static void bxt_hpd_irq_setup(struct drm_device *dev)
3164{
3165 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003166 u32 hotplug_port;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003167 u32 hotplug_ctrl;
3168
Ville Syrjälä87a02102015-08-27 23:55:57 +03003169 hotplug_port = intel_hpd_enabled_irqs(dev, hpd_bxt);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003170
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003171 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3172
Sonika Jindal7f3561b2015-08-10 10:35:35 +05303173 if (hotplug_port & BXT_DE_PORT_HP_DDIA)
3174 hotplug_ctrl |= BXT_DDIA_HPD_ENABLE;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003175 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3176 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3177 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3178 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3179 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3180
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003181 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3182 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3183
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003184 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3185 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3186 POSTING_READ(GEN8_DE_PORT_IER);
3187}
3188
Paulo Zanonid46da432013-02-08 17:35:15 -02003189static void ibx_irq_postinstall(struct drm_device *dev)
3190{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003191 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003192 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003193
Daniel Vetter692a04c2013-05-29 21:43:05 +02003194 if (HAS_PCH_NOP(dev))
3195 return;
3196
Paulo Zanoni105b1222014-04-01 15:37:17 -03003197 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003198 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003199 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003200 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003201
Paulo Zanoni337ba012014-04-01 15:37:16 -03003202 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003203 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003204}
3205
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003206static void gen5_gt_irq_postinstall(struct drm_device *dev)
3207{
3208 struct drm_i915_private *dev_priv = dev->dev_private;
3209 u32 pm_irqs, gt_irqs;
3210
3211 pm_irqs = gt_irqs = 0;
3212
3213 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003214 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003215 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003216 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3217 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003218 }
3219
3220 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3221 if (IS_GEN5(dev)) {
3222 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3223 ILK_BSD_USER_INTERRUPT;
3224 } else {
3225 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3226 }
3227
Paulo Zanoni35079892014-04-01 15:37:15 -03003228 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003229
3230 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003231 /*
3232 * RPS interrupts will get enabled/disabled on demand when RPS
3233 * itself is enabled/disabled.
3234 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003235 if (HAS_VEBOX(dev))
3236 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3237
Paulo Zanoni605cd252013-08-06 18:57:15 -03003238 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003239 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003240 }
3241}
3242
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003243static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003244{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003245 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003246 u32 display_mask, extra_mask;
3247
3248 if (INTEL_INFO(dev)->gen >= 7) {
3249 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3250 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3251 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003252 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003253 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003254 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003255 } else {
3256 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3257 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003258 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003259 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3260 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003261 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3262 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3263 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003264 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003265
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003266 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003267
Paulo Zanoni0c841212014-04-01 15:37:27 -03003268 I915_WRITE(HWSTAM, 0xeffe);
3269
Paulo Zanoni622364b2014-04-01 15:37:22 -03003270 ibx_irq_pre_postinstall(dev);
3271
Paulo Zanoni35079892014-04-01 15:37:15 -03003272 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003273
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003274 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003275
Paulo Zanonid46da432013-02-08 17:35:15 -02003276 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003277
Jesse Barnesf97108d2010-01-29 11:27:07 -08003278 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003279 /* Enable PCU event interrupts
3280 *
3281 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003282 * setup is guaranteed to run in single-threaded context. But we
3283 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003284 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003285 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003286 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003287 }
3288
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003289 return 0;
3290}
3291
Imre Deakf8b79e52014-03-04 19:23:07 +02003292static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3293{
3294 u32 pipestat_mask;
3295 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003296 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003297
3298 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3299 PIPE_FIFO_UNDERRUN_STATUS;
3300
Ville Syrjälä120dda42014-10-30 19:42:57 +02003301 for_each_pipe(dev_priv, pipe)
3302 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003303 POSTING_READ(PIPESTAT(PIPE_A));
3304
3305 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3306 PIPE_CRC_DONE_INTERRUPT_STATUS;
3307
Ville Syrjälä120dda42014-10-30 19:42:57 +02003308 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3309 for_each_pipe(dev_priv, pipe)
3310 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003311
3312 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3313 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3314 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003315 if (IS_CHERRYVIEW(dev_priv))
3316 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003317 dev_priv->irq_mask &= ~iir_mask;
3318
3319 I915_WRITE(VLV_IIR, iir_mask);
3320 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003321 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003322 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3323 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003324}
3325
3326static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3327{
3328 u32 pipestat_mask;
3329 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003330 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003331
3332 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3333 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003334 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003335 if (IS_CHERRYVIEW(dev_priv))
3336 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003337
3338 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003339 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003340 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003341 I915_WRITE(VLV_IIR, iir_mask);
3342 I915_WRITE(VLV_IIR, iir_mask);
3343 POSTING_READ(VLV_IIR);
3344
3345 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3346 PIPE_CRC_DONE_INTERRUPT_STATUS;
3347
Ville Syrjälä120dda42014-10-30 19:42:57 +02003348 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3349 for_each_pipe(dev_priv, pipe)
3350 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003351
3352 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3353 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003354
3355 for_each_pipe(dev_priv, pipe)
3356 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003357 POSTING_READ(PIPESTAT(PIPE_A));
3358}
3359
3360void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3361{
3362 assert_spin_locked(&dev_priv->irq_lock);
3363
3364 if (dev_priv->display_irqs_enabled)
3365 return;
3366
3367 dev_priv->display_irqs_enabled = true;
3368
Imre Deak950eaba2014-09-08 15:21:09 +03003369 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003370 valleyview_display_irqs_install(dev_priv);
3371}
3372
3373void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3374{
3375 assert_spin_locked(&dev_priv->irq_lock);
3376
3377 if (!dev_priv->display_irqs_enabled)
3378 return;
3379
3380 dev_priv->display_irqs_enabled = false;
3381
Imre Deak950eaba2014-09-08 15:21:09 +03003382 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003383 valleyview_display_irqs_uninstall(dev_priv);
3384}
3385
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003386static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003387{
Imre Deakf8b79e52014-03-04 19:23:07 +02003388 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003389
Daniel Vetter20afbda2012-12-11 14:05:07 +01003390 I915_WRITE(PORT_HOTPLUG_EN, 0);
3391 POSTING_READ(PORT_HOTPLUG_EN);
3392
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003393 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003394 I915_WRITE(VLV_IIR, 0xffffffff);
3395 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3396 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3397 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003398
Daniel Vetterb79480b2013-06-27 17:52:10 +02003399 /* Interrupt setup is already guaranteed to be single-threaded, this is
3400 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003401 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003402 if (dev_priv->display_irqs_enabled)
3403 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003404 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003405}
3406
3407static int valleyview_irq_postinstall(struct drm_device *dev)
3408{
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410
3411 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003412
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003413 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003414
3415 /* ack & enable invalid PTE error interrupts */
3416#if 0 /* FIXME: add support to irq handler for checking these bits */
3417 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3418 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3419#endif
3420
3421 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003422
3423 return 0;
3424}
3425
Ben Widawskyabd58f02013-11-02 21:07:09 -07003426static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3427{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003428 /* These are interrupts we'll toggle with the ring mask register */
3429 uint32_t gt_interrupts[] = {
3430 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003431 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003432 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003433 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3434 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003435 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003436 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3437 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3438 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003439 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003440 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3441 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003442 };
3443
Ben Widawsky09610212014-05-15 20:58:08 +03003444 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303445 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3446 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003447 /*
3448 * RPS interrupts will get enabled/disabled on demand when RPS itself
3449 * is enabled/disabled.
3450 */
3451 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303452 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003453}
3454
3455static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3456{
Damien Lespiau770de832014-03-20 20:45:01 +00003457 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3458 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003459 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303460 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003461
Jesse Barnes88e04702014-11-13 17:51:48 +00003462 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003463 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3464 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303465 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003466 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303467
3468 if (IS_BROXTON(dev_priv))
3469 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003470 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003471 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3472 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3473
3474 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3475 GEN8_PIPE_FIFO_UNDERRUN;
3476
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003477 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3478 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3479 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003480
Damien Lespiau055e3932014-08-18 13:49:10 +01003481 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003482 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003483 POWER_DOMAIN_PIPE(pipe)))
3484 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3485 dev_priv->de_irq_mask[pipe],
3486 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003487
Shashank Sharma9e637432014-08-22 17:40:43 +05303488 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003489}
3490
3491static int gen8_irq_postinstall(struct drm_device *dev)
3492{
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303495 if (HAS_PCH_SPLIT(dev))
3496 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003497
Ben Widawskyabd58f02013-11-02 21:07:09 -07003498 gen8_gt_irq_postinstall(dev_priv);
3499 gen8_de_irq_postinstall(dev_priv);
3500
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303501 if (HAS_PCH_SPLIT(dev))
3502 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003503
3504 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3505 POSTING_READ(GEN8_MASTER_IRQ);
3506
3507 return 0;
3508}
3509
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003510static int cherryview_irq_postinstall(struct drm_device *dev)
3511{
3512 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003513
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003514 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003515
3516 gen8_gt_irq_postinstall(dev_priv);
3517
3518 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3519 POSTING_READ(GEN8_MASTER_IRQ);
3520
3521 return 0;
3522}
3523
Ben Widawskyabd58f02013-11-02 21:07:09 -07003524static void gen8_irq_uninstall(struct drm_device *dev)
3525{
3526 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003527
3528 if (!dev_priv)
3529 return;
3530
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003531 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003532}
3533
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003534static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3535{
3536 /* Interrupt setup is already guaranteed to be single-threaded, this is
3537 * just to make the assert_spin_locked check happy. */
3538 spin_lock_irq(&dev_priv->irq_lock);
3539 if (dev_priv->display_irqs_enabled)
3540 valleyview_display_irqs_uninstall(dev_priv);
3541 spin_unlock_irq(&dev_priv->irq_lock);
3542
3543 vlv_display_irq_reset(dev_priv);
3544
Imre Deakc352d1b2014-11-20 16:05:55 +02003545 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003546}
3547
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003548static void valleyview_irq_uninstall(struct drm_device *dev)
3549{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003550 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003551
3552 if (!dev_priv)
3553 return;
3554
Imre Deak843d0e72014-04-14 20:24:23 +03003555 I915_WRITE(VLV_MASTER_IER, 0);
3556
Ville Syrjälä893fce82014-10-30 19:42:56 +02003557 gen5_gt_irq_reset(dev);
3558
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003559 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003560
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003561 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003562}
3563
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003564static void cherryview_irq_uninstall(struct drm_device *dev)
3565{
3566 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003567
3568 if (!dev_priv)
3569 return;
3570
3571 I915_WRITE(GEN8_MASTER_IRQ, 0);
3572 POSTING_READ(GEN8_MASTER_IRQ);
3573
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003574 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003575
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003576 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003577
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003578 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003579}
3580
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003581static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003582{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003583 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003584
3585 if (!dev_priv)
3586 return;
3587
Paulo Zanonibe30b292014-04-01 15:37:25 -03003588 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003589}
3590
Chris Wilsonc2798b12012-04-22 21:13:57 +01003591static void i8xx_irq_preinstall(struct drm_device * dev)
3592{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003593 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003594 int pipe;
3595
Damien Lespiau055e3932014-08-18 13:49:10 +01003596 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003597 I915_WRITE(PIPESTAT(pipe), 0);
3598 I915_WRITE16(IMR, 0xffff);
3599 I915_WRITE16(IER, 0x0);
3600 POSTING_READ16(IER);
3601}
3602
3603static int i8xx_irq_postinstall(struct drm_device *dev)
3604{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003606
Chris Wilsonc2798b12012-04-22 21:13:57 +01003607 I915_WRITE16(EMR,
3608 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3609
3610 /* Unmask the interrupts that we always want on. */
3611 dev_priv->irq_mask =
3612 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3613 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3614 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003615 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003616 I915_WRITE16(IMR, dev_priv->irq_mask);
3617
3618 I915_WRITE16(IER,
3619 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3620 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003621 I915_USER_INTERRUPT);
3622 POSTING_READ16(IER);
3623
Daniel Vetter379ef822013-10-16 22:55:56 +02003624 /* Interrupt setup is already guaranteed to be single-threaded, this is
3625 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003626 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003627 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3628 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003629 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003630
Chris Wilsonc2798b12012-04-22 21:13:57 +01003631 return 0;
3632}
3633
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003634/*
3635 * Returns true when a page flip has completed.
3636 */
3637static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003638 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003639{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003640 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003641 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003642
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003643 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003644 return false;
3645
3646 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003647 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003648
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003649 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3650 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3651 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3652 * the flip is completed (no longer pending). Since this doesn't raise
3653 * an interrupt per se, we watch for the change at vblank.
3654 */
3655 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003656 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003657
Ville Syrjälä7d475592014-12-17 23:08:03 +02003658 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003659 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003660 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003661
3662check_page_flip:
3663 intel_check_page_flip(dev, pipe);
3664 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003665}
3666
Daniel Vetterff1f5252012-10-02 15:10:55 +02003667static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003668{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003669 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003670 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003671 u16 iir, new_iir;
3672 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003673 int pipe;
3674 u16 flip_mask =
3675 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3676 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3677
Imre Deak2dd2a882015-02-24 11:14:30 +02003678 if (!intel_irqs_enabled(dev_priv))
3679 return IRQ_NONE;
3680
Chris Wilsonc2798b12012-04-22 21:13:57 +01003681 iir = I915_READ16(IIR);
3682 if (iir == 0)
3683 return IRQ_NONE;
3684
3685 while (iir & ~flip_mask) {
3686 /* Can't rely on pipestat interrupt bit in iir as it might
3687 * have been cleared after the pipestat interrupt was received.
3688 * It doesn't set the bit in iir again, but it still produces
3689 * interrupts (for non-MSI).
3690 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003691 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003693 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003694
Damien Lespiau055e3932014-08-18 13:49:10 +01003695 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003696 int reg = PIPESTAT(pipe);
3697 pipe_stats[pipe] = I915_READ(reg);
3698
3699 /*
3700 * Clear the PIPE*STAT regs before the IIR
3701 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003702 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003703 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003704 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003705 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706
3707 I915_WRITE16(IIR, iir & ~flip_mask);
3708 new_iir = I915_READ16(IIR); /* Flush posted writes */
3709
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003711 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003712
Damien Lespiau055e3932014-08-18 13:49:10 +01003713 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003714 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003715 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003716 plane = !plane;
3717
Daniel Vetter4356d582013-10-16 22:55:55 +02003718 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003719 i8xx_handle_vblank(dev, plane, pipe, iir))
3720 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003721
Daniel Vetter4356d582013-10-16 22:55:55 +02003722 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003723 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003724
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003725 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3726 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3727 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003728 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003729
3730 iir = new_iir;
3731 }
3732
3733 return IRQ_HANDLED;
3734}
3735
3736static void i8xx_irq_uninstall(struct drm_device * dev)
3737{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003738 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003739 int pipe;
3740
Damien Lespiau055e3932014-08-18 13:49:10 +01003741 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742 /* Clear enable bits; then clear status bits */
3743 I915_WRITE(PIPESTAT(pipe), 0);
3744 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3745 }
3746 I915_WRITE16(IMR, 0xffff);
3747 I915_WRITE16(IER, 0x0);
3748 I915_WRITE16(IIR, I915_READ16(IIR));
3749}
3750
Chris Wilsona266c7d2012-04-24 22:59:44 +01003751static void i915_irq_preinstall(struct drm_device * dev)
3752{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003753 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003754 int pipe;
3755
Chris Wilsona266c7d2012-04-24 22:59:44 +01003756 if (I915_HAS_HOTPLUG(dev)) {
3757 I915_WRITE(PORT_HOTPLUG_EN, 0);
3758 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3759 }
3760
Chris Wilson00d98eb2012-04-24 22:59:48 +01003761 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003762 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003763 I915_WRITE(PIPESTAT(pipe), 0);
3764 I915_WRITE(IMR, 0xffffffff);
3765 I915_WRITE(IER, 0x0);
3766 POSTING_READ(IER);
3767}
3768
3769static int i915_irq_postinstall(struct drm_device *dev)
3770{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003772 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003773
Chris Wilson38bde182012-04-24 22:59:50 +01003774 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3775
3776 /* Unmask the interrupts that we always want on. */
3777 dev_priv->irq_mask =
3778 ~(I915_ASLE_INTERRUPT |
3779 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3780 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3781 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003782 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003783
3784 enable_mask =
3785 I915_ASLE_INTERRUPT |
3786 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3787 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003788 I915_USER_INTERRUPT;
3789
Chris Wilsona266c7d2012-04-24 22:59:44 +01003790 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003791 I915_WRITE(PORT_HOTPLUG_EN, 0);
3792 POSTING_READ(PORT_HOTPLUG_EN);
3793
Chris Wilsona266c7d2012-04-24 22:59:44 +01003794 /* Enable in IER... */
3795 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3796 /* and unmask in IMR */
3797 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3798 }
3799
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800 I915_WRITE(IMR, dev_priv->irq_mask);
3801 I915_WRITE(IER, enable_mask);
3802 POSTING_READ(IER);
3803
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003804 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003805
Daniel Vetter379ef822013-10-16 22:55:56 +02003806 /* Interrupt setup is already guaranteed to be single-threaded, this is
3807 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003808 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003809 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3810 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003811 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003812
Daniel Vetter20afbda2012-12-11 14:05:07 +01003813 return 0;
3814}
3815
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003816/*
3817 * Returns true when a page flip has completed.
3818 */
3819static bool i915_handle_vblank(struct drm_device *dev,
3820 int plane, int pipe, u32 iir)
3821{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003822 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003823 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3824
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003825 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003826 return false;
3827
3828 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003829 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003830
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003831 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3832 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3833 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3834 * the flip is completed (no longer pending). Since this doesn't raise
3835 * an interrupt per se, we watch for the change at vblank.
3836 */
3837 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003838 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003839
Ville Syrjälä7d475592014-12-17 23:08:03 +02003840 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003841 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003842 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003843
3844check_page_flip:
3845 intel_check_page_flip(dev, pipe);
3846 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003847}
3848
Daniel Vetterff1f5252012-10-02 15:10:55 +02003849static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003850{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003851 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003852 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003853 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003854 u32 flip_mask =
3855 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3856 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003857 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003858
Imre Deak2dd2a882015-02-24 11:14:30 +02003859 if (!intel_irqs_enabled(dev_priv))
3860 return IRQ_NONE;
3861
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003863 do {
3864 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003865 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003866
3867 /* Can't rely on pipestat interrupt bit in iir as it might
3868 * have been cleared after the pipestat interrupt was received.
3869 * It doesn't set the bit in iir again, but it still produces
3870 * interrupts (for non-MSI).
3871 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003872 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003874 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003875
Damien Lespiau055e3932014-08-18 13:49:10 +01003876 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877 int reg = PIPESTAT(pipe);
3878 pipe_stats[pipe] = I915_READ(reg);
3879
Chris Wilson38bde182012-04-24 22:59:50 +01003880 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003881 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003883 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884 }
3885 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003886 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887
3888 if (!irq_received)
3889 break;
3890
Chris Wilsona266c7d2012-04-24 22:59:44 +01003891 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003892 if (I915_HAS_HOTPLUG(dev) &&
3893 iir & I915_DISPLAY_PORT_INTERRUPT)
3894 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003895
Chris Wilson38bde182012-04-24 22:59:50 +01003896 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897 new_iir = I915_READ(IIR); /* Flush posted writes */
3898
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003900 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003901
Damien Lespiau055e3932014-08-18 13:49:10 +01003902 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003903 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003904 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003905 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003906
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003907 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3908 i915_handle_vblank(dev, plane, pipe, iir))
3909 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910
3911 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3912 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003913
3914 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003915 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003916
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003917 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3918 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3919 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003920 }
3921
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3923 intel_opregion_asle_intr(dev);
3924
3925 /* With MSI, interrupts are only generated when iir
3926 * transitions from zero to nonzero. If another bit got
3927 * set while we were handling the existing iir bits, then
3928 * we would never get another interrupt.
3929 *
3930 * This is fine on non-MSI as well, as if we hit this path
3931 * we avoid exiting the interrupt handler only to generate
3932 * another one.
3933 *
3934 * Note that for MSI this could cause a stray interrupt report
3935 * if an interrupt landed in the time between writing IIR and
3936 * the posting read. This should be rare enough to never
3937 * trigger the 99% of 100,000 interrupts test for disabling
3938 * stray interrupts.
3939 */
Chris Wilson38bde182012-04-24 22:59:50 +01003940 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003942 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943
3944 return ret;
3945}
3946
3947static void i915_irq_uninstall(struct drm_device * dev)
3948{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003949 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 int pipe;
3951
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952 if (I915_HAS_HOTPLUG(dev)) {
3953 I915_WRITE(PORT_HOTPLUG_EN, 0);
3954 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3955 }
3956
Chris Wilson00d98eb2012-04-24 22:59:48 +01003957 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003958 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003959 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003960 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003961 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3962 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963 I915_WRITE(IMR, 0xffffffff);
3964 I915_WRITE(IER, 0x0);
3965
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 I915_WRITE(IIR, I915_READ(IIR));
3967}
3968
3969static void i965_irq_preinstall(struct drm_device * dev)
3970{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003971 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972 int pipe;
3973
Chris Wilsonadca4732012-05-11 18:01:31 +01003974 I915_WRITE(PORT_HOTPLUG_EN, 0);
3975 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976
3977 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003978 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979 I915_WRITE(PIPESTAT(pipe), 0);
3980 I915_WRITE(IMR, 0xffffffff);
3981 I915_WRITE(IER, 0x0);
3982 POSTING_READ(IER);
3983}
3984
3985static int i965_irq_postinstall(struct drm_device *dev)
3986{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003987 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003988 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003989 u32 error_mask;
3990
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003992 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003993 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003994 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3995 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3996 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3997 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3998 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3999
4000 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004001 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4002 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004003 enable_mask |= I915_USER_INTERRUPT;
4004
4005 if (IS_G4X(dev))
4006 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007
Daniel Vetterb79480b2013-06-27 17:52:10 +02004008 /* Interrupt setup is already guaranteed to be single-threaded, this is
4009 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004010 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004011 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4012 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4013 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004014 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004015
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 /*
4017 * Enable some error detection, note the instruction error mask
4018 * bit is reserved, so we leave it masked.
4019 */
4020 if (IS_G4X(dev)) {
4021 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4022 GM45_ERROR_MEM_PRIV |
4023 GM45_ERROR_CP_PRIV |
4024 I915_ERROR_MEMORY_REFRESH);
4025 } else {
4026 error_mask = ~(I915_ERROR_PAGE_TABLE |
4027 I915_ERROR_MEMORY_REFRESH);
4028 }
4029 I915_WRITE(EMR, error_mask);
4030
4031 I915_WRITE(IMR, dev_priv->irq_mask);
4032 I915_WRITE(IER, enable_mask);
4033 POSTING_READ(IER);
4034
Daniel Vetter20afbda2012-12-11 14:05:07 +01004035 I915_WRITE(PORT_HOTPLUG_EN, 0);
4036 POSTING_READ(PORT_HOTPLUG_EN);
4037
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004038 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004039
4040 return 0;
4041}
4042
Egbert Eichbac56d52013-02-25 12:06:51 -05004043static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004044{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004045 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004046 u32 hotplug_en;
4047
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004048 assert_spin_locked(&dev_priv->irq_lock);
4049
Ville Syrjälä778eb332015-01-09 14:21:13 +02004050 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4051 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4052 /* Note HDMI and DP share hotplug bits */
4053 /* enable bits are the same for all generations */
Ville Syrjälä87a02102015-08-27 23:55:57 +03004054 hotplug_en |= intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004055 /* Programming the CRT detection parameters tends
4056 to generate a spurious hotplug event about three
4057 seconds later. So just do it once.
4058 */
4059 if (IS_G4X(dev))
4060 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4061 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4062 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063
Ville Syrjälä778eb332015-01-09 14:21:13 +02004064 /* Ignore TV since it's buggy */
4065 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004066}
4067
Daniel Vetterff1f5252012-10-02 15:10:55 +02004068static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004070 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004071 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 u32 iir, new_iir;
4073 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004075 u32 flip_mask =
4076 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4077 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078
Imre Deak2dd2a882015-02-24 11:14:30 +02004079 if (!intel_irqs_enabled(dev_priv))
4080 return IRQ_NONE;
4081
Chris Wilsona266c7d2012-04-24 22:59:44 +01004082 iir = I915_READ(IIR);
4083
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004085 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004086 bool blc_event = false;
4087
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 /* Can't rely on pipestat interrupt bit in iir as it might
4089 * have been cleared after the pipestat interrupt was received.
4090 * It doesn't set the bit in iir again, but it still produces
4091 * interrupts (for non-MSI).
4092 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004093 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004094 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004095 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004096
Damien Lespiau055e3932014-08-18 13:49:10 +01004097 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004098 int reg = PIPESTAT(pipe);
4099 pipe_stats[pipe] = I915_READ(reg);
4100
4101 /*
4102 * Clear the PIPE*STAT regs before the IIR
4103 */
4104 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004106 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004107 }
4108 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004109 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004110
4111 if (!irq_received)
4112 break;
4113
4114 ret = IRQ_HANDLED;
4115
4116 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004117 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4118 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004119
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004120 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004121 new_iir = I915_READ(IIR); /* Flush posted writes */
4122
Chris Wilsona266c7d2012-04-24 22:59:44 +01004123 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004124 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004126 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127
Damien Lespiau055e3932014-08-18 13:49:10 +01004128 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004129 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004130 i915_handle_vblank(dev, pipe, pipe, iir))
4131 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132
4133 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4134 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004135
4136 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004137 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004138
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004139 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4140 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004141 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142
4143 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4144 intel_opregion_asle_intr(dev);
4145
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004146 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4147 gmbus_irq_handler(dev);
4148
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149 /* With MSI, interrupts are only generated when iir
4150 * transitions from zero to nonzero. If another bit got
4151 * set while we were handling the existing iir bits, then
4152 * we would never get another interrupt.
4153 *
4154 * This is fine on non-MSI as well, as if we hit this path
4155 * we avoid exiting the interrupt handler only to generate
4156 * another one.
4157 *
4158 * Note that for MSI this could cause a stray interrupt report
4159 * if an interrupt landed in the time between writing IIR and
4160 * the posting read. This should be rare enough to never
4161 * trigger the 99% of 100,000 interrupts test for disabling
4162 * stray interrupts.
4163 */
4164 iir = new_iir;
4165 }
4166
4167 return ret;
4168}
4169
4170static void i965_irq_uninstall(struct drm_device * dev)
4171{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004172 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 int pipe;
4174
4175 if (!dev_priv)
4176 return;
4177
Chris Wilsonadca4732012-05-11 18:01:31 +01004178 I915_WRITE(PORT_HOTPLUG_EN, 0);
4179 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004180
4181 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004182 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183 I915_WRITE(PIPESTAT(pipe), 0);
4184 I915_WRITE(IMR, 0xffffffff);
4185 I915_WRITE(IER, 0x0);
4186
Damien Lespiau055e3932014-08-18 13:49:10 +01004187 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004188 I915_WRITE(PIPESTAT(pipe),
4189 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4190 I915_WRITE(IIR, I915_READ(IIR));
4191}
4192
Daniel Vetterfca52a52014-09-30 10:56:45 +02004193/**
4194 * intel_irq_init - initializes irq support
4195 * @dev_priv: i915 device instance
4196 *
4197 * This function initializes all the irq support including work items, timers
4198 * and all the vtables. It does not setup the interrupt itself though.
4199 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004200void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004201{
Daniel Vetterb9632912014-09-30 10:56:44 +02004202 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004203
Jani Nikula77913b32015-06-18 13:06:16 +03004204 intel_hpd_init_work(dev_priv);
4205
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004206 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004207 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004208
Deepak Sa6706b42014-03-15 20:23:22 +05304209 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004210 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004211 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004212 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004213 else
4214 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304215
Chris Wilson737b1502015-01-26 18:03:03 +02004216 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4217 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004218
Tomas Janousek97a19a22012-12-08 13:48:13 +01004219 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004220
Daniel Vetterb9632912014-09-30 10:56:44 +02004221 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004222 dev->max_vblank_count = 0;
4223 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004224 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004225 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4226 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004227 } else {
4228 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4229 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004230 }
4231
Ville Syrjälä21da2702014-08-06 14:49:55 +03004232 /*
4233 * Opt out of the vblank disable timer on everything except gen2.
4234 * Gen2 doesn't have a hardware frame counter and so depends on
4235 * vblank interrupts to produce sane vblank seuquence numbers.
4236 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004237 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004238 dev->vblank_disable_immediate = true;
4239
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004240 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4241 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004242
Daniel Vetterb9632912014-09-30 10:56:44 +02004243 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004244 dev->driver->irq_handler = cherryview_irq_handler;
4245 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4246 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4247 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4248 dev->driver->enable_vblank = valleyview_enable_vblank;
4249 dev->driver->disable_vblank = valleyview_disable_vblank;
4250 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004251 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004252 dev->driver->irq_handler = valleyview_irq_handler;
4253 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4254 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4255 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4256 dev->driver->enable_vblank = valleyview_enable_vblank;
4257 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004258 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004259 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004260 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004261 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004262 dev->driver->irq_postinstall = gen8_irq_postinstall;
4263 dev->driver->irq_uninstall = gen8_irq_uninstall;
4264 dev->driver->enable_vblank = gen8_enable_vblank;
4265 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004266 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004267 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004268 else if (HAS_PCH_SPT(dev))
4269 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4270 else
4271 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004272 } else if (HAS_PCH_SPLIT(dev)) {
4273 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004274 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004275 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4276 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4277 dev->driver->enable_vblank = ironlake_enable_vblank;
4278 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03004279 if (INTEL_INFO(dev)->gen >= 7)
4280 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4281 else
4282 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004283 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004284 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004285 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4286 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4287 dev->driver->irq_handler = i8xx_irq_handler;
4288 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004289 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004290 dev->driver->irq_preinstall = i915_irq_preinstall;
4291 dev->driver->irq_postinstall = i915_irq_postinstall;
4292 dev->driver->irq_uninstall = i915_irq_uninstall;
4293 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004294 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004295 dev->driver->irq_preinstall = i965_irq_preinstall;
4296 dev->driver->irq_postinstall = i965_irq_postinstall;
4297 dev->driver->irq_uninstall = i965_irq_uninstall;
4298 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004299 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004300 if (I915_HAS_HOTPLUG(dev_priv))
4301 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004302 dev->driver->enable_vblank = i915_enable_vblank;
4303 dev->driver->disable_vblank = i915_disable_vblank;
4304 }
4305}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004306
Daniel Vetterfca52a52014-09-30 10:56:45 +02004307/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004308 * intel_irq_install - enables the hardware interrupt
4309 * @dev_priv: i915 device instance
4310 *
4311 * This function enables the hardware interrupt handling, but leaves the hotplug
4312 * handling still disabled. It is called after intel_irq_init().
4313 *
4314 * In the driver load and resume code we need working interrupts in a few places
4315 * but don't want to deal with the hassle of concurrent probe and hotplug
4316 * workers. Hence the split into this two-stage approach.
4317 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004318int intel_irq_install(struct drm_i915_private *dev_priv)
4319{
4320 /*
4321 * We enable some interrupt sources in our postinstall hooks, so mark
4322 * interrupts as enabled _before_ actually enabling them to avoid
4323 * special cases in our ordering checks.
4324 */
4325 dev_priv->pm.irqs_enabled = true;
4326
4327 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4328}
4329
Daniel Vetterfca52a52014-09-30 10:56:45 +02004330/**
4331 * intel_irq_uninstall - finilizes all irq handling
4332 * @dev_priv: i915 device instance
4333 *
4334 * This stops interrupt and hotplug handling and unregisters and frees all
4335 * resources acquired in the init functions.
4336 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004337void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4338{
4339 drm_irq_uninstall(dev_priv->dev);
4340 intel_hpd_cancel_work(dev_priv);
4341 dev_priv->pm.irqs_enabled = false;
4342}
4343
Daniel Vetterfca52a52014-09-30 10:56:45 +02004344/**
4345 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4346 * @dev_priv: i915 device instance
4347 *
4348 * This function is used to disable interrupts at runtime, both in the runtime
4349 * pm and the system suspend/resume code.
4350 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004351void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004352{
Daniel Vetterb9632912014-09-30 10:56:44 +02004353 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004354 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004355 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004356}
4357
Daniel Vetterfca52a52014-09-30 10:56:45 +02004358/**
4359 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4360 * @dev_priv: i915 device instance
4361 *
4362 * This function is used to enable interrupts at runtime, both in the runtime
4363 * pm and the system suspend/resume code.
4364 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004365void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004366{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004367 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004368 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4369 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004370}