blob: 9541217f9da6065751d82a22af61bd571d2888a6 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010037#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070038#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020042#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070043
Chris Wilson05394f32010-11-08 19:18:58 +000044static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010045static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010046
Chris Wilsonc76ce032013-08-08 14:41:03 +010047static bool cpu_cache_is_coherent(struct drm_device *dev,
48 enum i915_cache_level level)
49{
50 return HAS_LLC(dev) || level != I915_CACHE_NONE;
51}
52
Chris Wilson2c225692013-08-09 12:26:45 +010053static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
54{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053055 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
56 return false;
57
Chris Wilson2c225692013-08-09 12:26:45 +010058 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053064static int
65insert_mappable_node(struct drm_i915_private *i915,
66 struct drm_mm_node *node, u32 size)
67{
68 memset(node, 0, sizeof(*node));
69 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
70 size, 0, 0, 0,
71 i915->ggtt.mappable_end,
72 DRM_MM_SEARCH_DEFAULT,
73 DRM_MM_CREATE_DEFAULT);
74}
75
76static void
77remove_mappable_node(struct drm_mm_node *node)
78{
79 drm_mm_remove_node(node);
80}
81
Chris Wilson73aa8082010-09-30 11:46:12 +010082/* some bookkeeping */
83static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
Daniel Vetterc20e8352013-07-24 22:40:23 +020086 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010087 dev_priv->mm.object_count++;
88 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020089 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010090}
91
92static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count--;
97 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
Chris Wilson21dd3732011-01-26 15:55:56 +0000101static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100102i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104 int ret;
105
Chris Wilsond98c52c2016-04-13 17:35:05 +0100106 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107 return 0;
108
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200109 /*
110 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
111 * userspace. If it takes that long something really bad is going on and
112 * we should simply try to bail out and fail as gracefully as possible.
113 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100114 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100115 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200117 if (ret == 0) {
118 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
119 return -EIO;
120 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100122 } else {
123 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200124 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100129 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 int ret;
131
Daniel Vetter33196de2012-11-14 17:14:05 +0100132 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100133 if (ret)
134 return ret;
135
136 ret = mutex_lock_interruptible(&dev->struct_mutex);
137 if (ret)
138 return ret;
139
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Eric Anholt673a3942008-07-30 12:06:12 -0700143int
Eric Anholt5a125c32008-10-22 21:40:13 -0700144i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000145 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700146{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300147 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200148 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300149 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100150 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000151 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700152
Chris Wilson6299f992010-11-24 12:23:44 +0000153 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100154 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000155 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 if (vma->pin_count)
157 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100161 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700162
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300163 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400164 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000165
Eric Anholt5a125c32008-10-22 21:40:13 -0700166 return 0;
167}
168
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169static int
170i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100171{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
173 char *vaddr = obj->phys_handle->vaddr;
174 struct sg_table *st;
175 struct scatterlist *sg;
176 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100177
Chris Wilson6a2c4232014-11-04 04:51:40 -0800178 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
179 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
182 struct page *page;
183 char *src;
184
185 page = shmem_read_mapping_page(mapping, i);
186 if (IS_ERR(page))
187 return PTR_ERR(page);
188
189 src = kmap_atomic(page);
190 memcpy(vaddr, src, PAGE_SIZE);
191 drm_clflush_virt_range(vaddr, PAGE_SIZE);
192 kunmap_atomic(src);
193
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300194 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800195 vaddr += PAGE_SIZE;
196 }
197
Chris Wilsonc0336662016-05-06 15:40:21 +0100198 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199
200 st = kmalloc(sizeof(*st), GFP_KERNEL);
201 if (st == NULL)
202 return -ENOMEM;
203
204 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
205 kfree(st);
206 return -ENOMEM;
207 }
208
209 sg = st->sgl;
210 sg->offset = 0;
211 sg->length = obj->base.size;
212
213 sg_dma_address(sg) = obj->phys_handle->busaddr;
214 sg_dma_len(sg) = obj->base.size;
215
216 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100228 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
233 }
234
235 if (obj->madv == I915_MADV_DONTNEED)
236 obj->dirty = 0;
237
238 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100239 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800240 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100241 int i;
242
243 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 struct page *page;
245 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100246
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 page = shmem_read_mapping_page(mapping, i);
248 if (IS_ERR(page))
249 continue;
250
251 dst = kmap_atomic(page);
252 drm_clflush_virt_range(vaddr, PAGE_SIZE);
253 memcpy(dst, vaddr, PAGE_SIZE);
254 kunmap_atomic(dst);
255
256 set_page_dirty(page);
257 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100258 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300259 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100260 vaddr += PAGE_SIZE;
261 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800262 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100263 }
264
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 sg_free_table(obj->pages);
266 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800267}
268
269static void
270i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
271{
272 drm_pci_free(obj->base.dev, obj->phys_handle);
273}
274
275static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
276 .get_pages = i915_gem_object_get_pages_phys,
277 .put_pages = i915_gem_object_put_pages_phys,
278 .release = i915_gem_object_release_phys,
279};
280
Chris Wilsonaa653a62016-08-04 07:52:27 +0100281int
282i915_gem_object_unbind(struct drm_i915_gem_object *obj)
283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
286 int ret;
287
288 /* The vma will only be freed if it is marked as closed, and if we wait
289 * upon rendering to the vma, we may unbind anything in the list.
290 */
291 while ((vma = list_first_entry_or_null(&obj->vma_list,
292 struct i915_vma,
293 obj_link))) {
294 list_move_tail(&vma->obj_link, &still_in_list);
295 ret = i915_vma_unbind(vma);
296 if (ret)
297 break;
298 }
299 list_splice(&still_in_list, &obj->vma_list);
300
301 return ret;
302}
303
Chris Wilson00731152014-05-21 12:42:56 +0100304int
305i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
306 int align)
307{
308 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800309 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100310
311 if (obj->phys_handle) {
312 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
313 return -EBUSY;
314
315 return 0;
316 }
317
318 if (obj->madv != I915_MADV_WILLNEED)
319 return -EFAULT;
320
321 if (obj->base.filp == NULL)
322 return -EINVAL;
323
Chris Wilson4717ca92016-08-04 07:52:28 +0100324 ret = i915_gem_object_unbind(obj);
325 if (ret)
326 return ret;
327
328 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329 if (ret)
330 return ret;
331
Chris Wilson00731152014-05-21 12:42:56 +0100332 /* create a new object */
333 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
334 if (!phys)
335 return -ENOMEM;
336
Chris Wilson00731152014-05-21 12:42:56 +0100337 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800338 obj->ops = &i915_gem_phys_ops;
339
340 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100341}
342
343static int
344i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
345 struct drm_i915_gem_pwrite *args,
346 struct drm_file *file_priv)
347{
348 struct drm_device *dev = obj->base.dev;
349 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300350 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200351 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800352
353 /* We manually control the domain here and pretend that it
354 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
355 */
356 ret = i915_gem_object_wait_rendering(obj, false);
357 if (ret)
358 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100359
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700360 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100361 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
362 unsigned long unwritten;
363
364 /* The physical object once assigned is fixed for the lifetime
365 * of the obj, so we can safely drop the lock and continue
366 * to access vaddr.
367 */
368 mutex_unlock(&dev->struct_mutex);
369 unwritten = copy_from_user(vaddr, user_data, args->size);
370 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200371 if (unwritten) {
372 ret = -EFAULT;
373 goto out;
374 }
Chris Wilson00731152014-05-21 12:42:56 +0100375 }
376
Chris Wilson6a2c4232014-11-04 04:51:40 -0800377 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100378 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200379
380out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700381 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200382 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100383}
384
Chris Wilson42dcedd2012-11-15 11:32:30 +0000385void *i915_gem_object_alloc(struct drm_device *dev)
386{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100387 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100388 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000389}
390
391void i915_gem_object_free(struct drm_i915_gem_object *obj)
392{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100393 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100394 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000395}
396
Dave Airlieff72145b2011-02-07 12:16:14 +1000397static int
398i915_gem_create(struct drm_file *file,
399 struct drm_device *dev,
400 uint64_t size,
401 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700402{
Chris Wilson05394f32010-11-08 19:18:58 +0000403 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300404 int ret;
405 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700406
Dave Airlieff72145b2011-02-07 12:16:14 +1000407 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200408 if (size == 0)
409 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700410
411 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100412 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100413 if (IS_ERR(obj))
414 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700415
Chris Wilson05394f32010-11-08 19:18:58 +0000416 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100417 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100418 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200419 if (ret)
420 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100421
Dave Airlieff72145b2011-02-07 12:16:14 +1000422 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700423 return 0;
424}
425
Dave Airlieff72145b2011-02-07 12:16:14 +1000426int
427i915_gem_dumb_create(struct drm_file *file,
428 struct drm_device *dev,
429 struct drm_mode_create_dumb *args)
430{
431 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300432 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000433 args->size = args->pitch * args->height;
434 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000435 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000436}
437
Dave Airlieff72145b2011-02-07 12:16:14 +1000438/**
439 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100440 * @dev: drm device pointer
441 * @data: ioctl data blob
442 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 */
444int
445i915_gem_create_ioctl(struct drm_device *dev, void *data,
446 struct drm_file *file)
447{
448 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200449
Dave Airlieff72145b2011-02-07 12:16:14 +1000450 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000451 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000452}
453
Daniel Vetter8c599672011-12-14 13:57:31 +0100454static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100455__copy_to_user_swizzled(char __user *cpu_vaddr,
456 const char *gpu_vaddr, int gpu_offset,
457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_to_user(cpu_vaddr + cpu_offset,
467 gpu_vaddr + swizzled_gpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
480static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700481__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
482 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100483 int length)
484{
485 int ret, cpu_offset = 0;
486
487 while (length > 0) {
488 int cacheline_end = ALIGN(gpu_offset + 1, 64);
489 int this_length = min(cacheline_end - gpu_offset, length);
490 int swizzled_gpu_offset = gpu_offset ^ 64;
491
492 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
493 cpu_vaddr + cpu_offset,
494 this_length);
495 if (ret)
496 return ret + length;
497
498 cpu_offset += this_length;
499 gpu_offset += this_length;
500 length -= this_length;
501 }
502
503 return 0;
504}
505
Brad Volkin4c914c02014-02-18 10:15:45 -0800506/*
507 * Pins the specified object's pages and synchronizes the object with
508 * GPU accesses. Sets needs_clflush to non-zero if the caller should
509 * flush the object from the CPU cache.
510 */
511int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
512 int *needs_clflush)
513{
514 int ret;
515
516 *needs_clflush = 0;
517
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100518 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800519 return -EINVAL;
520
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524
Brad Volkin4c914c02014-02-18 10:15:45 -0800525 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
526 /* If we're not in the cpu read domain, set ourself into the gtt
527 * read domain and manually flush cachelines (if required). This
528 * optimizes for the case when the gpu will dirty the data
529 * anyway again before the next pread happens. */
530 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
531 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800532 }
533
534 ret = i915_gem_object_get_pages(obj);
535 if (ret)
536 return ret;
537
538 i915_gem_object_pin_pages(obj);
539
540 return ret;
541}
542
Daniel Vetterd174bd62012-03-25 19:47:40 +0200543/* Per-page copy function for the shmem pread fastpath.
544 * Flushes invalid cachelines before reading the target if
545 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700546static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
548 char __user *user_data,
549 bool page_do_bit17_swizzling, bool needs_clflush)
550{
551 char *vaddr;
552 int ret;
553
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200554 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200555 return -EINVAL;
556
557 vaddr = kmap_atomic(page);
558 if (needs_clflush)
559 drm_clflush_virt_range(vaddr + shmem_page_offset,
560 page_length);
561 ret = __copy_to_user_inatomic(user_data,
562 vaddr + shmem_page_offset,
563 page_length);
564 kunmap_atomic(vaddr);
565
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100566 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200567}
568
Daniel Vetter23c18c72012-03-25 19:47:42 +0200569static void
570shmem_clflush_swizzled_range(char *addr, unsigned long length,
571 bool swizzled)
572{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200573 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200574 unsigned long start = (unsigned long) addr;
575 unsigned long end = (unsigned long) addr + length;
576
577 /* For swizzling simply ensure that we always flush both
578 * channels. Lame, but simple and it works. Swizzled
579 * pwrite/pread is far from a hotpath - current userspace
580 * doesn't use it at all. */
581 start = round_down(start, 128);
582 end = round_up(end, 128);
583
584 drm_clflush_virt_range((void *)start, end - start);
585 } else {
586 drm_clflush_virt_range(addr, length);
587 }
588
589}
590
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591/* Only difference to the fast-path function is that this can handle bit17
592 * and uses non-atomic copy and kmap functions. */
593static int
594shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
595 char __user *user_data,
596 bool page_do_bit17_swizzling, bool needs_clflush)
597{
598 char *vaddr;
599 int ret;
600
601 vaddr = kmap(page);
602 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200603 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
604 page_length,
605 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200606
607 if (page_do_bit17_swizzling)
608 ret = __copy_to_user_swizzled(user_data,
609 vaddr, shmem_page_offset,
610 page_length);
611 else
612 ret = __copy_to_user(user_data,
613 vaddr + shmem_page_offset,
614 page_length);
615 kunmap(page);
616
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100617 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200618}
619
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530620static inline unsigned long
621slow_user_access(struct io_mapping *mapping,
622 uint64_t page_base, int page_offset,
623 char __user *user_data,
624 unsigned long length, bool pwrite)
625{
626 void __iomem *ioaddr;
627 void *vaddr;
628 uint64_t unwritten;
629
630 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
631 /* We can use the cpu mem copy function because this is X86. */
632 vaddr = (void __force *)ioaddr + page_offset;
633 if (pwrite)
634 unwritten = __copy_from_user(vaddr, user_data, length);
635 else
636 unwritten = __copy_to_user(user_data, vaddr, length);
637
638 io_mapping_unmap(ioaddr);
639 return unwritten;
640}
641
642static int
643i915_gem_gtt_pread(struct drm_device *dev,
644 struct drm_i915_gem_object *obj, uint64_t size,
645 uint64_t data_offset, uint64_t data_ptr)
646{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100647 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530648 struct i915_ggtt *ggtt = &dev_priv->ggtt;
649 struct drm_mm_node node;
650 char __user *user_data;
651 uint64_t remain;
652 uint64_t offset;
653 int ret;
654
655 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
656 if (ret) {
657 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
658 if (ret)
659 goto out;
660
661 ret = i915_gem_object_get_pages(obj);
662 if (ret) {
663 remove_mappable_node(&node);
664 goto out;
665 }
666
667 i915_gem_object_pin_pages(obj);
668 } else {
669 node.start = i915_gem_obj_ggtt_offset(obj);
670 node.allocated = false;
671 ret = i915_gem_object_put_fence(obj);
672 if (ret)
673 goto out_unpin;
674 }
675
676 ret = i915_gem_object_set_to_gtt_domain(obj, false);
677 if (ret)
678 goto out_unpin;
679
680 user_data = u64_to_user_ptr(data_ptr);
681 remain = size;
682 offset = data_offset;
683
684 mutex_unlock(&dev->struct_mutex);
685 if (likely(!i915.prefault_disable)) {
686 ret = fault_in_multipages_writeable(user_data, remain);
687 if (ret) {
688 mutex_lock(&dev->struct_mutex);
689 goto out_unpin;
690 }
691 }
692
693 while (remain > 0) {
694 /* Operation in this page
695 *
696 * page_base = page offset within aperture
697 * page_offset = offset within page
698 * page_length = bytes to copy for this page
699 */
700 u32 page_base = node.start;
701 unsigned page_offset = offset_in_page(offset);
702 unsigned page_length = PAGE_SIZE - page_offset;
703 page_length = remain < page_length ? remain : page_length;
704 if (node.allocated) {
705 wmb();
706 ggtt->base.insert_page(&ggtt->base,
707 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
708 node.start,
709 I915_CACHE_NONE, 0);
710 wmb();
711 } else {
712 page_base += offset & PAGE_MASK;
713 }
714 /* This is a slow read/write as it tries to read from
715 * and write to user memory which may result into page
716 * faults, and so we cannot perform this under struct_mutex.
717 */
718 if (slow_user_access(ggtt->mappable, page_base,
719 page_offset, user_data,
720 page_length, false)) {
721 ret = -EFAULT;
722 break;
723 }
724
725 remain -= page_length;
726 user_data += page_length;
727 offset += page_length;
728 }
729
730 mutex_lock(&dev->struct_mutex);
731 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
732 /* The user has modified the object whilst we tried
733 * reading from it, and we now have no idea what domain
734 * the pages should be in. As we have just been touching
735 * them directly, flush everything back to the GTT
736 * domain.
737 */
738 ret = i915_gem_object_set_to_gtt_domain(obj, false);
739 }
740
741out_unpin:
742 if (node.allocated) {
743 wmb();
744 ggtt->base.clear_range(&ggtt->base,
745 node.start, node.size,
746 true);
747 i915_gem_object_unpin_pages(obj);
748 remove_mappable_node(&node);
749 } else {
750 i915_gem_object_ggtt_unpin(obj);
751 }
752out:
753 return ret;
754}
755
Eric Anholteb014592009-03-10 11:44:52 -0700756static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200757i915_gem_shmem_pread(struct drm_device *dev,
758 struct drm_i915_gem_object *obj,
759 struct drm_i915_gem_pread *args,
760 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700761{
Daniel Vetter8461d222011-12-14 13:57:32 +0100762 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700763 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100764 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100765 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100766 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200767 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200768 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200769 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700770
Chris Wilson6eae0052016-06-20 15:05:52 +0100771 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530772 return -ENODEV;
773
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300774 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700775 remain = args->size;
776
Daniel Vetter8461d222011-12-14 13:57:32 +0100777 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700778
Brad Volkin4c914c02014-02-18 10:15:45 -0800779 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100780 if (ret)
781 return ret;
782
Eric Anholteb014592009-03-10 11:44:52 -0700783 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100784
Imre Deak67d5a502013-02-18 19:28:02 +0200785 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
786 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200787 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100788
789 if (remain <= 0)
790 break;
791
Eric Anholteb014592009-03-10 11:44:52 -0700792 /* Operation in this page
793 *
Eric Anholteb014592009-03-10 11:44:52 -0700794 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700795 * page_length = bytes to copy for this page
796 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100797 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700798 page_length = remain;
799 if ((shmem_page_offset + page_length) > PAGE_SIZE)
800 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700801
Daniel Vetter8461d222011-12-14 13:57:32 +0100802 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
803 (page_to_phys(page) & (1 << 17)) != 0;
804
Daniel Vetterd174bd62012-03-25 19:47:40 +0200805 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
806 user_data, page_do_bit17_swizzling,
807 needs_clflush);
808 if (ret == 0)
809 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700810
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200811 mutex_unlock(&dev->struct_mutex);
812
Jani Nikulad330a952014-01-21 11:24:25 +0200813 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200814 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200815 /* Userspace is tricking us, but we've already clobbered
816 * its pages with the prefault and promised to write the
817 * data up to the first fault. Hence ignore any errors
818 * and just continue. */
819 (void)ret;
820 prefaulted = 1;
821 }
822
Daniel Vetterd174bd62012-03-25 19:47:40 +0200823 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
824 user_data, page_do_bit17_swizzling,
825 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700826
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200827 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100828
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100829 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100830 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100831
Chris Wilson17793c92014-03-07 08:30:36 +0000832next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700833 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100834 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700835 offset += page_length;
836 }
837
Chris Wilson4f27b752010-10-14 15:26:45 +0100838out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100839 i915_gem_object_unpin_pages(obj);
840
Eric Anholteb014592009-03-10 11:44:52 -0700841 return ret;
842}
843
Eric Anholt673a3942008-07-30 12:06:12 -0700844/**
845 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100846 * @dev: drm device pointer
847 * @data: ioctl data blob
848 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700849 *
850 * On error, the contents of *data are undefined.
851 */
852int
853i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000854 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
856 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000857 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100858 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700859
Chris Wilson51311d02010-11-17 09:10:42 +0000860 if (args->size == 0)
861 return 0;
862
863 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300864 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000865 args->size))
866 return -EFAULT;
867
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100869 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100870 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700871
Chris Wilson03ac0642016-07-20 13:31:51 +0100872 obj = i915_gem_object_lookup(file, args->handle);
873 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Chris Wilsondb53a302011-02-03 11:57:46 +0000885 trace_i915_gem_object_pread(obj, args->offset, args->size);
886
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200887 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700888
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530889 /* pread for non shmem backed objects */
890 if (ret == -EFAULT || ret == -ENODEV)
891 ret = i915_gem_gtt_pread(dev, obj, args->size,
892 args->offset, args->data_ptr);
893
Chris Wilson35b62a82010-09-26 20:23:38 +0100894out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100895 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100896unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100897 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700898 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700899}
900
Keith Packard0839ccb2008-10-30 19:38:48 -0700901/* This is the fast write path which cannot handle
902 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700903 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700904
Keith Packard0839ccb2008-10-30 19:38:48 -0700905static inline int
906fast_user_write(struct io_mapping *mapping,
907 loff_t page_base, int page_offset,
908 char __user *user_data,
909 int length)
910{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700911 void __iomem *vaddr_atomic;
912 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700913 unsigned long unwritten;
914
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700915 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700916 /* We can use the cpu mem copy function because this is X86. */
917 vaddr = (void __force*)vaddr_atomic + page_offset;
918 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700919 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700920 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100921 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700922}
923
Eric Anholt3de09aa2009-03-09 09:42:23 -0700924/**
925 * This is the fast pwrite path, where we copy the data directly from the
926 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +0200927 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100928 * @obj: i915 gem object
929 * @args: pwrite arguments structure
930 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700931 */
Eric Anholt673a3942008-07-30 12:06:12 -0700932static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530933i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000934 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700935 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000936 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700937{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530938 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530939 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530940 struct drm_mm_node node;
941 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700942 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530943 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530944 bool hit_slow_path = false;
945
946 if (obj->tiling_mode != I915_TILING_NONE)
947 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200948
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100949 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530950 if (ret) {
951 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
952 if (ret)
953 goto out;
954
955 ret = i915_gem_object_get_pages(obj);
956 if (ret) {
957 remove_mappable_node(&node);
958 goto out;
959 }
960
961 i915_gem_object_pin_pages(obj);
962 } else {
963 node.start = i915_gem_obj_ggtt_offset(obj);
964 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530965 ret = i915_gem_object_put_fence(obj);
966 if (ret)
967 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530968 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200969
970 ret = i915_gem_object_set_to_gtt_domain(obj, true);
971 if (ret)
972 goto out_unpin;
973
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700974 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530975 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200976
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530977 user_data = u64_to_user_ptr(args->data_ptr);
978 offset = args->offset;
979 remain = args->size;
980 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700981 /* Operation in this page
982 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700983 * page_base = page offset within aperture
984 * page_offset = offset within page
985 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700986 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530987 u32 page_base = node.start;
988 unsigned page_offset = offset_in_page(offset);
989 unsigned page_length = PAGE_SIZE - page_offset;
990 page_length = remain < page_length ? remain : page_length;
991 if (node.allocated) {
992 wmb(); /* flush the write before we modify the GGTT */
993 ggtt->base.insert_page(&ggtt->base,
994 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
995 node.start, I915_CACHE_NONE, 0);
996 wmb(); /* flush modifications to the GGTT (insert_page) */
997 } else {
998 page_base += offset & PAGE_MASK;
999 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001000 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001001 * source page isn't available. Return the error and we'll
1002 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301003 * If the object is non-shmem backed, we retry again with the
1004 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001005 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001006 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001007 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301008 hit_slow_path = true;
1009 mutex_unlock(&dev->struct_mutex);
1010 if (slow_user_access(ggtt->mappable,
1011 page_base,
1012 page_offset, user_data,
1013 page_length, true)) {
1014 ret = -EFAULT;
1015 mutex_lock(&dev->struct_mutex);
1016 goto out_flush;
1017 }
1018
1019 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001020 }
Eric Anholt673a3942008-07-30 12:06:12 -07001021
Keith Packard0839ccb2008-10-30 19:38:48 -07001022 remain -= page_length;
1023 user_data += page_length;
1024 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001025 }
Eric Anholt673a3942008-07-30 12:06:12 -07001026
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001027out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301028 if (hit_slow_path) {
1029 if (ret == 0 &&
1030 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1031 /* The user has modified the object whilst we tried
1032 * reading from it, and we now have no idea what domain
1033 * the pages should be in. As we have just been touching
1034 * them directly, flush everything back to the GTT
1035 * domain.
1036 */
1037 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1038 }
1039 }
1040
Rodrigo Vivide152b62015-07-07 16:28:51 -07001041 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001042out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301043 if (node.allocated) {
1044 wmb();
1045 ggtt->base.clear_range(&ggtt->base,
1046 node.start, node.size,
1047 true);
1048 i915_gem_object_unpin_pages(obj);
1049 remove_mappable_node(&node);
1050 } else {
1051 i915_gem_object_ggtt_unpin(obj);
1052 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001053out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001054 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001055}
1056
Daniel Vetterd174bd62012-03-25 19:47:40 +02001057/* Per-page copy function for the shmem pwrite fastpath.
1058 * Flushes invalid cachelines before writing to the target if
1059 * needs_clflush_before is set and flushes out any written cachelines after
1060 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001061static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001062shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1063 char __user *user_data,
1064 bool page_do_bit17_swizzling,
1065 bool needs_clflush_before,
1066 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001067{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001068 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001069 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001070
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001071 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001073
Daniel Vetterd174bd62012-03-25 19:47:40 +02001074 vaddr = kmap_atomic(page);
1075 if (needs_clflush_before)
1076 drm_clflush_virt_range(vaddr + shmem_page_offset,
1077 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001078 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1079 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001080 if (needs_clflush_after)
1081 drm_clflush_virt_range(vaddr + shmem_page_offset,
1082 page_length);
1083 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001084
Chris Wilson755d2212012-09-04 21:02:55 +01001085 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001086}
1087
Daniel Vetterd174bd62012-03-25 19:47:40 +02001088/* Only difference to the fast-path function is that this can handle bit17
1089 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001090static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001091shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1092 char __user *user_data,
1093 bool page_do_bit17_swizzling,
1094 bool needs_clflush_before,
1095 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001096{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001097 char *vaddr;
1098 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001099
Daniel Vetterd174bd62012-03-25 19:47:40 +02001100 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001101 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001102 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1103 page_length,
1104 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001105 if (page_do_bit17_swizzling)
1106 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001107 user_data,
1108 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001109 else
1110 ret = __copy_from_user(vaddr + shmem_page_offset,
1111 user_data,
1112 page_length);
1113 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001114 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1115 page_length,
1116 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001117 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001118
Chris Wilson755d2212012-09-04 21:02:55 +01001119 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001120}
1121
Eric Anholt40123c12009-03-09 13:42:30 -07001122static int
Daniel Vettere244a442012-03-25 19:47:28 +02001123i915_gem_shmem_pwrite(struct drm_device *dev,
1124 struct drm_i915_gem_object *obj,
1125 struct drm_i915_gem_pwrite *args,
1126 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001127{
Eric Anholt40123c12009-03-09 13:42:30 -07001128 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001129 loff_t offset;
1130 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001131 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001132 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001133 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001134 int needs_clflush_after = 0;
1135 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001136 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001137
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001138 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001139 remain = args->size;
1140
Daniel Vetter8c599672011-12-14 13:57:31 +01001141 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001142
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001143 ret = i915_gem_object_wait_rendering(obj, false);
1144 if (ret)
1145 return ret;
1146
Daniel Vetter58642882012-03-25 19:47:37 +02001147 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1148 /* If we're not in the cpu write domain, set ourself into the gtt
1149 * write domain and manually flush cachelines (if required). This
1150 * optimizes for the case when the gpu will use the data
1151 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001152 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001153 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001154 /* Same trick applies to invalidate partially written cachelines read
1155 * before writing. */
1156 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1157 needs_clflush_before =
1158 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001159
Chris Wilson755d2212012-09-04 21:02:55 +01001160 ret = i915_gem_object_get_pages(obj);
1161 if (ret)
1162 return ret;
1163
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001164 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001165
Chris Wilson755d2212012-09-04 21:02:55 +01001166 i915_gem_object_pin_pages(obj);
1167
Eric Anholt40123c12009-03-09 13:42:30 -07001168 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001169 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001170
Imre Deak67d5a502013-02-18 19:28:02 +02001171 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1172 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001173 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001174 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001175
Chris Wilson9da3da62012-06-01 15:20:22 +01001176 if (remain <= 0)
1177 break;
1178
Eric Anholt40123c12009-03-09 13:42:30 -07001179 /* Operation in this page
1180 *
Eric Anholt40123c12009-03-09 13:42:30 -07001181 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001182 * page_length = bytes to copy for this page
1183 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001184 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001185
1186 page_length = remain;
1187 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1188 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001189
Daniel Vetter58642882012-03-25 19:47:37 +02001190 /* If we don't overwrite a cacheline completely we need to be
1191 * careful to have up-to-date data by first clflushing. Don't
1192 * overcomplicate things and flush the entire patch. */
1193 partial_cacheline_write = needs_clflush_before &&
1194 ((shmem_page_offset | page_length)
1195 & (boot_cpu_data.x86_clflush_size - 1));
1196
Daniel Vetter8c599672011-12-14 13:57:31 +01001197 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1198 (page_to_phys(page) & (1 << 17)) != 0;
1199
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
1204 if (ret == 0)
1205 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001206
Daniel Vettere244a442012-03-25 19:47:28 +02001207 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001208 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001209 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1210 user_data, page_do_bit17_swizzling,
1211 partial_cacheline_write,
1212 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001213
Daniel Vettere244a442012-03-25 19:47:28 +02001214 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001215
Chris Wilson755d2212012-09-04 21:02:55 +01001216 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001217 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001218
Chris Wilson17793c92014-03-07 08:30:36 +00001219next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001220 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001221 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001222 offset += page_length;
1223 }
1224
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001225out:
Chris Wilson755d2212012-09-04 21:02:55 +01001226 i915_gem_object_unpin_pages(obj);
1227
Daniel Vettere244a442012-03-25 19:47:28 +02001228 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001229 /*
1230 * Fixup: Flush cpu caches in case we didn't flush the dirty
1231 * cachelines in-line while writing and the object moved
1232 * out of the cpu write domain while we've dropped the lock.
1233 */
1234 if (!needs_clflush_after &&
1235 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001236 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001237 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001238 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001239 }
Eric Anholt40123c12009-03-09 13:42:30 -07001240
Daniel Vetter58642882012-03-25 19:47:37 +02001241 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001242 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001243 else
1244 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001245
Rodrigo Vivide152b62015-07-07 16:28:51 -07001246 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001247 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001248}
1249
1250/**
1251 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001252 * @dev: drm device
1253 * @data: ioctl data blob
1254 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001255 *
1256 * On error, the contents of the buffer that were to be modified are undefined.
1257 */
1258int
1259i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001260 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001261{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001262 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001263 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001264 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001265 int ret;
1266
1267 if (args->size == 0)
1268 return 0;
1269
1270 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001271 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001272 args->size))
1273 return -EFAULT;
1274
Jani Nikulad330a952014-01-21 11:24:25 +02001275 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001276 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001277 args->size);
1278 if (ret)
1279 return -EFAULT;
1280 }
Eric Anholt673a3942008-07-30 12:06:12 -07001281
Imre Deak5d77d9c2014-11-12 16:40:35 +02001282 intel_runtime_pm_get(dev_priv);
1283
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001284 ret = i915_mutex_lock_interruptible(dev);
1285 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001286 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001287
Chris Wilson03ac0642016-07-20 13:31:51 +01001288 obj = i915_gem_object_lookup(file, args->handle);
1289 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001290 ret = -ENOENT;
1291 goto unlock;
1292 }
Eric Anholt673a3942008-07-30 12:06:12 -07001293
Chris Wilson7dcd2492010-09-26 20:21:44 +01001294 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001295 if (args->offset > obj->base.size ||
1296 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001297 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001298 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001299 }
1300
Chris Wilsondb53a302011-02-03 11:57:46 +00001301 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1302
Daniel Vetter935aaa62012-03-25 19:47:35 +02001303 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001304 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1305 * it would end up going through the fenced access, and we'll get
1306 * different detiling behavior between reading and writing.
1307 * pread/pwrite currently are reading and writing from the CPU
1308 * perspective, requiring manual detiling by the client.
1309 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001310 if (!i915_gem_object_has_struct_page(obj) ||
1311 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301312 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001313 /* Note that the gtt paths might fail with non-page-backed user
1314 * pointers (e.g. gtt mappings when moving data between
1315 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001316 }
Eric Anholt673a3942008-07-30 12:06:12 -07001317
Chris Wilsond1054ee2016-07-16 18:42:36 +01001318 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001319 if (obj->phys_handle)
1320 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001321 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001322 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301323 else
1324 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001325 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001326
Chris Wilson35b62a82010-09-26 20:23:38 +01001327out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001328 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001329unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001330 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001331put_rpm:
1332 intel_runtime_pm_put(dev_priv);
1333
Eric Anholt673a3942008-07-30 12:06:12 -07001334 return ret;
1335}
1336
Chris Wilson8cac6f62016-08-04 07:52:32 +01001337/**
1338 * Ensures that all rendering to the object has completed and the object is
1339 * safe to unbind from the GTT or access from the CPU.
1340 * @obj: i915 gem object
1341 * @readonly: waiting for read access or write
1342 */
1343int
1344i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1345 bool readonly)
1346{
1347 struct reservation_object *resv;
1348 struct i915_gem_active *active;
1349 unsigned long active_mask;
1350 int idx, ret;
1351
1352 lockdep_assert_held(&obj->base.dev->struct_mutex);
1353
1354 if (!readonly) {
1355 active = obj->last_read;
1356 active_mask = obj->active;
1357 } else {
1358 active_mask = 1;
1359 active = &obj->last_write;
1360 }
1361
1362 for_each_active(active_mask, idx) {
Chris Wilsonfa545cb2016-08-04 07:52:35 +01001363 ret = i915_gem_active_wait(&active[idx],
1364 &obj->base.dev->struct_mutex);
Chris Wilson8cac6f62016-08-04 07:52:32 +01001365 if (ret)
1366 return ret;
Chris Wilson8cac6f62016-08-04 07:52:32 +01001367 }
1368
1369 resv = i915_gem_object_get_dmabuf_resv(obj);
1370 if (resv) {
1371 long err;
1372
1373 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
1374 MAX_SCHEDULE_TIMEOUT);
1375 if (err < 0)
1376 return err;
1377 }
1378
1379 return 0;
1380}
1381
Chris Wilson3236f572012-08-24 09:35:09 +01001382/* A nonblocking variant of the above wait. This is a highly dangerous routine
1383 * as the object state may change during this call.
1384 */
1385static __must_check int
1386i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001387 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001388 bool readonly)
1389{
1390 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001391 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001392 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilson8cac6f62016-08-04 07:52:32 +01001393 struct i915_gem_active *active;
1394 unsigned long active_mask;
Chris Wilsonb4716182015-04-27 13:41:17 +01001395 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001396
1397 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1398 BUG_ON(!dev_priv->mm.interruptible);
1399
Chris Wilson8cac6f62016-08-04 07:52:32 +01001400 active_mask = obj->active;
1401 if (!active_mask)
Chris Wilson3236f572012-08-24 09:35:09 +01001402 return 0;
1403
Chris Wilson8cac6f62016-08-04 07:52:32 +01001404 if (!readonly) {
1405 active = obj->last_read;
1406 } else {
1407 active_mask = 1;
1408 active = &obj->last_write;
1409 }
1410
1411 for_each_active(active_mask, i) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001412 struct drm_i915_gem_request *req;
1413
Chris Wilson8cac6f62016-08-04 07:52:32 +01001414 req = i915_gem_active_get(&active[i],
Chris Wilsond72d9082016-08-04 07:52:31 +01001415 &obj->base.dev->struct_mutex);
Chris Wilson8cac6f62016-08-04 07:52:32 +01001416 if (req)
Chris Wilson27c01aa2016-08-04 07:52:30 +01001417 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01001418 }
1419
1420 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001421 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001422 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson776f3232016-08-04 07:52:40 +01001423 ret = i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001424 mutex_lock(&dev->struct_mutex);
1425
Chris Wilsonfa545cb2016-08-04 07:52:35 +01001426 for (i = 0; i < n; i++)
Chris Wilsone8a261e2016-07-20 13:31:49 +01001427 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01001428
1429 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001430}
1431
Chris Wilson2e1b8732015-04-27 13:41:22 +01001432static struct intel_rps_client *to_rps_client(struct drm_file *file)
1433{
1434 struct drm_i915_file_private *fpriv = file->driver_priv;
1435 return &fpriv->rps;
1436}
1437
Chris Wilsonaeecc962016-06-17 14:46:39 -03001438static enum fb_op_origin
1439write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1440{
1441 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1442 ORIGIN_GTT : ORIGIN_CPU;
1443}
1444
Eric Anholt673a3942008-07-30 12:06:12 -07001445/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001446 * Called when user space prepares to use an object with the CPU, either
1447 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001448 * @dev: drm device
1449 * @data: ioctl data blob
1450 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001451 */
1452int
1453i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001454 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001455{
1456 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001457 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001458 uint32_t read_domains = args->read_domains;
1459 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001460 int ret;
1461
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001462 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001463 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001464 return -EINVAL;
1465
Chris Wilson21d509e2009-06-06 09:46:02 +01001466 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001467 return -EINVAL;
1468
1469 /* Having something in the write domain implies it's in the read
1470 * domain, and only that read domain. Enforce that in the request.
1471 */
1472 if (write_domain != 0 && read_domains != write_domain)
1473 return -EINVAL;
1474
Chris Wilson76c1dec2010-09-25 11:22:51 +01001475 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001476 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001477 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001478
Chris Wilson03ac0642016-07-20 13:31:51 +01001479 obj = i915_gem_object_lookup(file, args->handle);
1480 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001481 ret = -ENOENT;
1482 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001483 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001484
Chris Wilson3236f572012-08-24 09:35:09 +01001485 /* Try to flush the object off the GPU without holding the lock.
1486 * We will repeat the flush holding the lock in the normal manner
1487 * to catch cases where we are gazumped.
1488 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001489 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001490 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001491 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001492 if (ret)
1493 goto unref;
1494
Chris Wilson43566de2015-01-02 16:29:29 +05301495 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001496 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301497 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001498 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001499
Daniel Vetter031b6982015-06-26 19:35:16 +02001500 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001501 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001502
Chris Wilson3236f572012-08-24 09:35:09 +01001503unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001504 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001505unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001506 mutex_unlock(&dev->struct_mutex);
1507 return ret;
1508}
1509
1510/**
1511 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001512 * @dev: drm device
1513 * @data: ioctl data blob
1514 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001515 */
1516int
1517i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001518 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001519{
1520 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001521 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001522 int ret = 0;
1523
Chris Wilson76c1dec2010-09-25 11:22:51 +01001524 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001525 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001526 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001527
Chris Wilson03ac0642016-07-20 13:31:51 +01001528 obj = i915_gem_object_lookup(file, args->handle);
1529 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001530 ret = -ENOENT;
1531 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001532 }
1533
Eric Anholt673a3942008-07-30 12:06:12 -07001534 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001535 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001536 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001537
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001538 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001539unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001540 mutex_unlock(&dev->struct_mutex);
1541 return ret;
1542}
1543
1544/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001545 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1546 * it is mapped to.
1547 * @dev: drm device
1548 * @data: ioctl data blob
1549 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001550 *
1551 * While the mapping holds a reference on the contents of the object, it doesn't
1552 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001553 *
1554 * IMPORTANT:
1555 *
1556 * DRM driver writers who look a this function as an example for how to do GEM
1557 * mmap support, please don't implement mmap support like here. The modern way
1558 * to implement DRM mmap support is with an mmap offset ioctl (like
1559 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1560 * That way debug tooling like valgrind will understand what's going on, hiding
1561 * the mmap call in a driver private ioctl will break that. The i915 driver only
1562 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001563 */
1564int
1565i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001566 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001567{
1568 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001569 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001570 unsigned long addr;
1571
Akash Goel1816f922015-01-02 16:29:30 +05301572 if (args->flags & ~(I915_MMAP_WC))
1573 return -EINVAL;
1574
Borislav Petkov568a58e2016-03-29 17:42:01 +02001575 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301576 return -ENODEV;
1577
Chris Wilson03ac0642016-07-20 13:31:51 +01001578 obj = i915_gem_object_lookup(file, args->handle);
1579 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001580 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001581
Daniel Vetter1286ff72012-05-10 15:25:09 +02001582 /* prime objects have no backing filp to GEM mmap
1583 * pages from.
1584 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001585 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001586 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001587 return -EINVAL;
1588 }
1589
Chris Wilson03ac0642016-07-20 13:31:51 +01001590 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001591 PROT_READ | PROT_WRITE, MAP_SHARED,
1592 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301593 if (args->flags & I915_MMAP_WC) {
1594 struct mm_struct *mm = current->mm;
1595 struct vm_area_struct *vma;
1596
Michal Hocko80a89a52016-05-23 16:26:11 -07001597 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001598 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001599 return -EINTR;
1600 }
Akash Goel1816f922015-01-02 16:29:30 +05301601 vma = find_vma(mm, addr);
1602 if (vma)
1603 vma->vm_page_prot =
1604 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1605 else
1606 addr = -ENOMEM;
1607 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001608
1609 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001610 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301611 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001612 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001613 if (IS_ERR((void *)addr))
1614 return addr;
1615
1616 args->addr_ptr = (uint64_t) addr;
1617
1618 return 0;
1619}
1620
Jesse Barnesde151cf2008-11-12 10:03:55 -08001621/**
1622 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001623 * @vma: VMA in question
1624 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001625 *
1626 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1627 * from userspace. The fault handler takes care of binding the object to
1628 * the GTT (if needed), allocating and programming a fence register (again,
1629 * only if needed based on whether the old reg is still valid or the object
1630 * is tiled) and inserting a new PTE into the faulting process.
1631 *
1632 * Note that the faulting process may involve evicting existing objects
1633 * from the GTT and/or fence registers to make room. So performance may
1634 * suffer if the GTT working set is large or there are few fence registers
1635 * left.
1636 */
1637int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1638{
Chris Wilson05394f32010-11-08 19:18:58 +00001639 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1640 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001641 struct drm_i915_private *dev_priv = to_i915(dev);
1642 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001643 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001644 pgoff_t page_offset;
1645 unsigned long pfn;
1646 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001647 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001648
Paulo Zanonif65c9162013-11-27 18:20:34 -02001649 intel_runtime_pm_get(dev_priv);
1650
Jesse Barnesde151cf2008-11-12 10:03:55 -08001651 /* We don't use vmf->pgoff since that has the fake offset */
1652 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1653 PAGE_SHIFT;
1654
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001655 ret = i915_mutex_lock_interruptible(dev);
1656 if (ret)
1657 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001658
Chris Wilsondb53a302011-02-03 11:57:46 +00001659 trace_i915_gem_object_fault(obj, page_offset, true, write);
1660
Chris Wilson6e4930f2014-02-07 18:37:06 -02001661 /* Try to flush the object off the GPU first without holding the lock.
1662 * Upon reacquiring the lock, we will perform our sanity checks and then
1663 * repeat the flush holding the lock in the normal manner to catch cases
1664 * where we are gazumped.
1665 */
1666 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1667 if (ret)
1668 goto unlock;
1669
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001670 /* Access to snoopable pages through the GTT is incoherent. */
1671 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001672 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001673 goto unlock;
1674 }
1675
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001676 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001677 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001678 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001679 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001680
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001681 memset(&view, 0, sizeof(view));
1682 view.type = I915_GGTT_VIEW_PARTIAL;
1683 view.params.partial.offset = rounddown(page_offset, chunk_size);
1684 view.params.partial.size =
1685 min_t(unsigned int,
1686 chunk_size,
1687 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1688 view.params.partial.offset);
1689 }
1690
1691 /* Now pin it into the GTT if needed */
1692 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001693 if (ret)
1694 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001695
Chris Wilsonc9839302012-11-20 10:45:17 +00001696 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1697 if (ret)
1698 goto unpin;
1699
1700 ret = i915_gem_object_get_fence(obj);
1701 if (ret)
1702 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001703
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001704 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001705 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001706 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001707 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001708
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001709 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1710 /* Overriding existing pages in partial view does not cause
1711 * us any trouble as TLBs are still valid because the fault
1712 * is due to userspace losing part of the mapping or never
1713 * having accessed it before (at this partials' range).
1714 */
1715 unsigned long base = vma->vm_start +
1716 (view.params.partial.offset << PAGE_SHIFT);
1717 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001718
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001719 for (i = 0; i < view.params.partial.size; i++) {
1720 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001721 if (ret)
1722 break;
1723 }
1724
1725 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001726 } else {
1727 if (!obj->fault_mappable) {
1728 unsigned long size = min_t(unsigned long,
1729 vma->vm_end - vma->vm_start,
1730 obj->base.size);
1731 int i;
1732
1733 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1734 ret = vm_insert_pfn(vma,
1735 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1736 pfn + i);
1737 if (ret)
1738 break;
1739 }
1740
1741 obj->fault_mappable = true;
1742 } else
1743 ret = vm_insert_pfn(vma,
1744 (unsigned long)vmf->virtual_address,
1745 pfn + page_offset);
1746 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001747unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001748 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001749unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001751out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001752 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001753 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001754 /*
1755 * We eat errors when the gpu is terminally wedged to avoid
1756 * userspace unduly crashing (gl has no provisions for mmaps to
1757 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1758 * and so needs to be reported.
1759 */
1760 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001761 ret = VM_FAULT_SIGBUS;
1762 break;
1763 }
Chris Wilson045e7692010-11-07 09:18:22 +00001764 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001765 /*
1766 * EAGAIN means the gpu is hung and we'll wait for the error
1767 * handler to reset everything when re-faulting in
1768 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001769 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001770 case 0:
1771 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001772 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001773 case -EBUSY:
1774 /*
1775 * EBUSY is ok: this just means that another thread
1776 * already did the job.
1777 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001778 ret = VM_FAULT_NOPAGE;
1779 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001780 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001781 ret = VM_FAULT_OOM;
1782 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001783 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001784 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001785 ret = VM_FAULT_SIGBUS;
1786 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001788 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001789 ret = VM_FAULT_SIGBUS;
1790 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001791 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001792
1793 intel_runtime_pm_put(dev_priv);
1794 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795}
1796
1797/**
Chris Wilson901782b2009-07-10 08:18:50 +01001798 * i915_gem_release_mmap - remove physical page mappings
1799 * @obj: obj in question
1800 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001801 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001802 * relinquish ownership of the pages back to the system.
1803 *
1804 * It is vital that we remove the page mapping if we have mapped a tiled
1805 * object through the GTT and then lose the fence register due to
1806 * resource pressure. Similarly if the object has been moved out of the
1807 * aperture, than pages mapped into userspace must be revoked. Removing the
1808 * mapping will then trigger a page fault on the next user access, allowing
1809 * fixup by i915_gem_fault().
1810 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001811void
Chris Wilson05394f32010-11-08 19:18:58 +00001812i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001813{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001814 /* Serialisation between user GTT access and our code depends upon
1815 * revoking the CPU's PTE whilst the mutex is held. The next user
1816 * pagefault then has to wait until we release the mutex.
1817 */
1818 lockdep_assert_held(&obj->base.dev->struct_mutex);
1819
Chris Wilson6299f992010-11-24 12:23:44 +00001820 if (!obj->fault_mappable)
1821 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001822
David Herrmann6796cb12014-01-03 14:24:19 +01001823 drm_vma_node_unmap(&obj->base.vma_node,
1824 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001825
1826 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1827 * memory transactions from userspace before we return. The TLB
1828 * flushing implied above by changing the PTE above *should* be
1829 * sufficient, an extra barrier here just provides us with a bit
1830 * of paranoid documentation about our requirement to serialise
1831 * memory writes before touching registers / GSM.
1832 */
1833 wmb();
1834
Chris Wilson6299f992010-11-24 12:23:44 +00001835 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001836}
1837
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001838void
1839i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1840{
1841 struct drm_i915_gem_object *obj;
1842
1843 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1844 i915_gem_release_mmap(obj);
1845}
1846
Imre Deak0fa87792013-01-07 21:47:35 +02001847uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001848i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001849{
Chris Wilsone28f8712011-07-18 13:11:49 -07001850 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001851
1852 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001853 tiling_mode == I915_TILING_NONE)
1854 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001855
1856 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001857 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07001858 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001859 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001860 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001861
Chris Wilsone28f8712011-07-18 13:11:49 -07001862 while (gtt_size < size)
1863 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001864
Chris Wilsone28f8712011-07-18 13:11:49 -07001865 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001866}
1867
Jesse Barnesde151cf2008-11-12 10:03:55 -08001868/**
1869 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001870 * @dev: drm device
1871 * @size: object size
1872 * @tiling_mode: tiling mode
1873 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001874 *
1875 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001876 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 */
Imre Deakd865110c2013-01-07 21:47:33 +02001878uint32_t
1879i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1880 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001882 /*
1883 * Minimum alignment is 4k (GTT page size), but might be greater
1884 * if a fence register is needed for the object.
1885 */
Imre Deakd865110c2013-01-07 21:47:33 +02001886 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001887 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001888 return 4096;
1889
1890 /*
1891 * Previous chips need to be aligned to the size of the smallest
1892 * fence register that can contain the object.
1893 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001894 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001895}
1896
Chris Wilsond8cb5082012-08-11 15:41:03 +01001897static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1898{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001899 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001900 int ret;
1901
Daniel Vetterda494d72012-12-20 15:11:16 +01001902 dev_priv->mm.shrinker_no_lock_stealing = true;
1903
Chris Wilsond8cb5082012-08-11 15:41:03 +01001904 ret = drm_gem_create_mmap_offset(&obj->base);
1905 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001906 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001907
1908 /* Badly fragmented mmap space? The only way we can recover
1909 * space is by destroying unwanted objects. We can't randomly release
1910 * mmap_offsets as userspace expects them to be persistent for the
1911 * lifetime of the objects. The closest we can is to release the
1912 * offsets on purgeable objects by truncating it and marking it purged,
1913 * which prevents userspace from ever using that object again.
1914 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001915 i915_gem_shrink(dev_priv,
1916 obj->base.size >> PAGE_SHIFT,
1917 I915_SHRINK_BOUND |
1918 I915_SHRINK_UNBOUND |
1919 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001920 ret = drm_gem_create_mmap_offset(&obj->base);
1921 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001922 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001923
1924 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001925 ret = drm_gem_create_mmap_offset(&obj->base);
1926out:
1927 dev_priv->mm.shrinker_no_lock_stealing = false;
1928
1929 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001930}
1931
1932static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1933{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001934 drm_gem_free_mmap_offset(&obj->base);
1935}
1936
Dave Airlieda6b51d2014-12-24 13:11:17 +10001937int
Dave Airlieff72145b2011-02-07 12:16:14 +10001938i915_gem_mmap_gtt(struct drm_file *file,
1939 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001940 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001941 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001942{
Chris Wilson05394f32010-11-08 19:18:58 +00001943 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001944 int ret;
1945
Chris Wilson76c1dec2010-09-25 11:22:51 +01001946 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001947 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001948 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001949
Chris Wilson03ac0642016-07-20 13:31:51 +01001950 obj = i915_gem_object_lookup(file, handle);
1951 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001952 ret = -ENOENT;
1953 goto unlock;
1954 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001955
Chris Wilson05394f32010-11-08 19:18:58 +00001956 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001957 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001958 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001959 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001960 }
1961
Chris Wilsond8cb5082012-08-11 15:41:03 +01001962 ret = i915_gem_object_create_mmap_offset(obj);
1963 if (ret)
1964 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965
David Herrmann0de23972013-07-24 21:07:52 +02001966 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001967
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001968out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001969 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001970unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001971 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001972 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001973}
1974
Dave Airlieff72145b2011-02-07 12:16:14 +10001975/**
1976 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1977 * @dev: DRM device
1978 * @data: GTT mapping ioctl data
1979 * @file: GEM object info
1980 *
1981 * Simply returns the fake offset to userspace so it can mmap it.
1982 * The mmap call will end up in drm_gem_mmap(), which will set things
1983 * up so we can get faults in the handler above.
1984 *
1985 * The fault handler will take care of binding the object into the GTT
1986 * (since it may have been evicted to make room for something), allocating
1987 * a fence register, and mapping the appropriate aperture address into
1988 * userspace.
1989 */
1990int
1991i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1992 struct drm_file *file)
1993{
1994 struct drm_i915_gem_mmap_gtt *args = data;
1995
Dave Airlieda6b51d2014-12-24 13:11:17 +10001996 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001997}
1998
Daniel Vetter225067e2012-08-20 10:23:20 +02001999/* Immediately discard the backing storage */
2000static void
2001i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002002{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002003 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002004
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002005 if (obj->base.filp == NULL)
2006 return;
2007
Daniel Vetter225067e2012-08-20 10:23:20 +02002008 /* Our goal here is to return as much of the memory as
2009 * is possible back to the system as we are called from OOM.
2010 * To do this we must instruct the shmfs to drop all of its
2011 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002012 */
Chris Wilson55372522014-03-25 13:23:06 +00002013 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002014 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002015}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002016
Chris Wilson55372522014-03-25 13:23:06 +00002017/* Try to discard unwanted pages */
2018static void
2019i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002020{
Chris Wilson55372522014-03-25 13:23:06 +00002021 struct address_space *mapping;
2022
2023 switch (obj->madv) {
2024 case I915_MADV_DONTNEED:
2025 i915_gem_object_truncate(obj);
2026 case __I915_MADV_PURGED:
2027 return;
2028 }
2029
2030 if (obj->base.filp == NULL)
2031 return;
2032
2033 mapping = file_inode(obj->base.filp)->i_mapping,
2034 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002035}
2036
Chris Wilson5cdf5882010-09-27 15:51:07 +01002037static void
Chris Wilson05394f32010-11-08 19:18:58 +00002038i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002039{
Dave Gordon85d12252016-05-20 11:54:06 +01002040 struct sgt_iter sgt_iter;
2041 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002042 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002043
Chris Wilson05394f32010-11-08 19:18:58 +00002044 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002045
Chris Wilson6c085a72012-08-20 11:40:46 +02002046 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002047 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002048 /* In the event of a disaster, abandon all caches and
2049 * hope for the best.
2050 */
Chris Wilson2c225692013-08-09 12:26:45 +01002051 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002052 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2053 }
2054
Imre Deake2273302015-07-09 12:59:05 +03002055 i915_gem_gtt_finish_object(obj);
2056
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002057 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002058 i915_gem_object_save_bit_17_swizzle(obj);
2059
Chris Wilson05394f32010-11-08 19:18:58 +00002060 if (obj->madv == I915_MADV_DONTNEED)
2061 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002062
Dave Gordon85d12252016-05-20 11:54:06 +01002063 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002064 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002065 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002066
Chris Wilson05394f32010-11-08 19:18:58 +00002067 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002068 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002069
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002070 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002071 }
Chris Wilson05394f32010-11-08 19:18:58 +00002072 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002073
Chris Wilson9da3da62012-06-01 15:20:22 +01002074 sg_free_table(obj->pages);
2075 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002076}
2077
Chris Wilsondd624af2013-01-15 12:39:35 +00002078int
Chris Wilson37e680a2012-06-07 15:38:42 +01002079i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2080{
2081 const struct drm_i915_gem_object_ops *ops = obj->ops;
2082
Chris Wilson2f745ad2012-09-04 21:02:58 +01002083 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002084 return 0;
2085
Chris Wilsona5570172012-09-04 21:02:54 +01002086 if (obj->pages_pin_count)
2087 return -EBUSY;
2088
Chris Wilson15717de2016-08-04 07:52:26 +01002089 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002090
Chris Wilsona2165e32012-12-03 11:49:00 +00002091 /* ->put_pages might need to allocate memory for the bit17 swizzle
2092 * array, hence protect them from being reaped by removing them from gtt
2093 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002094 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002095
Chris Wilson0a798eb2016-04-08 12:11:11 +01002096 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002097 if (is_vmalloc_addr(obj->mapping))
2098 vunmap(obj->mapping);
2099 else
2100 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002101 obj->mapping = NULL;
2102 }
2103
Chris Wilson37e680a2012-06-07 15:38:42 +01002104 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002105 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002106
Chris Wilson55372522014-03-25 13:23:06 +00002107 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002108
2109 return 0;
2110}
2111
Chris Wilson37e680a2012-06-07 15:38:42 +01002112static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002113i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002114{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002115 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002116 int page_count, i;
2117 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002118 struct sg_table *st;
2119 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002120 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002121 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002122 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002123 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002124 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002125
Chris Wilson6c085a72012-08-20 11:40:46 +02002126 /* Assert that the object is not currently in any GPU domain. As it
2127 * wasn't in the GTT, there shouldn't be any way it could have been in
2128 * a GPU cache
2129 */
2130 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2131 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2132
Chris Wilson9da3da62012-06-01 15:20:22 +01002133 st = kmalloc(sizeof(*st), GFP_KERNEL);
2134 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002135 return -ENOMEM;
2136
Chris Wilson9da3da62012-06-01 15:20:22 +01002137 page_count = obj->base.size / PAGE_SIZE;
2138 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002139 kfree(st);
2140 return -ENOMEM;
2141 }
2142
2143 /* Get the list of pages out of our struct file. They'll be pinned
2144 * at this point until we release them.
2145 *
2146 * Fail silently without starting the shrinker
2147 */
Al Viro496ad9a2013-01-23 17:07:38 -05002148 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002149 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002150 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002151 sg = st->sgl;
2152 st->nents = 0;
2153 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002154 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2155 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002156 i915_gem_shrink(dev_priv,
2157 page_count,
2158 I915_SHRINK_BOUND |
2159 I915_SHRINK_UNBOUND |
2160 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002161 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2162 }
2163 if (IS_ERR(page)) {
2164 /* We've tried hard to allocate the memory by reaping
2165 * our own buffer, now let the real VM do its job and
2166 * go down in flames if truly OOM.
2167 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002168 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002169 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002170 if (IS_ERR(page)) {
2171 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002172 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002173 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002174 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002175#ifdef CONFIG_SWIOTLB
2176 if (swiotlb_nr_tbl()) {
2177 st->nents++;
2178 sg_set_page(sg, page, PAGE_SIZE, 0);
2179 sg = sg_next(sg);
2180 continue;
2181 }
2182#endif
Imre Deak90797e62013-02-18 19:28:03 +02002183 if (!i || page_to_pfn(page) != last_pfn + 1) {
2184 if (i)
2185 sg = sg_next(sg);
2186 st->nents++;
2187 sg_set_page(sg, page, PAGE_SIZE, 0);
2188 } else {
2189 sg->length += PAGE_SIZE;
2190 }
2191 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002192
2193 /* Check that the i965g/gm workaround works. */
2194 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002195 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002196#ifdef CONFIG_SWIOTLB
2197 if (!swiotlb_nr_tbl())
2198#endif
2199 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002200 obj->pages = st;
2201
Imre Deake2273302015-07-09 12:59:05 +03002202 ret = i915_gem_gtt_prepare_object(obj);
2203 if (ret)
2204 goto err_pages;
2205
Eric Anholt673a3942008-07-30 12:06:12 -07002206 if (i915_gem_object_needs_bit17_swizzle(obj))
2207 i915_gem_object_do_bit_17_swizzle(obj);
2208
Daniel Vetter656bfa32014-11-20 09:26:30 +01002209 if (obj->tiling_mode != I915_TILING_NONE &&
2210 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2211 i915_gem_object_pin_pages(obj);
2212
Eric Anholt673a3942008-07-30 12:06:12 -07002213 return 0;
2214
2215err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002216 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002217 for_each_sgt_page(page, sgt_iter, st)
2218 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002219 sg_free_table(st);
2220 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002221
2222 /* shmemfs first checks if there is enough memory to allocate the page
2223 * and reports ENOSPC should there be insufficient, along with the usual
2224 * ENOMEM for a genuine allocation failure.
2225 *
2226 * We use ENOSPC in our driver to mean that we have run out of aperture
2227 * space and so want to translate the error from shmemfs back to our
2228 * usual understanding of ENOMEM.
2229 */
Imre Deake2273302015-07-09 12:59:05 +03002230 if (ret == -ENOSPC)
2231 ret = -ENOMEM;
2232
2233 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002234}
2235
Chris Wilson37e680a2012-06-07 15:38:42 +01002236/* Ensure that the associated pages are gathered from the backing storage
2237 * and pinned into our object. i915_gem_object_get_pages() may be called
2238 * multiple times before they are released by a single call to
2239 * i915_gem_object_put_pages() - once the pages are no longer referenced
2240 * either as a result of memory pressure (reaping pages under the shrinker)
2241 * or as the object is itself released.
2242 */
2243int
2244i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2245{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002246 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002247 const struct drm_i915_gem_object_ops *ops = obj->ops;
2248 int ret;
2249
Chris Wilson2f745ad2012-09-04 21:02:58 +01002250 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002251 return 0;
2252
Chris Wilson43e28f02013-01-08 10:53:09 +00002253 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002254 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002255 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002256 }
2257
Chris Wilsona5570172012-09-04 21:02:54 +01002258 BUG_ON(obj->pages_pin_count);
2259
Chris Wilson37e680a2012-06-07 15:38:42 +01002260 ret = ops->get_pages(obj);
2261 if (ret)
2262 return ret;
2263
Ben Widawsky35c20a62013-05-31 11:28:48 -07002264 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002265
2266 obj->get_page.sg = obj->pages->sgl;
2267 obj->get_page.last = 0;
2268
Chris Wilson37e680a2012-06-07 15:38:42 +01002269 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002270}
2271
Dave Gordondd6034c2016-05-20 11:54:04 +01002272/* The 'mapping' part of i915_gem_object_pin_map() below */
2273static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2274{
2275 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2276 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002277 struct sgt_iter sgt_iter;
2278 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002279 struct page *stack_pages[32];
2280 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002281 unsigned long i = 0;
2282 void *addr;
2283
2284 /* A single page can always be kmapped */
2285 if (n_pages == 1)
2286 return kmap(sg_page(sgt->sgl));
2287
Dave Gordonb338fa42016-05-20 11:54:05 +01002288 if (n_pages > ARRAY_SIZE(stack_pages)) {
2289 /* Too big for stack -- allocate temporary array instead */
2290 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2291 if (!pages)
2292 return NULL;
2293 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002294
Dave Gordon85d12252016-05-20 11:54:06 +01002295 for_each_sgt_page(page, sgt_iter, sgt)
2296 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002297
2298 /* Check that we have the expected number of pages */
2299 GEM_BUG_ON(i != n_pages);
2300
2301 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2302
Dave Gordonb338fa42016-05-20 11:54:05 +01002303 if (pages != stack_pages)
2304 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002305
2306 return addr;
2307}
2308
2309/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002310void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2311{
2312 int ret;
2313
2314 lockdep_assert_held(&obj->base.dev->struct_mutex);
2315
2316 ret = i915_gem_object_get_pages(obj);
2317 if (ret)
2318 return ERR_PTR(ret);
2319
2320 i915_gem_object_pin_pages(obj);
2321
Dave Gordondd6034c2016-05-20 11:54:04 +01002322 if (!obj->mapping) {
2323 obj->mapping = i915_gem_object_map(obj);
2324 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002325 i915_gem_object_unpin_pages(obj);
2326 return ERR_PTR(-ENOMEM);
2327 }
2328 }
2329
2330 return obj->mapping;
2331}
2332
Ben Widawskye2d05a82013-09-24 09:57:58 -07002333void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002334 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002335{
Chris Wilsonb4716182015-04-27 13:41:17 +01002336 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002337 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002338
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002339 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002340
2341 /* Add a reference if we're newly entering the active list. */
2342 if (obj->active == 0)
Chris Wilson25dc5562016-07-20 13:31:52 +01002343 i915_gem_object_get(obj);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002344 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002345
Chris Wilson381f3712016-08-04 07:52:29 +01002346 i915_gem_active_set(&obj->last_read[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002347
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002348 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002349}
2350
Chris Wilsoncaea7472010-11-12 13:53:37 +00002351static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002352i915_gem_object_retire__write(struct i915_gem_active *active,
2353 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002354{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002355 struct drm_i915_gem_object *obj =
2356 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002357
Rodrigo Vivide152b62015-07-07 16:28:51 -07002358 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002359}
2360
2361static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002362i915_gem_object_retire__read(struct i915_gem_active *active,
2363 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002364{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002365 int idx = request->engine->id;
2366 struct drm_i915_gem_object *obj =
2367 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002368 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002369
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002370 GEM_BUG_ON((obj->active & (1 << idx)) == 0);
Chris Wilsonb4716182015-04-27 13:41:17 +01002371
Chris Wilson7e21d642016-07-27 09:07:29 +01002372 obj->active &= ~(1 << idx);
Chris Wilsonb4716182015-04-27 13:41:17 +01002373 if (obj->active)
2374 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002375
Chris Wilson6c246952015-07-27 10:26:26 +01002376 /* Bump our place on the bound list to keep it roughly in LRU order
2377 * so that we don't steal from recently used but inactive objects
2378 * (unless we are forced to ofc!)
2379 */
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002380 list_move_tail(&obj->global_list, &request->i915->mm.bound_list);
Chris Wilson6c246952015-07-27 10:26:26 +01002381
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002382 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2383 if (!list_empty(&vma->vm_link))
2384 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002385 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002386
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002387 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002388}
2389
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002390static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002391{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002392 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002393
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002394 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002395 return true;
2396
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002397 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002398 if (ctx->hang_stats.ban_period_seconds &&
2399 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002400 DRM_DEBUG("context hanging too fast, banning!\n");
2401 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002402 }
2403
2404 return false;
2405}
2406
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002407static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002408 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002409{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002410 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002411
2412 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002413 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002414 hs->batch_active++;
2415 hs->guilty_ts = get_seconds();
2416 } else {
2417 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002418 }
2419}
2420
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002421struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002422i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002423{
Chris Wilson4db080f2013-12-04 11:37:09 +00002424 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002425
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002426 /* We are called by the error capture and reset at a random
2427 * point in time. In particular, note that neither is crucially
2428 * ordered with an interrupt. After a hang, the GPU is dead and we
2429 * assume that no more writes can happen (we waited long enough for
2430 * all writes that were in transaction to be flushed) - adding an
2431 * extra delay for a recent interrupt is pointless. Hence, we do
2432 * not need an engine->irq_seqno_barrier() before the seqno reads.
2433 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002434 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002435 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002436 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002437
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002438 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002439 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002440
2441 return NULL;
2442}
2443
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002444static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002445{
2446 struct drm_i915_gem_request *request;
2447 bool ring_hung;
2448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002449 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002450 if (request == NULL)
2451 return;
2452
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002453 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002454
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002455 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002456 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002457 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002458}
2459
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002460static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002461{
Chris Wilson7e37f882016-08-02 22:50:21 +01002462 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002463
Chris Wilsonc4b09302016-07-20 09:21:10 +01002464 /* Mark all pending requests as complete so that any concurrent
2465 * (lockless) lookup doesn't try and wait upon the request as we
2466 * reset it.
2467 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002468 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002469
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002470 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002471 * Clear the execlists queue up before freeing the requests, as those
2472 * are the ones that keep the context and ringbuffer backing objects
2473 * pinned in place.
2474 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002475
Tomas Elf7de1691a2015-10-19 16:32:32 +01002476 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002477 /* Ensure irq handler finishes or is cancelled. */
2478 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002479
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002480 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002481 }
2482
2483 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002484 * We must free the requests after all the corresponding objects have
2485 * been moved off active lists. Which is the same order as the normal
2486 * retire_requests function does. This is important if object hold
2487 * implicit references on things like e.g. ppgtt address spaces through
2488 * the request.
2489 */
Chris Wilson05235c52016-07-20 09:21:08 +01002490 if (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002491 struct drm_i915_gem_request *request;
2492
Chris Wilson05235c52016-07-20 09:21:08 +01002493 request = list_last_entry(&engine->request_list,
2494 struct drm_i915_gem_request,
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002495 link);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002496
Chris Wilson05235c52016-07-20 09:21:08 +01002497 i915_gem_request_retire_upto(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002498 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002499
2500 /* Having flushed all requests from all queues, we know that all
2501 * ringbuffers must now be empty. However, since we do not reclaim
2502 * all space when retiring the request (to prevent HEADs colliding
2503 * with rapid ringbuffer wraparound) the amount of available space
2504 * upon reset is less than when we start. Do one more pass over
2505 * all the ringbuffers to reset last_retired_head.
2506 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002507 list_for_each_entry(ring, &engine->buffers, link) {
2508 ring->last_retired_head = ring->tail;
2509 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002510 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002511
Chris Wilsonb913b332016-07-13 09:10:31 +01002512 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002513}
2514
Chris Wilson069efc12010-09-30 16:53:18 +01002515void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002516{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002517 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002518 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002519
Chris Wilson4db080f2013-12-04 11:37:09 +00002520 /*
2521 * Before we free the objects from the requests, we need to inspect
2522 * them for finding the guilty party. As the requests only borrow
2523 * their reference to the objects, the inspection must be done first.
2524 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002525 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002526 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002527
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002528 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002529 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002530 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002531
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002532 i915_gem_context_reset(dev);
2533
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002534 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002535}
2536
2537/**
2538 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002539 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07002540 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002541void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002542i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002543{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002544 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002545 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002546
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002547 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002548 struct drm_i915_gem_request,
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002549 link);
Eric Anholt673a3942008-07-30 12:06:12 -07002550
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002551 if (!i915_gem_request_completed(request))
Eric Anholt673a3942008-07-30 12:06:12 -07002552 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002553
Chris Wilson05235c52016-07-20 09:21:08 +01002554 i915_gem_request_retire_upto(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002555 }
Eric Anholt673a3942008-07-30 12:06:12 -07002556}
2557
Chris Wilson67d97da2016-07-04 08:08:31 +01002558void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002559{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002560 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002561
Chris Wilson91c8a322016-07-05 10:40:23 +01002562 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson67d97da2016-07-04 08:08:31 +01002563
2564 if (dev_priv->gt.active_engines == 0)
2565 return;
2566
2567 GEM_BUG_ON(!dev_priv->gt.awake);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002568
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002569 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002570 i915_gem_retire_requests_ring(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002571 if (list_empty(&engine->request_list))
2572 dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002573 }
2574
Chris Wilson67d97da2016-07-04 08:08:31 +01002575 if (dev_priv->gt.active_engines == 0)
Chris Wilson1b51bce2016-07-04 08:08:32 +01002576 queue_delayed_work(dev_priv->wq,
2577 &dev_priv->gt.idle_work,
2578 msecs_to_jiffies(100));
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002579}
2580
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002581static void
Eric Anholt673a3942008-07-30 12:06:12 -07002582i915_gem_retire_work_handler(struct work_struct *work)
2583{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002584 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002585 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002586 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002587
Chris Wilson891b48c2010-09-29 12:26:37 +01002588 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002589 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002590 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002591 mutex_unlock(&dev->struct_mutex);
2592 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002593
2594 /* Keep the retire handler running until we are finally idle.
2595 * We do not need to do this test under locking as in the worst-case
2596 * we queue the retire worker once too often.
2597 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002598 if (READ_ONCE(dev_priv->gt.awake)) {
2599 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002600 queue_delayed_work(dev_priv->wq,
2601 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002602 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002603 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002604}
Chris Wilson891b48c2010-09-29 12:26:37 +01002605
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002606static void
2607i915_gem_idle_work_handler(struct work_struct *work)
2608{
2609 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002610 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002611 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002612 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002613 unsigned int stuck_engines;
2614 bool rearm_hangcheck;
2615
2616 if (!READ_ONCE(dev_priv->gt.awake))
2617 return;
2618
2619 if (READ_ONCE(dev_priv->gt.active_engines))
2620 return;
2621
2622 rearm_hangcheck =
2623 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2624
2625 if (!mutex_trylock(&dev->struct_mutex)) {
2626 /* Currently busy, come back later */
2627 mod_delayed_work(dev_priv->wq,
2628 &dev_priv->gt.idle_work,
2629 msecs_to_jiffies(50));
2630 goto out_rearm;
2631 }
2632
2633 if (dev_priv->gt.active_engines)
2634 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002635
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002636 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002637 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002638
Chris Wilson67d97da2016-07-04 08:08:31 +01002639 GEM_BUG_ON(!dev_priv->gt.awake);
2640 dev_priv->gt.awake = false;
2641 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002642
Chris Wilson2529d572016-07-24 10:10:20 +01002643 /* As we have disabled hangcheck, we need to unstick any waiters still
2644 * hanging around. However, as we may be racing against the interrupt
2645 * handler or the waiters themselves, we skip enabling the fake-irq.
2646 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002647 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002648 if (unlikely(stuck_engines))
2649 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2650 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002651
Chris Wilson67d97da2016-07-04 08:08:31 +01002652 if (INTEL_GEN(dev_priv) >= 6)
2653 gen6_rps_idle(dev_priv);
2654 intel_runtime_pm_put(dev_priv);
2655out_unlock:
2656 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002657
Chris Wilson67d97da2016-07-04 08:08:31 +01002658out_rearm:
2659 if (rearm_hangcheck) {
2660 GEM_BUG_ON(!dev_priv->gt.awake);
2661 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002662 }
Eric Anholt673a3942008-07-30 12:06:12 -07002663}
2664
Ben Widawsky5816d642012-04-11 11:18:19 -07002665/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002666 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002667 * @dev: drm device pointer
2668 * @data: ioctl data blob
2669 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002670 *
2671 * Returns 0 if successful, else an error is returned with the remaining time in
2672 * the timeout parameter.
2673 * -ETIME: object is still busy after timeout
2674 * -ERESTARTSYS: signal interrupted the wait
2675 * -ENONENT: object doesn't exist
2676 * Also possible, but rare:
2677 * -EAGAIN: GPU wedged
2678 * -ENOMEM: damn
2679 * -ENODEV: Internal IRQ fail
2680 * -E?: The add request failed
2681 *
2682 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2683 * non-zero timeout parameter the wait ioctl will wait for the given number of
2684 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2685 * without holding struct_mutex the object may become re-busied before this
2686 * function completes. A similar but shorter * race condition exists in the busy
2687 * ioctl
2688 */
2689int
2690i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2691{
2692 struct drm_i915_gem_wait *args = data;
2693 struct drm_i915_gem_object *obj;
Chris Wilson27c01aa2016-08-04 07:52:30 +01002694 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002695 int i, n = 0;
2696 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002697
Daniel Vetter11b5d512014-09-29 15:31:26 +02002698 if (args->flags != 0)
2699 return -EINVAL;
2700
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002701 ret = i915_mutex_lock_interruptible(dev);
2702 if (ret)
2703 return ret;
2704
Chris Wilson03ac0642016-07-20 13:31:51 +01002705 obj = i915_gem_object_lookup(file, args->bo_handle);
2706 if (!obj) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002707 mutex_unlock(&dev->struct_mutex);
2708 return -ENOENT;
2709 }
2710
Chris Wilsonb4716182015-04-27 13:41:17 +01002711 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00002712 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002713
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002714 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01002715 struct drm_i915_gem_request *req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002716
Chris Wilsond72d9082016-08-04 07:52:31 +01002717 req = i915_gem_active_get(&obj->last_read[i],
2718 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01002719 if (req)
2720 requests[n++] = req;
Chris Wilsonb4716182015-04-27 13:41:17 +01002721 }
2722
Chris Wilson21c310f2016-08-04 07:52:34 +01002723out:
2724 i915_gem_object_put(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002725 mutex_unlock(&dev->struct_mutex);
2726
Chris Wilsonb4716182015-04-27 13:41:17 +01002727 for (i = 0; i < n; i++) {
2728 if (ret == 0)
Chris Wilson776f3232016-08-04 07:52:40 +01002729 ret = i915_wait_request(requests[i], true,
2730 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
2731 to_rps_client(file));
Chris Wilson27c01aa2016-08-04 07:52:30 +01002732 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002733 }
John Harrisonff865882014-11-24 18:49:28 +00002734 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002735}
2736
Chris Wilsonb4716182015-04-27 13:41:17 +01002737static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002738__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002739 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002740{
Chris Wilsonb4716182015-04-27 13:41:17 +01002741 int ret;
2742
Chris Wilson8e637172016-08-02 22:50:26 +01002743 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002744 return 0;
2745
Chris Wilson39df9192016-07-20 13:31:57 +01002746 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002747 ret = i915_wait_request(from,
2748 from->i915->mm.interruptible,
2749 NULL,
2750 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002751 if (ret)
2752 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002753 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002754 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002755 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002756 return 0;
2757
Chris Wilson8e637172016-08-02 22:50:26 +01002758 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002759 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002760 if (ret)
2761 return ret;
2762
Chris Wilsonddf07be2016-08-02 22:50:39 +01002763 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002764 }
2765
2766 return 0;
2767}
2768
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002769/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002770 * i915_gem_object_sync - sync an object to a ring.
2771 *
2772 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002773 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002774 *
2775 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002776 * Conceptually we serialise writes between engines inside the GPU.
2777 * We only allow one engine to write into a buffer at any time, but
2778 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002779 *
2780 * - If there is an outstanding write request to the object, the new
2781 * request must wait for it to complete (either CPU or in hw, requests
2782 * on the same ring will be naturally ordered).
2783 *
2784 * - If we are a write request (pending_write_domain is set), the new
2785 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002786 *
2787 * Returns 0 if successful, else propagates up the lower layer error.
2788 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002789int
2790i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002791 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002792{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002793 struct i915_gem_active *active;
2794 unsigned long active_mask;
2795 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002796
Chris Wilson8cac6f62016-08-04 07:52:32 +01002797 lockdep_assert_held(&obj->base.dev->struct_mutex);
2798
2799 active_mask = obj->active;
2800 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002801 return 0;
2802
Chris Wilson8cac6f62016-08-04 07:52:32 +01002803 if (obj->base.pending_write_domain) {
2804 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002805 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002806 active_mask = 1;
2807 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002808 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002809
2810 for_each_active(active_mask, idx) {
2811 struct drm_i915_gem_request *request;
2812 int ret;
2813
2814 request = i915_gem_active_peek(&active[idx],
2815 &obj->base.dev->struct_mutex);
2816 if (!request)
2817 continue;
2818
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002819 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002820 if (ret)
2821 return ret;
2822 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002823
Chris Wilsonb4716182015-04-27 13:41:17 +01002824 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002825}
2826
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002827static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2828{
2829 u32 old_write_domain, old_read_domains;
2830
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002831 /* Force a pagefault for domain tracking on next user access */
2832 i915_gem_release_mmap(obj);
2833
Keith Packardb97c3d92011-06-24 21:02:59 -07002834 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2835 return;
2836
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002837 old_read_domains = obj->base.read_domains;
2838 old_write_domain = obj->base.write_domain;
2839
2840 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2841 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2842
2843 trace_i915_gem_object_change_domain(obj,
2844 old_read_domains,
2845 old_write_domain);
2846}
2847
Chris Wilson8ef85612016-04-28 09:56:39 +01002848static void __i915_vma_iounmap(struct i915_vma *vma)
2849{
2850 GEM_BUG_ON(vma->pin_count);
2851
2852 if (vma->iomap == NULL)
2853 return;
2854
2855 io_mapping_unmap(vma->iomap);
2856 vma->iomap = NULL;
2857}
2858
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002859static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07002860{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002861 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson43e28f02013-01-08 10:53:09 +00002862 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002863
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002864 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002865 return 0;
2866
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002867 if (!drm_mm_node_allocated(&vma->node)) {
2868 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002869 return 0;
2870 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002871
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002872 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002873 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002874
Chris Wilson15717de2016-08-04 07:52:26 +01002875 GEM_BUG_ON(obj->bind_count == 0);
2876 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002877
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002878 if (wait) {
2879 ret = i915_gem_object_wait_rendering(obj, false);
2880 if (ret)
2881 return ret;
2882 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01002883
Chris Wilson596c5922016-02-26 11:03:20 +00002884 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002885 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002886
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002887 /* release the fence reg _after_ flushing */
2888 ret = i915_gem_object_put_fence(obj);
2889 if (ret)
2890 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002891
2892 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002893 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002894
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002895 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002896
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002897 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03002898 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002899
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002900 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00002901 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002902 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2903 obj->map_and_fenceable = false;
2904 } else if (vma->ggtt_view.pages) {
2905 sg_free_table(vma->ggtt_view.pages);
2906 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002907 }
Chris Wilson016a65a2015-06-11 08:06:08 +01002908 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002909 }
Eric Anholt673a3942008-07-30 12:06:12 -07002910
Ben Widawsky2f633152013-07-17 12:19:03 -07002911 drm_mm_remove_node(&vma->node);
2912 i915_gem_vma_destroy(vma);
2913
2914 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002915 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002916 if (--obj->bind_count == 0)
2917 list_move_tail(&obj->global_list,
2918 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002919
Chris Wilson70903c32013-12-04 09:59:09 +00002920 /* And finally now the object is completely decoupled from this vma,
2921 * we can drop its hold on the backing storage and allow it to be
2922 * reaped by the shrinker.
2923 */
2924 i915_gem_object_unpin_pages(obj);
2925
Chris Wilson88241782011-01-07 17:09:48 +00002926 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002927}
2928
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002929int i915_vma_unbind(struct i915_vma *vma)
2930{
2931 return __i915_vma_unbind(vma, true);
2932}
2933
2934int __i915_vma_unbind_no_wait(struct i915_vma *vma)
2935{
2936 return __i915_vma_unbind(vma, false);
2937}
2938
Chris Wilson6e5a5be2016-06-24 14:55:57 +01002939int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002940{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002941 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002942 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002943
Chris Wilson91c8a322016-07-05 10:40:23 +01002944 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01002945
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002946 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002947 if (engine->last_context == NULL)
2948 continue;
2949
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002950 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002951 if (ret)
2952 return ret;
2953 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002954
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002955 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002956}
2957
Chris Wilson4144f9b2014-09-11 08:43:48 +01002958static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002959 unsigned long cache_level)
2960{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002961 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002962 struct drm_mm_node *other;
2963
Chris Wilson4144f9b2014-09-11 08:43:48 +01002964 /*
2965 * On some machines we have to be careful when putting differing types
2966 * of snoopable memory together to avoid the prefetcher crossing memory
2967 * domains and dying. During vm initialisation, we decide whether or not
2968 * these constraints apply and set the drm_mm.color_adjust
2969 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002970 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002971 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002972 return true;
2973
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002974 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002975 return true;
2976
2977 if (list_empty(&gtt_space->node_list))
2978 return true;
2979
2980 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2981 if (other->allocated && !other->hole_follows && other->color != cache_level)
2982 return false;
2983
2984 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2985 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2986 return false;
2987
2988 return true;
2989}
2990
Jesse Barnesde151cf2008-11-12 10:03:55 -08002991/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002992 * Finds free space in the GTT aperture and binds the object or a view of it
2993 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002994 * @obj: object to bind
2995 * @vm: address space to bind into
2996 * @ggtt_view: global gtt view if applicable
2997 * @alignment: requested alignment
2998 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07002999 */
Daniel Vetter262de142014-02-14 14:01:20 +01003000static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003001i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3002 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003003 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003004 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003005 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003006{
Chris Wilson05394f32010-11-08 19:18:58 +00003007 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003008 struct drm_i915_private *dev_priv = to_i915(dev);
3009 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003010 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003011 u32 search_flag, alloc_flag;
3012 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003013 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003014 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003015 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003016
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003017 if (i915_is_ggtt(vm)) {
3018 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003019
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003020 if (WARN_ON(!ggtt_view))
3021 return ERR_PTR(-EINVAL);
3022
3023 view_size = i915_ggtt_view_size(obj, ggtt_view);
3024
3025 fence_size = i915_gem_get_gtt_size(dev,
3026 view_size,
3027 obj->tiling_mode);
3028 fence_alignment = i915_gem_get_gtt_alignment(dev,
3029 view_size,
3030 obj->tiling_mode,
3031 true);
3032 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3033 view_size,
3034 obj->tiling_mode,
3035 false);
3036 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3037 } else {
3038 fence_size = i915_gem_get_gtt_size(dev,
3039 obj->base.size,
3040 obj->tiling_mode);
3041 fence_alignment = i915_gem_get_gtt_alignment(dev,
3042 obj->base.size,
3043 obj->tiling_mode,
3044 true);
3045 unfenced_alignment =
3046 i915_gem_get_gtt_alignment(dev,
3047 obj->base.size,
3048 obj->tiling_mode,
3049 false);
3050 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3051 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003052
Michel Thierry101b5062015-10-01 13:33:57 +01003053 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3054 end = vm->total;
3055 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003056 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003057 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003058 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003059
Eric Anholt673a3942008-07-30 12:06:12 -07003060 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003061 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003062 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003063 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003064 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3065 ggtt_view ? ggtt_view->type : 0,
3066 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003067 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003068 }
3069
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003070 /* If binding the object/GGTT view requires more space than the entire
3071 * aperture has, reject it early before evicting everything in a vain
3072 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003073 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003074 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003075 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003076 ggtt_view ? ggtt_view->type : 0,
3077 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003078 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003079 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003080 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003081 }
3082
Chris Wilson37e680a2012-06-07 15:38:42 +01003083 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003084 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003085 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003086
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003087 i915_gem_object_pin_pages(obj);
3088
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003089 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3090 i915_gem_obj_lookup_or_create_vma(obj, vm);
3091
Daniel Vetter262de142014-02-14 14:01:20 +01003092 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003093 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003094
Chris Wilson506a8e82015-12-08 11:55:07 +00003095 if (flags & PIN_OFFSET_FIXED) {
3096 uint64_t offset = flags & PIN_OFFSET_MASK;
3097
3098 if (offset & (alignment - 1) || offset + size > end) {
3099 ret = -EINVAL;
3100 goto err_free_vma;
3101 }
3102 vma->node.start = offset;
3103 vma->node.size = size;
3104 vma->node.color = obj->cache_level;
3105 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3106 if (ret) {
3107 ret = i915_gem_evict_for_vma(vma);
3108 if (ret == 0)
3109 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3110 }
3111 if (ret)
3112 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003113 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003114 if (flags & PIN_HIGH) {
3115 search_flag = DRM_MM_SEARCH_BELOW;
3116 alloc_flag = DRM_MM_CREATE_TOP;
3117 } else {
3118 search_flag = DRM_MM_SEARCH_DEFAULT;
3119 alloc_flag = DRM_MM_CREATE_DEFAULT;
3120 }
Michel Thierry101b5062015-10-01 13:33:57 +01003121
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003122search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003123 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3124 size, alignment,
3125 obj->cache_level,
3126 start, end,
3127 search_flag,
3128 alloc_flag);
3129 if (ret) {
3130 ret = i915_gem_evict_something(dev, vm, size, alignment,
3131 obj->cache_level,
3132 start, end,
3133 flags);
3134 if (ret == 0)
3135 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003136
Chris Wilson506a8e82015-12-08 11:55:07 +00003137 goto err_free_vma;
3138 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003139 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003140 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003141 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003142 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003143 }
3144
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003145 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003146 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003147 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003148 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003149
Ben Widawsky35c20a62013-05-31 11:28:48 -07003150 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003151 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003152 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003153
Daniel Vetter262de142014-02-14 14:01:20 +01003154 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003155
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003156err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003157 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003158err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003159 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003160 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003161err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003162 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003163 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003164}
3165
Chris Wilson000433b2013-08-08 14:41:09 +01003166bool
Chris Wilson2c225692013-08-09 12:26:45 +01003167i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3168 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003169{
Eric Anholt673a3942008-07-30 12:06:12 -07003170 /* If we don't have a page list set up, then we're not pinned
3171 * to GPU, and we can ignore the cache flush because it'll happen
3172 * again at bind time.
3173 */
Chris Wilson05394f32010-11-08 19:18:58 +00003174 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003175 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003176
Imre Deak769ce462013-02-13 21:56:05 +02003177 /*
3178 * Stolen memory is always coherent with the GPU as it is explicitly
3179 * marked as wc by the system, or the system is cache-coherent.
3180 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003181 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003182 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003183
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003184 /* If the GPU is snooping the contents of the CPU cache,
3185 * we do not need to manually clear the CPU cache lines. However,
3186 * the caches are only snooped when the render cache is
3187 * flushed/invalidated. As we always have to emit invalidations
3188 * and flushes when moving into and out of the RENDER domain, correct
3189 * snooping behaviour occurs naturally as the result of our domain
3190 * tracking.
3191 */
Chris Wilson0f719792015-01-13 13:32:52 +00003192 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3193 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003194 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003195 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003196
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003197 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003198 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003199 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003200
3201 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003202}
3203
3204/** Flushes the GTT write domain for the object if it's dirty. */
3205static void
Chris Wilson05394f32010-11-08 19:18:58 +00003206i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003207{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003208 uint32_t old_write_domain;
3209
Chris Wilson05394f32010-11-08 19:18:58 +00003210 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003211 return;
3212
Chris Wilson63256ec2011-01-04 18:42:07 +00003213 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003214 * to it immediately go to main memory as far as we know, so there's
3215 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003216 *
3217 * However, we do have to enforce the order so that all writes through
3218 * the GTT land before any writes to the device, such as updates to
3219 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003220 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003221 wmb();
3222
Chris Wilson05394f32010-11-08 19:18:58 +00003223 old_write_domain = obj->base.write_domain;
3224 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003225
Rodrigo Vivide152b62015-07-07 16:28:51 -07003226 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003227
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003228 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003229 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003230 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003231}
3232
3233/** Flushes the CPU write domain for the object if it's dirty. */
3234static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003235i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003236{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003237 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003238
Chris Wilson05394f32010-11-08 19:18:58 +00003239 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003240 return;
3241
Daniel Vettere62b59e2015-01-21 14:53:48 +01003242 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003243 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003244
Chris Wilson05394f32010-11-08 19:18:58 +00003245 old_write_domain = obj->base.write_domain;
3246 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003247
Rodrigo Vivide152b62015-07-07 16:28:51 -07003248 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003249
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003250 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003251 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003252 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003253}
3254
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003255/**
3256 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003257 * @obj: object to act on
3258 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003259 *
3260 * This function returns when the move is complete, including waiting on
3261 * flushes to occur.
3262 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003263int
Chris Wilson20217462010-11-23 15:26:33 +00003264i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003265{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003266 struct drm_device *dev = obj->base.dev;
3267 struct drm_i915_private *dev_priv = to_i915(dev);
3268 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003269 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303270 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003271 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003272
Chris Wilson0201f1e2012-07-20 12:41:01 +01003273 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003274 if (ret)
3275 return ret;
3276
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003277 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3278 return 0;
3279
Chris Wilson43566de2015-01-02 16:29:29 +05303280 /* Flush and acquire obj->pages so that we are coherent through
3281 * direct access in memory with previous cached writes through
3282 * shmemfs and that our cache domain tracking remains valid.
3283 * For example, if the obj->filp was moved to swap without us
3284 * being notified and releasing the pages, we would mistakenly
3285 * continue to assume that the obj remained out of the CPU cached
3286 * domain.
3287 */
3288 ret = i915_gem_object_get_pages(obj);
3289 if (ret)
3290 return ret;
3291
Daniel Vettere62b59e2015-01-21 14:53:48 +01003292 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003293
Chris Wilsond0a57782012-10-09 19:24:37 +01003294 /* Serialise direct access to this object with the barriers for
3295 * coherent writes from the GPU, by effectively invalidating the
3296 * GTT domain upon first access.
3297 */
3298 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3299 mb();
3300
Chris Wilson05394f32010-11-08 19:18:58 +00003301 old_write_domain = obj->base.write_domain;
3302 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003303
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003304 /* It should now be out of any other write domains, and we can update
3305 * the domain values for our changes.
3306 */
Chris Wilson05394f32010-11-08 19:18:58 +00003307 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3308 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003309 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003310 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3311 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3312 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003313 }
3314
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003315 trace_i915_gem_object_change_domain(obj,
3316 old_read_domains,
3317 old_write_domain);
3318
Chris Wilson8325a092012-04-24 15:52:35 +01003319 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303320 vma = i915_gem_obj_to_ggtt(obj);
3321 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003322 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003323 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003324
Eric Anholte47c68e2008-11-14 13:35:19 -08003325 return 0;
3326}
3327
Chris Wilsonef55f922015-10-09 14:11:27 +01003328/**
3329 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003330 * @obj: object to act on
3331 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003332 *
3333 * After this function returns, the object will be in the new cache-level
3334 * across all GTT and the contents of the backing storage will be coherent,
3335 * with respect to the new cache-level. In order to keep the backing storage
3336 * coherent for all users, we only allow a single cache level to be set
3337 * globally on the object and prevent it from being changed whilst the
3338 * hardware is reading from the object. That is if the object is currently
3339 * on the scanout it will be set to uncached (or equivalent display
3340 * cache coherency) and all non-MOCS GPU access will also be uncached so
3341 * that all direct access to the scanout remains coherent.
3342 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003343int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3344 enum i915_cache_level cache_level)
3345{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003346 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003347 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003348
3349 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003350 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003351
Chris Wilsonef55f922015-10-09 14:11:27 +01003352 /* Inspect the list of currently bound VMA and unbind any that would
3353 * be invalid given the new cache-level. This is principally to
3354 * catch the issue of the CS prefetch crossing page boundaries and
3355 * reading an invalid PTE on older architectures.
3356 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003357restart:
3358 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003359 if (!drm_mm_node_allocated(&vma->node))
3360 continue;
3361
3362 if (vma->pin_count) {
3363 DRM_DEBUG("can not change the cache level of pinned objects\n");
3364 return -EBUSY;
3365 }
3366
Chris Wilsonaa653a62016-08-04 07:52:27 +01003367 if (i915_gem_valid_gtt_space(vma, cache_level))
3368 continue;
3369
3370 ret = i915_vma_unbind(vma);
3371 if (ret)
3372 return ret;
3373
3374 /* As unbinding may affect other elements in the
3375 * obj->vma_list (due to side-effects from retiring
3376 * an active vma), play safe and restart the iterator.
3377 */
3378 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003379 }
3380
Chris Wilsonef55f922015-10-09 14:11:27 +01003381 /* We can reuse the existing drm_mm nodes but need to change the
3382 * cache-level on the PTE. We could simply unbind them all and
3383 * rebind with the correct cache-level on next use. However since
3384 * we already have a valid slot, dma mapping, pages etc, we may as
3385 * rewrite the PTE in the belief that doing so tramples upon less
3386 * state and so involves less work.
3387 */
Chris Wilson15717de2016-08-04 07:52:26 +01003388 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003389 /* Before we change the PTE, the GPU must not be accessing it.
3390 * If we wait upon the object, we know that all the bound
3391 * VMA are no longer active.
3392 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003393 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003394 if (ret)
3395 return ret;
3396
Chris Wilsonaa653a62016-08-04 07:52:27 +01003397 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003398 /* Access to snoopable pages through the GTT is
3399 * incoherent and on some machines causes a hard
3400 * lockup. Relinquish the CPU mmaping to force
3401 * userspace to refault in the pages and we can
3402 * then double check if the GTT mapping is still
3403 * valid for that pointer access.
3404 */
3405 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003406
Chris Wilsonef55f922015-10-09 14:11:27 +01003407 /* As we no longer need a fence for GTT access,
3408 * we can relinquish it now (and so prevent having
3409 * to steal a fence from someone else on the next
3410 * fence request). Note GPU activity would have
3411 * dropped the fence as all snoopable access is
3412 * supposed to be linear.
3413 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003414 ret = i915_gem_object_put_fence(obj);
3415 if (ret)
3416 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003417 } else {
3418 /* We either have incoherent backing store and
3419 * so no GTT access or the architecture is fully
3420 * coherent. In such cases, existing GTT mmaps
3421 * ignore the cache bit in the PTE and we can
3422 * rewrite it without confusing the GPU or having
3423 * to force userspace to fault back in its mmaps.
3424 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003425 }
3426
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003427 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003428 if (!drm_mm_node_allocated(&vma->node))
3429 continue;
3430
3431 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3432 if (ret)
3433 return ret;
3434 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003435 }
3436
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003437 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003438 vma->node.color = cache_level;
3439 obj->cache_level = cache_level;
3440
Ville Syrjäläed75a552015-08-11 19:47:10 +03003441out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003442 /* Flush the dirty CPU caches to the backing storage so that the
3443 * object is now coherent at its new cache level (with respect
3444 * to the access domain).
3445 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303446 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003447 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003448 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003449 }
3450
Chris Wilsone4ffd172011-04-04 09:44:39 +01003451 return 0;
3452}
3453
Ben Widawsky199adf42012-09-21 17:01:20 -07003454int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3455 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003456{
Ben Widawsky199adf42012-09-21 17:01:20 -07003457 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003458 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003459
Chris Wilson03ac0642016-07-20 13:31:51 +01003460 obj = i915_gem_object_lookup(file, args->handle);
3461 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003462 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003463
Chris Wilson651d7942013-08-08 14:41:10 +01003464 switch (obj->cache_level) {
3465 case I915_CACHE_LLC:
3466 case I915_CACHE_L3_LLC:
3467 args->caching = I915_CACHING_CACHED;
3468 break;
3469
Chris Wilson4257d3b2013-08-08 14:41:11 +01003470 case I915_CACHE_WT:
3471 args->caching = I915_CACHING_DISPLAY;
3472 break;
3473
Chris Wilson651d7942013-08-08 14:41:10 +01003474 default:
3475 args->caching = I915_CACHING_NONE;
3476 break;
3477 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003478
Chris Wilson34911fd2016-07-20 13:31:54 +01003479 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003480 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003481}
3482
Ben Widawsky199adf42012-09-21 17:01:20 -07003483int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3484 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003485{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003486 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003487 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003488 struct drm_i915_gem_object *obj;
3489 enum i915_cache_level level;
3490 int ret;
3491
Ben Widawsky199adf42012-09-21 17:01:20 -07003492 switch (args->caching) {
3493 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003494 level = I915_CACHE_NONE;
3495 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003496 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003497 /*
3498 * Due to a HW issue on BXT A stepping, GPU stores via a
3499 * snooped mapping may leave stale data in a corresponding CPU
3500 * cacheline, whereas normally such cachelines would get
3501 * invalidated.
3502 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003503 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003504 return -ENODEV;
3505
Chris Wilsone6994ae2012-07-10 10:27:08 +01003506 level = I915_CACHE_LLC;
3507 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003508 case I915_CACHING_DISPLAY:
3509 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3510 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003511 default:
3512 return -EINVAL;
3513 }
3514
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003515 intel_runtime_pm_get(dev_priv);
3516
Ben Widawsky3bc29132012-09-26 16:15:20 -07003517 ret = i915_mutex_lock_interruptible(dev);
3518 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003519 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003520
Chris Wilson03ac0642016-07-20 13:31:51 +01003521 obj = i915_gem_object_lookup(file, args->handle);
3522 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003523 ret = -ENOENT;
3524 goto unlock;
3525 }
3526
3527 ret = i915_gem_object_set_cache_level(obj, level);
3528
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003529 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003530unlock:
3531 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003532rpm_put:
3533 intel_runtime_pm_put(dev_priv);
3534
Chris Wilsone6994ae2012-07-10 10:27:08 +01003535 return ret;
3536}
3537
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003538/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003539 * Prepare buffer for display plane (scanout, cursors, etc).
3540 * Can be called from an uninterruptible phase (modesetting) and allows
3541 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003542 */
3543int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003544i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3545 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003546 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003547{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003548 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003549 int ret;
3550
Chris Wilsoncc98b412013-08-09 12:25:09 +01003551 /* Mark the pin_display early so that we account for the
3552 * display coherency whilst setting up the cache domains.
3553 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003554 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003555
Eric Anholta7ef0642011-03-29 16:59:54 -07003556 /* The display engine is not coherent with the LLC cache on gen6. As
3557 * a result, we make sure that the pinning that is about to occur is
3558 * done with uncached PTEs. This is lowest common denominator for all
3559 * chipsets.
3560 *
3561 * However for gen6+, we could do better by using the GFDT bit instead
3562 * of uncaching, which would allow us to flush all the LLC-cached data
3563 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3564 */
Chris Wilson651d7942013-08-08 14:41:10 +01003565 ret = i915_gem_object_set_cache_level(obj,
3566 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003567 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003568 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003569
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003570 /* As the user may map the buffer once pinned in the display plane
3571 * (e.g. libkms for the bootup splash), we have to ensure that we
3572 * always use map_and_fenceable for all scanout buffers.
3573 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003574 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3575 view->type == I915_GGTT_VIEW_NORMAL ?
3576 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003577 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003578 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003579
Daniel Vettere62b59e2015-01-21 14:53:48 +01003580 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003581
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003582 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003583 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003584
3585 /* It should now be out of any other write domains, and we can update
3586 * the domain values for our changes.
3587 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003588 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003589 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003590
3591 trace_i915_gem_object_change_domain(obj,
3592 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003593 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003594
3595 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003596
3597err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003598 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003599 return ret;
3600}
3601
3602void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003603i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3604 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003605{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003606 if (WARN_ON(obj->pin_display == 0))
3607 return;
3608
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003609 i915_gem_object_ggtt_unpin_view(obj, view);
3610
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003611 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003612}
3613
Eric Anholte47c68e2008-11-14 13:35:19 -08003614/**
3615 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003616 * @obj: object to act on
3617 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003618 *
3619 * This function returns when the move is complete, including waiting on
3620 * flushes to occur.
3621 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003622int
Chris Wilson919926a2010-11-12 13:42:53 +00003623i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003624{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003625 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003626 int ret;
3627
Chris Wilson0201f1e2012-07-20 12:41:01 +01003628 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003629 if (ret)
3630 return ret;
3631
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003632 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3633 return 0;
3634
Eric Anholte47c68e2008-11-14 13:35:19 -08003635 i915_gem_object_flush_gtt_write_domain(obj);
3636
Chris Wilson05394f32010-11-08 19:18:58 +00003637 old_write_domain = obj->base.write_domain;
3638 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003639
Eric Anholte47c68e2008-11-14 13:35:19 -08003640 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003641 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003642 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003643
Chris Wilson05394f32010-11-08 19:18:58 +00003644 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003645 }
3646
3647 /* It should now be out of any other write domains, and we can update
3648 * the domain values for our changes.
3649 */
Chris Wilson05394f32010-11-08 19:18:58 +00003650 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003651
3652 /* If we're writing through the CPU, then the GPU read domains will
3653 * need to be invalidated at next use.
3654 */
3655 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003656 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3657 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003658 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003659
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003660 trace_i915_gem_object_change_domain(obj,
3661 old_read_domains,
3662 old_write_domain);
3663
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003664 return 0;
3665}
3666
Eric Anholt673a3942008-07-30 12:06:12 -07003667/* Throttle our rendering by waiting until the ring has completed our requests
3668 * emitted over 20 msec ago.
3669 *
Eric Anholtb9624422009-06-03 07:27:35 +00003670 * Note that if we were to use the current jiffies each time around the loop,
3671 * we wouldn't escape the function with any frames outstanding if the time to
3672 * render a frame was over 20ms.
3673 *
Eric Anholt673a3942008-07-30 12:06:12 -07003674 * This should get us reasonable parallelism between CPU and GPU but also
3675 * relatively low latency when blocking on a particular request to finish.
3676 */
3677static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003678i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003679{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003680 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003681 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003682 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003683 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003684 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003685
Daniel Vetter308887a2012-11-14 17:14:06 +01003686 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3687 if (ret)
3688 return ret;
3689
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003690 /* ABI: return -EIO if already wedged */
3691 if (i915_terminally_wedged(&dev_priv->gpu_error))
3692 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003693
Chris Wilson1c255952010-09-26 11:03:27 +01003694 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003695 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003696 if (time_after_eq(request->emitted_jiffies, recent_enough))
3697 break;
3698
John Harrisonfcfa423c2015-05-29 17:44:12 +01003699 /*
3700 * Note that the request might not have been submitted yet.
3701 * In which case emitted_jiffies will be zero.
3702 */
3703 if (!request->emitted_jiffies)
3704 continue;
3705
John Harrison54fb2412014-11-24 18:49:27 +00003706 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003707 }
John Harrisonff865882014-11-24 18:49:28 +00003708 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003709 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003710 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003711
John Harrison54fb2412014-11-24 18:49:27 +00003712 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003713 return 0;
3714
Chris Wilson776f3232016-08-04 07:52:40 +01003715 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003716 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003717
Eric Anholt673a3942008-07-30 12:06:12 -07003718 return ret;
3719}
3720
Chris Wilsond23db882014-05-23 08:48:08 +02003721static bool
3722i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
3723{
3724 struct drm_i915_gem_object *obj = vma->obj;
3725
3726 if (alignment &&
3727 vma->node.start & (alignment - 1))
3728 return true;
3729
3730 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3731 return true;
3732
3733 if (flags & PIN_OFFSET_BIAS &&
3734 vma->node.start < (flags & PIN_OFFSET_MASK))
3735 return true;
3736
Chris Wilson506a8e82015-12-08 11:55:07 +00003737 if (flags & PIN_OFFSET_FIXED &&
3738 vma->node.start != (flags & PIN_OFFSET_MASK))
3739 return true;
3740
Chris Wilsond23db882014-05-23 08:48:08 +02003741 return false;
3742}
3743
Chris Wilsond0710ab2015-11-20 14:16:39 +00003744void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3745{
3746 struct drm_i915_gem_object *obj = vma->obj;
3747 bool mappable, fenceable;
3748 u32 fence_size, fence_alignment;
3749
3750 fence_size = i915_gem_get_gtt_size(obj->base.dev,
3751 obj->base.size,
3752 obj->tiling_mode);
3753 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
3754 obj->base.size,
3755 obj->tiling_mode,
3756 true);
3757
3758 fenceable = (vma->node.size == fence_size &&
3759 (vma->node.start & (fence_alignment - 1)) == 0);
3760
3761 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003762 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003763
3764 obj->map_and_fenceable = mappable && fenceable;
3765}
3766
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003767static int
3768i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
3769 struct i915_address_space *vm,
3770 const struct i915_ggtt_view *ggtt_view,
3771 uint32_t alignment,
3772 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003773{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003774 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003775 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00003776 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07003777 int ret;
3778
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003779 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
3780 return -ENODEV;
3781
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003782 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003783 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003784
Chris Wilsonc826c442014-10-31 13:53:53 +00003785 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
3786 return -EINVAL;
3787
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003788 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3789 return -EINVAL;
3790
3791 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
3792 i915_gem_obj_to_vma(obj, vm);
3793
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003794 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003795 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3796 return -EBUSY;
3797
Chris Wilsond23db882014-05-23 08:48:08 +02003798 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003799 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003800 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01003801 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003802 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003803 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01003804 upper_32_bits(vma->node.start),
3805 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003806 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003807 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00003808 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003809 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003810 if (ret)
3811 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003812
3813 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003814 }
3815 }
3816
Chris Wilsonef79e172014-10-31 13:53:52 +00003817 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003818 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003819 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
3820 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01003821 if (IS_ERR(vma))
3822 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07003823 } else {
3824 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003825 if (ret)
3826 return ret;
3827 }
Daniel Vetter74898d72012-02-15 23:50:22 +01003828
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003829 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
3830 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00003831 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003832 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3833 }
Chris Wilsonef79e172014-10-31 13:53:52 +00003834
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003835 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07003836 return 0;
3837}
3838
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003839int
3840i915_gem_object_pin(struct drm_i915_gem_object *obj,
3841 struct i915_address_space *vm,
3842 uint32_t alignment,
3843 uint64_t flags)
3844{
3845 return i915_gem_object_do_pin(obj, vm,
3846 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
3847 alignment, flags);
3848}
3849
3850int
3851i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3852 const struct i915_ggtt_view *view,
3853 uint32_t alignment,
3854 uint64_t flags)
3855{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003856 struct drm_device *dev = obj->base.dev;
3857 struct drm_i915_private *dev_priv = to_i915(dev);
3858 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3859
Matthew Auldade7daa2016-03-24 15:54:20 +00003860 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003861
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003862 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00003863 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003864}
3865
Eric Anholt673a3942008-07-30 12:06:12 -07003866void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003867i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3868 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003869{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003870 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07003871
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003872 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003873 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003874
Chris Wilson30154652015-04-07 17:28:24 +01003875 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07003876}
3877
3878int
Eric Anholt673a3942008-07-30 12:06:12 -07003879i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003880 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003881{
3882 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003883 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003884 int ret;
3885
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003886 ret = i915_mutex_lock_interruptible(dev);
3887 if (ret)
3888 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003889
Chris Wilson03ac0642016-07-20 13:31:51 +01003890 obj = i915_gem_object_lookup(file, args->handle);
3891 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003892 ret = -ENOENT;
3893 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003894 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003895
Chris Wilson0be555b2010-08-04 15:36:30 +01003896 /* Count all active objects as busy, even if they are currently not used
3897 * by the gpu. Users of this interface expect objects to eventually
Chris Wilson21c310f2016-08-04 07:52:34 +01003898 * become non-busy without any further actions.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003899 */
Chris Wilson426960b2016-01-15 16:51:46 +00003900 args->busy = 0;
3901 if (obj->active) {
Chris Wilson27c01aa2016-08-04 07:52:30 +01003902 struct drm_i915_gem_request *req;
Chris Wilson426960b2016-01-15 16:51:46 +00003903 int i;
3904
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003905 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsond72d9082016-08-04 07:52:31 +01003906 req = i915_gem_active_peek(&obj->last_read[i],
3907 &obj->base.dev->struct_mutex);
Chris Wilson426960b2016-01-15 16:51:46 +00003908 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003909 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00003910 }
Chris Wilsond72d9082016-08-04 07:52:31 +01003911 req = i915_gem_active_peek(&obj->last_write,
3912 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +01003913 if (req)
3914 args->busy |= req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00003915 }
Eric Anholt673a3942008-07-30 12:06:12 -07003916
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003917 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003918unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003919 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003920 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003921}
3922
3923int
3924i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3925 struct drm_file *file_priv)
3926{
Akshay Joshi0206e352011-08-16 15:34:10 -04003927 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003928}
3929
Chris Wilson3ef94da2009-09-14 16:50:29 +01003930int
3931i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3932 struct drm_file *file_priv)
3933{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003934 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003935 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003936 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003937 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003938
3939 switch (args->madv) {
3940 case I915_MADV_DONTNEED:
3941 case I915_MADV_WILLNEED:
3942 break;
3943 default:
3944 return -EINVAL;
3945 }
3946
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003947 ret = i915_mutex_lock_interruptible(dev);
3948 if (ret)
3949 return ret;
3950
Chris Wilson03ac0642016-07-20 13:31:51 +01003951 obj = i915_gem_object_lookup(file_priv, args->handle);
3952 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003953 ret = -ENOENT;
3954 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003955 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003956
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003957 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003958 ret = -EINVAL;
3959 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003960 }
3961
Daniel Vetter656bfa32014-11-20 09:26:30 +01003962 if (obj->pages &&
3963 obj->tiling_mode != I915_TILING_NONE &&
3964 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3965 if (obj->madv == I915_MADV_WILLNEED)
3966 i915_gem_object_unpin_pages(obj);
3967 if (args->madv == I915_MADV_WILLNEED)
3968 i915_gem_object_pin_pages(obj);
3969 }
3970
Chris Wilson05394f32010-11-08 19:18:58 +00003971 if (obj->madv != __I915_MADV_PURGED)
3972 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003973
Chris Wilson6c085a72012-08-20 11:40:46 +02003974 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003975 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003976 i915_gem_object_truncate(obj);
3977
Chris Wilson05394f32010-11-08 19:18:58 +00003978 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003979
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003980out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003981 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003982unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003983 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003984 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003985}
3986
Chris Wilson37e680a2012-06-07 15:38:42 +01003987void i915_gem_object_init(struct drm_i915_gem_object *obj,
3988 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003989{
Chris Wilsonb4716182015-04-27 13:41:17 +01003990 int i;
3991
Ben Widawsky35c20a62013-05-31 11:28:48 -07003992 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003993 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003994 init_request_active(&obj->last_read[i],
3995 i915_gem_object_retire__read);
3996 init_request_active(&obj->last_write,
3997 i915_gem_object_retire__write);
3998 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003999 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004000 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004001 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004002
Chris Wilson37e680a2012-06-07 15:38:42 +01004003 obj->ops = ops;
4004
Chris Wilson0327d6b2012-08-11 15:41:06 +01004005 obj->fence_reg = I915_FENCE_REG_NONE;
4006 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004007
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004008 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004009}
4010
Chris Wilson37e680a2012-06-07 15:38:42 +01004011static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004012 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004013 .get_pages = i915_gem_object_get_pages_gtt,
4014 .put_pages = i915_gem_object_put_pages_gtt,
4015};
4016
Dave Gordond37cd8a2016-04-22 19:14:32 +01004017struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004018 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004019{
Daniel Vetterc397b902010-04-09 19:05:07 +00004020 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004021 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004022 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004023 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004024
Chris Wilson42dcedd2012-11-15 11:32:30 +00004025 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004026 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004027 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004028
Chris Wilsonfe3db792016-04-25 13:32:13 +01004029 ret = drm_gem_object_init(dev, &obj->base, size);
4030 if (ret)
4031 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004032
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004033 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4034 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4035 /* 965gm cannot relocate objects above 4GiB. */
4036 mask &= ~__GFP_HIGHMEM;
4037 mask |= __GFP_DMA32;
4038 }
4039
Al Viro496ad9a2013-01-23 17:07:38 -05004040 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004041 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004042
Chris Wilson37e680a2012-06-07 15:38:42 +01004043 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004044
Daniel Vetterc397b902010-04-09 19:05:07 +00004045 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4046 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4047
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004048 if (HAS_LLC(dev)) {
4049 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004050 * cache) for about a 10% performance improvement
4051 * compared to uncached. Graphics requests other than
4052 * display scanout are coherent with the CPU in
4053 * accessing this cache. This means in this mode we
4054 * don't need to clflush on the CPU side, and on the
4055 * GPU side we only need to flush internal caches to
4056 * get data visible to the CPU.
4057 *
4058 * However, we maintain the display planes as UC, and so
4059 * need to rebind when first used as such.
4060 */
4061 obj->cache_level = I915_CACHE_LLC;
4062 } else
4063 obj->cache_level = I915_CACHE_NONE;
4064
Daniel Vetterd861e332013-07-24 23:25:03 +02004065 trace_i915_gem_object_create(obj);
4066
Chris Wilson05394f32010-11-08 19:18:58 +00004067 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004068
4069fail:
4070 i915_gem_object_free(obj);
4071
4072 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004073}
4074
Chris Wilson340fbd82014-05-22 09:16:52 +01004075static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4076{
4077 /* If we are the last user of the backing storage (be it shmemfs
4078 * pages or stolen etc), we know that the pages are going to be
4079 * immediately released. In this case, we can then skip copying
4080 * back the contents from the GPU.
4081 */
4082
4083 if (obj->madv != I915_MADV_WILLNEED)
4084 return false;
4085
4086 if (obj->base.filp == NULL)
4087 return true;
4088
4089 /* At first glance, this looks racy, but then again so would be
4090 * userspace racing mmap against close. However, the first external
4091 * reference to the filp can only be obtained through the
4092 * i915_gem_mmap_ioctl() which safeguards us against the user
4093 * acquiring such a reference whilst we are in the middle of
4094 * freeing the object.
4095 */
4096 return atomic_long_read(&obj->base.filp->f_count) == 1;
4097}
4098
Chris Wilson1488fc02012-04-24 15:47:31 +01004099void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004100{
Chris Wilson1488fc02012-04-24 15:47:31 +01004101 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004102 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004103 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004104 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004105
Paulo Zanonif65c9162013-11-27 18:20:34 -02004106 intel_runtime_pm_get(dev_priv);
4107
Chris Wilson26e12f82011-03-20 11:20:19 +00004108 trace_i915_gem_object_destroy(obj);
4109
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004110 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004111 int ret;
4112
4113 vma->pin_count = 0;
Chris Wilsonc13d87e2016-07-20 09:21:15 +01004114 ret = __i915_vma_unbind_no_wait(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004115 if (WARN_ON(ret == -ERESTARTSYS)) {
4116 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004117
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004118 was_interruptible = dev_priv->mm.interruptible;
4119 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004120
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004121 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004122
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004123 dev_priv->mm.interruptible = was_interruptible;
4124 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004125 }
Chris Wilson15717de2016-08-04 07:52:26 +01004126 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004127
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004128 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4129 * before progressing. */
4130 if (obj->stolen)
4131 i915_gem_object_unpin_pages(obj);
4132
Daniel Vettera071fa02014-06-18 23:28:09 +02004133 WARN_ON(obj->frontbuffer_bits);
4134
Daniel Vetter656bfa32014-11-20 09:26:30 +01004135 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4136 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4137 obj->tiling_mode != I915_TILING_NONE)
4138 i915_gem_object_unpin_pages(obj);
4139
Ben Widawsky401c29f2013-05-31 11:28:47 -07004140 if (WARN_ON(obj->pages_pin_count))
4141 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004142 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004143 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004144 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004145
Chris Wilson9da3da62012-06-01 15:20:22 +01004146 BUG_ON(obj->pages);
4147
Chris Wilson2f745ad2012-09-04 21:02:58 +01004148 if (obj->base.import_attach)
4149 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004150
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004151 if (obj->ops->release)
4152 obj->ops->release(obj);
4153
Chris Wilson05394f32010-11-08 19:18:58 +00004154 drm_gem_object_release(&obj->base);
4155 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004156
Chris Wilson05394f32010-11-08 19:18:58 +00004157 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004158 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004159
4160 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004161}
4162
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004163struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4164 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004165{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004166 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004168 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4169 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004170 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004171 }
4172 return NULL;
4173}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004174
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004175struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4176 const struct i915_ggtt_view *view)
4177{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004178 struct i915_vma *vma;
4179
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004180 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004181
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004182 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004183 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004184 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004185 return NULL;
4186}
4187
Ben Widawsky2f633152013-07-17 12:19:03 -07004188void i915_gem_vma_destroy(struct i915_vma *vma)
4189{
4190 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004191
4192 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4193 if (!list_empty(&vma->exec_list))
4194 return;
4195
Chris Wilson596c5922016-02-26 11:03:20 +00004196 if (!vma->is_ggtt)
4197 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004198
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004199 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004200
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004201 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004202}
4203
Chris Wilsone3efda42014-04-09 09:19:41 +01004204static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004205i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004206{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004207 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004208 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004209
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004210 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004211 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004212}
4213
Jesse Barnes5669fca2009-02-17 15:13:31 -08004214int
Chris Wilson45c5f202013-10-16 11:50:01 +01004215i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004216{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004217 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004218 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004219
Chris Wilson54b4f682016-07-21 21:16:19 +01004220 intel_suspend_gt_powersave(dev_priv);
4221
Chris Wilson45c5f202013-10-16 11:50:01 +01004222 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004223
4224 /* We have to flush all the executing contexts to main memory so
4225 * that they can saved in the hibernation image. To ensure the last
4226 * context image is coherent, we have to switch away from it. That
4227 * leaves the dev_priv->kernel_context still active when
4228 * we actually suspend, and its image in memory may not match the GPU
4229 * state. Fortunately, the kernel_context is disposable and we do
4230 * not rely on its state.
4231 */
4232 ret = i915_gem_switch_to_kernel_context(dev_priv);
4233 if (ret)
4234 goto err;
4235
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004236 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004237 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004238 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004239
Chris Wilsonc0336662016-05-06 15:40:21 +01004240 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004241
Chris Wilson5ab57c72016-07-15 14:56:20 +01004242 /* Note that rather than stopping the engines, all we have to do
4243 * is assert that every RING_HEAD == RING_TAIL (all execution complete)
4244 * and similar for all logical context images (to ensure they are
4245 * all ready for hibernation).
4246 */
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004247 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004248 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004249 mutex_unlock(&dev->struct_mutex);
4250
Chris Wilson737b1502015-01-26 18:03:03 +02004251 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004252 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4253 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004254
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004255 /* Assert that we sucessfully flushed all the work and
4256 * reset the GPU back to its idle, low power state.
4257 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004258 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004259
Eric Anholt673a3942008-07-30 12:06:12 -07004260 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004261
4262err:
4263 mutex_unlock(&dev->struct_mutex);
4264 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004265}
4266
Chris Wilson5ab57c72016-07-15 14:56:20 +01004267void i915_gem_resume(struct drm_device *dev)
4268{
4269 struct drm_i915_private *dev_priv = to_i915(dev);
4270
4271 mutex_lock(&dev->struct_mutex);
4272 i915_gem_restore_gtt_mappings(dev);
4273
4274 /* As we didn't flush the kernel context before suspend, we cannot
4275 * guarantee that the context image is complete. So let's just reset
4276 * it and start again.
4277 */
4278 if (i915.enable_execlists)
4279 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4280
4281 mutex_unlock(&dev->struct_mutex);
4282}
4283
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004284void i915_gem_init_swizzling(struct drm_device *dev)
4285{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004286 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004287
Daniel Vetter11782b02012-01-31 16:47:55 +01004288 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004289 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4290 return;
4291
4292 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4293 DISP_TILE_SURFACE_SWIZZLING);
4294
Daniel Vetter11782b02012-01-31 16:47:55 +01004295 if (IS_GEN5(dev))
4296 return;
4297
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004298 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4299 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004300 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004301 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004302 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004303 else if (IS_GEN8(dev))
4304 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004305 else
4306 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004307}
Daniel Vettere21af882012-02-09 20:53:27 +01004308
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004309static void init_unused_ring(struct drm_device *dev, u32 base)
4310{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004311 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004312
4313 I915_WRITE(RING_CTL(base), 0);
4314 I915_WRITE(RING_HEAD(base), 0);
4315 I915_WRITE(RING_TAIL(base), 0);
4316 I915_WRITE(RING_START(base), 0);
4317}
4318
4319static void init_unused_rings(struct drm_device *dev)
4320{
4321 if (IS_I830(dev)) {
4322 init_unused_ring(dev, PRB1_BASE);
4323 init_unused_ring(dev, SRB0_BASE);
4324 init_unused_ring(dev, SRB1_BASE);
4325 init_unused_ring(dev, SRB2_BASE);
4326 init_unused_ring(dev, SRB3_BASE);
4327 } else if (IS_GEN2(dev)) {
4328 init_unused_ring(dev, SRB0_BASE);
4329 init_unused_ring(dev, SRB1_BASE);
4330 } else if (IS_GEN3(dev)) {
4331 init_unused_ring(dev, PRB1_BASE);
4332 init_unused_ring(dev, PRB2_BASE);
4333 }
4334}
4335
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004336int
4337i915_gem_init_hw(struct drm_device *dev)
4338{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004339 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004340 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004341 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004342
Chris Wilson5e4f5182015-02-13 14:35:59 +00004343 /* Double layer security blanket, see i915_gem_init() */
4344 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4345
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004346 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004347 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004348
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004349 if (IS_HASWELL(dev))
4350 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4351 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004352
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004353 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004354 if (IS_IVYBRIDGE(dev)) {
4355 u32 temp = I915_READ(GEN7_MSG_CTL);
4356 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4357 I915_WRITE(GEN7_MSG_CTL, temp);
4358 } else if (INTEL_INFO(dev)->gen >= 7) {
4359 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4360 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4361 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4362 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004363 }
4364
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004365 i915_gem_init_swizzling(dev);
4366
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004367 /*
4368 * At least 830 can leave some of the unused rings
4369 * "active" (ie. head != tail) after resume which
4370 * will prevent c3 entry. Makes sure all unused rings
4371 * are totally idle.
4372 */
4373 init_unused_rings(dev);
4374
Dave Gordoned54c1a2016-01-19 19:02:54 +00004375 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004376
John Harrison4ad2fd82015-06-18 13:11:20 +01004377 ret = i915_ppgtt_init_hw(dev);
4378 if (ret) {
4379 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4380 goto out;
4381 }
4382
4383 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004384 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004385 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004386 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004387 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004388 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004389
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004390 intel_mocs_init_l3cc_table(dev);
4391
Alex Dai33a732f2015-08-12 15:43:36 +01004392 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004393 ret = intel_guc_setup(dev);
4394 if (ret)
4395 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004396
Chris Wilson5e4f5182015-02-13 14:35:59 +00004397out:
4398 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004399 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004400}
4401
Chris Wilson39df9192016-07-20 13:31:57 +01004402bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4403{
4404 if (INTEL_INFO(dev_priv)->gen < 6)
4405 return false;
4406
4407 /* TODO: make semaphores and Execlists play nicely together */
4408 if (i915.enable_execlists)
4409 return false;
4410
4411 if (value >= 0)
4412 return value;
4413
4414#ifdef CONFIG_INTEL_IOMMU
4415 /* Enable semaphores on SNB when IO remapping is off */
4416 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4417 return false;
4418#endif
4419
4420 return true;
4421}
4422
Chris Wilson1070a422012-04-24 15:47:41 +01004423int i915_gem_init(struct drm_device *dev)
4424{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004425 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004426 int ret;
4427
Chris Wilson1070a422012-04-24 15:47:41 +01004428 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004429
Oscar Mateoa83014d2014-07-24 17:04:21 +01004430 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004431 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
4432 dev_priv->gt.stop_engine = intel_engine_stop;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004433 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004434 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4435 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004436 }
4437
Chris Wilson5e4f5182015-02-13 14:35:59 +00004438 /* This is just a security blanket to placate dragons.
4439 * On some systems, we very sporadically observe that the first TLBs
4440 * used by the CS may be stale, despite us poking the TLB reset. If
4441 * we hold the forcewake during initialisation these problems
4442 * just magically go away.
4443 */
4444 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4445
Chris Wilson72778cb2016-05-19 16:17:16 +01004446 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004447
4448 ret = i915_gem_init_ggtt(dev_priv);
4449 if (ret)
4450 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004451
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004452 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004453 if (ret)
4454 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004455
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004456 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004457 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004458 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004459
4460 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004461 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004462 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004463 * wedged. But we only want to do this where the GPU is angry,
4464 * for all other failure, such as an allocation failure, bail.
4465 */
4466 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004467 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004468 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004469 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004470
4471out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004472 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004473 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004474
Chris Wilson60990322014-04-09 09:19:42 +01004475 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004476}
4477
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004478void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004479i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004480{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004481 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004482 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004483
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004484 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004485 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004486}
4487
Chris Wilson64193402010-10-24 12:38:05 +01004488static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004489init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004490{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004491 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004492}
4493
Eric Anholt673a3942008-07-30 12:06:12 -07004494void
Imre Deak40ae4e12016-03-16 14:54:03 +02004495i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4496{
Chris Wilson91c8a322016-07-05 10:40:23 +01004497 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004498
4499 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4500 !IS_CHERRYVIEW(dev_priv))
4501 dev_priv->num_fence_regs = 32;
4502 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4503 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4504 dev_priv->num_fence_regs = 16;
4505 else
4506 dev_priv->num_fence_regs = 8;
4507
Chris Wilsonc0336662016-05-06 15:40:21 +01004508 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004509 dev_priv->num_fence_regs =
4510 I915_READ(vgtif_reg(avail_rs.fence_num));
4511
4512 /* Initialize fence registers to zero */
4513 i915_gem_restore_fences(dev);
4514
4515 i915_gem_detect_bit_6_swizzle(dev);
4516}
4517
4518void
Imre Deakd64aa092016-01-19 15:26:29 +02004519i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004520{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004521 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004522 int i;
4523
Chris Wilsonefab6d82015-04-07 16:20:57 +01004524 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004525 kmem_cache_create("i915_gem_object",
4526 sizeof(struct drm_i915_gem_object), 0,
4527 SLAB_HWCACHE_ALIGN,
4528 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004529 dev_priv->vmas =
4530 kmem_cache_create("i915_gem_vma",
4531 sizeof(struct i915_vma), 0,
4532 SLAB_HWCACHE_ALIGN,
4533 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004534 dev_priv->requests =
4535 kmem_cache_create("i915_gem_request",
4536 sizeof(struct drm_i915_gem_request), 0,
4537 SLAB_HWCACHE_ALIGN,
4538 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004539
Ben Widawskya33afea2013-09-17 21:12:45 -07004540 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004541 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4542 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004543 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004544 for (i = 0; i < I915_NUM_ENGINES; i++)
4545 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004546 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004547 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004548 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004549 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004550 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004551 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004552 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004553 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004554
Chris Wilson72bfa192010-12-19 11:42:05 +00004555 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4556
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004557 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004558
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004559 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004560
Chris Wilsonce453d82011-02-21 14:43:56 +00004561 dev_priv->mm.interruptible = true;
4562
Daniel Vetterf99d7062014-06-19 16:01:59 +02004563 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004564}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004565
Imre Deakd64aa092016-01-19 15:26:29 +02004566void i915_gem_load_cleanup(struct drm_device *dev)
4567{
4568 struct drm_i915_private *dev_priv = to_i915(dev);
4569
4570 kmem_cache_destroy(dev_priv->requests);
4571 kmem_cache_destroy(dev_priv->vmas);
4572 kmem_cache_destroy(dev_priv->objects);
4573}
4574
Chris Wilson461fb992016-05-14 07:26:33 +01004575int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4576{
4577 struct drm_i915_gem_object *obj;
4578
4579 /* Called just before we write the hibernation image.
4580 *
4581 * We need to update the domain tracking to reflect that the CPU
4582 * will be accessing all the pages to create and restore from the
4583 * hibernation, and so upon restoration those pages will be in the
4584 * CPU domain.
4585 *
4586 * To make sure the hibernation image contains the latest state,
4587 * we update that state just before writing out the image.
4588 */
4589
4590 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4591 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4592 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4593 }
4594
4595 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4596 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4597 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4598 }
4599
4600 return 0;
4601}
4602
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004603void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004604{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004605 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004606 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004607
4608 /* Clean up our request list when the client is going away, so that
4609 * later retire_requests won't dereference our soon-to-be-gone
4610 * file_priv.
4611 */
Chris Wilson1c255952010-09-26 11:03:27 +01004612 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004613 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004614 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004615 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004616
Chris Wilson2e1b8732015-04-27 13:41:22 +01004617 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004618 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004619 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004620 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004621 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004622}
4623
4624int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4625{
4626 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004627 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004628
4629 DRM_DEBUG_DRIVER("\n");
4630
4631 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4632 if (!file_priv)
4633 return -ENOMEM;
4634
4635 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004636 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004637 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004638 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004639
4640 spin_lock_init(&file_priv->mm.lock);
4641 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004642
Chris Wilsonc80ff162016-07-27 09:07:27 +01004643 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004644
Ben Widawskye422b882013-12-06 14:10:58 -08004645 ret = i915_gem_context_open(dev, file);
4646 if (ret)
4647 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004648
Ben Widawskye422b882013-12-06 14:10:58 -08004649 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004650}
4651
Daniel Vetterb680c372014-09-19 18:27:27 +02004652/**
4653 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004654 * @old: current GEM buffer for the frontbuffer slots
4655 * @new: new GEM buffer for the frontbuffer slots
4656 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004657 *
4658 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4659 * from @old and setting them in @new. Both @old and @new can be NULL.
4660 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004661void i915_gem_track_fb(struct drm_i915_gem_object *old,
4662 struct drm_i915_gem_object *new,
4663 unsigned frontbuffer_bits)
4664{
4665 if (old) {
4666 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
4667 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
4668 old->frontbuffer_bits &= ~frontbuffer_bits;
4669 }
4670
4671 if (new) {
4672 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
4673 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
4674 new->frontbuffer_bits |= frontbuffer_bits;
4675 }
4676}
4677
Ben Widawskya70a3142013-07-31 16:59:56 -07004678/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004679u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4680 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004681{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004682 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004683 struct i915_vma *vma;
4684
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004685 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004686
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004687 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004688 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004689 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4690 continue;
4691 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004692 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004693 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004694
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004695 WARN(1, "%s vma for this object not found.\n",
4696 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004697 return -1;
4698}
4699
Michel Thierry088e0df2015-08-07 17:40:17 +01004700u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4701 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004702{
4703 struct i915_vma *vma;
4704
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004705 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01004706 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004707 return vma->node.start;
4708
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004709 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004710 return -1;
4711}
4712
4713bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4714 struct i915_address_space *vm)
4715{
4716 struct i915_vma *vma;
4717
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004718 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004719 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004720 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4721 continue;
4722 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4723 return true;
4724 }
4725
4726 return false;
4727}
4728
4729bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004730 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004731{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004732 struct i915_vma *vma;
4733
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004734 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01004735 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004736 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004737 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004738 return true;
4739
4740 return false;
4741}
4742
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004743unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004744{
Ben Widawskya70a3142013-07-31 16:59:56 -07004745 struct i915_vma *vma;
4746
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004747 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004748
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004749 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004750 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004751 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004752 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004753 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004754
Ben Widawskya70a3142013-07-31 16:59:56 -07004755 return 0;
4756}
4757
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004758bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004759{
4760 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004761 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004762 if (vma->pin_count > 0)
4763 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004764
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004765 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004766}
Dave Gordonea702992015-07-09 19:29:02 +01004767
Dave Gordon033908a2015-12-10 18:51:23 +00004768/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4769struct page *
4770i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4771{
4772 struct page *page;
4773
4774 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004775 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004776 return NULL;
4777
4778 page = i915_gem_object_get_page(obj, n);
4779 set_page_dirty(page);
4780 return page;
4781}
4782
Dave Gordonea702992015-07-09 19:29:02 +01004783/* Allocate a new GEM object and fill it with the supplied data */
4784struct drm_i915_gem_object *
4785i915_gem_object_create_from_data(struct drm_device *dev,
4786 const void *data, size_t size)
4787{
4788 struct drm_i915_gem_object *obj;
4789 struct sg_table *sg;
4790 size_t bytes;
4791 int ret;
4792
Dave Gordond37cd8a2016-04-22 19:14:32 +01004793 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004794 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004795 return obj;
4796
4797 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4798 if (ret)
4799 goto fail;
4800
4801 ret = i915_gem_object_get_pages(obj);
4802 if (ret)
4803 goto fail;
4804
4805 i915_gem_object_pin_pages(obj);
4806 sg = obj->pages;
4807 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004808 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004809 i915_gem_object_unpin_pages(obj);
4810
4811 if (WARN_ON(bytes != size)) {
4812 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4813 ret = -EFAULT;
4814 goto fail;
4815 }
4816
4817 return obj;
4818
4819fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004820 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004821 return ERR_PTR(ret);
4822}