blob: a609522221ed272d5ba0b4389b3a77444b4c8580 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
389 true, NULL, rps);
390 if (ret)
391 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100392 }
393
Chris Wilsonb8f90962016-08-05 10:14:07 +0100394 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100395}
396
397static struct intel_rps_client *to_rps_client(struct drm_file *file)
398{
399 struct drm_i915_file_private *fpriv = file->driver_priv;
400
401 return &fpriv->rps;
402}
403
Chris Wilson00731152014-05-21 12:42:56 +0100404int
405i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
406 int align)
407{
408 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800409 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100410
411 if (obj->phys_handle) {
412 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
413 return -EBUSY;
414
415 return 0;
416 }
417
418 if (obj->madv != I915_MADV_WILLNEED)
419 return -EFAULT;
420
421 if (obj->base.filp == NULL)
422 return -EINVAL;
423
Chris Wilson4717ca92016-08-04 07:52:28 +0100424 ret = i915_gem_object_unbind(obj);
425 if (ret)
426 return ret;
427
428 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 if (ret)
430 return ret;
431
Chris Wilson00731152014-05-21 12:42:56 +0100432 /* create a new object */
433 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
434 if (!phys)
435 return -ENOMEM;
436
Chris Wilson00731152014-05-21 12:42:56 +0100437 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800438 obj->ops = &i915_gem_phys_ops;
439
440 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100441}
442
443static int
444i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
445 struct drm_i915_gem_pwrite *args,
446 struct drm_file *file_priv)
447{
448 struct drm_device *dev = obj->base.dev;
449 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300450 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200451 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800452
453 /* We manually control the domain here and pretend that it
454 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
455 */
456 ret = i915_gem_object_wait_rendering(obj, false);
457 if (ret)
458 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100459
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700460 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100461 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
462 unsigned long unwritten;
463
464 /* The physical object once assigned is fixed for the lifetime
465 * of the obj, so we can safely drop the lock and continue
466 * to access vaddr.
467 */
468 mutex_unlock(&dev->struct_mutex);
469 unwritten = copy_from_user(vaddr, user_data, args->size);
470 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200471 if (unwritten) {
472 ret = -EFAULT;
473 goto out;
474 }
Chris Wilson00731152014-05-21 12:42:56 +0100475 }
476
Chris Wilson6a2c4232014-11-04 04:51:40 -0800477 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100478 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200479
480out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700481 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200482 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100483}
484
Chris Wilson42dcedd2012-11-15 11:32:30 +0000485void *i915_gem_object_alloc(struct drm_device *dev)
486{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100488 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000489}
490
491void i915_gem_object_free(struct drm_i915_gem_object *obj)
492{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100493 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100494 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000495}
496
Dave Airlieff72145b2011-02-07 12:16:14 +1000497static int
498i915_gem_create(struct drm_file *file,
499 struct drm_device *dev,
500 uint64_t size,
501 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700502{
Chris Wilson05394f32010-11-08 19:18:58 +0000503 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300504 int ret;
505 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Dave Airlieff72145b2011-02-07 12:16:14 +1000507 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200508 if (size == 0)
509 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
511 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100512 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100513 if (IS_ERR(obj))
514 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson05394f32010-11-08 19:18:58 +0000516 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100517 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100518 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200519 if (ret)
520 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100521
Dave Airlieff72145b2011-02-07 12:16:14 +1000522 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700523 return 0;
524}
525
Dave Airlieff72145b2011-02-07 12:16:14 +1000526int
527i915_gem_dumb_create(struct drm_file *file,
528 struct drm_device *dev,
529 struct drm_mode_create_dumb *args)
530{
531 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300532 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000533 args->size = args->pitch * args->height;
534 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000535 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000536}
537
Dave Airlieff72145b2011-02-07 12:16:14 +1000538/**
539 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100540 * @dev: drm device pointer
541 * @data: ioctl data blob
542 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000543 */
544int
545i915_gem_create_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *file)
547{
548 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200549
Dave Airlieff72145b2011-02-07 12:16:14 +1000550 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000551 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000552}
553
Daniel Vetter8c599672011-12-14 13:57:31 +0100554static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100555__copy_to_user_swizzled(char __user *cpu_vaddr,
556 const char *gpu_vaddr, int gpu_offset,
557 int length)
558{
559 int ret, cpu_offset = 0;
560
561 while (length > 0) {
562 int cacheline_end = ALIGN(gpu_offset + 1, 64);
563 int this_length = min(cacheline_end - gpu_offset, length);
564 int swizzled_gpu_offset = gpu_offset ^ 64;
565
566 ret = __copy_to_user(cpu_vaddr + cpu_offset,
567 gpu_vaddr + swizzled_gpu_offset,
568 this_length);
569 if (ret)
570 return ret + length;
571
572 cpu_offset += this_length;
573 gpu_offset += this_length;
574 length -= this_length;
575 }
576
577 return 0;
578}
579
580static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
582 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100583 int length)
584{
585 int ret, cpu_offset = 0;
586
587 while (length > 0) {
588 int cacheline_end = ALIGN(gpu_offset + 1, 64);
589 int this_length = min(cacheline_end - gpu_offset, length);
590 int swizzled_gpu_offset = gpu_offset ^ 64;
591
592 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
593 cpu_vaddr + cpu_offset,
594 this_length);
595 if (ret)
596 return ret + length;
597
598 cpu_offset += this_length;
599 gpu_offset += this_length;
600 length -= this_length;
601 }
602
603 return 0;
604}
605
Brad Volkin4c914c02014-02-18 10:15:45 -0800606/*
607 * Pins the specified object's pages and synchronizes the object with
608 * GPU accesses. Sets needs_clflush to non-zero if the caller should
609 * flush the object from the CPU cache.
610 */
611int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
612 int *needs_clflush)
613{
614 int ret;
615
616 *needs_clflush = 0;
617
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100618 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800619 return -EINVAL;
620
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100621 ret = i915_gem_object_wait_rendering(obj, true);
622 if (ret)
623 return ret;
624
Brad Volkin4c914c02014-02-18 10:15:45 -0800625 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
626 /* If we're not in the cpu read domain, set ourself into the gtt
627 * read domain and manually flush cachelines (if required). This
628 * optimizes for the case when the gpu will dirty the data
629 * anyway again before the next pread happens. */
630 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
631 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800632 }
633
634 ret = i915_gem_object_get_pages(obj);
635 if (ret)
636 return ret;
637
638 i915_gem_object_pin_pages(obj);
639
640 return ret;
641}
642
Daniel Vetterd174bd62012-03-25 19:47:40 +0200643/* Per-page copy function for the shmem pread fastpath.
644 * Flushes invalid cachelines before reading the target if
645 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700646static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200647shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
648 char __user *user_data,
649 bool page_do_bit17_swizzling, bool needs_clflush)
650{
651 char *vaddr;
652 int ret;
653
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200654 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 return -EINVAL;
656
657 vaddr = kmap_atomic(page);
658 if (needs_clflush)
659 drm_clflush_virt_range(vaddr + shmem_page_offset,
660 page_length);
661 ret = __copy_to_user_inatomic(user_data,
662 vaddr + shmem_page_offset,
663 page_length);
664 kunmap_atomic(vaddr);
665
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100666 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200667}
668
Daniel Vetter23c18c72012-03-25 19:47:42 +0200669static void
670shmem_clflush_swizzled_range(char *addr, unsigned long length,
671 bool swizzled)
672{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200674 unsigned long start = (unsigned long) addr;
675 unsigned long end = (unsigned long) addr + length;
676
677 /* For swizzling simply ensure that we always flush both
678 * channels. Lame, but simple and it works. Swizzled
679 * pwrite/pread is far from a hotpath - current userspace
680 * doesn't use it at all. */
681 start = round_down(start, 128);
682 end = round_up(end, 128);
683
684 drm_clflush_virt_range((void *)start, end - start);
685 } else {
686 drm_clflush_virt_range(addr, length);
687 }
688
689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
693static int
694shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling, bool needs_clflush)
697{
698 char *vaddr;
699 int ret;
700
701 vaddr = kmap(page);
702 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200703 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
704 page_length,
705 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706
707 if (page_do_bit17_swizzling)
708 ret = __copy_to_user_swizzled(user_data,
709 vaddr, shmem_page_offset,
710 page_length);
711 else
712 ret = __copy_to_user(user_data,
713 vaddr + shmem_page_offset,
714 page_length);
715 kunmap(page);
716
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100717 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718}
719
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530720static inline unsigned long
721slow_user_access(struct io_mapping *mapping,
722 uint64_t page_base, int page_offset,
723 char __user *user_data,
724 unsigned long length, bool pwrite)
725{
726 void __iomem *ioaddr;
727 void *vaddr;
728 uint64_t unwritten;
729
730 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
731 /* We can use the cpu mem copy function because this is X86. */
732 vaddr = (void __force *)ioaddr + page_offset;
733 if (pwrite)
734 unwritten = __copy_from_user(vaddr, user_data, length);
735 else
736 unwritten = __copy_to_user(user_data, vaddr, length);
737
738 io_mapping_unmap(ioaddr);
739 return unwritten;
740}
741
742static int
743i915_gem_gtt_pread(struct drm_device *dev,
744 struct drm_i915_gem_object *obj, uint64_t size,
745 uint64_t data_offset, uint64_t data_ptr)
746{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100747 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530748 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100749 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530750 struct drm_mm_node node;
751 char __user *user_data;
752 uint64_t remain;
753 uint64_t offset;
754 int ret;
755
Chris Wilson058d88c2016-08-15 10:49:06 +0100756 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100757 if (!IS_ERR(vma)) {
758 node.start = i915_ggtt_offset(vma);
759 node.allocated = false;
760 ret = i915_gem_object_put_fence(obj);
761 if (ret) {
762 i915_vma_unpin(vma);
763 vma = ERR_PTR(ret);
764 }
765 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100766 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530767 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
768 if (ret)
769 goto out;
770
771 ret = i915_gem_object_get_pages(obj);
772 if (ret) {
773 remove_mappable_node(&node);
774 goto out;
775 }
776
777 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530778 }
779
780 ret = i915_gem_object_set_to_gtt_domain(obj, false);
781 if (ret)
782 goto out_unpin;
783
784 user_data = u64_to_user_ptr(data_ptr);
785 remain = size;
786 offset = data_offset;
787
788 mutex_unlock(&dev->struct_mutex);
789 if (likely(!i915.prefault_disable)) {
790 ret = fault_in_multipages_writeable(user_data, remain);
791 if (ret) {
792 mutex_lock(&dev->struct_mutex);
793 goto out_unpin;
794 }
795 }
796
797 while (remain > 0) {
798 /* Operation in this page
799 *
800 * page_base = page offset within aperture
801 * page_offset = offset within page
802 * page_length = bytes to copy for this page
803 */
804 u32 page_base = node.start;
805 unsigned page_offset = offset_in_page(offset);
806 unsigned page_length = PAGE_SIZE - page_offset;
807 page_length = remain < page_length ? remain : page_length;
808 if (node.allocated) {
809 wmb();
810 ggtt->base.insert_page(&ggtt->base,
811 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
812 node.start,
813 I915_CACHE_NONE, 0);
814 wmb();
815 } else {
816 page_base += offset & PAGE_MASK;
817 }
818 /* This is a slow read/write as it tries to read from
819 * and write to user memory which may result into page
820 * faults, and so we cannot perform this under struct_mutex.
821 */
822 if (slow_user_access(ggtt->mappable, page_base,
823 page_offset, user_data,
824 page_length, false)) {
825 ret = -EFAULT;
826 break;
827 }
828
829 remain -= page_length;
830 user_data += page_length;
831 offset += page_length;
832 }
833
834 mutex_lock(&dev->struct_mutex);
835 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
836 /* The user has modified the object whilst we tried
837 * reading from it, and we now have no idea what domain
838 * the pages should be in. As we have just been touching
839 * them directly, flush everything back to the GTT
840 * domain.
841 */
842 ret = i915_gem_object_set_to_gtt_domain(obj, false);
843 }
844
845out_unpin:
846 if (node.allocated) {
847 wmb();
848 ggtt->base.clear_range(&ggtt->base,
849 node.start, node.size,
850 true);
851 i915_gem_object_unpin_pages(obj);
852 remove_mappable_node(&node);
853 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100854 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530855 }
856out:
857 return ret;
858}
859
Eric Anholteb014592009-03-10 11:44:52 -0700860static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200861i915_gem_shmem_pread(struct drm_device *dev,
862 struct drm_i915_gem_object *obj,
863 struct drm_i915_gem_pread *args,
864 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700865{
Daniel Vetter8461d222011-12-14 13:57:32 +0100866 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700867 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100868 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100869 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100870 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200871 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200872 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200873 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700874
Chris Wilson6eae0052016-06-20 15:05:52 +0100875 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530876 return -ENODEV;
877
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300878 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700879 remain = args->size;
880
Daniel Vetter8461d222011-12-14 13:57:32 +0100881 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700882
Brad Volkin4c914c02014-02-18 10:15:45 -0800883 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100884 if (ret)
885 return ret;
886
Eric Anholteb014592009-03-10 11:44:52 -0700887 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100888
Imre Deak67d5a502013-02-18 19:28:02 +0200889 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
890 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200891 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100892
893 if (remain <= 0)
894 break;
895
Eric Anholteb014592009-03-10 11:44:52 -0700896 /* Operation in this page
897 *
Eric Anholteb014592009-03-10 11:44:52 -0700898 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700899 * page_length = bytes to copy for this page
900 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100901 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700902 page_length = remain;
903 if ((shmem_page_offset + page_length) > PAGE_SIZE)
904 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700905
Daniel Vetter8461d222011-12-14 13:57:32 +0100906 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
907 (page_to_phys(page) & (1 << 17)) != 0;
908
Daniel Vetterd174bd62012-03-25 19:47:40 +0200909 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
910 user_data, page_do_bit17_swizzling,
911 needs_clflush);
912 if (ret == 0)
913 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700914
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200915 mutex_unlock(&dev->struct_mutex);
916
Jani Nikulad330a952014-01-21 11:24:25 +0200917 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200918 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200919 /* Userspace is tricking us, but we've already clobbered
920 * its pages with the prefault and promised to write the
921 * data up to the first fault. Hence ignore any errors
922 * and just continue. */
923 (void)ret;
924 prefaulted = 1;
925 }
926
Daniel Vetterd174bd62012-03-25 19:47:40 +0200927 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
928 user_data, page_do_bit17_swizzling,
929 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700930
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200931 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100932
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100933 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100934 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100935
Chris Wilson17793c92014-03-07 08:30:36 +0000936next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700937 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100938 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700939 offset += page_length;
940 }
941
Chris Wilson4f27b752010-10-14 15:26:45 +0100942out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100943 i915_gem_object_unpin_pages(obj);
944
Eric Anholteb014592009-03-10 11:44:52 -0700945 return ret;
946}
947
Eric Anholt673a3942008-07-30 12:06:12 -0700948/**
949 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100950 * @dev: drm device pointer
951 * @data: ioctl data blob
952 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700953 *
954 * On error, the contents of *data are undefined.
955 */
956int
957i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000958 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700959{
960 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000961 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100962 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700963
Chris Wilson51311d02010-11-17 09:10:42 +0000964 if (args->size == 0)
965 return 0;
966
967 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300968 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000969 args->size))
970 return -EFAULT;
971
Chris Wilson03ac0642016-07-20 13:31:51 +0100972 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100973 if (!obj)
974 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700975
Chris Wilson7dcd2492010-09-26 20:21:44 +0100976 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000977 if (args->offset > obj->base.size ||
978 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100979 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100980 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100981 }
982
Chris Wilsondb53a302011-02-03 11:57:46 +0000983 trace_i915_gem_object_pread(obj, args->offset, args->size);
984
Chris Wilson258a5ed2016-08-05 10:14:16 +0100985 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
986 if (ret)
987 goto err;
988
989 ret = i915_mutex_lock_interruptible(dev);
990 if (ret)
991 goto err;
992
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200993 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700994
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100996 if (ret == -EFAULT || ret == -ENODEV) {
997 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530998 ret = i915_gem_gtt_pread(dev, obj, args->size,
999 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001000 intel_runtime_pm_put(to_i915(dev));
1001 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301002
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001003 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001004 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001005
1006 return ret;
1007
1008err:
1009 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001010 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001011}
1012
Keith Packard0839ccb2008-10-30 19:38:48 -07001013/* This is the fast write path which cannot handle
1014 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001015 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001016
Keith Packard0839ccb2008-10-30 19:38:48 -07001017static inline int
1018fast_user_write(struct io_mapping *mapping,
1019 loff_t page_base, int page_offset,
1020 char __user *user_data,
1021 int length)
1022{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001023 void __iomem *vaddr_atomic;
1024 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001025 unsigned long unwritten;
1026
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001027 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001028 /* We can use the cpu mem copy function because this is X86. */
1029 vaddr = (void __force*)vaddr_atomic + page_offset;
1030 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001031 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001032 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001033 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001034}
1035
Eric Anholt3de09aa2009-03-09 09:42:23 -07001036/**
1037 * This is the fast pwrite path, where we copy the data directly from the
1038 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001039 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001040 * @obj: i915 gem object
1041 * @args: pwrite arguments structure
1042 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001043 */
Eric Anholt673a3942008-07-30 12:06:12 -07001044static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301045i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001048 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001049{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301050 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301051 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001052 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301053 struct drm_mm_node node;
1054 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001055 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301056 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301057 bool hit_slow_path = false;
1058
Chris Wilson3e510a82016-08-05 10:14:23 +01001059 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301060 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001061
Chris Wilson058d88c2016-08-15 10:49:06 +01001062 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001063 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001064 if (!IS_ERR(vma)) {
1065 node.start = i915_ggtt_offset(vma);
1066 node.allocated = false;
1067 ret = i915_gem_object_put_fence(obj);
1068 if (ret) {
1069 i915_vma_unpin(vma);
1070 vma = ERR_PTR(ret);
1071 }
1072 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001073 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301074 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1075 if (ret)
1076 goto out;
1077
1078 ret = i915_gem_object_get_pages(obj);
1079 if (ret) {
1080 remove_mappable_node(&node);
1081 goto out;
1082 }
1083
1084 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301085 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001086
1087 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1088 if (ret)
1089 goto out_unpin;
1090
Chris Wilsonb19482d2016-08-18 17:16:43 +01001091 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301092 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001093
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301094 user_data = u64_to_user_ptr(args->data_ptr);
1095 offset = args->offset;
1096 remain = args->size;
1097 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001098 /* Operation in this page
1099 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001100 * page_base = page offset within aperture
1101 * page_offset = offset within page
1102 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001103 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301104 u32 page_base = node.start;
1105 unsigned page_offset = offset_in_page(offset);
1106 unsigned page_length = PAGE_SIZE - page_offset;
1107 page_length = remain < page_length ? remain : page_length;
1108 if (node.allocated) {
1109 wmb(); /* flush the write before we modify the GGTT */
1110 ggtt->base.insert_page(&ggtt->base,
1111 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1112 node.start, I915_CACHE_NONE, 0);
1113 wmb(); /* flush modifications to the GGTT (insert_page) */
1114 } else {
1115 page_base += offset & PAGE_MASK;
1116 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001117 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001118 * source page isn't available. Return the error and we'll
1119 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301120 * If the object is non-shmem backed, we retry again with the
1121 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001122 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001123 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001124 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301125 hit_slow_path = true;
1126 mutex_unlock(&dev->struct_mutex);
1127 if (slow_user_access(ggtt->mappable,
1128 page_base,
1129 page_offset, user_data,
1130 page_length, true)) {
1131 ret = -EFAULT;
1132 mutex_lock(&dev->struct_mutex);
1133 goto out_flush;
1134 }
1135
1136 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001137 }
Eric Anholt673a3942008-07-30 12:06:12 -07001138
Keith Packard0839ccb2008-10-30 19:38:48 -07001139 remain -= page_length;
1140 user_data += page_length;
1141 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001142 }
Eric Anholt673a3942008-07-30 12:06:12 -07001143
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001144out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301145 if (hit_slow_path) {
1146 if (ret == 0 &&
1147 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1148 /* The user has modified the object whilst we tried
1149 * reading from it, and we now have no idea what domain
1150 * the pages should be in. As we have just been touching
1151 * them directly, flush everything back to the GTT
1152 * domain.
1153 */
1154 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1155 }
1156 }
1157
Chris Wilsonb19482d2016-08-18 17:16:43 +01001158 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001159out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301160 if (node.allocated) {
1161 wmb();
1162 ggtt->base.clear_range(&ggtt->base,
1163 node.start, node.size,
1164 true);
1165 i915_gem_object_unpin_pages(obj);
1166 remove_mappable_node(&node);
1167 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001168 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301169 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001170out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001171 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001172}
1173
Daniel Vetterd174bd62012-03-25 19:47:40 +02001174/* Per-page copy function for the shmem pwrite fastpath.
1175 * Flushes invalid cachelines before writing to the target if
1176 * needs_clflush_before is set and flushes out any written cachelines after
1177 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001178static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001179shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1180 char __user *user_data,
1181 bool page_do_bit17_swizzling,
1182 bool needs_clflush_before,
1183 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001184{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001185 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001186 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001187
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001188 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001189 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001190
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 vaddr = kmap_atomic(page);
1192 if (needs_clflush_before)
1193 drm_clflush_virt_range(vaddr + shmem_page_offset,
1194 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001195 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1196 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001197 if (needs_clflush_after)
1198 drm_clflush_virt_range(vaddr + shmem_page_offset,
1199 page_length);
1200 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001201
Chris Wilson755d2212012-09-04 21:02:55 +01001202 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001203}
1204
Daniel Vetterd174bd62012-03-25 19:47:40 +02001205/* Only difference to the fast-path function is that this can handle bit17
1206 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001207static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001208shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1209 char __user *user_data,
1210 bool page_do_bit17_swizzling,
1211 bool needs_clflush_before,
1212 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001213{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001214 char *vaddr;
1215 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001216
Daniel Vetterd174bd62012-03-25 19:47:40 +02001217 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001218 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001219 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1220 page_length,
1221 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001222 if (page_do_bit17_swizzling)
1223 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001224 user_data,
1225 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001226 else
1227 ret = __copy_from_user(vaddr + shmem_page_offset,
1228 user_data,
1229 page_length);
1230 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001231 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1232 page_length,
1233 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001234 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001235
Chris Wilson755d2212012-09-04 21:02:55 +01001236 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001237}
1238
Eric Anholt40123c12009-03-09 13:42:30 -07001239static int
Daniel Vettere244a442012-03-25 19:47:28 +02001240i915_gem_shmem_pwrite(struct drm_device *dev,
1241 struct drm_i915_gem_object *obj,
1242 struct drm_i915_gem_pwrite *args,
1243 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001244{
Eric Anholt40123c12009-03-09 13:42:30 -07001245 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001246 loff_t offset;
1247 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001248 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001249 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001250 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001251 int needs_clflush_after = 0;
1252 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001253 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001254
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001255 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001256 remain = args->size;
1257
Daniel Vetter8c599672011-12-14 13:57:31 +01001258 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001259
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001260 ret = i915_gem_object_wait_rendering(obj, false);
1261 if (ret)
1262 return ret;
1263
Daniel Vetter58642882012-03-25 19:47:37 +02001264 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1265 /* If we're not in the cpu write domain, set ourself into the gtt
1266 * write domain and manually flush cachelines (if required). This
1267 * optimizes for the case when the gpu will use the data
1268 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001269 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001270 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001271 /* Same trick applies to invalidate partially written cachelines read
1272 * before writing. */
1273 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1274 needs_clflush_before =
1275 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001276
Chris Wilson755d2212012-09-04 21:02:55 +01001277 ret = i915_gem_object_get_pages(obj);
1278 if (ret)
1279 return ret;
1280
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001281 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001282
Chris Wilson755d2212012-09-04 21:02:55 +01001283 i915_gem_object_pin_pages(obj);
1284
Eric Anholt40123c12009-03-09 13:42:30 -07001285 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001286 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001287
Imre Deak67d5a502013-02-18 19:28:02 +02001288 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1289 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001290 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001291 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001292
Chris Wilson9da3da62012-06-01 15:20:22 +01001293 if (remain <= 0)
1294 break;
1295
Eric Anholt40123c12009-03-09 13:42:30 -07001296 /* Operation in this page
1297 *
Eric Anholt40123c12009-03-09 13:42:30 -07001298 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001299 * page_length = bytes to copy for this page
1300 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001301 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001302
1303 page_length = remain;
1304 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1305 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001306
Daniel Vetter58642882012-03-25 19:47:37 +02001307 /* If we don't overwrite a cacheline completely we need to be
1308 * careful to have up-to-date data by first clflushing. Don't
1309 * overcomplicate things and flush the entire patch. */
1310 partial_cacheline_write = needs_clflush_before &&
1311 ((shmem_page_offset | page_length)
1312 & (boot_cpu_data.x86_clflush_size - 1));
1313
Daniel Vetter8c599672011-12-14 13:57:31 +01001314 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1315 (page_to_phys(page) & (1 << 17)) != 0;
1316
Daniel Vetterd174bd62012-03-25 19:47:40 +02001317 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1318 user_data, page_do_bit17_swizzling,
1319 partial_cacheline_write,
1320 needs_clflush_after);
1321 if (ret == 0)
1322 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001323
Daniel Vettere244a442012-03-25 19:47:28 +02001324 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001325 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001326 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1327 user_data, page_do_bit17_swizzling,
1328 partial_cacheline_write,
1329 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001330
Daniel Vettere244a442012-03-25 19:47:28 +02001331 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001332
Chris Wilson755d2212012-09-04 21:02:55 +01001333 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001334 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001335
Chris Wilson17793c92014-03-07 08:30:36 +00001336next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001337 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001338 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001339 offset += page_length;
1340 }
1341
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001342out:
Chris Wilson755d2212012-09-04 21:02:55 +01001343 i915_gem_object_unpin_pages(obj);
1344
Daniel Vettere244a442012-03-25 19:47:28 +02001345 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001346 /*
1347 * Fixup: Flush cpu caches in case we didn't flush the dirty
1348 * cachelines in-line while writing and the object moved
1349 * out of the cpu write domain while we've dropped the lock.
1350 */
1351 if (!needs_clflush_after &&
1352 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001353 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001354 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001355 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001356 }
Eric Anholt40123c12009-03-09 13:42:30 -07001357
Daniel Vetter58642882012-03-25 19:47:37 +02001358 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001359 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001360 else
1361 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001362
Rodrigo Vivide152b62015-07-07 16:28:51 -07001363 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001364 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001365}
1366
1367/**
1368 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001369 * @dev: drm device
1370 * @data: ioctl data blob
1371 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001372 *
1373 * On error, the contents of the buffer that were to be modified are undefined.
1374 */
1375int
1376i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001377 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001378{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001379 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001380 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001381 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001382 int ret;
1383
1384 if (args->size == 0)
1385 return 0;
1386
1387 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001388 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001389 args->size))
1390 return -EFAULT;
1391
Jani Nikulad330a952014-01-21 11:24:25 +02001392 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001393 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001394 args->size);
1395 if (ret)
1396 return -EFAULT;
1397 }
Eric Anholt673a3942008-07-30 12:06:12 -07001398
Chris Wilson03ac0642016-07-20 13:31:51 +01001399 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001400 if (!obj)
1401 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001402
Chris Wilson7dcd2492010-09-26 20:21:44 +01001403 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001404 if (args->offset > obj->base.size ||
1405 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001406 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001407 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001408 }
1409
Chris Wilsondb53a302011-02-03 11:57:46 +00001410 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1411
Chris Wilson258a5ed2016-08-05 10:14:16 +01001412 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1413 if (ret)
1414 goto err;
1415
1416 intel_runtime_pm_get(dev_priv);
1417
1418 ret = i915_mutex_lock_interruptible(dev);
1419 if (ret)
1420 goto err_rpm;
1421
Daniel Vetter935aaa62012-03-25 19:47:35 +02001422 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001423 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1424 * it would end up going through the fenced access, and we'll get
1425 * different detiling behavior between reading and writing.
1426 * pread/pwrite currently are reading and writing from the CPU
1427 * perspective, requiring manual detiling by the client.
1428 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001429 if (!i915_gem_object_has_struct_page(obj) ||
1430 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301431 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001432 /* Note that the gtt paths might fail with non-page-backed user
1433 * pointers (e.g. gtt mappings when moving data between
1434 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001435 }
Eric Anholt673a3942008-07-30 12:06:12 -07001436
Chris Wilsond1054ee2016-07-16 18:42:36 +01001437 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001438 if (obj->phys_handle)
1439 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001440 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001441 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301442 else
1443 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001444 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001445
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001446 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001447 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001448 intel_runtime_pm_put(dev_priv);
1449
Eric Anholt673a3942008-07-30 12:06:12 -07001450 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001451
1452err_rpm:
1453 intel_runtime_pm_put(dev_priv);
1454err:
1455 i915_gem_object_put_unlocked(obj);
1456 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001457}
1458
Chris Wilsond243ad82016-08-18 17:16:44 +01001459static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001460write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1461{
1462 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1463 ORIGIN_GTT : ORIGIN_CPU;
1464}
1465
Eric Anholt673a3942008-07-30 12:06:12 -07001466/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001467 * Called when user space prepares to use an object with the CPU, either
1468 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001469 * @dev: drm device
1470 * @data: ioctl data blob
1471 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001472 */
1473int
1474i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001475 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001476{
1477 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001478 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001479 uint32_t read_domains = args->read_domains;
1480 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001481 int ret;
1482
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001483 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001484 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001485 return -EINVAL;
1486
1487 /* Having something in the write domain implies it's in the read
1488 * domain, and only that read domain. Enforce that in the request.
1489 */
1490 if (write_domain != 0 && read_domains != write_domain)
1491 return -EINVAL;
1492
Chris Wilson03ac0642016-07-20 13:31:51 +01001493 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001494 if (!obj)
1495 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001496
Chris Wilson3236f572012-08-24 09:35:09 +01001497 /* Try to flush the object off the GPU without holding the lock.
1498 * We will repeat the flush holding the lock in the normal manner
1499 * to catch cases where we are gazumped.
1500 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001501 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001502 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001503 goto err;
1504
1505 ret = i915_mutex_lock_interruptible(dev);
1506 if (ret)
1507 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001508
Chris Wilson43566de2015-01-02 16:29:29 +05301509 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001510 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301511 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001512 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001513
Daniel Vetter031b6982015-06-26 19:35:16 +02001514 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001515 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001516
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001517 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001518 mutex_unlock(&dev->struct_mutex);
1519 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001520
1521err:
1522 i915_gem_object_put_unlocked(obj);
1523 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001524}
1525
1526/**
1527 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001528 * @dev: drm device
1529 * @data: ioctl data blob
1530 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001531 */
1532int
1533i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001534 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001535{
1536 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001537 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001538 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001539
Chris Wilson03ac0642016-07-20 13:31:51 +01001540 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001541 if (!obj)
1542 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001543
Eric Anholt673a3942008-07-30 12:06:12 -07001544 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001545 if (READ_ONCE(obj->pin_display)) {
1546 err = i915_mutex_lock_interruptible(dev);
1547 if (!err) {
1548 i915_gem_object_flush_cpu_write_domain(obj);
1549 mutex_unlock(&dev->struct_mutex);
1550 }
1551 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001552
Chris Wilsonc21724c2016-08-05 10:14:19 +01001553 i915_gem_object_put_unlocked(obj);
1554 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001555}
1556
1557/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001558 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1559 * it is mapped to.
1560 * @dev: drm device
1561 * @data: ioctl data blob
1562 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001563 *
1564 * While the mapping holds a reference on the contents of the object, it doesn't
1565 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001566 *
1567 * IMPORTANT:
1568 *
1569 * DRM driver writers who look a this function as an example for how to do GEM
1570 * mmap support, please don't implement mmap support like here. The modern way
1571 * to implement DRM mmap support is with an mmap offset ioctl (like
1572 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1573 * That way debug tooling like valgrind will understand what's going on, hiding
1574 * the mmap call in a driver private ioctl will break that. The i915 driver only
1575 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001576 */
1577int
1578i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001579 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001580{
1581 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001582 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001583 unsigned long addr;
1584
Akash Goel1816f922015-01-02 16:29:30 +05301585 if (args->flags & ~(I915_MMAP_WC))
1586 return -EINVAL;
1587
Borislav Petkov568a58e2016-03-29 17:42:01 +02001588 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301589 return -ENODEV;
1590
Chris Wilson03ac0642016-07-20 13:31:51 +01001591 obj = i915_gem_object_lookup(file, args->handle);
1592 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001593 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001594
Daniel Vetter1286ff72012-05-10 15:25:09 +02001595 /* prime objects have no backing filp to GEM mmap
1596 * pages from.
1597 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001598 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001599 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001600 return -EINVAL;
1601 }
1602
Chris Wilson03ac0642016-07-20 13:31:51 +01001603 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001604 PROT_READ | PROT_WRITE, MAP_SHARED,
1605 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301606 if (args->flags & I915_MMAP_WC) {
1607 struct mm_struct *mm = current->mm;
1608 struct vm_area_struct *vma;
1609
Michal Hocko80a89a52016-05-23 16:26:11 -07001610 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001611 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001612 return -EINTR;
1613 }
Akash Goel1816f922015-01-02 16:29:30 +05301614 vma = find_vma(mm, addr);
1615 if (vma)
1616 vma->vm_page_prot =
1617 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1618 else
1619 addr = -ENOMEM;
1620 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001621
1622 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001623 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301624 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001625 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001626 if (IS_ERR((void *)addr))
1627 return addr;
1628
1629 args->addr_ptr = (uint64_t) addr;
1630
1631 return 0;
1632}
1633
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634/**
1635 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001636 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001637 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001638 *
1639 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1640 * from userspace. The fault handler takes care of binding the object to
1641 * the GTT (if needed), allocating and programming a fence register (again,
1642 * only if needed based on whether the old reg is still valid or the object
1643 * is tiled) and inserting a new PTE into the faulting process.
1644 *
1645 * Note that the faulting process may involve evicting existing objects
1646 * from the GTT and/or fence registers to make room. So performance may
1647 * suffer if the GTT working set is large or there are few fence registers
1648 * left.
1649 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001650int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001651{
Chris Wilson058d88c2016-08-15 10:49:06 +01001652 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001653 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001654 struct drm_i915_private *dev_priv = to_i915(dev);
1655 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001656 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001657 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001658 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001659 pgoff_t page_offset;
1660 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001661 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001662
Jesse Barnesde151cf2008-11-12 10:03:55 -08001663 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001664 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001665 PAGE_SHIFT;
1666
Chris Wilsondb53a302011-02-03 11:57:46 +00001667 trace_i915_gem_object_fault(obj, page_offset, true, write);
1668
Chris Wilson6e4930f2014-02-07 18:37:06 -02001669 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001670 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001671 * repeat the flush holding the lock in the normal manner to catch cases
1672 * where we are gazumped.
1673 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001674 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001675 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001676 goto err;
1677
1678 intel_runtime_pm_get(dev_priv);
1679
1680 ret = i915_mutex_lock_interruptible(dev);
1681 if (ret)
1682 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001683
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001684 /* Access to snoopable pages through the GTT is incoherent. */
1685 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001686 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001687 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001688 }
1689
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001690 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001691 if (obj->base.size >= ggtt->mappable_end &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001692 !i915_gem_object_is_tiled(obj)) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001693 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001694
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001695 memset(&view, 0, sizeof(view));
1696 view.type = I915_GGTT_VIEW_PARTIAL;
1697 view.params.partial.offset = rounddown(page_offset, chunk_size);
1698 view.params.partial.size =
1699 min_t(unsigned int,
1700 chunk_size,
Chris Wilson058d88c2016-08-15 10:49:06 +01001701 (area->vm_end - area->vm_start) / PAGE_SIZE -
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001702 view.params.partial.offset);
1703 }
1704
1705 /* Now pin it into the GTT if needed */
Chris Wilson058d88c2016-08-15 10:49:06 +01001706 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1707 if (IS_ERR(vma)) {
1708 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001709 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001710 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001711
Chris Wilsonc9839302012-11-20 10:45:17 +00001712 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1713 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001714 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001715
1716 ret = i915_gem_object_get_fence(obj);
1717 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001718 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001719
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001720 /* Finally, remap it using the new GTT offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001721 pfn = ggtt->mappable_base + i915_ggtt_offset(vma);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001722 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001723
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001724 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1725 /* Overriding existing pages in partial view does not cause
1726 * us any trouble as TLBs are still valid because the fault
1727 * is due to userspace losing part of the mapping or never
1728 * having accessed it before (at this partials' range).
1729 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001730 unsigned long base = area->vm_start +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001731 (view.params.partial.offset << PAGE_SHIFT);
1732 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001733
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001734 for (i = 0; i < view.params.partial.size; i++) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001735 ret = vm_insert_pfn(area,
1736 base + i * PAGE_SIZE,
1737 pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001738 if (ret)
1739 break;
1740 }
1741
1742 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001743 } else {
1744 if (!obj->fault_mappable) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001745 unsigned long size =
1746 min_t(unsigned long,
1747 area->vm_end - area->vm_start,
1748 obj->base.size) >> PAGE_SHIFT;
1749 unsigned long base = area->vm_start;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001750 int i;
1751
Chris Wilson058d88c2016-08-15 10:49:06 +01001752 for (i = 0; i < size; i++) {
1753 ret = vm_insert_pfn(area,
1754 base + i * PAGE_SIZE,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001755 pfn + i);
1756 if (ret)
1757 break;
1758 }
1759
1760 obj->fault_mappable = true;
1761 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01001762 ret = vm_insert_pfn(area,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001763 (unsigned long)vmf->virtual_address,
1764 pfn + page_offset);
1765 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001766err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001767 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001768err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001769 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001770err_rpm:
1771 intel_runtime_pm_put(dev_priv);
1772err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001774 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001775 /*
1776 * We eat errors when the gpu is terminally wedged to avoid
1777 * userspace unduly crashing (gl has no provisions for mmaps to
1778 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1779 * and so needs to be reported.
1780 */
1781 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001782 ret = VM_FAULT_SIGBUS;
1783 break;
1784 }
Chris Wilson045e7692010-11-07 09:18:22 +00001785 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001786 /*
1787 * EAGAIN means the gpu is hung and we'll wait for the error
1788 * handler to reset everything when re-faulting in
1789 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001790 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001791 case 0:
1792 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001793 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001794 case -EBUSY:
1795 /*
1796 * EBUSY is ok: this just means that another thread
1797 * already did the job.
1798 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001799 ret = VM_FAULT_NOPAGE;
1800 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001802 ret = VM_FAULT_OOM;
1803 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001804 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001805 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001806 ret = VM_FAULT_SIGBUS;
1807 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001809 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001810 ret = VM_FAULT_SIGBUS;
1811 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001812 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001813 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001814}
1815
1816/**
Chris Wilson901782b2009-07-10 08:18:50 +01001817 * i915_gem_release_mmap - remove physical page mappings
1818 * @obj: obj in question
1819 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001820 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001821 * relinquish ownership of the pages back to the system.
1822 *
1823 * It is vital that we remove the page mapping if we have mapped a tiled
1824 * object through the GTT and then lose the fence register due to
1825 * resource pressure. Similarly if the object has been moved out of the
1826 * aperture, than pages mapped into userspace must be revoked. Removing the
1827 * mapping will then trigger a page fault on the next user access, allowing
1828 * fixup by i915_gem_fault().
1829 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001830void
Chris Wilson05394f32010-11-08 19:18:58 +00001831i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001832{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001833 /* Serialisation between user GTT access and our code depends upon
1834 * revoking the CPU's PTE whilst the mutex is held. The next user
1835 * pagefault then has to wait until we release the mutex.
1836 */
1837 lockdep_assert_held(&obj->base.dev->struct_mutex);
1838
Chris Wilson6299f992010-11-24 12:23:44 +00001839 if (!obj->fault_mappable)
1840 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001841
David Herrmann6796cb12014-01-03 14:24:19 +01001842 drm_vma_node_unmap(&obj->base.vma_node,
1843 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001844
1845 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1846 * memory transactions from userspace before we return. The TLB
1847 * flushing implied above by changing the PTE above *should* be
1848 * sufficient, an extra barrier here just provides us with a bit
1849 * of paranoid documentation about our requirement to serialise
1850 * memory writes before touching registers / GSM.
1851 */
1852 wmb();
1853
Chris Wilson6299f992010-11-24 12:23:44 +00001854 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001855}
1856
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001857void
1858i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1859{
1860 struct drm_i915_gem_object *obj;
1861
1862 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1863 i915_gem_release_mmap(obj);
1864}
1865
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001866/**
1867 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001868 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001869 * @size: object size
1870 * @tiling_mode: tiling mode
1871 *
1872 * Return the required global GTT size for an object, taking into account
1873 * potential fence register mapping.
1874 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001875u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1876 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001877{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001878 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001879
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001880 GEM_BUG_ON(size == 0);
1881
Chris Wilsona9f14812016-08-04 16:32:28 +01001882 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001883 tiling_mode == I915_TILING_NONE)
1884 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001885
1886 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001887 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001888 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001889 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001890 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001891
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001892 while (ggtt_size < size)
1893 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001894
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001895 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001896}
1897
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001899 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001900 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001901 * @size: object size
1902 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001903 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001904 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001905 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001906 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001907 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001908u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001909 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001910{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001911 GEM_BUG_ON(size == 0);
1912
Jesse Barnesde151cf2008-11-12 10:03:55 -08001913 /*
1914 * Minimum alignment is 4k (GTT page size), but might be greater
1915 * if a fence register is needed for the object.
1916 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001917 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001918 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001919 return 4096;
1920
1921 /*
1922 * Previous chips need to be aligned to the size of the smallest
1923 * fence register that can contain the object.
1924 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001925 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001926}
1927
Chris Wilsond8cb5082012-08-11 15:41:03 +01001928static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1929{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001930 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001931 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001932
Chris Wilsonf3f61842016-08-05 10:14:14 +01001933 err = drm_gem_create_mmap_offset(&obj->base);
1934 if (!err)
1935 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001936
Chris Wilsonf3f61842016-08-05 10:14:14 +01001937 /* We can idle the GPU locklessly to flush stale objects, but in order
1938 * to claim that space for ourselves, we need to take the big
1939 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001940 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001941 err = i915_gem_wait_for_idle(dev_priv, true);
1942 if (err)
1943 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001944
Chris Wilsonf3f61842016-08-05 10:14:14 +01001945 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1946 if (!err) {
1947 i915_gem_retire_requests(dev_priv);
1948 err = drm_gem_create_mmap_offset(&obj->base);
1949 mutex_unlock(&dev_priv->drm.struct_mutex);
1950 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001951
Chris Wilsonf3f61842016-08-05 10:14:14 +01001952 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001953}
1954
1955static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1956{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001957 drm_gem_free_mmap_offset(&obj->base);
1958}
1959
Dave Airlieda6b51d2014-12-24 13:11:17 +10001960int
Dave Airlieff72145b2011-02-07 12:16:14 +10001961i915_gem_mmap_gtt(struct drm_file *file,
1962 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001963 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001964 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965{
Chris Wilson05394f32010-11-08 19:18:58 +00001966 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001967 int ret;
1968
Chris Wilson03ac0642016-07-20 13:31:51 +01001969 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001970 if (!obj)
1971 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01001972
Chris Wilsond8cb5082012-08-11 15:41:03 +01001973 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001974 if (ret == 0)
1975 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001976
Chris Wilsonf3f61842016-08-05 10:14:14 +01001977 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001978 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001979}
1980
Dave Airlieff72145b2011-02-07 12:16:14 +10001981/**
1982 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1983 * @dev: DRM device
1984 * @data: GTT mapping ioctl data
1985 * @file: GEM object info
1986 *
1987 * Simply returns the fake offset to userspace so it can mmap it.
1988 * The mmap call will end up in drm_gem_mmap(), which will set things
1989 * up so we can get faults in the handler above.
1990 *
1991 * The fault handler will take care of binding the object into the GTT
1992 * (since it may have been evicted to make room for something), allocating
1993 * a fence register, and mapping the appropriate aperture address into
1994 * userspace.
1995 */
1996int
1997i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1998 struct drm_file *file)
1999{
2000 struct drm_i915_gem_mmap_gtt *args = data;
2001
Dave Airlieda6b51d2014-12-24 13:11:17 +10002002 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002003}
2004
Daniel Vetter225067e2012-08-20 10:23:20 +02002005/* Immediately discard the backing storage */
2006static void
2007i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002008{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002009 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002010
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002011 if (obj->base.filp == NULL)
2012 return;
2013
Daniel Vetter225067e2012-08-20 10:23:20 +02002014 /* Our goal here is to return as much of the memory as
2015 * is possible back to the system as we are called from OOM.
2016 * To do this we must instruct the shmfs to drop all of its
2017 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002018 */
Chris Wilson55372522014-03-25 13:23:06 +00002019 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002020 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002021}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002022
Chris Wilson55372522014-03-25 13:23:06 +00002023/* Try to discard unwanted pages */
2024static void
2025i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002026{
Chris Wilson55372522014-03-25 13:23:06 +00002027 struct address_space *mapping;
2028
2029 switch (obj->madv) {
2030 case I915_MADV_DONTNEED:
2031 i915_gem_object_truncate(obj);
2032 case __I915_MADV_PURGED:
2033 return;
2034 }
2035
2036 if (obj->base.filp == NULL)
2037 return;
2038
Al Viro93c76a32015-12-04 23:45:44 -05002039 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002040 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002041}
2042
Chris Wilson5cdf5882010-09-27 15:51:07 +01002043static void
Chris Wilson05394f32010-11-08 19:18:58 +00002044i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002045{
Dave Gordon85d12252016-05-20 11:54:06 +01002046 struct sgt_iter sgt_iter;
2047 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002048 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002049
Chris Wilson05394f32010-11-08 19:18:58 +00002050 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002051
Chris Wilson6c085a72012-08-20 11:40:46 +02002052 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002053 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002054 /* In the event of a disaster, abandon all caches and
2055 * hope for the best.
2056 */
Chris Wilson2c225692013-08-09 12:26:45 +01002057 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002058 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2059 }
2060
Imre Deake2273302015-07-09 12:59:05 +03002061 i915_gem_gtt_finish_object(obj);
2062
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002063 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002064 i915_gem_object_save_bit_17_swizzle(obj);
2065
Chris Wilson05394f32010-11-08 19:18:58 +00002066 if (obj->madv == I915_MADV_DONTNEED)
2067 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002068
Dave Gordon85d12252016-05-20 11:54:06 +01002069 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002070 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002071 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002072
Chris Wilson05394f32010-11-08 19:18:58 +00002073 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002074 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002075
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002076 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002077 }
Chris Wilson05394f32010-11-08 19:18:58 +00002078 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002079
Chris Wilson9da3da62012-06-01 15:20:22 +01002080 sg_free_table(obj->pages);
2081 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002082}
2083
Chris Wilsondd624af2013-01-15 12:39:35 +00002084int
Chris Wilson37e680a2012-06-07 15:38:42 +01002085i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2086{
2087 const struct drm_i915_gem_object_ops *ops = obj->ops;
2088
Chris Wilson2f745ad2012-09-04 21:02:58 +01002089 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002090 return 0;
2091
Chris Wilsona5570172012-09-04 21:02:54 +01002092 if (obj->pages_pin_count)
2093 return -EBUSY;
2094
Chris Wilson15717de2016-08-04 07:52:26 +01002095 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002096
Chris Wilsona2165e32012-12-03 11:49:00 +00002097 /* ->put_pages might need to allocate memory for the bit17 swizzle
2098 * array, hence protect them from being reaped by removing them from gtt
2099 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002100 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002101
Chris Wilson0a798eb2016-04-08 12:11:11 +01002102 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002103 void *ptr;
2104
2105 ptr = ptr_mask_bits(obj->mapping);
2106 if (is_vmalloc_addr(ptr))
2107 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002108 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002109 kunmap(kmap_to_page(ptr));
2110
Chris Wilson0a798eb2016-04-08 12:11:11 +01002111 obj->mapping = NULL;
2112 }
2113
Chris Wilson37e680a2012-06-07 15:38:42 +01002114 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002115 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002116
Chris Wilson55372522014-03-25 13:23:06 +00002117 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002118
2119 return 0;
2120}
2121
Chris Wilson37e680a2012-06-07 15:38:42 +01002122static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002123i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002124{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002125 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002126 int page_count, i;
2127 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002128 struct sg_table *st;
2129 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002130 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002131 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002132 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002133 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002134 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002135
Chris Wilson6c085a72012-08-20 11:40:46 +02002136 /* Assert that the object is not currently in any GPU domain. As it
2137 * wasn't in the GTT, there shouldn't be any way it could have been in
2138 * a GPU cache
2139 */
2140 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2141 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2142
Chris Wilson9da3da62012-06-01 15:20:22 +01002143 st = kmalloc(sizeof(*st), GFP_KERNEL);
2144 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002145 return -ENOMEM;
2146
Chris Wilson9da3da62012-06-01 15:20:22 +01002147 page_count = obj->base.size / PAGE_SIZE;
2148 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002149 kfree(st);
2150 return -ENOMEM;
2151 }
2152
2153 /* Get the list of pages out of our struct file. They'll be pinned
2154 * at this point until we release them.
2155 *
2156 * Fail silently without starting the shrinker
2157 */
Al Viro93c76a32015-12-04 23:45:44 -05002158 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002159 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002160 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002161 sg = st->sgl;
2162 st->nents = 0;
2163 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002164 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2165 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002166 i915_gem_shrink(dev_priv,
2167 page_count,
2168 I915_SHRINK_BOUND |
2169 I915_SHRINK_UNBOUND |
2170 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002171 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2172 }
2173 if (IS_ERR(page)) {
2174 /* We've tried hard to allocate the memory by reaping
2175 * our own buffer, now let the real VM do its job and
2176 * go down in flames if truly OOM.
2177 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002178 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002179 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002180 if (IS_ERR(page)) {
2181 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002182 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002183 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002184 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002185#ifdef CONFIG_SWIOTLB
2186 if (swiotlb_nr_tbl()) {
2187 st->nents++;
2188 sg_set_page(sg, page, PAGE_SIZE, 0);
2189 sg = sg_next(sg);
2190 continue;
2191 }
2192#endif
Imre Deak90797e62013-02-18 19:28:03 +02002193 if (!i || page_to_pfn(page) != last_pfn + 1) {
2194 if (i)
2195 sg = sg_next(sg);
2196 st->nents++;
2197 sg_set_page(sg, page, PAGE_SIZE, 0);
2198 } else {
2199 sg->length += PAGE_SIZE;
2200 }
2201 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002202
2203 /* Check that the i965g/gm workaround works. */
2204 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002205 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002206#ifdef CONFIG_SWIOTLB
2207 if (!swiotlb_nr_tbl())
2208#endif
2209 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002210 obj->pages = st;
2211
Imre Deake2273302015-07-09 12:59:05 +03002212 ret = i915_gem_gtt_prepare_object(obj);
2213 if (ret)
2214 goto err_pages;
2215
Eric Anholt673a3942008-07-30 12:06:12 -07002216 if (i915_gem_object_needs_bit17_swizzle(obj))
2217 i915_gem_object_do_bit_17_swizzle(obj);
2218
Chris Wilson3e510a82016-08-05 10:14:23 +01002219 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002220 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2221 i915_gem_object_pin_pages(obj);
2222
Eric Anholt673a3942008-07-30 12:06:12 -07002223 return 0;
2224
2225err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002226 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002227 for_each_sgt_page(page, sgt_iter, st)
2228 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002229 sg_free_table(st);
2230 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002231
2232 /* shmemfs first checks if there is enough memory to allocate the page
2233 * and reports ENOSPC should there be insufficient, along with the usual
2234 * ENOMEM for a genuine allocation failure.
2235 *
2236 * We use ENOSPC in our driver to mean that we have run out of aperture
2237 * space and so want to translate the error from shmemfs back to our
2238 * usual understanding of ENOMEM.
2239 */
Imre Deake2273302015-07-09 12:59:05 +03002240 if (ret == -ENOSPC)
2241 ret = -ENOMEM;
2242
2243 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002244}
2245
Chris Wilson37e680a2012-06-07 15:38:42 +01002246/* Ensure that the associated pages are gathered from the backing storage
2247 * and pinned into our object. i915_gem_object_get_pages() may be called
2248 * multiple times before they are released by a single call to
2249 * i915_gem_object_put_pages() - once the pages are no longer referenced
2250 * either as a result of memory pressure (reaping pages under the shrinker)
2251 * or as the object is itself released.
2252 */
2253int
2254i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2255{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002256 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002257 const struct drm_i915_gem_object_ops *ops = obj->ops;
2258 int ret;
2259
Chris Wilson2f745ad2012-09-04 21:02:58 +01002260 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002261 return 0;
2262
Chris Wilson43e28f02013-01-08 10:53:09 +00002263 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002264 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002265 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002266 }
2267
Chris Wilsona5570172012-09-04 21:02:54 +01002268 BUG_ON(obj->pages_pin_count);
2269
Chris Wilson37e680a2012-06-07 15:38:42 +01002270 ret = ops->get_pages(obj);
2271 if (ret)
2272 return ret;
2273
Ben Widawsky35c20a62013-05-31 11:28:48 -07002274 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002275
2276 obj->get_page.sg = obj->pages->sgl;
2277 obj->get_page.last = 0;
2278
Chris Wilson37e680a2012-06-07 15:38:42 +01002279 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002280}
2281
Dave Gordondd6034c2016-05-20 11:54:04 +01002282/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002283static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2284 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002285{
2286 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2287 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002288 struct sgt_iter sgt_iter;
2289 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002290 struct page *stack_pages[32];
2291 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002292 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002293 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002294 void *addr;
2295
2296 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002297 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002298 return kmap(sg_page(sgt->sgl));
2299
Dave Gordonb338fa42016-05-20 11:54:05 +01002300 if (n_pages > ARRAY_SIZE(stack_pages)) {
2301 /* Too big for stack -- allocate temporary array instead */
2302 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2303 if (!pages)
2304 return NULL;
2305 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002306
Dave Gordon85d12252016-05-20 11:54:06 +01002307 for_each_sgt_page(page, sgt_iter, sgt)
2308 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002309
2310 /* Check that we have the expected number of pages */
2311 GEM_BUG_ON(i != n_pages);
2312
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002313 switch (type) {
2314 case I915_MAP_WB:
2315 pgprot = PAGE_KERNEL;
2316 break;
2317 case I915_MAP_WC:
2318 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2319 break;
2320 }
2321 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002322
Dave Gordonb338fa42016-05-20 11:54:05 +01002323 if (pages != stack_pages)
2324 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002325
2326 return addr;
2327}
2328
2329/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002330void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2331 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002332{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002333 enum i915_map_type has_type;
2334 bool pinned;
2335 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002336 int ret;
2337
2338 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002339 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002340
2341 ret = i915_gem_object_get_pages(obj);
2342 if (ret)
2343 return ERR_PTR(ret);
2344
2345 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002346 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002347
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002348 ptr = ptr_unpack_bits(obj->mapping, has_type);
2349 if (ptr && has_type != type) {
2350 if (pinned) {
2351 ret = -EBUSY;
2352 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002353 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002354
2355 if (is_vmalloc_addr(ptr))
2356 vunmap(ptr);
2357 else
2358 kunmap(kmap_to_page(ptr));
2359
2360 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002361 }
2362
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002363 if (!ptr) {
2364 ptr = i915_gem_object_map(obj, type);
2365 if (!ptr) {
2366 ret = -ENOMEM;
2367 goto err;
2368 }
2369
2370 obj->mapping = ptr_pack_bits(ptr, type);
2371 }
2372
2373 return ptr;
2374
2375err:
2376 i915_gem_object_unpin_pages(obj);
2377 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002378}
2379
Chris Wilsoncaea7472010-11-12 13:53:37 +00002380static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002381i915_gem_object_retire__write(struct i915_gem_active *active,
2382 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002383{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002384 struct drm_i915_gem_object *obj =
2385 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002386
Rodrigo Vivide152b62015-07-07 16:28:51 -07002387 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002388}
2389
2390static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002391i915_gem_object_retire__read(struct i915_gem_active *active,
2392 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002393{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002394 int idx = request->engine->id;
2395 struct drm_i915_gem_object *obj =
2396 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002397
Chris Wilson573adb32016-08-04 16:32:39 +01002398 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002399
Chris Wilson573adb32016-08-04 16:32:39 +01002400 i915_gem_object_clear_active(obj, idx);
2401 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002402 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002403
Chris Wilson6c246952015-07-27 10:26:26 +01002404 /* Bump our place on the bound list to keep it roughly in LRU order
2405 * so that we don't steal from recently used but inactive objects
2406 * (unless we are forced to ofc!)
2407 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002408 if (obj->bind_count)
2409 list_move_tail(&obj->global_list,
2410 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002411
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002412 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002413}
2414
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002415static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002416{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002417 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002418
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002419 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002420 return true;
2421
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002422 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002423 if (ctx->hang_stats.ban_period_seconds &&
2424 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002425 DRM_DEBUG("context hanging too fast, banning!\n");
2426 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002427 }
2428
2429 return false;
2430}
2431
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002432static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002433 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002434{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002435 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002436
2437 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002438 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002439 hs->batch_active++;
2440 hs->guilty_ts = get_seconds();
2441 } else {
2442 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002443 }
2444}
2445
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002446struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002447i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002448{
Chris Wilson4db080f2013-12-04 11:37:09 +00002449 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002450
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002451 /* We are called by the error capture and reset at a random
2452 * point in time. In particular, note that neither is crucially
2453 * ordered with an interrupt. After a hang, the GPU is dead and we
2454 * assume that no more writes can happen (we waited long enough for
2455 * all writes that were in transaction to be flushed) - adding an
2456 * extra delay for a recent interrupt is pointless. Hence, we do
2457 * not need an engine->irq_seqno_barrier() before the seqno reads.
2458 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002459 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002460 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002461 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002462
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002463 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002464 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002465
2466 return NULL;
2467}
2468
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002469static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002470{
2471 struct drm_i915_gem_request *request;
2472 bool ring_hung;
2473
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002474 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002475 if (request == NULL)
2476 return;
2477
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002478 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002479
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002480 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002481 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002482 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002483}
2484
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002485static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002486{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002487 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002488 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002489
Chris Wilsonc4b09302016-07-20 09:21:10 +01002490 /* Mark all pending requests as complete so that any concurrent
2491 * (lockless) lookup doesn't try and wait upon the request as we
2492 * reset it.
2493 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002494 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002495
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002496 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002497 * Clear the execlists queue up before freeing the requests, as those
2498 * are the ones that keep the context and ringbuffer backing objects
2499 * pinned in place.
2500 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002501
Tomas Elf7de1691a2015-10-19 16:32:32 +01002502 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002503 /* Ensure irq handler finishes or is cancelled. */
2504 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002505
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002506 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002507 }
2508
2509 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002510 * We must free the requests after all the corresponding objects have
2511 * been moved off active lists. Which is the same order as the normal
2512 * retire_requests function does. This is important if object hold
2513 * implicit references on things like e.g. ppgtt address spaces through
2514 * the request.
2515 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002516 request = i915_gem_active_raw(&engine->last_request,
2517 &engine->i915->drm.struct_mutex);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002518 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002519 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002520 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002521
2522 /* Having flushed all requests from all queues, we know that all
2523 * ringbuffers must now be empty. However, since we do not reclaim
2524 * all space when retiring the request (to prevent HEADs colliding
2525 * with rapid ringbuffer wraparound) the amount of available space
2526 * upon reset is less than when we start. Do one more pass over
2527 * all the ringbuffers to reset last_retired_head.
2528 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002529 list_for_each_entry(ring, &engine->buffers, link) {
2530 ring->last_retired_head = ring->tail;
2531 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002532 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002533
Chris Wilsonb913b332016-07-13 09:10:31 +01002534 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002535}
2536
Chris Wilson069efc12010-09-30 16:53:18 +01002537void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002538{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002539 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002540 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002541
Chris Wilson4db080f2013-12-04 11:37:09 +00002542 /*
2543 * Before we free the objects from the requests, we need to inspect
2544 * them for finding the guilty party. As the requests only borrow
2545 * their reference to the objects, the inspection must be done first.
2546 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002547 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002548 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002549
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002550 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002551 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002552 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002553
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002554 i915_gem_context_reset(dev);
2555
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002556 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002557}
2558
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002559static void
Eric Anholt673a3942008-07-30 12:06:12 -07002560i915_gem_retire_work_handler(struct work_struct *work)
2561{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002562 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002563 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002564 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002565
Chris Wilson891b48c2010-09-29 12:26:37 +01002566 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002567 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002568 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002569 mutex_unlock(&dev->struct_mutex);
2570 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002571
2572 /* Keep the retire handler running until we are finally idle.
2573 * We do not need to do this test under locking as in the worst-case
2574 * we queue the retire worker once too often.
2575 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002576 if (READ_ONCE(dev_priv->gt.awake)) {
2577 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002578 queue_delayed_work(dev_priv->wq,
2579 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002580 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002581 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002582}
Chris Wilson891b48c2010-09-29 12:26:37 +01002583
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002584static void
2585i915_gem_idle_work_handler(struct work_struct *work)
2586{
2587 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002588 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002589 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002590 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002591 bool rearm_hangcheck;
2592
2593 if (!READ_ONCE(dev_priv->gt.awake))
2594 return;
2595
2596 if (READ_ONCE(dev_priv->gt.active_engines))
2597 return;
2598
2599 rearm_hangcheck =
2600 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2601
2602 if (!mutex_trylock(&dev->struct_mutex)) {
2603 /* Currently busy, come back later */
2604 mod_delayed_work(dev_priv->wq,
2605 &dev_priv->gt.idle_work,
2606 msecs_to_jiffies(50));
2607 goto out_rearm;
2608 }
2609
2610 if (dev_priv->gt.active_engines)
2611 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002612
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002613 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002614 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002615
Chris Wilson67d97da2016-07-04 08:08:31 +01002616 GEM_BUG_ON(!dev_priv->gt.awake);
2617 dev_priv->gt.awake = false;
2618 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002619
Chris Wilson67d97da2016-07-04 08:08:31 +01002620 if (INTEL_GEN(dev_priv) >= 6)
2621 gen6_rps_idle(dev_priv);
2622 intel_runtime_pm_put(dev_priv);
2623out_unlock:
2624 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002625
Chris Wilson67d97da2016-07-04 08:08:31 +01002626out_rearm:
2627 if (rearm_hangcheck) {
2628 GEM_BUG_ON(!dev_priv->gt.awake);
2629 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002630 }
Eric Anholt673a3942008-07-30 12:06:12 -07002631}
2632
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002633void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2634{
2635 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2636 struct drm_i915_file_private *fpriv = file->driver_priv;
2637 struct i915_vma *vma, *vn;
2638
2639 mutex_lock(&obj->base.dev->struct_mutex);
2640 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2641 if (vma->vm->file == fpriv)
2642 i915_vma_close(vma);
2643 mutex_unlock(&obj->base.dev->struct_mutex);
2644}
2645
Ben Widawsky5816d642012-04-11 11:18:19 -07002646/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002647 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002648 * @dev: drm device pointer
2649 * @data: ioctl data blob
2650 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002651 *
2652 * Returns 0 if successful, else an error is returned with the remaining time in
2653 * the timeout parameter.
2654 * -ETIME: object is still busy after timeout
2655 * -ERESTARTSYS: signal interrupted the wait
2656 * -ENONENT: object doesn't exist
2657 * Also possible, but rare:
2658 * -EAGAIN: GPU wedged
2659 * -ENOMEM: damn
2660 * -ENODEV: Internal IRQ fail
2661 * -E?: The add request failed
2662 *
2663 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2664 * non-zero timeout parameter the wait ioctl will wait for the given number of
2665 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2666 * without holding struct_mutex the object may become re-busied before this
2667 * function completes. A similar but shorter * race condition exists in the busy
2668 * ioctl
2669 */
2670int
2671i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2672{
2673 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002674 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002675 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002676 unsigned long active;
2677 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002678
Daniel Vetter11b5d512014-09-29 15:31:26 +02002679 if (args->flags != 0)
2680 return -EINVAL;
2681
Chris Wilson03ac0642016-07-20 13:31:51 +01002682 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002683 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002684 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002685
2686 active = __I915_BO_ACTIVE(obj);
2687 for_each_active(active, idx) {
2688 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2689 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true,
2690 timeout, rps);
2691 if (ret)
2692 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002693 }
2694
Chris Wilson033d5492016-08-05 10:14:17 +01002695 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002696 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002697}
2698
Chris Wilsonb4716182015-04-27 13:41:17 +01002699static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002700__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002701 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002702{
Chris Wilsonb4716182015-04-27 13:41:17 +01002703 int ret;
2704
Chris Wilson8e637172016-08-02 22:50:26 +01002705 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002706 return 0;
2707
Chris Wilson39df9192016-07-20 13:31:57 +01002708 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002709 ret = i915_wait_request(from,
2710 from->i915->mm.interruptible,
2711 NULL,
2712 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002713 if (ret)
2714 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002715 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002716 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002717 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002718 return 0;
2719
Chris Wilson8e637172016-08-02 22:50:26 +01002720 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002721 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002722 if (ret)
2723 return ret;
2724
Chris Wilsonddf07be2016-08-02 22:50:39 +01002725 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002726 }
2727
2728 return 0;
2729}
2730
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002731/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002732 * i915_gem_object_sync - sync an object to a ring.
2733 *
2734 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002735 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002736 *
2737 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002738 * Conceptually we serialise writes between engines inside the GPU.
2739 * We only allow one engine to write into a buffer at any time, but
2740 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002741 *
2742 * - If there is an outstanding write request to the object, the new
2743 * request must wait for it to complete (either CPU or in hw, requests
2744 * on the same ring will be naturally ordered).
2745 *
2746 * - If we are a write request (pending_write_domain is set), the new
2747 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002748 *
2749 * Returns 0 if successful, else propagates up the lower layer error.
2750 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002751int
2752i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002753 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002754{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002755 struct i915_gem_active *active;
2756 unsigned long active_mask;
2757 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002758
Chris Wilson8cac6f62016-08-04 07:52:32 +01002759 lockdep_assert_held(&obj->base.dev->struct_mutex);
2760
Chris Wilson573adb32016-08-04 16:32:39 +01002761 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002762 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002763 return 0;
2764
Chris Wilson8cac6f62016-08-04 07:52:32 +01002765 if (obj->base.pending_write_domain) {
2766 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002767 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002768 active_mask = 1;
2769 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002770 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002771
2772 for_each_active(active_mask, idx) {
2773 struct drm_i915_gem_request *request;
2774 int ret;
2775
2776 request = i915_gem_active_peek(&active[idx],
2777 &obj->base.dev->struct_mutex);
2778 if (!request)
2779 continue;
2780
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002781 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002782 if (ret)
2783 return ret;
2784 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002785
Chris Wilsonb4716182015-04-27 13:41:17 +01002786 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002787}
2788
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002789static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2790{
2791 u32 old_write_domain, old_read_domains;
2792
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002793 /* Force a pagefault for domain tracking on next user access */
2794 i915_gem_release_mmap(obj);
2795
Keith Packardb97c3d92011-06-24 21:02:59 -07002796 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2797 return;
2798
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002799 old_read_domains = obj->base.read_domains;
2800 old_write_domain = obj->base.write_domain;
2801
2802 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2803 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2804
2805 trace_i915_gem_object_change_domain(obj,
2806 old_read_domains,
2807 old_write_domain);
2808}
2809
Chris Wilson8ef85612016-04-28 09:56:39 +01002810static void __i915_vma_iounmap(struct i915_vma *vma)
2811{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002812 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002813
2814 if (vma->iomap == NULL)
2815 return;
2816
2817 io_mapping_unmap(vma->iomap);
2818 vma->iomap = NULL;
2819}
2820
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002821int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002822{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002823 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002824 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002825 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002826
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002827 /* First wait upon any activity as retiring the request may
2828 * have side-effects such as unpinning or even unbinding this vma.
2829 */
2830 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002831 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002832 int idx;
2833
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002834 /* When a closed VMA is retired, it is unbound - eek.
2835 * In order to prevent it from being recursively closed,
2836 * take a pin on the vma so that the second unbind is
2837 * aborted.
2838 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002839 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002840
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002841 for_each_active(active, idx) {
2842 ret = i915_gem_active_retire(&vma->last_read[idx],
2843 &vma->vm->dev->struct_mutex);
2844 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002845 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002846 }
2847
Chris Wilson20dfbde2016-08-04 16:32:30 +01002848 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002849 if (ret)
2850 return ret;
2851
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002852 GEM_BUG_ON(i915_vma_is_active(vma));
2853 }
2854
Chris Wilson20dfbde2016-08-04 16:32:30 +01002855 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002856 return -EBUSY;
2857
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002858 if (!drm_mm_node_allocated(&vma->node))
2859 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002860
Chris Wilson15717de2016-08-04 07:52:26 +01002861 GEM_BUG_ON(obj->bind_count == 0);
2862 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002863
Chris Wilson3272db52016-08-04 16:32:32 +01002864 if (i915_vma_is_ggtt(vma) &&
2865 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002866 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002867
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002868 /* release the fence reg _after_ flushing */
2869 ret = i915_gem_object_put_fence(obj);
2870 if (ret)
2871 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002872
2873 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002874 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002875
Chris Wilson50e046b2016-08-04 07:52:46 +01002876 if (likely(!vma->vm->closed)) {
2877 trace_i915_vma_unbind(vma);
2878 vma->vm->unbind_vma(vma);
2879 }
Chris Wilson3272db52016-08-04 16:32:32 +01002880 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002881
Chris Wilson50e046b2016-08-04 07:52:46 +01002882 drm_mm_remove_node(&vma->node);
2883 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2884
Chris Wilson3272db52016-08-04 16:32:32 +01002885 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002886 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2887 obj->map_and_fenceable = false;
Chris Wilson247177d2016-08-15 10:48:47 +01002888 } else if (vma->pages) {
2889 sg_free_table(vma->pages);
2890 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002891 }
2892 }
Chris Wilson247177d2016-08-15 10:48:47 +01002893 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002894
Ben Widawsky2f633152013-07-17 12:19:03 -07002895 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002896 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002897 if (--obj->bind_count == 0)
2898 list_move_tail(&obj->global_list,
2899 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002900
Chris Wilson70903c32013-12-04 09:59:09 +00002901 /* And finally now the object is completely decoupled from this vma,
2902 * we can drop its hold on the backing storage and allow it to be
2903 * reaped by the shrinker.
2904 */
2905 i915_gem_object_unpin_pages(obj);
2906
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002907destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002908 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002909 i915_vma_destroy(vma);
2910
Chris Wilson88241782011-01-07 17:09:48 +00002911 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002912}
2913
Chris Wilsondcff85c2016-08-05 10:14:11 +01002914int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2915 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002916{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002917 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002918 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002919
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002920 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002921 if (engine->last_context == NULL)
2922 continue;
2923
Chris Wilsondcff85c2016-08-05 10:14:11 +01002924 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002925 if (ret)
2926 return ret;
2927 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002928
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002929 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002930}
2931
Chris Wilson4144f9b2014-09-11 08:43:48 +01002932static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002933 unsigned long cache_level)
2934{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002935 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002936 struct drm_mm_node *other;
2937
Chris Wilson4144f9b2014-09-11 08:43:48 +01002938 /*
2939 * On some machines we have to be careful when putting differing types
2940 * of snoopable memory together to avoid the prefetcher crossing memory
2941 * domains and dying. During vm initialisation, we decide whether or not
2942 * these constraints apply and set the drm_mm.color_adjust
2943 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002944 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002945 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002946 return true;
2947
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002948 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002949 return true;
2950
2951 if (list_empty(&gtt_space->node_list))
2952 return true;
2953
2954 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2955 if (other->allocated && !other->hole_follows && other->color != cache_level)
2956 return false;
2957
2958 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2959 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2960 return false;
2961
2962 return true;
2963}
2964
Jesse Barnesde151cf2008-11-12 10:03:55 -08002965/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002966 * i915_vma_insert - finds a slot for the vma in its address space
2967 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002968 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002969 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002970 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002971 *
2972 * First we try to allocate some free space that meets the requirements for
2973 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2974 * preferrably the oldest idle entry to make room for the new VMA.
2975 *
2976 * Returns:
2977 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002978 */
Chris Wilson59bfa122016-08-04 16:32:31 +01002979static int
2980i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002981{
Chris Wilson59bfa122016-08-04 16:32:31 +01002982 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
2983 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01002984 u64 start, end;
2985 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01002986 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002987
Chris Wilson3272db52016-08-04 16:32:32 +01002988 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01002989 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002990
Chris Wilsonde180032016-08-04 16:32:29 +01002991 size = max(size, vma->size);
2992 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01002993 size = i915_gem_get_ggtt_size(dev_priv, size,
2994 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002995
Chris Wilsonde180032016-08-04 16:32:29 +01002996 min_alignment =
Chris Wilson3e510a82016-08-05 10:14:23 +01002997 i915_gem_get_ggtt_alignment(dev_priv, size,
2998 i915_gem_object_get_tiling(obj),
Chris Wilsonde180032016-08-04 16:32:29 +01002999 flags & PIN_MAPPABLE);
3000 if (alignment == 0)
3001 alignment = min_alignment;
3002 if (alignment & (min_alignment - 1)) {
3003 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
3004 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01003005 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003006 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003007
Michel Thierry101b5062015-10-01 13:33:57 +01003008 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003009
3010 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003011 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003012 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003013 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003014 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003015
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003016 /* If binding the object/GGTT view requires more space than the entire
3017 * aperture has, reject it early before evicting everything in a vain
3018 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003019 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003020 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003021 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003022 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003023 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003024 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003025 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003026 }
3027
Chris Wilson37e680a2012-06-07 15:38:42 +01003028 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003029 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003030 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003031
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003032 i915_gem_object_pin_pages(obj);
3033
Chris Wilson506a8e82015-12-08 11:55:07 +00003034 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003035 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003036 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003037 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003038 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003039 }
Chris Wilsonde180032016-08-04 16:32:29 +01003040
Chris Wilson506a8e82015-12-08 11:55:07 +00003041 vma->node.start = offset;
3042 vma->node.size = size;
3043 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003044 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003045 if (ret) {
3046 ret = i915_gem_evict_for_vma(vma);
3047 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003048 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3049 if (ret)
3050 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003051 }
Michel Thierry101b5062015-10-01 13:33:57 +01003052 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003053 u32 search_flag, alloc_flag;
3054
Chris Wilson506a8e82015-12-08 11:55:07 +00003055 if (flags & PIN_HIGH) {
3056 search_flag = DRM_MM_SEARCH_BELOW;
3057 alloc_flag = DRM_MM_CREATE_TOP;
3058 } else {
3059 search_flag = DRM_MM_SEARCH_DEFAULT;
3060 alloc_flag = DRM_MM_CREATE_DEFAULT;
3061 }
Michel Thierry101b5062015-10-01 13:33:57 +01003062
Chris Wilson954c4692016-08-04 16:32:26 +01003063 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3064 * so we know that we always have a minimum alignment of 4096.
3065 * The drm_mm range manager is optimised to return results
3066 * with zero alignment, so where possible use the optimal
3067 * path.
3068 */
3069 if (alignment <= 4096)
3070 alignment = 0;
3071
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003072search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003073 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3074 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003075 size, alignment,
3076 obj->cache_level,
3077 start, end,
3078 search_flag,
3079 alloc_flag);
3080 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003081 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003082 obj->cache_level,
3083 start, end,
3084 flags);
3085 if (ret == 0)
3086 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003087
Chris Wilsonde180032016-08-04 16:32:29 +01003088 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003089 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003090 }
Chris Wilson37508582016-08-04 16:32:24 +01003091 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003092
Ben Widawsky35c20a62013-05-31 11:28:48 -07003093 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003094 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003095 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003096
Chris Wilson59bfa122016-08-04 16:32:31 +01003097 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003098
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003099err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003100 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003101 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003102}
3103
Chris Wilson000433b2013-08-08 14:41:09 +01003104bool
Chris Wilson2c225692013-08-09 12:26:45 +01003105i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3106 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003107{
Eric Anholt673a3942008-07-30 12:06:12 -07003108 /* If we don't have a page list set up, then we're not pinned
3109 * to GPU, and we can ignore the cache flush because it'll happen
3110 * again at bind time.
3111 */
Chris Wilson05394f32010-11-08 19:18:58 +00003112 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003113 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003114
Imre Deak769ce462013-02-13 21:56:05 +02003115 /*
3116 * Stolen memory is always coherent with the GPU as it is explicitly
3117 * marked as wc by the system, or the system is cache-coherent.
3118 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003119 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003120 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003121
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003122 /* If the GPU is snooping the contents of the CPU cache,
3123 * we do not need to manually clear the CPU cache lines. However,
3124 * the caches are only snooped when the render cache is
3125 * flushed/invalidated. As we always have to emit invalidations
3126 * and flushes when moving into and out of the RENDER domain, correct
3127 * snooping behaviour occurs naturally as the result of our domain
3128 * tracking.
3129 */
Chris Wilson0f719792015-01-13 13:32:52 +00003130 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3131 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003132 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003133 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003134
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003135 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003136 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003137 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003138
3139 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003140}
3141
3142/** Flushes the GTT write domain for the object if it's dirty. */
3143static void
Chris Wilson05394f32010-11-08 19:18:58 +00003144i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003145{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003146 uint32_t old_write_domain;
3147
Chris Wilson05394f32010-11-08 19:18:58 +00003148 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003149 return;
3150
Chris Wilson63256ec2011-01-04 18:42:07 +00003151 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003152 * to it immediately go to main memory as far as we know, so there's
3153 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003154 *
3155 * However, we do have to enforce the order so that all writes through
3156 * the GTT land before any writes to the device, such as updates to
3157 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003158 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003159 wmb();
3160
Chris Wilson05394f32010-11-08 19:18:58 +00003161 old_write_domain = obj->base.write_domain;
3162 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003163
Chris Wilsond243ad82016-08-18 17:16:44 +01003164 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003165
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003166 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003167 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003168 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003169}
3170
3171/** Flushes the CPU write domain for the object if it's dirty. */
3172static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003173i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003174{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003175 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003176
Chris Wilson05394f32010-11-08 19:18:58 +00003177 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003178 return;
3179
Daniel Vettere62b59e2015-01-21 14:53:48 +01003180 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003181 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003182
Chris Wilson05394f32010-11-08 19:18:58 +00003183 old_write_domain = obj->base.write_domain;
3184 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003185
Rodrigo Vivide152b62015-07-07 16:28:51 -07003186 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003187
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003188 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003189 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003190 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003191}
3192
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003193/**
3194 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003195 * @obj: object to act on
3196 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003197 *
3198 * This function returns when the move is complete, including waiting on
3199 * flushes to occur.
3200 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003201int
Chris Wilson20217462010-11-23 15:26:33 +00003202i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003203{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003204 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303205 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003206 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003207
Chris Wilson0201f1e2012-07-20 12:41:01 +01003208 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003209 if (ret)
3210 return ret;
3211
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003212 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3213 return 0;
3214
Chris Wilson43566de2015-01-02 16:29:29 +05303215 /* Flush and acquire obj->pages so that we are coherent through
3216 * direct access in memory with previous cached writes through
3217 * shmemfs and that our cache domain tracking remains valid.
3218 * For example, if the obj->filp was moved to swap without us
3219 * being notified and releasing the pages, we would mistakenly
3220 * continue to assume that the obj remained out of the CPU cached
3221 * domain.
3222 */
3223 ret = i915_gem_object_get_pages(obj);
3224 if (ret)
3225 return ret;
3226
Daniel Vettere62b59e2015-01-21 14:53:48 +01003227 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003228
Chris Wilsond0a57782012-10-09 19:24:37 +01003229 /* Serialise direct access to this object with the barriers for
3230 * coherent writes from the GPU, by effectively invalidating the
3231 * GTT domain upon first access.
3232 */
3233 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3234 mb();
3235
Chris Wilson05394f32010-11-08 19:18:58 +00003236 old_write_domain = obj->base.write_domain;
3237 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003238
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003239 /* It should now be out of any other write domains, and we can update
3240 * the domain values for our changes.
3241 */
Chris Wilson05394f32010-11-08 19:18:58 +00003242 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3243 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003244 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003245 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3246 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3247 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003248 }
3249
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003250 trace_i915_gem_object_change_domain(obj,
3251 old_read_domains,
3252 old_write_domain);
3253
Chris Wilson8325a092012-04-24 15:52:35 +01003254 /* And bump the LRU for this access */
Chris Wilson058d88c2016-08-15 10:49:06 +01003255 vma = i915_gem_object_to_ggtt(obj, NULL);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003256 if (vma &&
3257 drm_mm_node_allocated(&vma->node) &&
3258 !i915_vma_is_active(vma))
3259 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003260
Eric Anholte47c68e2008-11-14 13:35:19 -08003261 return 0;
3262}
3263
Chris Wilsonef55f922015-10-09 14:11:27 +01003264/**
3265 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003266 * @obj: object to act on
3267 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003268 *
3269 * After this function returns, the object will be in the new cache-level
3270 * across all GTT and the contents of the backing storage will be coherent,
3271 * with respect to the new cache-level. In order to keep the backing storage
3272 * coherent for all users, we only allow a single cache level to be set
3273 * globally on the object and prevent it from being changed whilst the
3274 * hardware is reading from the object. That is if the object is currently
3275 * on the scanout it will be set to uncached (or equivalent display
3276 * cache coherency) and all non-MOCS GPU access will also be uncached so
3277 * that all direct access to the scanout remains coherent.
3278 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003279int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3280 enum i915_cache_level cache_level)
3281{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003282 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003283 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003284
3285 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003286 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003287
Chris Wilsonef55f922015-10-09 14:11:27 +01003288 /* Inspect the list of currently bound VMA and unbind any that would
3289 * be invalid given the new cache-level. This is principally to
3290 * catch the issue of the CS prefetch crossing page boundaries and
3291 * reading an invalid PTE on older architectures.
3292 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003293restart:
3294 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003295 if (!drm_mm_node_allocated(&vma->node))
3296 continue;
3297
Chris Wilson20dfbde2016-08-04 16:32:30 +01003298 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003299 DRM_DEBUG("can not change the cache level of pinned objects\n");
3300 return -EBUSY;
3301 }
3302
Chris Wilsonaa653a62016-08-04 07:52:27 +01003303 if (i915_gem_valid_gtt_space(vma, cache_level))
3304 continue;
3305
3306 ret = i915_vma_unbind(vma);
3307 if (ret)
3308 return ret;
3309
3310 /* As unbinding may affect other elements in the
3311 * obj->vma_list (due to side-effects from retiring
3312 * an active vma), play safe and restart the iterator.
3313 */
3314 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003315 }
3316
Chris Wilsonef55f922015-10-09 14:11:27 +01003317 /* We can reuse the existing drm_mm nodes but need to change the
3318 * cache-level on the PTE. We could simply unbind them all and
3319 * rebind with the correct cache-level on next use. However since
3320 * we already have a valid slot, dma mapping, pages etc, we may as
3321 * rewrite the PTE in the belief that doing so tramples upon less
3322 * state and so involves less work.
3323 */
Chris Wilson15717de2016-08-04 07:52:26 +01003324 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003325 /* Before we change the PTE, the GPU must not be accessing it.
3326 * If we wait upon the object, we know that all the bound
3327 * VMA are no longer active.
3328 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003329 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003330 if (ret)
3331 return ret;
3332
Chris Wilsonaa653a62016-08-04 07:52:27 +01003333 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003334 /* Access to snoopable pages through the GTT is
3335 * incoherent and on some machines causes a hard
3336 * lockup. Relinquish the CPU mmaping to force
3337 * userspace to refault in the pages and we can
3338 * then double check if the GTT mapping is still
3339 * valid for that pointer access.
3340 */
3341 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003342
Chris Wilsonef55f922015-10-09 14:11:27 +01003343 /* As we no longer need a fence for GTT access,
3344 * we can relinquish it now (and so prevent having
3345 * to steal a fence from someone else on the next
3346 * fence request). Note GPU activity would have
3347 * dropped the fence as all snoopable access is
3348 * supposed to be linear.
3349 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003350 ret = i915_gem_object_put_fence(obj);
3351 if (ret)
3352 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003353 } else {
3354 /* We either have incoherent backing store and
3355 * so no GTT access or the architecture is fully
3356 * coherent. In such cases, existing GTT mmaps
3357 * ignore the cache bit in the PTE and we can
3358 * rewrite it without confusing the GPU or having
3359 * to force userspace to fault back in its mmaps.
3360 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003361 }
3362
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003363 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003364 if (!drm_mm_node_allocated(&vma->node))
3365 continue;
3366
3367 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3368 if (ret)
3369 return ret;
3370 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003371 }
3372
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003373 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003374 vma->node.color = cache_level;
3375 obj->cache_level = cache_level;
3376
Ville Syrjäläed75a552015-08-11 19:47:10 +03003377out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003378 /* Flush the dirty CPU caches to the backing storage so that the
3379 * object is now coherent at its new cache level (with respect
3380 * to the access domain).
3381 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303382 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003383 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003384 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003385 }
3386
Chris Wilsone4ffd172011-04-04 09:44:39 +01003387 return 0;
3388}
3389
Ben Widawsky199adf42012-09-21 17:01:20 -07003390int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3391 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003392{
Ben Widawsky199adf42012-09-21 17:01:20 -07003393 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003394 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003395
Chris Wilson03ac0642016-07-20 13:31:51 +01003396 obj = i915_gem_object_lookup(file, args->handle);
3397 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003398 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003399
Chris Wilson651d7942013-08-08 14:41:10 +01003400 switch (obj->cache_level) {
3401 case I915_CACHE_LLC:
3402 case I915_CACHE_L3_LLC:
3403 args->caching = I915_CACHING_CACHED;
3404 break;
3405
Chris Wilson4257d3b2013-08-08 14:41:11 +01003406 case I915_CACHE_WT:
3407 args->caching = I915_CACHING_DISPLAY;
3408 break;
3409
Chris Wilson651d7942013-08-08 14:41:10 +01003410 default:
3411 args->caching = I915_CACHING_NONE;
3412 break;
3413 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003414
Chris Wilson34911fd2016-07-20 13:31:54 +01003415 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003416 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003417}
3418
Ben Widawsky199adf42012-09-21 17:01:20 -07003419int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3420 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003421{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003422 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003423 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003424 struct drm_i915_gem_object *obj;
3425 enum i915_cache_level level;
3426 int ret;
3427
Ben Widawsky199adf42012-09-21 17:01:20 -07003428 switch (args->caching) {
3429 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430 level = I915_CACHE_NONE;
3431 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003432 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003433 /*
3434 * Due to a HW issue on BXT A stepping, GPU stores via a
3435 * snooped mapping may leave stale data in a corresponding CPU
3436 * cacheline, whereas normally such cachelines would get
3437 * invalidated.
3438 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003439 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003440 return -ENODEV;
3441
Chris Wilsone6994ae2012-07-10 10:27:08 +01003442 level = I915_CACHE_LLC;
3443 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003444 case I915_CACHING_DISPLAY:
3445 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3446 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003447 default:
3448 return -EINVAL;
3449 }
3450
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003451 intel_runtime_pm_get(dev_priv);
3452
Ben Widawsky3bc29132012-09-26 16:15:20 -07003453 ret = i915_mutex_lock_interruptible(dev);
3454 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003455 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003456
Chris Wilson03ac0642016-07-20 13:31:51 +01003457 obj = i915_gem_object_lookup(file, args->handle);
3458 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003459 ret = -ENOENT;
3460 goto unlock;
3461 }
3462
3463 ret = i915_gem_object_set_cache_level(obj, level);
3464
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003465 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003466unlock:
3467 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003468rpm_put:
3469 intel_runtime_pm_put(dev_priv);
3470
Chris Wilsone6994ae2012-07-10 10:27:08 +01003471 return ret;
3472}
3473
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003474/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003475 * Prepare buffer for display plane (scanout, cursors, etc).
3476 * Can be called from an uninterruptible phase (modesetting) and allows
3477 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003478 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003479struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003480i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3481 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003482 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003483{
Chris Wilson058d88c2016-08-15 10:49:06 +01003484 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003485 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003486 int ret;
3487
Chris Wilsoncc98b412013-08-09 12:25:09 +01003488 /* Mark the pin_display early so that we account for the
3489 * display coherency whilst setting up the cache domains.
3490 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003491 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003492
Eric Anholta7ef0642011-03-29 16:59:54 -07003493 /* The display engine is not coherent with the LLC cache on gen6. As
3494 * a result, we make sure that the pinning that is about to occur is
3495 * done with uncached PTEs. This is lowest common denominator for all
3496 * chipsets.
3497 *
3498 * However for gen6+, we could do better by using the GFDT bit instead
3499 * of uncaching, which would allow us to flush all the LLC-cached data
3500 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3501 */
Chris Wilson651d7942013-08-08 14:41:10 +01003502 ret = i915_gem_object_set_cache_level(obj,
3503 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003504 if (ret) {
3505 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003506 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003507 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003508
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003509 /* As the user may map the buffer once pinned in the display plane
3510 * (e.g. libkms for the bootup splash), we have to ensure that we
3511 * always use map_and_fenceable for all scanout buffers.
3512 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003513 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003514 view->type == I915_GGTT_VIEW_NORMAL ?
3515 PIN_MAPPABLE : 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003516 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003517 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003518
Chris Wilson058d88c2016-08-15 10:49:06 +01003519 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3520
Daniel Vettere62b59e2015-01-21 14:53:48 +01003521 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003522
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003523 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003524 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003525
3526 /* It should now be out of any other write domains, and we can update
3527 * the domain values for our changes.
3528 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003529 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003530 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003531
3532 trace_i915_gem_object_change_domain(obj,
3533 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003534 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003535
Chris Wilson058d88c2016-08-15 10:49:06 +01003536 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003537
3538err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003539 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003540 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003541}
3542
3543void
Chris Wilson058d88c2016-08-15 10:49:06 +01003544i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003545{
Chris Wilson058d88c2016-08-15 10:49:06 +01003546 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003547 return;
3548
Chris Wilson058d88c2016-08-15 10:49:06 +01003549 vma->obj->pin_display--;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003550
Chris Wilson058d88c2016-08-15 10:49:06 +01003551 i915_vma_unpin(vma);
3552 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003553}
3554
Eric Anholte47c68e2008-11-14 13:35:19 -08003555/**
3556 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003557 * @obj: object to act on
3558 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003559 *
3560 * This function returns when the move is complete, including waiting on
3561 * flushes to occur.
3562 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003563int
Chris Wilson919926a2010-11-12 13:42:53 +00003564i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003565{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003566 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003567 int ret;
3568
Chris Wilson0201f1e2012-07-20 12:41:01 +01003569 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003570 if (ret)
3571 return ret;
3572
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003573 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3574 return 0;
3575
Eric Anholte47c68e2008-11-14 13:35:19 -08003576 i915_gem_object_flush_gtt_write_domain(obj);
3577
Chris Wilson05394f32010-11-08 19:18:58 +00003578 old_write_domain = obj->base.write_domain;
3579 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003580
Eric Anholte47c68e2008-11-14 13:35:19 -08003581 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003582 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003583 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003584
Chris Wilson05394f32010-11-08 19:18:58 +00003585 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003586 }
3587
3588 /* It should now be out of any other write domains, and we can update
3589 * the domain values for our changes.
3590 */
Chris Wilson05394f32010-11-08 19:18:58 +00003591 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003592
3593 /* If we're writing through the CPU, then the GPU read domains will
3594 * need to be invalidated at next use.
3595 */
3596 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003597 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3598 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003599 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003600
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003601 trace_i915_gem_object_change_domain(obj,
3602 old_read_domains,
3603 old_write_domain);
3604
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003605 return 0;
3606}
3607
Eric Anholt673a3942008-07-30 12:06:12 -07003608/* Throttle our rendering by waiting until the ring has completed our requests
3609 * emitted over 20 msec ago.
3610 *
Eric Anholtb9624422009-06-03 07:27:35 +00003611 * Note that if we were to use the current jiffies each time around the loop,
3612 * we wouldn't escape the function with any frames outstanding if the time to
3613 * render a frame was over 20ms.
3614 *
Eric Anholt673a3942008-07-30 12:06:12 -07003615 * This should get us reasonable parallelism between CPU and GPU but also
3616 * relatively low latency when blocking on a particular request to finish.
3617 */
3618static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003619i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003620{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003621 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003622 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003623 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003624 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003625 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003626
Daniel Vetter308887a2012-11-14 17:14:06 +01003627 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3628 if (ret)
3629 return ret;
3630
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003631 /* ABI: return -EIO if already wedged */
3632 if (i915_terminally_wedged(&dev_priv->gpu_error))
3633 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003634
Chris Wilson1c255952010-09-26 11:03:27 +01003635 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003636 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003637 if (time_after_eq(request->emitted_jiffies, recent_enough))
3638 break;
3639
John Harrisonfcfa423c2015-05-29 17:44:12 +01003640 /*
3641 * Note that the request might not have been submitted yet.
3642 * In which case emitted_jiffies will be zero.
3643 */
3644 if (!request->emitted_jiffies)
3645 continue;
3646
John Harrison54fb2412014-11-24 18:49:27 +00003647 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003648 }
John Harrisonff865882014-11-24 18:49:28 +00003649 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003650 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003651 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003652
John Harrison54fb2412014-11-24 18:49:27 +00003653 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003654 return 0;
3655
Chris Wilson776f3232016-08-04 07:52:40 +01003656 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003657 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003658
Eric Anholt673a3942008-07-30 12:06:12 -07003659 return ret;
3660}
3661
Chris Wilsond23db882014-05-23 08:48:08 +02003662static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003663i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003664{
3665 struct drm_i915_gem_object *obj = vma->obj;
3666
Chris Wilson59bfa122016-08-04 16:32:31 +01003667 if (!drm_mm_node_allocated(&vma->node))
3668 return false;
3669
Chris Wilson91b2db62016-08-04 16:32:23 +01003670 if (vma->node.size < size)
3671 return true;
3672
3673 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003674 return true;
3675
3676 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3677 return true;
3678
3679 if (flags & PIN_OFFSET_BIAS &&
3680 vma->node.start < (flags & PIN_OFFSET_MASK))
3681 return true;
3682
Chris Wilson506a8e82015-12-08 11:55:07 +00003683 if (flags & PIN_OFFSET_FIXED &&
3684 vma->node.start != (flags & PIN_OFFSET_MASK))
3685 return true;
3686
Chris Wilsond23db882014-05-23 08:48:08 +02003687 return false;
3688}
3689
Chris Wilsond0710ab2015-11-20 14:16:39 +00003690void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3691{
3692 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003693 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003694 bool mappable, fenceable;
3695 u32 fence_size, fence_alignment;
3696
Chris Wilsona9f14812016-08-04 16:32:28 +01003697 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003698 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003699 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003700 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003701 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003702 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003703 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003704
3705 fenceable = (vma->node.size == fence_size &&
3706 (vma->node.start & (fence_alignment - 1)) == 0);
3707
3708 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003709 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003710
3711 obj->map_and_fenceable = mappable && fenceable;
3712}
3713
Chris Wilson305bc232016-08-04 16:32:33 +01003714int __i915_vma_do_pin(struct i915_vma *vma,
3715 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003716{
Chris Wilson305bc232016-08-04 16:32:33 +01003717 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003718 int ret;
3719
Chris Wilson59bfa122016-08-04 16:32:31 +01003720 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003721 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003722
Chris Wilson305bc232016-08-04 16:32:33 +01003723 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3724 ret = -EBUSY;
3725 goto err;
3726 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003727
Chris Wilsonde895082016-08-04 16:32:34 +01003728 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003729 ret = i915_vma_insert(vma, size, alignment, flags);
3730 if (ret)
3731 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003732 }
3733
Chris Wilson59bfa122016-08-04 16:32:31 +01003734 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003735 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003736 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003737
Chris Wilson3272db52016-08-04 16:32:32 +01003738 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003739 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003740
Chris Wilson3b165252016-08-04 16:32:25 +01003741 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003742 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003743
Chris Wilson59bfa122016-08-04 16:32:31 +01003744err:
3745 __i915_vma_unpin(vma);
3746 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003747}
3748
Chris Wilson058d88c2016-08-15 10:49:06 +01003749struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003750i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3751 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003752 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003753 u64 alignment,
3754 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003755{
Chris Wilson058d88c2016-08-15 10:49:06 +01003756 struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003757 struct i915_vma *vma;
3758 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003759
Chris Wilson058d88c2016-08-15 10:49:06 +01003760 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003761 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003762 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003763
3764 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3765 if (flags & PIN_NONBLOCK &&
3766 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003767 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003768
3769 WARN(i915_vma_is_pinned(vma),
3770 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003771 " offset=%08x, req.alignment=%llx, req.map_and_fenceable=%d,"
Chris Wilson59bfa122016-08-04 16:32:31 +01003772 " obj->map_and_fenceable=%d\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003773 i915_ggtt_offset(vma),
Chris Wilson59bfa122016-08-04 16:32:31 +01003774 alignment,
3775 !!(flags & PIN_MAPPABLE),
3776 obj->map_and_fenceable);
3777 ret = i915_vma_unbind(vma);
3778 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003779 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003780 }
3781
Chris Wilson058d88c2016-08-15 10:49:06 +01003782 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3783 if (ret)
3784 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003785
Chris Wilson058d88c2016-08-15 10:49:06 +01003786 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003787}
3788
Chris Wilsonedf6b762016-08-09 09:23:33 +01003789static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003790{
3791 /* Note that we could alias engines in the execbuf API, but
3792 * that would be very unwise as it prevents userspace from
3793 * fine control over engine selection. Ahem.
3794 *
3795 * This should be something like EXEC_MAX_ENGINE instead of
3796 * I915_NUM_ENGINES.
3797 */
3798 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3799 return 0x10000 << id;
3800}
3801
3802static __always_inline unsigned int __busy_write_id(unsigned int id)
3803{
Chris Wilson70cb4722016-08-09 18:08:25 +01003804 /* The uABI guarantees an active writer is also amongst the read
3805 * engines. This would be true if we accessed the activity tracking
3806 * under the lock, but as we perform the lookup of the object and
3807 * its activity locklessly we can not guarantee that the last_write
3808 * being active implies that we have set the same engine flag from
3809 * last_read - hence we always set both read and write busy for
3810 * last_write.
3811 */
3812 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003813}
3814
Chris Wilsonedf6b762016-08-09 09:23:33 +01003815static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003816__busy_set_if_active(const struct i915_gem_active *active,
3817 unsigned int (*flag)(unsigned int id))
3818{
Chris Wilson12555012016-08-16 09:50:40 +01003819 struct drm_i915_gem_request *request;
3820
3821 request = rcu_dereference(active->request);
3822 if (!request || i915_gem_request_completed(request))
3823 return 0;
3824
3825 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3826 * discussion of how to handle the race correctly, but for reporting
3827 * the busy state we err on the side of potentially reporting the
3828 * wrong engine as being busy (but we guarantee that the result
3829 * is at least self-consistent).
3830 *
3831 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3832 * whilst we are inspecting it, even under the RCU read lock as we are.
3833 * This means that there is a small window for the engine and/or the
3834 * seqno to have been overwritten. The seqno will always be in the
3835 * future compared to the intended, and so we know that if that
3836 * seqno is idle (on whatever engine) our request is idle and the
3837 * return 0 above is correct.
3838 *
3839 * The issue is that if the engine is switched, it is just as likely
3840 * to report that it is busy (but since the switch happened, we know
3841 * the request should be idle). So there is a small chance that a busy
3842 * result is actually the wrong engine.
3843 *
3844 * So why don't we care?
3845 *
3846 * For starters, the busy ioctl is a heuristic that is by definition
3847 * racy. Even with perfect serialisation in the driver, the hardware
3848 * state is constantly advancing - the state we report to the user
3849 * is stale.
3850 *
3851 * The critical information for the busy-ioctl is whether the object
3852 * is idle as userspace relies on that to detect whether its next
3853 * access will stall, or if it has missed submitting commands to
3854 * the hardware allowing the GPU to stall. We never generate a
3855 * false-positive for idleness, thus busy-ioctl is reliable at the
3856 * most fundamental level, and we maintain the guarantee that a
3857 * busy object left to itself will eventually become idle (and stay
3858 * idle!).
3859 *
3860 * We allow ourselves the leeway of potentially misreporting the busy
3861 * state because that is an optimisation heuristic that is constantly
3862 * in flux. Being quickly able to detect the busy/idle state is much
3863 * more important than accurate logging of exactly which engines were
3864 * busy.
3865 *
3866 * For accuracy in reporting the engine, we could use
3867 *
3868 * result = 0;
3869 * request = __i915_gem_active_get_rcu(active);
3870 * if (request) {
3871 * if (!i915_gem_request_completed(request))
3872 * result = flag(request->engine->exec_id);
3873 * i915_gem_request_put(request);
3874 * }
3875 *
3876 * but that still remains susceptible to both hardware and userspace
3877 * races. So we accept making the result of that race slightly worse,
3878 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003879 */
Chris Wilson12555012016-08-16 09:50:40 +01003880 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003881}
3882
Chris Wilsonedf6b762016-08-09 09:23:33 +01003883static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003884busy_check_reader(const struct i915_gem_active *active)
3885{
3886 return __busy_set_if_active(active, __busy_read_flag);
3887}
3888
Chris Wilsonedf6b762016-08-09 09:23:33 +01003889static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003890busy_check_writer(const struct i915_gem_active *active)
3891{
3892 return __busy_set_if_active(active, __busy_write_id);
3893}
3894
Eric Anholt673a3942008-07-30 12:06:12 -07003895int
Eric Anholt673a3942008-07-30 12:06:12 -07003896i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003897 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003898{
3899 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003900 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003901 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003902
Chris Wilson03ac0642016-07-20 13:31:51 +01003903 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003904 if (!obj)
3905 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003906
Chris Wilson426960b2016-01-15 16:51:46 +00003907 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003908 active = __I915_BO_ACTIVE(obj);
3909 if (active) {
3910 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003911
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003912 /* Yes, the lookups are intentionally racy.
3913 *
3914 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3915 * to regard the value as stale and as our ABI guarantees
3916 * forward progress, we confirm the status of each active
3917 * request with the hardware.
3918 *
3919 * Even though we guard the pointer lookup by RCU, that only
3920 * guarantees that the pointer and its contents remain
3921 * dereferencable and does *not* mean that the request we
3922 * have is the same as the one being tracked by the object.
3923 *
3924 * Consider that we lookup the request just as it is being
3925 * retired and freed. We take a local copy of the pointer,
3926 * but before we add its engine into the busy set, the other
3927 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01003928 * engine with a fresh and incomplete seqno. Guarding against
3929 * that requires careful serialisation and reference counting,
3930 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
3931 * instead we expect that if the result is busy, which engines
3932 * are busy is not completely reliable - we only guarantee
3933 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003934 */
3935 rcu_read_lock();
3936
3937 for_each_active(active, idx)
3938 args->busy |= busy_check_reader(&obj->last_read[idx]);
3939
3940 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003941 * the set of read engines. This should be ensured by the
3942 * ordering of setting last_read/last_write in
3943 * i915_vma_move_to_active(), and then in reverse in retire.
3944 * However, for good measure, we always report the last_write
3945 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003946 *
3947 * We don't care that the set of active read/write engines
3948 * may change during construction of the result, as it is
3949 * equally liable to change before userspace can inspect
3950 * the result.
3951 */
3952 args->busy |= busy_check_writer(&obj->last_write);
3953
3954 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00003955 }
Eric Anholt673a3942008-07-30 12:06:12 -07003956
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003957 i915_gem_object_put_unlocked(obj);
3958 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003959}
3960
3961int
3962i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3963 struct drm_file *file_priv)
3964{
Akshay Joshi0206e352011-08-16 15:34:10 -04003965 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003966}
3967
Chris Wilson3ef94da2009-09-14 16:50:29 +01003968int
3969i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3970 struct drm_file *file_priv)
3971{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003972 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003973 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003974 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003975 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003976
3977 switch (args->madv) {
3978 case I915_MADV_DONTNEED:
3979 case I915_MADV_WILLNEED:
3980 break;
3981 default:
3982 return -EINVAL;
3983 }
3984
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003985 ret = i915_mutex_lock_interruptible(dev);
3986 if (ret)
3987 return ret;
3988
Chris Wilson03ac0642016-07-20 13:31:51 +01003989 obj = i915_gem_object_lookup(file_priv, args->handle);
3990 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003991 ret = -ENOENT;
3992 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003993 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003994
Daniel Vetter656bfa32014-11-20 09:26:30 +01003995 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003996 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003997 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3998 if (obj->madv == I915_MADV_WILLNEED)
3999 i915_gem_object_unpin_pages(obj);
4000 if (args->madv == I915_MADV_WILLNEED)
4001 i915_gem_object_pin_pages(obj);
4002 }
4003
Chris Wilson05394f32010-11-08 19:18:58 +00004004 if (obj->madv != __I915_MADV_PURGED)
4005 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004006
Chris Wilson6c085a72012-08-20 11:40:46 +02004007 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004008 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004009 i915_gem_object_truncate(obj);
4010
Chris Wilson05394f32010-11-08 19:18:58 +00004011 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004012
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004013 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004014unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004015 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004016 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004017}
4018
Chris Wilson37e680a2012-06-07 15:38:42 +01004019void i915_gem_object_init(struct drm_i915_gem_object *obj,
4020 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004021{
Chris Wilsonb4716182015-04-27 13:41:17 +01004022 int i;
4023
Ben Widawsky35c20a62013-05-31 11:28:48 -07004024 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004025 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004026 init_request_active(&obj->last_read[i],
4027 i915_gem_object_retire__read);
4028 init_request_active(&obj->last_write,
4029 i915_gem_object_retire__write);
4030 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004031 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004032 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004033 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004034
Chris Wilson37e680a2012-06-07 15:38:42 +01004035 obj->ops = ops;
4036
Chris Wilson0327d6b2012-08-11 15:41:06 +01004037 obj->fence_reg = I915_FENCE_REG_NONE;
4038 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004039
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004040 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004041}
4042
Chris Wilson37e680a2012-06-07 15:38:42 +01004043static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004044 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004045 .get_pages = i915_gem_object_get_pages_gtt,
4046 .put_pages = i915_gem_object_put_pages_gtt,
4047};
4048
Dave Gordond37cd8a2016-04-22 19:14:32 +01004049struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004050 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004051{
Daniel Vetterc397b902010-04-09 19:05:07 +00004052 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004053 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004054 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004055 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004056
Chris Wilson42dcedd2012-11-15 11:32:30 +00004057 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004058 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004059 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004060
Chris Wilsonfe3db792016-04-25 13:32:13 +01004061 ret = drm_gem_object_init(dev, &obj->base, size);
4062 if (ret)
4063 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004064
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004065 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4066 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4067 /* 965gm cannot relocate objects above 4GiB. */
4068 mask &= ~__GFP_HIGHMEM;
4069 mask |= __GFP_DMA32;
4070 }
4071
Al Viro93c76a32015-12-04 23:45:44 -05004072 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004073 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004074
Chris Wilson37e680a2012-06-07 15:38:42 +01004075 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004076
Daniel Vetterc397b902010-04-09 19:05:07 +00004077 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4078 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4079
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004080 if (HAS_LLC(dev)) {
4081 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004082 * cache) for about a 10% performance improvement
4083 * compared to uncached. Graphics requests other than
4084 * display scanout are coherent with the CPU in
4085 * accessing this cache. This means in this mode we
4086 * don't need to clflush on the CPU side, and on the
4087 * GPU side we only need to flush internal caches to
4088 * get data visible to the CPU.
4089 *
4090 * However, we maintain the display planes as UC, and so
4091 * need to rebind when first used as such.
4092 */
4093 obj->cache_level = I915_CACHE_LLC;
4094 } else
4095 obj->cache_level = I915_CACHE_NONE;
4096
Daniel Vetterd861e332013-07-24 23:25:03 +02004097 trace_i915_gem_object_create(obj);
4098
Chris Wilson05394f32010-11-08 19:18:58 +00004099 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004100
4101fail:
4102 i915_gem_object_free(obj);
4103
4104 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004105}
4106
Chris Wilson340fbd82014-05-22 09:16:52 +01004107static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4108{
4109 /* If we are the last user of the backing storage (be it shmemfs
4110 * pages or stolen etc), we know that the pages are going to be
4111 * immediately released. In this case, we can then skip copying
4112 * back the contents from the GPU.
4113 */
4114
4115 if (obj->madv != I915_MADV_WILLNEED)
4116 return false;
4117
4118 if (obj->base.filp == NULL)
4119 return true;
4120
4121 /* At first glance, this looks racy, but then again so would be
4122 * userspace racing mmap against close. However, the first external
4123 * reference to the filp can only be obtained through the
4124 * i915_gem_mmap_ioctl() which safeguards us against the user
4125 * acquiring such a reference whilst we are in the middle of
4126 * freeing the object.
4127 */
4128 return atomic_long_read(&obj->base.filp->f_count) == 1;
4129}
4130
Chris Wilson1488fc02012-04-24 15:47:31 +01004131void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004132{
Chris Wilson1488fc02012-04-24 15:47:31 +01004133 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004134 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004135 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004136 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004137
Paulo Zanonif65c9162013-11-27 18:20:34 -02004138 intel_runtime_pm_get(dev_priv);
4139
Chris Wilson26e12f82011-03-20 11:20:19 +00004140 trace_i915_gem_object_destroy(obj);
4141
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004142 /* All file-owned VMA should have been released by this point through
4143 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4144 * However, the object may also be bound into the global GTT (e.g.
4145 * older GPUs without per-process support, or for direct access through
4146 * the GTT either for the user or for scanout). Those VMA still need to
4147 * unbound now.
4148 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004149 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004150 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004151 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004152 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004153 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004154 }
Chris Wilson15717de2016-08-04 07:52:26 +01004155 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004156
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004157 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4158 * before progressing. */
4159 if (obj->stolen)
4160 i915_gem_object_unpin_pages(obj);
4161
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004162 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004163
Daniel Vetter656bfa32014-11-20 09:26:30 +01004164 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4165 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004166 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004167 i915_gem_object_unpin_pages(obj);
4168
Ben Widawsky401c29f2013-05-31 11:28:47 -07004169 if (WARN_ON(obj->pages_pin_count))
4170 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004171 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004172 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004173 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004174
Chris Wilson9da3da62012-06-01 15:20:22 +01004175 BUG_ON(obj->pages);
4176
Chris Wilson2f745ad2012-09-04 21:02:58 +01004177 if (obj->base.import_attach)
4178 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004179
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004180 if (obj->ops->release)
4181 obj->ops->release(obj);
4182
Chris Wilson05394f32010-11-08 19:18:58 +00004183 drm_gem_object_release(&obj->base);
4184 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004185
Chris Wilson05394f32010-11-08 19:18:58 +00004186 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004187 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004188
4189 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004190}
4191
Chris Wilsondcff85c2016-08-05 10:14:11 +01004192int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004193{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004194 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004195 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004196
Chris Wilson54b4f682016-07-21 21:16:19 +01004197 intel_suspend_gt_powersave(dev_priv);
4198
Chris Wilson45c5f202013-10-16 11:50:01 +01004199 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004200
4201 /* We have to flush all the executing contexts to main memory so
4202 * that they can saved in the hibernation image. To ensure the last
4203 * context image is coherent, we have to switch away from it. That
4204 * leaves the dev_priv->kernel_context still active when
4205 * we actually suspend, and its image in memory may not match the GPU
4206 * state. Fortunately, the kernel_context is disposable and we do
4207 * not rely on its state.
4208 */
4209 ret = i915_gem_switch_to_kernel_context(dev_priv);
4210 if (ret)
4211 goto err;
4212
Chris Wilsondcff85c2016-08-05 10:14:11 +01004213 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004214 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004215 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004216
Chris Wilsonc0336662016-05-06 15:40:21 +01004217 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004218
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004219 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004220 mutex_unlock(&dev->struct_mutex);
4221
Chris Wilson737b1502015-01-26 18:03:03 +02004222 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004223 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4224 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004225
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004226 /* Assert that we sucessfully flushed all the work and
4227 * reset the GPU back to its idle, low power state.
4228 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004229 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004230
Eric Anholt673a3942008-07-30 12:06:12 -07004231 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004232
4233err:
4234 mutex_unlock(&dev->struct_mutex);
4235 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004236}
4237
Chris Wilson5ab57c72016-07-15 14:56:20 +01004238void i915_gem_resume(struct drm_device *dev)
4239{
4240 struct drm_i915_private *dev_priv = to_i915(dev);
4241
4242 mutex_lock(&dev->struct_mutex);
4243 i915_gem_restore_gtt_mappings(dev);
4244
4245 /* As we didn't flush the kernel context before suspend, we cannot
4246 * guarantee that the context image is complete. So let's just reset
4247 * it and start again.
4248 */
4249 if (i915.enable_execlists)
4250 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4251
4252 mutex_unlock(&dev->struct_mutex);
4253}
4254
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004255void i915_gem_init_swizzling(struct drm_device *dev)
4256{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004257 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004258
Daniel Vetter11782b02012-01-31 16:47:55 +01004259 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004260 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4261 return;
4262
4263 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4264 DISP_TILE_SURFACE_SWIZZLING);
4265
Daniel Vetter11782b02012-01-31 16:47:55 +01004266 if (IS_GEN5(dev))
4267 return;
4268
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004269 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4270 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004271 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004272 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004273 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004274 else if (IS_GEN8(dev))
4275 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004276 else
4277 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004278}
Daniel Vettere21af882012-02-09 20:53:27 +01004279
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004280static void init_unused_ring(struct drm_device *dev, u32 base)
4281{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004282 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004283
4284 I915_WRITE(RING_CTL(base), 0);
4285 I915_WRITE(RING_HEAD(base), 0);
4286 I915_WRITE(RING_TAIL(base), 0);
4287 I915_WRITE(RING_START(base), 0);
4288}
4289
4290static void init_unused_rings(struct drm_device *dev)
4291{
4292 if (IS_I830(dev)) {
4293 init_unused_ring(dev, PRB1_BASE);
4294 init_unused_ring(dev, SRB0_BASE);
4295 init_unused_ring(dev, SRB1_BASE);
4296 init_unused_ring(dev, SRB2_BASE);
4297 init_unused_ring(dev, SRB3_BASE);
4298 } else if (IS_GEN2(dev)) {
4299 init_unused_ring(dev, SRB0_BASE);
4300 init_unused_ring(dev, SRB1_BASE);
4301 } else if (IS_GEN3(dev)) {
4302 init_unused_ring(dev, PRB1_BASE);
4303 init_unused_ring(dev, PRB2_BASE);
4304 }
4305}
4306
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004307int
4308i915_gem_init_hw(struct drm_device *dev)
4309{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004310 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004311 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004312 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004313
Chris Wilson5e4f5182015-02-13 14:35:59 +00004314 /* Double layer security blanket, see i915_gem_init() */
4315 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4316
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004317 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004318 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004319
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004320 if (IS_HASWELL(dev))
4321 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4322 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004323
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004324 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004325 if (IS_IVYBRIDGE(dev)) {
4326 u32 temp = I915_READ(GEN7_MSG_CTL);
4327 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4328 I915_WRITE(GEN7_MSG_CTL, temp);
4329 } else if (INTEL_INFO(dev)->gen >= 7) {
4330 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4331 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4332 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4333 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004334 }
4335
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004336 i915_gem_init_swizzling(dev);
4337
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004338 /*
4339 * At least 830 can leave some of the unused rings
4340 * "active" (ie. head != tail) after resume which
4341 * will prevent c3 entry. Makes sure all unused rings
4342 * are totally idle.
4343 */
4344 init_unused_rings(dev);
4345
Dave Gordoned54c1a2016-01-19 19:02:54 +00004346 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004347
John Harrison4ad2fd82015-06-18 13:11:20 +01004348 ret = i915_ppgtt_init_hw(dev);
4349 if (ret) {
4350 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4351 goto out;
4352 }
4353
4354 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004355 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004356 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004357 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004358 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004359 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004360
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004361 intel_mocs_init_l3cc_table(dev);
4362
Alex Dai33a732f2015-08-12 15:43:36 +01004363 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004364 ret = intel_guc_setup(dev);
4365 if (ret)
4366 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004367
Chris Wilson5e4f5182015-02-13 14:35:59 +00004368out:
4369 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004370 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004371}
4372
Chris Wilson39df9192016-07-20 13:31:57 +01004373bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4374{
4375 if (INTEL_INFO(dev_priv)->gen < 6)
4376 return false;
4377
4378 /* TODO: make semaphores and Execlists play nicely together */
4379 if (i915.enable_execlists)
4380 return false;
4381
4382 if (value >= 0)
4383 return value;
4384
4385#ifdef CONFIG_INTEL_IOMMU
4386 /* Enable semaphores on SNB when IO remapping is off */
4387 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4388 return false;
4389#endif
4390
4391 return true;
4392}
4393
Chris Wilson1070a422012-04-24 15:47:41 +01004394int i915_gem_init(struct drm_device *dev)
4395{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004396 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004397 int ret;
4398
Chris Wilson1070a422012-04-24 15:47:41 +01004399 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004400
Oscar Mateoa83014d2014-07-24 17:04:21 +01004401 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004402 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004403 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004404 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004405 }
4406
Chris Wilson5e4f5182015-02-13 14:35:59 +00004407 /* This is just a security blanket to placate dragons.
4408 * On some systems, we very sporadically observe that the first TLBs
4409 * used by the CS may be stale, despite us poking the TLB reset. If
4410 * we hold the forcewake during initialisation these problems
4411 * just magically go away.
4412 */
4413 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4414
Chris Wilson72778cb2016-05-19 16:17:16 +01004415 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004416
4417 ret = i915_gem_init_ggtt(dev_priv);
4418 if (ret)
4419 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004420
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004421 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004422 if (ret)
4423 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004424
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004425 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004426 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004427 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004428
4429 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004430 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004431 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004432 * wedged. But we only want to do this where the GPU is angry,
4433 * for all other failure, such as an allocation failure, bail.
4434 */
4435 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004436 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004437 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004438 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004439
4440out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004441 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004442 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004443
Chris Wilson60990322014-04-09 09:19:42 +01004444 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004445}
4446
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004447void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004448i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004449{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004450 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004451 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004452
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004453 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004454 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004455}
4456
Chris Wilson64193402010-10-24 12:38:05 +01004457static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004458init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004459{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004460 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004461}
4462
Eric Anholt673a3942008-07-30 12:06:12 -07004463void
Imre Deak40ae4e12016-03-16 14:54:03 +02004464i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4465{
Chris Wilson91c8a322016-07-05 10:40:23 +01004466 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004467
4468 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4469 !IS_CHERRYVIEW(dev_priv))
4470 dev_priv->num_fence_regs = 32;
4471 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4472 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4473 dev_priv->num_fence_regs = 16;
4474 else
4475 dev_priv->num_fence_regs = 8;
4476
Chris Wilsonc0336662016-05-06 15:40:21 +01004477 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004478 dev_priv->num_fence_regs =
4479 I915_READ(vgtif_reg(avail_rs.fence_num));
4480
4481 /* Initialize fence registers to zero */
4482 i915_gem_restore_fences(dev);
4483
4484 i915_gem_detect_bit_6_swizzle(dev);
4485}
4486
4487void
Imre Deakd64aa092016-01-19 15:26:29 +02004488i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004489{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004490 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004491 int i;
4492
Chris Wilsonefab6d82015-04-07 16:20:57 +01004493 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004494 kmem_cache_create("i915_gem_object",
4495 sizeof(struct drm_i915_gem_object), 0,
4496 SLAB_HWCACHE_ALIGN,
4497 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004498 dev_priv->vmas =
4499 kmem_cache_create("i915_gem_vma",
4500 sizeof(struct i915_vma), 0,
4501 SLAB_HWCACHE_ALIGN,
4502 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004503 dev_priv->requests =
4504 kmem_cache_create("i915_gem_request",
4505 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004506 SLAB_HWCACHE_ALIGN |
4507 SLAB_RECLAIM_ACCOUNT |
4508 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004509 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004510
Ben Widawskya33afea2013-09-17 21:12:45 -07004511 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004512 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4513 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004514 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004515 for (i = 0; i < I915_NUM_ENGINES; i++)
4516 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004517 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004518 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004519 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004520 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004521 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004522 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004523 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004524 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004525
Chris Wilson72bfa192010-12-19 11:42:05 +00004526 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4527
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004528 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004529
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004530 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004531
Chris Wilsonce453d82011-02-21 14:43:56 +00004532 dev_priv->mm.interruptible = true;
4533
Chris Wilsonb5add952016-08-04 16:32:36 +01004534 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004535}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004536
Imre Deakd64aa092016-01-19 15:26:29 +02004537void i915_gem_load_cleanup(struct drm_device *dev)
4538{
4539 struct drm_i915_private *dev_priv = to_i915(dev);
4540
4541 kmem_cache_destroy(dev_priv->requests);
4542 kmem_cache_destroy(dev_priv->vmas);
4543 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004544
4545 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4546 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004547}
4548
Chris Wilson461fb992016-05-14 07:26:33 +01004549int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4550{
4551 struct drm_i915_gem_object *obj;
4552
4553 /* Called just before we write the hibernation image.
4554 *
4555 * We need to update the domain tracking to reflect that the CPU
4556 * will be accessing all the pages to create and restore from the
4557 * hibernation, and so upon restoration those pages will be in the
4558 * CPU domain.
4559 *
4560 * To make sure the hibernation image contains the latest state,
4561 * we update that state just before writing out the image.
4562 */
4563
4564 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4565 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4566 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4567 }
4568
4569 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4570 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4571 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4572 }
4573
4574 return 0;
4575}
4576
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004577void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004578{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004579 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004580 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004581
4582 /* Clean up our request list when the client is going away, so that
4583 * later retire_requests won't dereference our soon-to-be-gone
4584 * file_priv.
4585 */
Chris Wilson1c255952010-09-26 11:03:27 +01004586 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004587 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004588 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004589 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004590
Chris Wilson2e1b8732015-04-27 13:41:22 +01004591 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004592 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004593 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004594 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004595 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004596}
4597
4598int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4599{
4600 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004601 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004602
4603 DRM_DEBUG_DRIVER("\n");
4604
4605 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4606 if (!file_priv)
4607 return -ENOMEM;
4608
4609 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004610 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004611 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004612 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004613
4614 spin_lock_init(&file_priv->mm.lock);
4615 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004616
Chris Wilsonc80ff162016-07-27 09:07:27 +01004617 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004618
Ben Widawskye422b882013-12-06 14:10:58 -08004619 ret = i915_gem_context_open(dev, file);
4620 if (ret)
4621 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004622
Ben Widawskye422b882013-12-06 14:10:58 -08004623 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004624}
4625
Daniel Vetterb680c372014-09-19 18:27:27 +02004626/**
4627 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004628 * @old: current GEM buffer for the frontbuffer slots
4629 * @new: new GEM buffer for the frontbuffer slots
4630 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004631 *
4632 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4633 * from @old and setting them in @new. Both @old and @new can be NULL.
4634 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004635void i915_gem_track_fb(struct drm_i915_gem_object *old,
4636 struct drm_i915_gem_object *new,
4637 unsigned frontbuffer_bits)
4638{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004639 /* Control of individual bits within the mask are guarded by
4640 * the owning plane->mutex, i.e. we can never see concurrent
4641 * manipulation of individual bits. But since the bitfield as a whole
4642 * is updated using RMW, we need to use atomics in order to update
4643 * the bits.
4644 */
4645 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4646 sizeof(atomic_t) * BITS_PER_BYTE);
4647
Daniel Vettera071fa02014-06-18 23:28:09 +02004648 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004649 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4650 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004651 }
4652
4653 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004654 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4655 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004656 }
4657}
4658
Dave Gordon033908a2015-12-10 18:51:23 +00004659/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4660struct page *
4661i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4662{
4663 struct page *page;
4664
4665 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004666 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004667 return NULL;
4668
4669 page = i915_gem_object_get_page(obj, n);
4670 set_page_dirty(page);
4671 return page;
4672}
4673
Dave Gordonea702992015-07-09 19:29:02 +01004674/* Allocate a new GEM object and fill it with the supplied data */
4675struct drm_i915_gem_object *
4676i915_gem_object_create_from_data(struct drm_device *dev,
4677 const void *data, size_t size)
4678{
4679 struct drm_i915_gem_object *obj;
4680 struct sg_table *sg;
4681 size_t bytes;
4682 int ret;
4683
Dave Gordond37cd8a2016-04-22 19:14:32 +01004684 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004685 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004686 return obj;
4687
4688 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4689 if (ret)
4690 goto fail;
4691
4692 ret = i915_gem_object_get_pages(obj);
4693 if (ret)
4694 goto fail;
4695
4696 i915_gem_object_pin_pages(obj);
4697 sg = obj->pages;
4698 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004699 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004700 i915_gem_object_unpin_pages(obj);
4701
4702 if (WARN_ON(bytes != size)) {
4703 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4704 ret = -EFAULT;
4705 goto fail;
4706 }
4707
4708 return obj;
4709
4710fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004711 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004712 return ERR_PTR(ret);
4713}