Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 2 | * Copyright © 2008-2015 Intel Corporation |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 32 | #include "i915_gem_dmabuf.h" |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 33 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 34 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 36 | #include "intel_frontbuffer.h" |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 37 | #include "intel_mocs.h" |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 38 | #include <linux/reservation.h> |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 39 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 40 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 41 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 43 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 44 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 45 | static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj); |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 46 | static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 47 | |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 48 | static bool cpu_cache_is_coherent(struct drm_device *dev, |
| 49 | enum i915_cache_level level) |
| 50 | { |
| 51 | return HAS_LLC(dev) || level != I915_CACHE_NONE; |
| 52 | } |
| 53 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 54 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 55 | { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 56 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 57 | return false; |
| 58 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 59 | if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) |
| 60 | return true; |
| 61 | |
| 62 | return obj->pin_display; |
| 63 | } |
| 64 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 65 | static int |
| 66 | insert_mappable_node(struct drm_i915_private *i915, |
| 67 | struct drm_mm_node *node, u32 size) |
| 68 | { |
| 69 | memset(node, 0, sizeof(*node)); |
| 70 | return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node, |
| 71 | size, 0, 0, 0, |
| 72 | i915->ggtt.mappable_end, |
| 73 | DRM_MM_SEARCH_DEFAULT, |
| 74 | DRM_MM_CREATE_DEFAULT); |
| 75 | } |
| 76 | |
| 77 | static void |
| 78 | remove_mappable_node(struct drm_mm_node *node) |
| 79 | { |
| 80 | drm_mm_remove_node(node); |
| 81 | } |
| 82 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 83 | /* some bookkeeping */ |
| 84 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 85 | size_t size) |
| 86 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 87 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 88 | dev_priv->mm.object_count++; |
| 89 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 90 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 94 | size_t size) |
| 95 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 96 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 97 | dev_priv->mm.object_count--; |
| 98 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 99 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 100 | } |
| 101 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 102 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 103 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 104 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 105 | int ret; |
| 106 | |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 107 | if (!i915_reset_in_progress(error)) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 108 | return 0; |
| 109 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 110 | /* |
| 111 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 112 | * userspace. If it takes that long something really bad is going on and |
| 113 | * we should simply try to bail out and fail as gracefully as possible. |
| 114 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 115 | ret = wait_event_interruptible_timeout(error->reset_queue, |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 116 | !i915_reset_in_progress(error), |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 117 | 10*HZ); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 118 | if (ret == 0) { |
| 119 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 120 | return -EIO; |
| 121 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 122 | return ret; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 123 | } else { |
| 124 | return 0; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 125 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 126 | } |
| 127 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 128 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 129 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 130 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 131 | int ret; |
| 132 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 133 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 134 | if (ret) |
| 135 | return ret; |
| 136 | |
| 137 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 138 | if (ret) |
| 139 | return ret; |
| 140 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 141 | return 0; |
| 142 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 143 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 144 | int |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 145 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 146 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 147 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 148 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 149 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 150 | struct drm_i915_gem_get_aperture *args = data; |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 151 | struct i915_vma *vma; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 152 | size_t pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 153 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 154 | pinned = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 155 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 156 | list_for_each_entry(vma, &ggtt->base.active_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 157 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 158 | pinned += vma->node.size; |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 159 | list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 160 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 161 | pinned += vma->node.size; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 162 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 163 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 164 | args->aper_size = ggtt->base.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 165 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 166 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 167 | return 0; |
| 168 | } |
| 169 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 170 | static int |
| 171 | i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 172 | { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 173 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 174 | char *vaddr = obj->phys_handle->vaddr; |
| 175 | struct sg_table *st; |
| 176 | struct scatterlist *sg; |
| 177 | int i; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 178 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 179 | if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj))) |
| 180 | return -EINVAL; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 181 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 182 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
| 183 | struct page *page; |
| 184 | char *src; |
| 185 | |
| 186 | page = shmem_read_mapping_page(mapping, i); |
| 187 | if (IS_ERR(page)) |
| 188 | return PTR_ERR(page); |
| 189 | |
| 190 | src = kmap_atomic(page); |
| 191 | memcpy(vaddr, src, PAGE_SIZE); |
| 192 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 193 | kunmap_atomic(src); |
| 194 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 195 | put_page(page); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 196 | vaddr += PAGE_SIZE; |
| 197 | } |
| 198 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 199 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 200 | |
| 201 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 202 | if (st == NULL) |
| 203 | return -ENOMEM; |
| 204 | |
| 205 | if (sg_alloc_table(st, 1, GFP_KERNEL)) { |
| 206 | kfree(st); |
| 207 | return -ENOMEM; |
| 208 | } |
| 209 | |
| 210 | sg = st->sgl; |
| 211 | sg->offset = 0; |
| 212 | sg->length = obj->base.size; |
| 213 | |
| 214 | sg_dma_address(sg) = obj->phys_handle->busaddr; |
| 215 | sg_dma_len(sg) = obj->base.size; |
| 216 | |
| 217 | obj->pages = st; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 218 | return 0; |
| 219 | } |
| 220 | |
| 221 | static void |
| 222 | i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj) |
| 223 | { |
| 224 | int ret; |
| 225 | |
| 226 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
| 227 | |
| 228 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 229 | if (WARN_ON(ret)) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 230 | /* In the event of a disaster, abandon all caches and |
| 231 | * hope for the best. |
| 232 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 233 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 234 | } |
| 235 | |
| 236 | if (obj->madv == I915_MADV_DONTNEED) |
| 237 | obj->dirty = 0; |
| 238 | |
| 239 | if (obj->dirty) { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 240 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 241 | char *vaddr = obj->phys_handle->vaddr; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 242 | int i; |
| 243 | |
| 244 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 245 | struct page *page; |
| 246 | char *dst; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 247 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 248 | page = shmem_read_mapping_page(mapping, i); |
| 249 | if (IS_ERR(page)) |
| 250 | continue; |
| 251 | |
| 252 | dst = kmap_atomic(page); |
| 253 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 254 | memcpy(dst, vaddr, PAGE_SIZE); |
| 255 | kunmap_atomic(dst); |
| 256 | |
| 257 | set_page_dirty(page); |
| 258 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 259 | mark_page_accessed(page); |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 260 | put_page(page); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 261 | vaddr += PAGE_SIZE; |
| 262 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 263 | obj->dirty = 0; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 264 | } |
| 265 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 266 | sg_free_table(obj->pages); |
| 267 | kfree(obj->pages); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 268 | } |
| 269 | |
| 270 | static void |
| 271 | i915_gem_object_release_phys(struct drm_i915_gem_object *obj) |
| 272 | { |
| 273 | drm_pci_free(obj->base.dev, obj->phys_handle); |
| 274 | } |
| 275 | |
| 276 | static const struct drm_i915_gem_object_ops i915_gem_phys_ops = { |
| 277 | .get_pages = i915_gem_object_get_pages_phys, |
| 278 | .put_pages = i915_gem_object_put_pages_phys, |
| 279 | .release = i915_gem_object_release_phys, |
| 280 | }; |
| 281 | |
Chris Wilson | 35a9611 | 2016-08-14 18:44:40 +0100 | [diff] [blame] | 282 | int i915_gem_object_unbind(struct drm_i915_gem_object *obj) |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 283 | { |
| 284 | struct i915_vma *vma; |
| 285 | LIST_HEAD(still_in_list); |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 286 | int ret; |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 287 | |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 288 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 289 | |
| 290 | /* Closed vma are removed from the obj->vma_list - but they may |
| 291 | * still have an active binding on the object. To remove those we |
| 292 | * must wait for all rendering to complete to the object (as unbinding |
| 293 | * must anyway), and retire the requests. |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 294 | */ |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 295 | ret = i915_gem_object_wait_rendering(obj, false); |
| 296 | if (ret) |
| 297 | return ret; |
| 298 | |
| 299 | i915_gem_retire_requests(to_i915(obj->base.dev)); |
| 300 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 301 | while ((vma = list_first_entry_or_null(&obj->vma_list, |
| 302 | struct i915_vma, |
| 303 | obj_link))) { |
| 304 | list_move_tail(&vma->obj_link, &still_in_list); |
| 305 | ret = i915_vma_unbind(vma); |
| 306 | if (ret) |
| 307 | break; |
| 308 | } |
| 309 | list_splice(&still_in_list, &obj->vma_list); |
| 310 | |
| 311 | return ret; |
| 312 | } |
| 313 | |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 314 | /** |
| 315 | * Ensures that all rendering to the object has completed and the object is |
| 316 | * safe to unbind from the GTT or access from the CPU. |
| 317 | * @obj: i915 gem object |
| 318 | * @readonly: waiting for just read access or read-write access |
| 319 | */ |
| 320 | int |
| 321 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 322 | bool readonly) |
| 323 | { |
| 324 | struct reservation_object *resv; |
| 325 | struct i915_gem_active *active; |
| 326 | unsigned long active_mask; |
| 327 | int idx; |
| 328 | |
| 329 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 330 | |
| 331 | if (!readonly) { |
| 332 | active = obj->last_read; |
| 333 | active_mask = i915_gem_object_get_active(obj); |
| 334 | } else { |
| 335 | active_mask = 1; |
| 336 | active = &obj->last_write; |
| 337 | } |
| 338 | |
| 339 | for_each_active(active_mask, idx) { |
| 340 | int ret; |
| 341 | |
| 342 | ret = i915_gem_active_wait(&active[idx], |
| 343 | &obj->base.dev->struct_mutex); |
| 344 | if (ret) |
| 345 | return ret; |
| 346 | } |
| 347 | |
| 348 | resv = i915_gem_object_get_dmabuf_resv(obj); |
| 349 | if (resv) { |
| 350 | long err; |
| 351 | |
| 352 | err = reservation_object_wait_timeout_rcu(resv, !readonly, true, |
| 353 | MAX_SCHEDULE_TIMEOUT); |
| 354 | if (err < 0) |
| 355 | return err; |
| 356 | } |
| 357 | |
| 358 | return 0; |
| 359 | } |
| 360 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 361 | /* A nonblocking variant of the above wait. Must be called prior to |
| 362 | * acquiring the mutex for the object, as the object state may change |
| 363 | * during this call. A reference must be held by the caller for the object. |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 364 | */ |
| 365 | static __must_check int |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 366 | __unsafe_wait_rendering(struct drm_i915_gem_object *obj, |
| 367 | struct intel_rps_client *rps, |
| 368 | bool readonly) |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 369 | { |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 370 | struct i915_gem_active *active; |
| 371 | unsigned long active_mask; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 372 | int idx; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 373 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 374 | active_mask = __I915_BO_ACTIVE(obj); |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 375 | if (!active_mask) |
| 376 | return 0; |
| 377 | |
| 378 | if (!readonly) { |
| 379 | active = obj->last_read; |
| 380 | } else { |
| 381 | active_mask = 1; |
| 382 | active = &obj->last_write; |
| 383 | } |
| 384 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 385 | for_each_active(active_mask, idx) { |
| 386 | int ret; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 387 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 388 | ret = i915_gem_active_wait_unlocked(&active[idx], |
| 389 | true, NULL, rps); |
| 390 | if (ret) |
| 391 | return ret; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 392 | } |
| 393 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 394 | return 0; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | static struct intel_rps_client *to_rps_client(struct drm_file *file) |
| 398 | { |
| 399 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 400 | |
| 401 | return &fpriv->rps; |
| 402 | } |
| 403 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 404 | int |
| 405 | i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
| 406 | int align) |
| 407 | { |
| 408 | drm_dma_handle_t *phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 409 | int ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 410 | |
| 411 | if (obj->phys_handle) { |
| 412 | if ((unsigned long)obj->phys_handle->vaddr & (align -1)) |
| 413 | return -EBUSY; |
| 414 | |
| 415 | return 0; |
| 416 | } |
| 417 | |
| 418 | if (obj->madv != I915_MADV_WILLNEED) |
| 419 | return -EFAULT; |
| 420 | |
| 421 | if (obj->base.filp == NULL) |
| 422 | return -EINVAL; |
| 423 | |
Chris Wilson | 4717ca9 | 2016-08-04 07:52:28 +0100 | [diff] [blame] | 424 | ret = i915_gem_object_unbind(obj); |
| 425 | if (ret) |
| 426 | return ret; |
| 427 | |
| 428 | ret = i915_gem_object_put_pages(obj); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 429 | if (ret) |
| 430 | return ret; |
| 431 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 432 | /* create a new object */ |
| 433 | phys = drm_pci_alloc(obj->base.dev, obj->base.size, align); |
| 434 | if (!phys) |
| 435 | return -ENOMEM; |
| 436 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 437 | obj->phys_handle = phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 438 | obj->ops = &i915_gem_phys_ops; |
| 439 | |
| 440 | return i915_gem_object_get_pages(obj); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 441 | } |
| 442 | |
| 443 | static int |
| 444 | i915_gem_phys_pwrite(struct drm_i915_gem_object *obj, |
| 445 | struct drm_i915_gem_pwrite *args, |
| 446 | struct drm_file *file_priv) |
| 447 | { |
| 448 | struct drm_device *dev = obj->base.dev; |
| 449 | void *vaddr = obj->phys_handle->vaddr + args->offset; |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 450 | char __user *user_data = u64_to_user_ptr(args->data_ptr); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 451 | int ret = 0; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 452 | |
| 453 | /* We manually control the domain here and pretend that it |
| 454 | * remains coherent i.e. in the GTT domain, like shmem_pwrite. |
| 455 | */ |
| 456 | ret = i915_gem_object_wait_rendering(obj, false); |
| 457 | if (ret) |
| 458 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 459 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 460 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 461 | if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) { |
| 462 | unsigned long unwritten; |
| 463 | |
| 464 | /* The physical object once assigned is fixed for the lifetime |
| 465 | * of the obj, so we can safely drop the lock and continue |
| 466 | * to access vaddr. |
| 467 | */ |
| 468 | mutex_unlock(&dev->struct_mutex); |
| 469 | unwritten = copy_from_user(vaddr, user_data, args->size); |
| 470 | mutex_lock(&dev->struct_mutex); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 471 | if (unwritten) { |
| 472 | ret = -EFAULT; |
| 473 | goto out; |
| 474 | } |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 475 | } |
| 476 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 477 | drm_clflush_virt_range(vaddr, args->size); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 478 | i915_gem_chipset_flush(to_i915(dev)); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 479 | |
| 480 | out: |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 481 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 482 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 483 | } |
| 484 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 485 | void *i915_gem_object_alloc(struct drm_device *dev) |
| 486 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 487 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 488 | return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 489 | } |
| 490 | |
| 491 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 492 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 493 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 494 | kmem_cache_free(dev_priv->objects, obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 495 | } |
| 496 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 497 | static int |
| 498 | i915_gem_create(struct drm_file *file, |
| 499 | struct drm_device *dev, |
| 500 | uint64_t size, |
| 501 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 502 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 503 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 504 | int ret; |
| 505 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 506 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 507 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 508 | if (size == 0) |
| 509 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 510 | |
| 511 | /* Allocate the new object */ |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 512 | obj = i915_gem_object_create(dev, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 513 | if (IS_ERR(obj)) |
| 514 | return PTR_ERR(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 515 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 516 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 517 | /* drop reference from allocate - handle holds it now */ |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 518 | i915_gem_object_put_unlocked(obj); |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 519 | if (ret) |
| 520 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 521 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 522 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 523 | return 0; |
| 524 | } |
| 525 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 526 | int |
| 527 | i915_gem_dumb_create(struct drm_file *file, |
| 528 | struct drm_device *dev, |
| 529 | struct drm_mode_create_dumb *args) |
| 530 | { |
| 531 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 532 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 533 | args->size = args->pitch * args->height; |
| 534 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 535 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 536 | } |
| 537 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 538 | /** |
| 539 | * Creates a new mm object and returns a handle to it. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 540 | * @dev: drm device pointer |
| 541 | * @data: ioctl data blob |
| 542 | * @file: drm file pointer |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 543 | */ |
| 544 | int |
| 545 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 546 | struct drm_file *file) |
| 547 | { |
| 548 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 549 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 550 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 551 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 552 | } |
| 553 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 554 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 555 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 556 | const char *gpu_vaddr, int gpu_offset, |
| 557 | int length) |
| 558 | { |
| 559 | int ret, cpu_offset = 0; |
| 560 | |
| 561 | while (length > 0) { |
| 562 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 563 | int this_length = min(cacheline_end - gpu_offset, length); |
| 564 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 565 | |
| 566 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 567 | gpu_vaddr + swizzled_gpu_offset, |
| 568 | this_length); |
| 569 | if (ret) |
| 570 | return ret + length; |
| 571 | |
| 572 | cpu_offset += this_length; |
| 573 | gpu_offset += this_length; |
| 574 | length -= this_length; |
| 575 | } |
| 576 | |
| 577 | return 0; |
| 578 | } |
| 579 | |
| 580 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 581 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 582 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 583 | int length) |
| 584 | { |
| 585 | int ret, cpu_offset = 0; |
| 586 | |
| 587 | while (length > 0) { |
| 588 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 589 | int this_length = min(cacheline_end - gpu_offset, length); |
| 590 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 591 | |
| 592 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 593 | cpu_vaddr + cpu_offset, |
| 594 | this_length); |
| 595 | if (ret) |
| 596 | return ret + length; |
| 597 | |
| 598 | cpu_offset += this_length; |
| 599 | gpu_offset += this_length; |
| 600 | length -= this_length; |
| 601 | } |
| 602 | |
| 603 | return 0; |
| 604 | } |
| 605 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 606 | /* |
| 607 | * Pins the specified object's pages and synchronizes the object with |
| 608 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 609 | * flush the object from the CPU cache. |
| 610 | */ |
| 611 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 612 | int *needs_clflush) |
| 613 | { |
| 614 | int ret; |
| 615 | |
| 616 | *needs_clflush = 0; |
| 617 | |
Chris Wilson | b9bcd14 | 2016-06-20 15:05:51 +0100 | [diff] [blame] | 618 | if (WARN_ON(!i915_gem_object_has_struct_page(obj))) |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 619 | return -EINVAL; |
| 620 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 621 | ret = i915_gem_object_wait_rendering(obj, true); |
| 622 | if (ret) |
| 623 | return ret; |
| 624 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 625 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) { |
| 626 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 627 | * read domain and manually flush cachelines (if required). This |
| 628 | * optimizes for the case when the gpu will dirty the data |
| 629 | * anyway again before the next pread happens. */ |
| 630 | *needs_clflush = !cpu_cache_is_coherent(obj->base.dev, |
| 631 | obj->cache_level); |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 632 | } |
| 633 | |
| 634 | ret = i915_gem_object_get_pages(obj); |
| 635 | if (ret) |
| 636 | return ret; |
| 637 | |
| 638 | i915_gem_object_pin_pages(obj); |
| 639 | |
| 640 | return ret; |
| 641 | } |
| 642 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 643 | /* Per-page copy function for the shmem pread fastpath. |
| 644 | * Flushes invalid cachelines before reading the target if |
| 645 | * needs_clflush is set. */ |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 646 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 647 | shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length, |
| 648 | char __user *user_data, |
| 649 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 650 | { |
| 651 | char *vaddr; |
| 652 | int ret; |
| 653 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 654 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 655 | return -EINVAL; |
| 656 | |
| 657 | vaddr = kmap_atomic(page); |
| 658 | if (needs_clflush) |
| 659 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 660 | page_length); |
| 661 | ret = __copy_to_user_inatomic(user_data, |
| 662 | vaddr + shmem_page_offset, |
| 663 | page_length); |
| 664 | kunmap_atomic(vaddr); |
| 665 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 666 | return ret ? -EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 667 | } |
| 668 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 669 | static void |
| 670 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 671 | bool swizzled) |
| 672 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 673 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 674 | unsigned long start = (unsigned long) addr; |
| 675 | unsigned long end = (unsigned long) addr + length; |
| 676 | |
| 677 | /* For swizzling simply ensure that we always flush both |
| 678 | * channels. Lame, but simple and it works. Swizzled |
| 679 | * pwrite/pread is far from a hotpath - current userspace |
| 680 | * doesn't use it at all. */ |
| 681 | start = round_down(start, 128); |
| 682 | end = round_up(end, 128); |
| 683 | |
| 684 | drm_clflush_virt_range((void *)start, end - start); |
| 685 | } else { |
| 686 | drm_clflush_virt_range(addr, length); |
| 687 | } |
| 688 | |
| 689 | } |
| 690 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 691 | /* Only difference to the fast-path function is that this can handle bit17 |
| 692 | * and uses non-atomic copy and kmap functions. */ |
| 693 | static int |
| 694 | shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length, |
| 695 | char __user *user_data, |
| 696 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 697 | { |
| 698 | char *vaddr; |
| 699 | int ret; |
| 700 | |
| 701 | vaddr = kmap(page); |
| 702 | if (needs_clflush) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 703 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 704 | page_length, |
| 705 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 706 | |
| 707 | if (page_do_bit17_swizzling) |
| 708 | ret = __copy_to_user_swizzled(user_data, |
| 709 | vaddr, shmem_page_offset, |
| 710 | page_length); |
| 711 | else |
| 712 | ret = __copy_to_user(user_data, |
| 713 | vaddr + shmem_page_offset, |
| 714 | page_length); |
| 715 | kunmap(page); |
| 716 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 717 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 718 | } |
| 719 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 720 | static inline unsigned long |
| 721 | slow_user_access(struct io_mapping *mapping, |
| 722 | uint64_t page_base, int page_offset, |
| 723 | char __user *user_data, |
| 724 | unsigned long length, bool pwrite) |
| 725 | { |
| 726 | void __iomem *ioaddr; |
| 727 | void *vaddr; |
| 728 | uint64_t unwritten; |
| 729 | |
| 730 | ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE); |
| 731 | /* We can use the cpu mem copy function because this is X86. */ |
| 732 | vaddr = (void __force *)ioaddr + page_offset; |
| 733 | if (pwrite) |
| 734 | unwritten = __copy_from_user(vaddr, user_data, length); |
| 735 | else |
| 736 | unwritten = __copy_to_user(user_data, vaddr, length); |
| 737 | |
| 738 | io_mapping_unmap(ioaddr); |
| 739 | return unwritten; |
| 740 | } |
| 741 | |
| 742 | static int |
| 743 | i915_gem_gtt_pread(struct drm_device *dev, |
| 744 | struct drm_i915_gem_object *obj, uint64_t size, |
| 745 | uint64_t data_offset, uint64_t data_ptr) |
| 746 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 747 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 748 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 749 | struct i915_vma *vma; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 750 | struct drm_mm_node node; |
| 751 | char __user *user_data; |
| 752 | uint64_t remain; |
| 753 | uint64_t offset; |
| 754 | int ret; |
| 755 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 756 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE); |
| 757 | if (IS_ERR(vma)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 758 | ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE); |
| 759 | if (ret) |
| 760 | goto out; |
| 761 | |
| 762 | ret = i915_gem_object_get_pages(obj); |
| 763 | if (ret) { |
| 764 | remove_mappable_node(&node); |
| 765 | goto out; |
| 766 | } |
| 767 | |
| 768 | i915_gem_object_pin_pages(obj); |
| 769 | } else { |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame^] | 770 | node.start = i915_ggtt_offset(vma); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 771 | node.allocated = false; |
| 772 | ret = i915_gem_object_put_fence(obj); |
| 773 | if (ret) |
| 774 | goto out_unpin; |
| 775 | } |
| 776 | |
| 777 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 778 | if (ret) |
| 779 | goto out_unpin; |
| 780 | |
| 781 | user_data = u64_to_user_ptr(data_ptr); |
| 782 | remain = size; |
| 783 | offset = data_offset; |
| 784 | |
| 785 | mutex_unlock(&dev->struct_mutex); |
| 786 | if (likely(!i915.prefault_disable)) { |
| 787 | ret = fault_in_multipages_writeable(user_data, remain); |
| 788 | if (ret) { |
| 789 | mutex_lock(&dev->struct_mutex); |
| 790 | goto out_unpin; |
| 791 | } |
| 792 | } |
| 793 | |
| 794 | while (remain > 0) { |
| 795 | /* Operation in this page |
| 796 | * |
| 797 | * page_base = page offset within aperture |
| 798 | * page_offset = offset within page |
| 799 | * page_length = bytes to copy for this page |
| 800 | */ |
| 801 | u32 page_base = node.start; |
| 802 | unsigned page_offset = offset_in_page(offset); |
| 803 | unsigned page_length = PAGE_SIZE - page_offset; |
| 804 | page_length = remain < page_length ? remain : page_length; |
| 805 | if (node.allocated) { |
| 806 | wmb(); |
| 807 | ggtt->base.insert_page(&ggtt->base, |
| 808 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 809 | node.start, |
| 810 | I915_CACHE_NONE, 0); |
| 811 | wmb(); |
| 812 | } else { |
| 813 | page_base += offset & PAGE_MASK; |
| 814 | } |
| 815 | /* This is a slow read/write as it tries to read from |
| 816 | * and write to user memory which may result into page |
| 817 | * faults, and so we cannot perform this under struct_mutex. |
| 818 | */ |
| 819 | if (slow_user_access(ggtt->mappable, page_base, |
| 820 | page_offset, user_data, |
| 821 | page_length, false)) { |
| 822 | ret = -EFAULT; |
| 823 | break; |
| 824 | } |
| 825 | |
| 826 | remain -= page_length; |
| 827 | user_data += page_length; |
| 828 | offset += page_length; |
| 829 | } |
| 830 | |
| 831 | mutex_lock(&dev->struct_mutex); |
| 832 | if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) { |
| 833 | /* The user has modified the object whilst we tried |
| 834 | * reading from it, and we now have no idea what domain |
| 835 | * the pages should be in. As we have just been touching |
| 836 | * them directly, flush everything back to the GTT |
| 837 | * domain. |
| 838 | */ |
| 839 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 840 | } |
| 841 | |
| 842 | out_unpin: |
| 843 | if (node.allocated) { |
| 844 | wmb(); |
| 845 | ggtt->base.clear_range(&ggtt->base, |
| 846 | node.start, node.size, |
| 847 | true); |
| 848 | i915_gem_object_unpin_pages(obj); |
| 849 | remove_mappable_node(&node); |
| 850 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 851 | i915_vma_unpin(vma); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 852 | } |
| 853 | out: |
| 854 | return ret; |
| 855 | } |
| 856 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 857 | static int |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 858 | i915_gem_shmem_pread(struct drm_device *dev, |
| 859 | struct drm_i915_gem_object *obj, |
| 860 | struct drm_i915_gem_pread *args, |
| 861 | struct drm_file *file) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 862 | { |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 863 | char __user *user_data; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 864 | ssize_t remain; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 865 | loff_t offset; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 866 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 867 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 868 | int prefaulted = 0; |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 869 | int needs_clflush = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 870 | struct sg_page_iter sg_iter; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 871 | |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 872 | if (!i915_gem_object_has_struct_page(obj)) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 873 | return -ENODEV; |
| 874 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 875 | user_data = u64_to_user_ptr(args->data_ptr); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 876 | remain = args->size; |
| 877 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 878 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 879 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 880 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 881 | if (ret) |
| 882 | return ret; |
| 883 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 884 | offset = args->offset; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 885 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 886 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 887 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 888 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 889 | |
| 890 | if (remain <= 0) |
| 891 | break; |
| 892 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 893 | /* Operation in this page |
| 894 | * |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 895 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 896 | * page_length = bytes to copy for this page |
| 897 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 898 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 899 | page_length = remain; |
| 900 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 901 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 902 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 903 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 904 | (page_to_phys(page) & (1 << 17)) != 0; |
| 905 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 906 | ret = shmem_pread_fast(page, shmem_page_offset, page_length, |
| 907 | user_data, page_do_bit17_swizzling, |
| 908 | needs_clflush); |
| 909 | if (ret == 0) |
| 910 | goto next_page; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 911 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 912 | mutex_unlock(&dev->struct_mutex); |
| 913 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 914 | if (likely(!i915.prefault_disable) && !prefaulted) { |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 915 | ret = fault_in_multipages_writeable(user_data, remain); |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 916 | /* Userspace is tricking us, but we've already clobbered |
| 917 | * its pages with the prefault and promised to write the |
| 918 | * data up to the first fault. Hence ignore any errors |
| 919 | * and just continue. */ |
| 920 | (void)ret; |
| 921 | prefaulted = 1; |
| 922 | } |
| 923 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 924 | ret = shmem_pread_slow(page, shmem_page_offset, page_length, |
| 925 | user_data, page_do_bit17_swizzling, |
| 926 | needs_clflush); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 927 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 928 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 929 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 930 | if (ret) |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 931 | goto out; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 932 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 933 | next_page: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 934 | remain -= page_length; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 935 | user_data += page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 936 | offset += page_length; |
| 937 | } |
| 938 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 939 | out: |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 940 | i915_gem_object_unpin_pages(obj); |
| 941 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 942 | return ret; |
| 943 | } |
| 944 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 945 | /** |
| 946 | * Reads data from the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 947 | * @dev: drm device pointer |
| 948 | * @data: ioctl data blob |
| 949 | * @file: drm file pointer |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 950 | * |
| 951 | * On error, the contents of *data are undefined. |
| 952 | */ |
| 953 | int |
| 954 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 955 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 956 | { |
| 957 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 958 | struct drm_i915_gem_object *obj; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 959 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 960 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 961 | if (args->size == 0) |
| 962 | return 0; |
| 963 | |
| 964 | if (!access_ok(VERIFY_WRITE, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 965 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 966 | args->size)) |
| 967 | return -EFAULT; |
| 968 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 969 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 970 | if (!obj) |
| 971 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 972 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 973 | /* Bounds check source. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 974 | if (args->offset > obj->base.size || |
| 975 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 976 | ret = -EINVAL; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 977 | goto err; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 978 | } |
| 979 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 980 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 981 | |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 982 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), true); |
| 983 | if (ret) |
| 984 | goto err; |
| 985 | |
| 986 | ret = i915_mutex_lock_interruptible(dev); |
| 987 | if (ret) |
| 988 | goto err; |
| 989 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 990 | ret = i915_gem_shmem_pread(dev, obj, args, file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 991 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 992 | /* pread for non shmem backed objects */ |
Chris Wilson | 1dd5b6f | 2016-08-04 09:09:53 +0100 | [diff] [blame] | 993 | if (ret == -EFAULT || ret == -ENODEV) { |
| 994 | intel_runtime_pm_get(to_i915(dev)); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 995 | ret = i915_gem_gtt_pread(dev, obj, args->size, |
| 996 | args->offset, args->data_ptr); |
Chris Wilson | 1dd5b6f | 2016-08-04 09:09:53 +0100 | [diff] [blame] | 997 | intel_runtime_pm_put(to_i915(dev)); |
| 998 | } |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 999 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1000 | i915_gem_object_put(obj); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 1001 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1002 | |
| 1003 | return ret; |
| 1004 | |
| 1005 | err: |
| 1006 | i915_gem_object_put_unlocked(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1007 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1008 | } |
| 1009 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1010 | /* This is the fast write path which cannot handle |
| 1011 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1012 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1013 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1014 | static inline int |
| 1015 | fast_user_write(struct io_mapping *mapping, |
| 1016 | loff_t page_base, int page_offset, |
| 1017 | char __user *user_data, |
| 1018 | int length) |
| 1019 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1020 | void __iomem *vaddr_atomic; |
| 1021 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1022 | unsigned long unwritten; |
| 1023 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 1024 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1025 | /* We can use the cpu mem copy function because this is X86. */ |
| 1026 | vaddr = (void __force*)vaddr_atomic + page_offset; |
| 1027 | unwritten = __copy_from_user_inatomic_nocache(vaddr, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1028 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 1029 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1030 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1031 | } |
| 1032 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1033 | /** |
| 1034 | * This is the fast pwrite path, where we copy the data directly from the |
| 1035 | * user into the GTT, uncached. |
Daniel Vetter | 62f90b3 | 2016-07-15 21:48:07 +0200 | [diff] [blame] | 1036 | * @i915: i915 device private data |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1037 | * @obj: i915 gem object |
| 1038 | * @args: pwrite arguments structure |
| 1039 | * @file: drm file pointer |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1040 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1041 | static int |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1042 | i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1043 | struct drm_i915_gem_object *obj, |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1044 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1045 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1046 | { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1047 | struct i915_ggtt *ggtt = &i915->ggtt; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1048 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1049 | struct i915_vma *vma; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1050 | struct drm_mm_node node; |
| 1051 | uint64_t remain, offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1052 | char __user *user_data; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1053 | int ret; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1054 | bool hit_slow_path = false; |
| 1055 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 1056 | if (i915_gem_object_is_tiled(obj)) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1057 | return -EFAULT; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1058 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1059 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
Chris Wilson | de89508 | 2016-08-04 16:32:34 +0100 | [diff] [blame] | 1060 | PIN_MAPPABLE | PIN_NONBLOCK); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1061 | if (IS_ERR(vma)) { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1062 | ret = insert_mappable_node(i915, &node, PAGE_SIZE); |
| 1063 | if (ret) |
| 1064 | goto out; |
| 1065 | |
| 1066 | ret = i915_gem_object_get_pages(obj); |
| 1067 | if (ret) { |
| 1068 | remove_mappable_node(&node); |
| 1069 | goto out; |
| 1070 | } |
| 1071 | |
| 1072 | i915_gem_object_pin_pages(obj); |
| 1073 | } else { |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame^] | 1074 | node.start = i915_ggtt_offset(vma); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1075 | node.allocated = false; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1076 | ret = i915_gem_object_put_fence(obj); |
| 1077 | if (ret) |
| 1078 | goto out_unpin; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1079 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1080 | |
| 1081 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 1082 | if (ret) |
| 1083 | goto out_unpin; |
| 1084 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 1085 | intel_fb_obj_invalidate(obj, ORIGIN_GTT); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1086 | obj->dirty = true; |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1087 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1088 | user_data = u64_to_user_ptr(args->data_ptr); |
| 1089 | offset = args->offset; |
| 1090 | remain = args->size; |
| 1091 | while (remain) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1092 | /* Operation in this page |
| 1093 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1094 | * page_base = page offset within aperture |
| 1095 | * page_offset = offset within page |
| 1096 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1097 | */ |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1098 | u32 page_base = node.start; |
| 1099 | unsigned page_offset = offset_in_page(offset); |
| 1100 | unsigned page_length = PAGE_SIZE - page_offset; |
| 1101 | page_length = remain < page_length ? remain : page_length; |
| 1102 | if (node.allocated) { |
| 1103 | wmb(); /* flush the write before we modify the GGTT */ |
| 1104 | ggtt->base.insert_page(&ggtt->base, |
| 1105 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 1106 | node.start, I915_CACHE_NONE, 0); |
| 1107 | wmb(); /* flush modifications to the GGTT (insert_page) */ |
| 1108 | } else { |
| 1109 | page_base += offset & PAGE_MASK; |
| 1110 | } |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1111 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1112 | * source page isn't available. Return the error and we'll |
| 1113 | * retry in the slow path. |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1114 | * If the object is non-shmem backed, we retry again with the |
| 1115 | * path that handles page fault. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1116 | */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1117 | if (fast_user_write(ggtt->mappable, page_base, |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1118 | page_offset, user_data, page_length)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1119 | hit_slow_path = true; |
| 1120 | mutex_unlock(&dev->struct_mutex); |
| 1121 | if (slow_user_access(ggtt->mappable, |
| 1122 | page_base, |
| 1123 | page_offset, user_data, |
| 1124 | page_length, true)) { |
| 1125 | ret = -EFAULT; |
| 1126 | mutex_lock(&dev->struct_mutex); |
| 1127 | goto out_flush; |
| 1128 | } |
| 1129 | |
| 1130 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1131 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1132 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1133 | remain -= page_length; |
| 1134 | user_data += page_length; |
| 1135 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1136 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1137 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1138 | out_flush: |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1139 | if (hit_slow_path) { |
| 1140 | if (ret == 0 && |
| 1141 | (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) { |
| 1142 | /* The user has modified the object whilst we tried |
| 1143 | * reading from it, and we now have no idea what domain |
| 1144 | * the pages should be in. As we have just been touching |
| 1145 | * them directly, flush everything back to the GTT |
| 1146 | * domain. |
| 1147 | */ |
| 1148 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 1149 | } |
| 1150 | } |
| 1151 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 1152 | intel_fb_obj_flush(obj, false, ORIGIN_GTT); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1153 | out_unpin: |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1154 | if (node.allocated) { |
| 1155 | wmb(); |
| 1156 | ggtt->base.clear_range(&ggtt->base, |
| 1157 | node.start, node.size, |
| 1158 | true); |
| 1159 | i915_gem_object_unpin_pages(obj); |
| 1160 | remove_mappable_node(&node); |
| 1161 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1162 | i915_vma_unpin(vma); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1163 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1164 | out: |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1165 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1166 | } |
| 1167 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1168 | /* Per-page copy function for the shmem pwrite fastpath. |
| 1169 | * Flushes invalid cachelines before writing to the target if |
| 1170 | * needs_clflush_before is set and flushes out any written cachelines after |
| 1171 | * writing if needs_clflush is set. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1172 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1173 | shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length, |
| 1174 | char __user *user_data, |
| 1175 | bool page_do_bit17_swizzling, |
| 1176 | bool needs_clflush_before, |
| 1177 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1178 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1179 | char *vaddr; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1180 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1181 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1182 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1183 | return -EINVAL; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1184 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1185 | vaddr = kmap_atomic(page); |
| 1186 | if (needs_clflush_before) |
| 1187 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 1188 | page_length); |
Chris Wilson | c2831a9 | 2014-03-07 08:30:37 +0000 | [diff] [blame] | 1189 | ret = __copy_from_user_inatomic(vaddr + shmem_page_offset, |
| 1190 | user_data, page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1191 | if (needs_clflush_after) |
| 1192 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 1193 | page_length); |
| 1194 | kunmap_atomic(vaddr); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1195 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1196 | return ret ? -EFAULT : 0; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1197 | } |
| 1198 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1199 | /* Only difference to the fast-path function is that this can handle bit17 |
| 1200 | * and uses non-atomic copy and kmap functions. */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 1201 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1202 | shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length, |
| 1203 | char __user *user_data, |
| 1204 | bool page_do_bit17_swizzling, |
| 1205 | bool needs_clflush_before, |
| 1206 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1207 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1208 | char *vaddr; |
| 1209 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1210 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1211 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1212 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1213 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 1214 | page_length, |
| 1215 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1216 | if (page_do_bit17_swizzling) |
| 1217 | ret = __copy_from_user_swizzled(vaddr, shmem_page_offset, |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1218 | user_data, |
| 1219 | page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1220 | else |
| 1221 | ret = __copy_from_user(vaddr + shmem_page_offset, |
| 1222 | user_data, |
| 1223 | page_length); |
| 1224 | if (needs_clflush_after) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1225 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 1226 | page_length, |
| 1227 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1228 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1229 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1230 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1231 | } |
| 1232 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1233 | static int |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1234 | i915_gem_shmem_pwrite(struct drm_device *dev, |
| 1235 | struct drm_i915_gem_object *obj, |
| 1236 | struct drm_i915_gem_pwrite *args, |
| 1237 | struct drm_file *file) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1238 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1239 | ssize_t remain; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1240 | loff_t offset; |
| 1241 | char __user *user_data; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 1242 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1243 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1244 | int hit_slowpath = 0; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1245 | int needs_clflush_after = 0; |
| 1246 | int needs_clflush_before = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1247 | struct sg_page_iter sg_iter; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1248 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1249 | user_data = u64_to_user_ptr(args->data_ptr); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1250 | remain = args->size; |
| 1251 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1252 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1253 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 1254 | ret = i915_gem_object_wait_rendering(obj, false); |
| 1255 | if (ret) |
| 1256 | return ret; |
| 1257 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1258 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
| 1259 | /* If we're not in the cpu write domain, set ourself into the gtt |
| 1260 | * write domain and manually flush cachelines (if required). This |
| 1261 | * optimizes for the case when the gpu will use the data |
| 1262 | * right away and we therefore have to clflush anyway. */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1263 | needs_clflush_after = cpu_write_needs_clflush(obj); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1264 | } |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 1265 | /* Same trick applies to invalidate partially written cachelines read |
| 1266 | * before writing. */ |
| 1267 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) |
| 1268 | needs_clflush_before = |
| 1269 | !cpu_cache_is_coherent(dev, obj->cache_level); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1270 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1271 | ret = i915_gem_object_get_pages(obj); |
| 1272 | if (ret) |
| 1273 | return ret; |
| 1274 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 1275 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1276 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1277 | i915_gem_object_pin_pages(obj); |
| 1278 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1279 | offset = args->offset; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1280 | obj->dirty = 1; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1281 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1282 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 1283 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1284 | struct page *page = sg_page_iter_page(&sg_iter); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1285 | int partial_cacheline_write; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1286 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1287 | if (remain <= 0) |
| 1288 | break; |
| 1289 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1290 | /* Operation in this page |
| 1291 | * |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1292 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1293 | * page_length = bytes to copy for this page |
| 1294 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 1295 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1296 | |
| 1297 | page_length = remain; |
| 1298 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 1299 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1300 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1301 | /* If we don't overwrite a cacheline completely we need to be |
| 1302 | * careful to have up-to-date data by first clflushing. Don't |
| 1303 | * overcomplicate things and flush the entire patch. */ |
| 1304 | partial_cacheline_write = needs_clflush_before && |
| 1305 | ((shmem_page_offset | page_length) |
| 1306 | & (boot_cpu_data.x86_clflush_size - 1)); |
| 1307 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1308 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 1309 | (page_to_phys(page) & (1 << 17)) != 0; |
| 1310 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1311 | ret = shmem_pwrite_fast(page, shmem_page_offset, page_length, |
| 1312 | user_data, page_do_bit17_swizzling, |
| 1313 | partial_cacheline_write, |
| 1314 | needs_clflush_after); |
| 1315 | if (ret == 0) |
| 1316 | goto next_page; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1317 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1318 | hit_slowpath = 1; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1319 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1320 | ret = shmem_pwrite_slow(page, shmem_page_offset, page_length, |
| 1321 | user_data, page_do_bit17_swizzling, |
| 1322 | partial_cacheline_write, |
| 1323 | needs_clflush_after); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1324 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1325 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1326 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1327 | if (ret) |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1328 | goto out; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1329 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 1330 | next_page: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1331 | remain -= page_length; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1332 | user_data += page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1333 | offset += page_length; |
| 1334 | } |
| 1335 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1336 | out: |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1337 | i915_gem_object_unpin_pages(obj); |
| 1338 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1339 | if (hit_slowpath) { |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 1340 | /* |
| 1341 | * Fixup: Flush cpu caches in case we didn't flush the dirty |
| 1342 | * cachelines in-line while writing and the object moved |
| 1343 | * out of the cpu write domain while we've dropped the lock. |
| 1344 | */ |
| 1345 | if (!needs_clflush_after && |
| 1346 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 1347 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 1348 | needs_clflush_after = true; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1349 | } |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1350 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1351 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1352 | if (needs_clflush_after) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1353 | i915_gem_chipset_flush(to_i915(dev)); |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 1354 | else |
| 1355 | obj->cache_dirty = true; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1356 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 1357 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1358 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1359 | } |
| 1360 | |
| 1361 | /** |
| 1362 | * Writes data to the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1363 | * @dev: drm device |
| 1364 | * @data: ioctl data blob |
| 1365 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1366 | * |
| 1367 | * On error, the contents of the buffer that were to be modified are undefined. |
| 1368 | */ |
| 1369 | int |
| 1370 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1371 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1372 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1373 | struct drm_i915_private *dev_priv = to_i915(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1374 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1375 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1376 | int ret; |
| 1377 | |
| 1378 | if (args->size == 0) |
| 1379 | return 0; |
| 1380 | |
| 1381 | if (!access_ok(VERIFY_READ, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1382 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1383 | args->size)) |
| 1384 | return -EFAULT; |
| 1385 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1386 | if (likely(!i915.prefault_disable)) { |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1387 | ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr), |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1388 | args->size); |
| 1389 | if (ret) |
| 1390 | return -EFAULT; |
| 1391 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1392 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1393 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1394 | if (!obj) |
| 1395 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1396 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1397 | /* Bounds check destination. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1398 | if (args->offset > obj->base.size || |
| 1399 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1400 | ret = -EINVAL; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1401 | goto err; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1402 | } |
| 1403 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1404 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 1405 | |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1406 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), false); |
| 1407 | if (ret) |
| 1408 | goto err; |
| 1409 | |
| 1410 | intel_runtime_pm_get(dev_priv); |
| 1411 | |
| 1412 | ret = i915_mutex_lock_interruptible(dev); |
| 1413 | if (ret) |
| 1414 | goto err_rpm; |
| 1415 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1416 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1417 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1418 | * it would end up going through the fenced access, and we'll get |
| 1419 | * different detiling behavior between reading and writing. |
| 1420 | * pread/pwrite currently are reading and writing from the CPU |
| 1421 | * perspective, requiring manual detiling by the client. |
| 1422 | */ |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 1423 | if (!i915_gem_object_has_struct_page(obj) || |
| 1424 | cpu_write_needs_clflush(obj)) { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1425 | ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1426 | /* Note that the gtt paths might fail with non-page-backed user |
| 1427 | * pointers (e.g. gtt mappings when moving data between |
| 1428 | * textures). Fallback to the shmem path in that case. */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1429 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1430 | |
Chris Wilson | d1054ee | 2016-07-16 18:42:36 +0100 | [diff] [blame] | 1431 | if (ret == -EFAULT || ret == -ENOSPC) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1432 | if (obj->phys_handle) |
| 1433 | ret = i915_gem_phys_pwrite(obj, args, file); |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 1434 | else if (i915_gem_object_has_struct_page(obj)) |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1435 | ret = i915_gem_shmem_pwrite(dev, obj, args, file); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1436 | else |
| 1437 | ret = -ENODEV; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1438 | } |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 1439 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1440 | i915_gem_object_put(obj); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1441 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1442 | intel_runtime_pm_put(dev_priv); |
| 1443 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1444 | return ret; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1445 | |
| 1446 | err_rpm: |
| 1447 | intel_runtime_pm_put(dev_priv); |
| 1448 | err: |
| 1449 | i915_gem_object_put_unlocked(obj); |
| 1450 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1451 | } |
| 1452 | |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1453 | static enum fb_op_origin |
| 1454 | write_origin(struct drm_i915_gem_object *obj, unsigned domain) |
| 1455 | { |
| 1456 | return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ? |
| 1457 | ORIGIN_GTT : ORIGIN_CPU; |
| 1458 | } |
| 1459 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1460 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1461 | * Called when user space prepares to use an object with the CPU, either |
| 1462 | * through the mmap ioctl's mapping or a GTT mapping. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1463 | * @dev: drm device |
| 1464 | * @data: ioctl data blob |
| 1465 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1466 | */ |
| 1467 | int |
| 1468 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1469 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1470 | { |
| 1471 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1472 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1473 | uint32_t read_domains = args->read_domains; |
| 1474 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1475 | int ret; |
| 1476 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1477 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1478 | if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1479 | return -EINVAL; |
| 1480 | |
| 1481 | /* Having something in the write domain implies it's in the read |
| 1482 | * domain, and only that read domain. Enforce that in the request. |
| 1483 | */ |
| 1484 | if (write_domain != 0 && read_domains != write_domain) |
| 1485 | return -EINVAL; |
| 1486 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1487 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1488 | if (!obj) |
| 1489 | return -ENOENT; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1490 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1491 | /* Try to flush the object off the GPU without holding the lock. |
| 1492 | * We will repeat the flush holding the lock in the normal manner |
| 1493 | * to catch cases where we are gazumped. |
| 1494 | */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1495 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1496 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1497 | goto err; |
| 1498 | |
| 1499 | ret = i915_mutex_lock_interruptible(dev); |
| 1500 | if (ret) |
| 1501 | goto err; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1502 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1503 | if (read_domains & I915_GEM_DOMAIN_GTT) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1504 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1505 | else |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1506 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1507 | |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1508 | if (write_domain != 0) |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1509 | intel_fb_obj_invalidate(obj, write_origin(obj, write_domain)); |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1510 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1511 | i915_gem_object_put(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1512 | mutex_unlock(&dev->struct_mutex); |
| 1513 | return ret; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1514 | |
| 1515 | err: |
| 1516 | i915_gem_object_put_unlocked(obj); |
| 1517 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1518 | } |
| 1519 | |
| 1520 | /** |
| 1521 | * Called when user space has done writes to this buffer |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1522 | * @dev: drm device |
| 1523 | * @data: ioctl data blob |
| 1524 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1525 | */ |
| 1526 | int |
| 1527 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1528 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1529 | { |
| 1530 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1531 | struct drm_i915_gem_object *obj; |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1532 | int err = 0; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1533 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1534 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1535 | if (!obj) |
| 1536 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1537 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1538 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1539 | if (READ_ONCE(obj->pin_display)) { |
| 1540 | err = i915_mutex_lock_interruptible(dev); |
| 1541 | if (!err) { |
| 1542 | i915_gem_object_flush_cpu_write_domain(obj); |
| 1543 | mutex_unlock(&dev->struct_mutex); |
| 1544 | } |
| 1545 | } |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1546 | |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1547 | i915_gem_object_put_unlocked(obj); |
| 1548 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1549 | } |
| 1550 | |
| 1551 | /** |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1552 | * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address |
| 1553 | * it is mapped to. |
| 1554 | * @dev: drm device |
| 1555 | * @data: ioctl data blob |
| 1556 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1557 | * |
| 1558 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1559 | * imply a ref on the object itself. |
Daniel Vetter | 3436738 | 2014-10-16 12:28:18 +0200 | [diff] [blame] | 1560 | * |
| 1561 | * IMPORTANT: |
| 1562 | * |
| 1563 | * DRM driver writers who look a this function as an example for how to do GEM |
| 1564 | * mmap support, please don't implement mmap support like here. The modern way |
| 1565 | * to implement DRM mmap support is with an mmap offset ioctl (like |
| 1566 | * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly. |
| 1567 | * That way debug tooling like valgrind will understand what's going on, hiding |
| 1568 | * the mmap call in a driver private ioctl will break that. The i915 driver only |
| 1569 | * does cpu mmaps this way because we didn't know better. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1570 | */ |
| 1571 | int |
| 1572 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1573 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1574 | { |
| 1575 | struct drm_i915_gem_mmap *args = data; |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1576 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1577 | unsigned long addr; |
| 1578 | |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1579 | if (args->flags & ~(I915_MMAP_WC)) |
| 1580 | return -EINVAL; |
| 1581 | |
Borislav Petkov | 568a58e | 2016-03-29 17:42:01 +0200 | [diff] [blame] | 1582 | if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT)) |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1583 | return -ENODEV; |
| 1584 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1585 | obj = i915_gem_object_lookup(file, args->handle); |
| 1586 | if (!obj) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1587 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1588 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1589 | /* prime objects have no backing filp to GEM mmap |
| 1590 | * pages from. |
| 1591 | */ |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1592 | if (!obj->base.filp) { |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1593 | i915_gem_object_put_unlocked(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1594 | return -EINVAL; |
| 1595 | } |
| 1596 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1597 | addr = vm_mmap(obj->base.filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1598 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1599 | args->offset); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1600 | if (args->flags & I915_MMAP_WC) { |
| 1601 | struct mm_struct *mm = current->mm; |
| 1602 | struct vm_area_struct *vma; |
| 1603 | |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1604 | if (down_write_killable(&mm->mmap_sem)) { |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1605 | i915_gem_object_put_unlocked(obj); |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1606 | return -EINTR; |
| 1607 | } |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1608 | vma = find_vma(mm, addr); |
| 1609 | if (vma) |
| 1610 | vma->vm_page_prot = |
| 1611 | pgprot_writecombine(vm_get_page_prot(vma->vm_flags)); |
| 1612 | else |
| 1613 | addr = -ENOMEM; |
| 1614 | up_write(&mm->mmap_sem); |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1615 | |
| 1616 | /* This may race, but that's ok, it only gets set */ |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1617 | WRITE_ONCE(obj->has_wc_mmap, true); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1618 | } |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1619 | i915_gem_object_put_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1620 | if (IS_ERR((void *)addr)) |
| 1621 | return addr; |
| 1622 | |
| 1623 | args->addr_ptr = (uint64_t) addr; |
| 1624 | |
| 1625 | return 0; |
| 1626 | } |
| 1627 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1628 | /** |
| 1629 | * i915_gem_fault - fault a page into the GTT |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1630 | * @area: CPU VMA in question |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 1631 | * @vmf: fault info |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1632 | * |
| 1633 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1634 | * from userspace. The fault handler takes care of binding the object to |
| 1635 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1636 | * only if needed based on whether the old reg is still valid or the object |
| 1637 | * is tiled) and inserting a new PTE into the faulting process. |
| 1638 | * |
| 1639 | * Note that the faulting process may involve evicting existing objects |
| 1640 | * from the GTT and/or fence registers to make room. So performance may |
| 1641 | * suffer if the GTT working set is large or there are few fence registers |
| 1642 | * left. |
| 1643 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1644 | int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1645 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1646 | struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1647 | struct drm_device *dev = obj->base.dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1648 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1649 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1650 | struct i915_ggtt_view view = i915_ggtt_view_normal; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1651 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1652 | struct i915_vma *vma; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1653 | pgoff_t page_offset; |
| 1654 | unsigned long pfn; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1655 | int ret; |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1656 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1657 | /* We don't use vmf->pgoff since that has the fake offset */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1658 | page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >> |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1659 | PAGE_SHIFT; |
| 1660 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1661 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 1662 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1663 | /* Try to flush the object off the GPU first without holding the lock. |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1664 | * Upon acquiring the lock, we will perform our sanity checks and then |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1665 | * repeat the flush holding the lock in the normal manner to catch cases |
| 1666 | * where we are gazumped. |
| 1667 | */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1668 | ret = __unsafe_wait_rendering(obj, NULL, !write); |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1669 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1670 | goto err; |
| 1671 | |
| 1672 | intel_runtime_pm_get(dev_priv); |
| 1673 | |
| 1674 | ret = i915_mutex_lock_interruptible(dev); |
| 1675 | if (ret) |
| 1676 | goto err_rpm; |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1677 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1678 | /* Access to snoopable pages through the GTT is incoherent. */ |
| 1679 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) { |
Chris Wilson | ddeff6e | 2014-05-28 16:16:41 +0100 | [diff] [blame] | 1680 | ret = -EFAULT; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1681 | goto err_unlock; |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1682 | } |
| 1683 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1684 | /* Use a partial view if the object is bigger than the aperture. */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1685 | if (obj->base.size >= ggtt->mappable_end && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 1686 | !i915_gem_object_is_tiled(obj)) { |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1687 | static const unsigned int chunk_size = 256; // 1 MiB |
Joonas Lahtinen | e7ded2d | 2015-05-08 14:37:39 +0300 | [diff] [blame] | 1688 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1689 | memset(&view, 0, sizeof(view)); |
| 1690 | view.type = I915_GGTT_VIEW_PARTIAL; |
| 1691 | view.params.partial.offset = rounddown(page_offset, chunk_size); |
| 1692 | view.params.partial.size = |
| 1693 | min_t(unsigned int, |
| 1694 | chunk_size, |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1695 | (area->vm_end - area->vm_start) / PAGE_SIZE - |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1696 | view.params.partial.offset); |
| 1697 | } |
| 1698 | |
| 1699 | /* Now pin it into the GTT if needed */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1700 | vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE); |
| 1701 | if (IS_ERR(vma)) { |
| 1702 | ret = PTR_ERR(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1703 | goto err_unlock; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1704 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1705 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1706 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 1707 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1708 | goto err_unpin; |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1709 | |
| 1710 | ret = i915_gem_object_get_fence(obj); |
| 1711 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1712 | goto err_unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1713 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1714 | /* Finally, remap it using the new GTT offset */ |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame^] | 1715 | pfn = ggtt->mappable_base + i915_ggtt_offset(vma); |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1716 | pfn >>= PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1717 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1718 | if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) { |
| 1719 | /* Overriding existing pages in partial view does not cause |
| 1720 | * us any trouble as TLBs are still valid because the fault |
| 1721 | * is due to userspace losing part of the mapping or never |
| 1722 | * having accessed it before (at this partials' range). |
| 1723 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1724 | unsigned long base = area->vm_start + |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1725 | (view.params.partial.offset << PAGE_SHIFT); |
| 1726 | unsigned int i; |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1727 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1728 | for (i = 0; i < view.params.partial.size; i++) { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1729 | ret = vm_insert_pfn(area, |
| 1730 | base + i * PAGE_SIZE, |
| 1731 | pfn + i); |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1732 | if (ret) |
| 1733 | break; |
| 1734 | } |
| 1735 | |
| 1736 | obj->fault_mappable = true; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1737 | } else { |
| 1738 | if (!obj->fault_mappable) { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1739 | unsigned long size = |
| 1740 | min_t(unsigned long, |
| 1741 | area->vm_end - area->vm_start, |
| 1742 | obj->base.size) >> PAGE_SHIFT; |
| 1743 | unsigned long base = area->vm_start; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1744 | int i; |
| 1745 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1746 | for (i = 0; i < size; i++) { |
| 1747 | ret = vm_insert_pfn(area, |
| 1748 | base + i * PAGE_SIZE, |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1749 | pfn + i); |
| 1750 | if (ret) |
| 1751 | break; |
| 1752 | } |
| 1753 | |
| 1754 | obj->fault_mappable = true; |
| 1755 | } else |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1756 | ret = vm_insert_pfn(area, |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1757 | (unsigned long)vmf->virtual_address, |
| 1758 | pfn + page_offset); |
| 1759 | } |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1760 | err_unpin: |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1761 | __i915_vma_unpin(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1762 | err_unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1763 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1764 | err_rpm: |
| 1765 | intel_runtime_pm_put(dev_priv); |
| 1766 | err: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1767 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1768 | case -EIO: |
Daniel Vetter | 2232f03 | 2014-09-04 09:36:18 +0200 | [diff] [blame] | 1769 | /* |
| 1770 | * We eat errors when the gpu is terminally wedged to avoid |
| 1771 | * userspace unduly crashing (gl has no provisions for mmaps to |
| 1772 | * fail). But any other -EIO isn't ours (e.g. swap in failure) |
| 1773 | * and so needs to be reported. |
| 1774 | */ |
| 1775 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) { |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1776 | ret = VM_FAULT_SIGBUS; |
| 1777 | break; |
| 1778 | } |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1779 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 1780 | /* |
| 1781 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 1782 | * handler to reset everything when re-faulting in |
| 1783 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1784 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1785 | case 0: |
| 1786 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 1787 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 1788 | case -EBUSY: |
| 1789 | /* |
| 1790 | * EBUSY is ok: this just means that another thread |
| 1791 | * already did the job. |
| 1792 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1793 | ret = VM_FAULT_NOPAGE; |
| 1794 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1795 | case -ENOMEM: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1796 | ret = VM_FAULT_OOM; |
| 1797 | break; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1798 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 1799 | case -EFAULT: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1800 | ret = VM_FAULT_SIGBUS; |
| 1801 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1802 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1803 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1804 | ret = VM_FAULT_SIGBUS; |
| 1805 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1806 | } |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1807 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1808 | } |
| 1809 | |
| 1810 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1811 | * i915_gem_release_mmap - remove physical page mappings |
| 1812 | * @obj: obj in question |
| 1813 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1814 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1815 | * relinquish ownership of the pages back to the system. |
| 1816 | * |
| 1817 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1818 | * object through the GTT and then lose the fence register due to |
| 1819 | * resource pressure. Similarly if the object has been moved out of the |
| 1820 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1821 | * mapping will then trigger a page fault on the next user access, allowing |
| 1822 | * fixup by i915_gem_fault(). |
| 1823 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1824 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1825 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1826 | { |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 1827 | /* Serialisation between user GTT access and our code depends upon |
| 1828 | * revoking the CPU's PTE whilst the mutex is held. The next user |
| 1829 | * pagefault then has to wait until we release the mutex. |
| 1830 | */ |
| 1831 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 1832 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1833 | if (!obj->fault_mappable) |
| 1834 | return; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1835 | |
David Herrmann | 6796cb1 | 2014-01-03 14:24:19 +0100 | [diff] [blame] | 1836 | drm_vma_node_unmap(&obj->base.vma_node, |
| 1837 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 1838 | |
| 1839 | /* Ensure that the CPU's PTE are revoked and there are not outstanding |
| 1840 | * memory transactions from userspace before we return. The TLB |
| 1841 | * flushing implied above by changing the PTE above *should* be |
| 1842 | * sufficient, an extra barrier here just provides us with a bit |
| 1843 | * of paranoid documentation about our requirement to serialise |
| 1844 | * memory writes before touching registers / GSM. |
| 1845 | */ |
| 1846 | wmb(); |
| 1847 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1848 | obj->fault_mappable = false; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1849 | } |
| 1850 | |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 1851 | void |
| 1852 | i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv) |
| 1853 | { |
| 1854 | struct drm_i915_gem_object *obj; |
| 1855 | |
| 1856 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
| 1857 | i915_gem_release_mmap(obj); |
| 1858 | } |
| 1859 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1860 | /** |
| 1861 | * i915_gem_get_ggtt_size - return required global GTT size for an object |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1862 | * @dev_priv: i915 device |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1863 | * @size: object size |
| 1864 | * @tiling_mode: tiling mode |
| 1865 | * |
| 1866 | * Return the required global GTT size for an object, taking into account |
| 1867 | * potential fence register mapping. |
| 1868 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1869 | u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, |
| 1870 | u64 size, int tiling_mode) |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1871 | { |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1872 | u64 ggtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1873 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1874 | GEM_BUG_ON(size == 0); |
| 1875 | |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1876 | if (INTEL_GEN(dev_priv) >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1877 | tiling_mode == I915_TILING_NONE) |
| 1878 | return size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1879 | |
| 1880 | /* Previous chips need a power-of-two fence region when tiling */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1881 | if (IS_GEN3(dev_priv)) |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1882 | ggtt_size = 1024*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1883 | else |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1884 | ggtt_size = 512*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1885 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1886 | while (ggtt_size < size) |
| 1887 | ggtt_size <<= 1; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1888 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1889 | return ggtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1890 | } |
| 1891 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1892 | /** |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1893 | * i915_gem_get_ggtt_alignment - return required global GTT alignment |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1894 | * @dev_priv: i915 device |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1895 | * @size: object size |
| 1896 | * @tiling_mode: tiling mode |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1897 | * @fenced: is fenced alignment required or not |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1898 | * |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1899 | * Return the required global GTT alignment for an object, taking into account |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1900 | * potential fence register mapping. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1901 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1902 | u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1903 | int tiling_mode, bool fenced) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1904 | { |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1905 | GEM_BUG_ON(size == 0); |
| 1906 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1907 | /* |
| 1908 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1909 | * if a fence register is needed for the object. |
| 1910 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1911 | if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1912 | tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1913 | return 4096; |
| 1914 | |
| 1915 | /* |
| 1916 | * Previous chips need to be aligned to the size of the smallest |
| 1917 | * fence register that can contain the object. |
| 1918 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1919 | return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1920 | } |
| 1921 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1922 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 1923 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1924 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1925 | int err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1926 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1927 | err = drm_gem_create_mmap_offset(&obj->base); |
| 1928 | if (!err) |
| 1929 | return 0; |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1930 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1931 | /* We can idle the GPU locklessly to flush stale objects, but in order |
| 1932 | * to claim that space for ourselves, we need to take the big |
| 1933 | * struct_mutex to free the requests+objects and allocate our slot. |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1934 | */ |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1935 | err = i915_gem_wait_for_idle(dev_priv, true); |
| 1936 | if (err) |
| 1937 | return err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1938 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1939 | err = i915_mutex_lock_interruptible(&dev_priv->drm); |
| 1940 | if (!err) { |
| 1941 | i915_gem_retire_requests(dev_priv); |
| 1942 | err = drm_gem_create_mmap_offset(&obj->base); |
| 1943 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 1944 | } |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1945 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1946 | return err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1947 | } |
| 1948 | |
| 1949 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 1950 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1951 | drm_gem_free_mmap_offset(&obj->base); |
| 1952 | } |
| 1953 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1954 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1955 | i915_gem_mmap_gtt(struct drm_file *file, |
| 1956 | struct drm_device *dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1957 | uint32_t handle, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1958 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1959 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1960 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1961 | int ret; |
| 1962 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1963 | obj = i915_gem_object_lookup(file, handle); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1964 | if (!obj) |
| 1965 | return -ENOENT; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1966 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1967 | ret = i915_gem_object_create_mmap_offset(obj); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1968 | if (ret == 0) |
| 1969 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1970 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1971 | i915_gem_object_put_unlocked(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1972 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1973 | } |
| 1974 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1975 | /** |
| 1976 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 1977 | * @dev: DRM device |
| 1978 | * @data: GTT mapping ioctl data |
| 1979 | * @file: GEM object info |
| 1980 | * |
| 1981 | * Simply returns the fake offset to userspace so it can mmap it. |
| 1982 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 1983 | * up so we can get faults in the handler above. |
| 1984 | * |
| 1985 | * The fault handler will take care of binding the object into the GTT |
| 1986 | * (since it may have been evicted to make room for something), allocating |
| 1987 | * a fence register, and mapping the appropriate aperture address into |
| 1988 | * userspace. |
| 1989 | */ |
| 1990 | int |
| 1991 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1992 | struct drm_file *file) |
| 1993 | { |
| 1994 | struct drm_i915_gem_mmap_gtt *args = data; |
| 1995 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1996 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1997 | } |
| 1998 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 1999 | /* Immediately discard the backing storage */ |
| 2000 | static void |
| 2001 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2002 | { |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2003 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2004 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2005 | if (obj->base.filp == NULL) |
| 2006 | return; |
| 2007 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2008 | /* Our goal here is to return as much of the memory as |
| 2009 | * is possible back to the system as we are called from OOM. |
| 2010 | * To do this we must instruct the shmfs to drop all of its |
| 2011 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2012 | */ |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2013 | shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1); |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2014 | obj->madv = __I915_MADV_PURGED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2015 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2016 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2017 | /* Try to discard unwanted pages */ |
| 2018 | static void |
| 2019 | i915_gem_object_invalidate(struct drm_i915_gem_object *obj) |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2020 | { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2021 | struct address_space *mapping; |
| 2022 | |
| 2023 | switch (obj->madv) { |
| 2024 | case I915_MADV_DONTNEED: |
| 2025 | i915_gem_object_truncate(obj); |
| 2026 | case __I915_MADV_PURGED: |
| 2027 | return; |
| 2028 | } |
| 2029 | |
| 2030 | if (obj->base.filp == NULL) |
| 2031 | return; |
| 2032 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2033 | mapping = obj->base.filp->f_mapping, |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2034 | invalidate_mapping_pages(mapping, 0, (loff_t)-1); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2035 | } |
| 2036 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2037 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2038 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2039 | { |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2040 | struct sgt_iter sgt_iter; |
| 2041 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2042 | int ret; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2043 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2044 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2045 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2046 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 2047 | if (WARN_ON(ret)) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2048 | /* In the event of a disaster, abandon all caches and |
| 2049 | * hope for the best. |
| 2050 | */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 2051 | i915_gem_clflush_object(obj, true); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2052 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 2053 | } |
| 2054 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2055 | i915_gem_gtt_finish_object(obj); |
| 2056 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 2057 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2058 | i915_gem_object_save_bit_17_swizzle(obj); |
| 2059 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2060 | if (obj->madv == I915_MADV_DONTNEED) |
| 2061 | obj->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2062 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2063 | for_each_sgt_page(page, sgt_iter, obj->pages) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2064 | if (obj->dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2065 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2066 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2067 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2068 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2069 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 2070 | put_page(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2071 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2072 | obj->dirty = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2073 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2074 | sg_free_table(obj->pages); |
| 2075 | kfree(obj->pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2076 | } |
| 2077 | |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2078 | int |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2079 | i915_gem_object_put_pages(struct drm_i915_gem_object *obj) |
| 2080 | { |
| 2081 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2082 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2083 | if (obj->pages == NULL) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2084 | return 0; |
| 2085 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2086 | if (obj->pages_pin_count) |
| 2087 | return -EBUSY; |
| 2088 | |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2089 | GEM_BUG_ON(obj->bind_count); |
Ben Widawsky | 3e12302 | 2013-07-31 17:00:04 -0700 | [diff] [blame] | 2090 | |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2091 | /* ->put_pages might need to allocate memory for the bit17 swizzle |
| 2092 | * array, hence protect them from being reaped by removing them from gtt |
| 2093 | * lists early. */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2094 | list_del(&obj->global_list); |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2095 | |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2096 | if (obj->mapping) { |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2097 | /* low bits are ignored by is_vmalloc_addr and kmap_to_page */ |
Chris Wilson | fb8621d | 2016-04-08 12:11:14 +0100 | [diff] [blame] | 2098 | if (is_vmalloc_addr(obj->mapping)) |
| 2099 | vunmap(obj->mapping); |
| 2100 | else |
| 2101 | kunmap(kmap_to_page(obj->mapping)); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2102 | obj->mapping = NULL; |
| 2103 | } |
| 2104 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2105 | ops->put_pages(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2106 | obj->pages = NULL; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2107 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2108 | i915_gem_object_invalidate(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2109 | |
| 2110 | return 0; |
| 2111 | } |
| 2112 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2113 | static int |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2114 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2115 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2116 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2117 | int page_count, i; |
| 2118 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2119 | struct sg_table *st; |
| 2120 | struct scatterlist *sg; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2121 | struct sgt_iter sgt_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2122 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2123 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2124 | int ret; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2125 | gfp_t gfp; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2126 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2127 | /* Assert that the object is not currently in any GPU domain. As it |
| 2128 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2129 | * a GPU cache |
| 2130 | */ |
| 2131 | BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 2132 | BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
| 2133 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2134 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2135 | if (st == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2136 | return -ENOMEM; |
| 2137 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2138 | page_count = obj->base.size / PAGE_SIZE; |
| 2139 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2140 | kfree(st); |
| 2141 | return -ENOMEM; |
| 2142 | } |
| 2143 | |
| 2144 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2145 | * at this point until we release them. |
| 2146 | * |
| 2147 | * Fail silently without starting the shrinker |
| 2148 | */ |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2149 | mapping = obj->base.filp->f_mapping; |
Michal Hocko | c62d255 | 2015-11-06 16:28:49 -0800 | [diff] [blame] | 2150 | gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM)); |
Mel Gorman | d0164ad | 2015-11-06 16:28:21 -0800 | [diff] [blame] | 2151 | gfp |= __GFP_NORETRY | __GFP_NOWARN; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2152 | sg = st->sgl; |
| 2153 | st->nents = 0; |
| 2154 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2155 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2156 | if (IS_ERR(page)) { |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2157 | i915_gem_shrink(dev_priv, |
| 2158 | page_count, |
| 2159 | I915_SHRINK_BOUND | |
| 2160 | I915_SHRINK_UNBOUND | |
| 2161 | I915_SHRINK_PURGEABLE); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2162 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2163 | } |
| 2164 | if (IS_ERR(page)) { |
| 2165 | /* We've tried hard to allocate the memory by reaping |
| 2166 | * our own buffer, now let the real VM do its job and |
| 2167 | * go down in flames if truly OOM. |
| 2168 | */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2169 | i915_gem_shrink_all(dev_priv); |
David Herrmann | f461d1be2 | 2014-05-25 14:34:10 +0200 | [diff] [blame] | 2170 | page = shmem_read_mapping_page(mapping, i); |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2171 | if (IS_ERR(page)) { |
| 2172 | ret = PTR_ERR(page); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2173 | goto err_pages; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2174 | } |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2175 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2176 | #ifdef CONFIG_SWIOTLB |
| 2177 | if (swiotlb_nr_tbl()) { |
| 2178 | st->nents++; |
| 2179 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2180 | sg = sg_next(sg); |
| 2181 | continue; |
| 2182 | } |
| 2183 | #endif |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2184 | if (!i || page_to_pfn(page) != last_pfn + 1) { |
| 2185 | if (i) |
| 2186 | sg = sg_next(sg); |
| 2187 | st->nents++; |
| 2188 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2189 | } else { |
| 2190 | sg->length += PAGE_SIZE; |
| 2191 | } |
| 2192 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 2193 | |
| 2194 | /* Check that the i965g/gm workaround works. */ |
| 2195 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2196 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2197 | #ifdef CONFIG_SWIOTLB |
| 2198 | if (!swiotlb_nr_tbl()) |
| 2199 | #endif |
| 2200 | sg_mark_end(sg); |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 2201 | obj->pages = st; |
| 2202 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2203 | ret = i915_gem_gtt_prepare_object(obj); |
| 2204 | if (ret) |
| 2205 | goto err_pages; |
| 2206 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2207 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 2208 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2209 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2210 | if (i915_gem_object_is_tiled(obj) && |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 2211 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) |
| 2212 | i915_gem_object_pin_pages(obj); |
| 2213 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2214 | return 0; |
| 2215 | |
| 2216 | err_pages: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2217 | sg_mark_end(sg); |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2218 | for_each_sgt_page(page, sgt_iter, st) |
| 2219 | put_page(page); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2220 | sg_free_table(st); |
| 2221 | kfree(st); |
Chris Wilson | 0820baf | 2014-03-25 13:23:03 +0000 | [diff] [blame] | 2222 | |
| 2223 | /* shmemfs first checks if there is enough memory to allocate the page |
| 2224 | * and reports ENOSPC should there be insufficient, along with the usual |
| 2225 | * ENOMEM for a genuine allocation failure. |
| 2226 | * |
| 2227 | * We use ENOSPC in our driver to mean that we have run out of aperture |
| 2228 | * space and so want to translate the error from shmemfs back to our |
| 2229 | * usual understanding of ENOMEM. |
| 2230 | */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2231 | if (ret == -ENOSPC) |
| 2232 | ret = -ENOMEM; |
| 2233 | |
| 2234 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2235 | } |
| 2236 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2237 | /* Ensure that the associated pages are gathered from the backing storage |
| 2238 | * and pinned into our object. i915_gem_object_get_pages() may be called |
| 2239 | * multiple times before they are released by a single call to |
| 2240 | * i915_gem_object_put_pages() - once the pages are no longer referenced |
| 2241 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 2242 | * or as the object is itself released. |
| 2243 | */ |
| 2244 | int |
| 2245 | i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 2246 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2247 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2248 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2249 | int ret; |
| 2250 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2251 | if (obj->pages) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2252 | return 0; |
| 2253 | |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2254 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2255 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2256 | return -EFAULT; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2257 | } |
| 2258 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2259 | BUG_ON(obj->pages_pin_count); |
| 2260 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2261 | ret = ops->get_pages(obj); |
| 2262 | if (ret) |
| 2263 | return ret; |
| 2264 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2265 | list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 2266 | |
| 2267 | obj->get_page.sg = obj->pages->sgl; |
| 2268 | obj->get_page.last = 0; |
| 2269 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2270 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2271 | } |
| 2272 | |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2273 | /* The 'mapping' part of i915_gem_object_pin_map() below */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2274 | static void *i915_gem_object_map(const struct drm_i915_gem_object *obj, |
| 2275 | enum i915_map_type type) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2276 | { |
| 2277 | unsigned long n_pages = obj->base.size >> PAGE_SHIFT; |
| 2278 | struct sg_table *sgt = obj->pages; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2279 | struct sgt_iter sgt_iter; |
| 2280 | struct page *page; |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2281 | struct page *stack_pages[32]; |
| 2282 | struct page **pages = stack_pages; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2283 | unsigned long i = 0; |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2284 | pgprot_t pgprot; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2285 | void *addr; |
| 2286 | |
| 2287 | /* A single page can always be kmapped */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2288 | if (n_pages == 1 && type == I915_MAP_WB) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2289 | return kmap(sg_page(sgt->sgl)); |
| 2290 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2291 | if (n_pages > ARRAY_SIZE(stack_pages)) { |
| 2292 | /* Too big for stack -- allocate temporary array instead */ |
| 2293 | pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY); |
| 2294 | if (!pages) |
| 2295 | return NULL; |
| 2296 | } |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2297 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2298 | for_each_sgt_page(page, sgt_iter, sgt) |
| 2299 | pages[i++] = page; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2300 | |
| 2301 | /* Check that we have the expected number of pages */ |
| 2302 | GEM_BUG_ON(i != n_pages); |
| 2303 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2304 | switch (type) { |
| 2305 | case I915_MAP_WB: |
| 2306 | pgprot = PAGE_KERNEL; |
| 2307 | break; |
| 2308 | case I915_MAP_WC: |
| 2309 | pgprot = pgprot_writecombine(PAGE_KERNEL_IO); |
| 2310 | break; |
| 2311 | } |
| 2312 | addr = vmap(pages, n_pages, 0, pgprot); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2313 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2314 | if (pages != stack_pages) |
| 2315 | drm_free_large(pages); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2316 | |
| 2317 | return addr; |
| 2318 | } |
| 2319 | |
| 2320 | /* get, pin, and map the pages of the object into kernel space */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2321 | void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj, |
| 2322 | enum i915_map_type type) |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2323 | { |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2324 | enum i915_map_type has_type; |
| 2325 | bool pinned; |
| 2326 | void *ptr; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2327 | int ret; |
| 2328 | |
| 2329 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2330 | GEM_BUG_ON(!i915_gem_object_has_struct_page(obj)); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2331 | |
| 2332 | ret = i915_gem_object_get_pages(obj); |
| 2333 | if (ret) |
| 2334 | return ERR_PTR(ret); |
| 2335 | |
| 2336 | i915_gem_object_pin_pages(obj); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2337 | pinned = obj->pages_pin_count > 1; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2338 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2339 | ptr = ptr_unpack_bits(obj->mapping, has_type); |
| 2340 | if (ptr && has_type != type) { |
| 2341 | if (pinned) { |
| 2342 | ret = -EBUSY; |
| 2343 | goto err; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2344 | } |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2345 | |
| 2346 | if (is_vmalloc_addr(ptr)) |
| 2347 | vunmap(ptr); |
| 2348 | else |
| 2349 | kunmap(kmap_to_page(ptr)); |
| 2350 | |
| 2351 | ptr = obj->mapping = NULL; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2352 | } |
| 2353 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2354 | if (!ptr) { |
| 2355 | ptr = i915_gem_object_map(obj, type); |
| 2356 | if (!ptr) { |
| 2357 | ret = -ENOMEM; |
| 2358 | goto err; |
| 2359 | } |
| 2360 | |
| 2361 | obj->mapping = ptr_pack_bits(ptr, type); |
| 2362 | } |
| 2363 | |
| 2364 | return ptr; |
| 2365 | |
| 2366 | err: |
| 2367 | i915_gem_object_unpin_pages(obj); |
| 2368 | return ERR_PTR(ret); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2369 | } |
| 2370 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2371 | static void |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2372 | i915_gem_object_retire__write(struct i915_gem_active *active, |
| 2373 | struct drm_i915_gem_request *request) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2374 | { |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2375 | struct drm_i915_gem_object *obj = |
| 2376 | container_of(active, struct drm_i915_gem_object, last_write); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2377 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 2378 | intel_fb_obj_flush(obj, true, ORIGIN_CS); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2379 | } |
| 2380 | |
| 2381 | static void |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2382 | i915_gem_object_retire__read(struct i915_gem_active *active, |
| 2383 | struct drm_i915_gem_request *request) |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2384 | { |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2385 | int idx = request->engine->id; |
| 2386 | struct drm_i915_gem_object *obj = |
| 2387 | container_of(active, struct drm_i915_gem_object, last_read[idx]); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2388 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2389 | GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx)); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2390 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2391 | i915_gem_object_clear_active(obj, idx); |
| 2392 | if (i915_gem_object_is_active(obj)) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2393 | return; |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2394 | |
Chris Wilson | 6c24695 | 2015-07-27 10:26:26 +0100 | [diff] [blame] | 2395 | /* Bump our place on the bound list to keep it roughly in LRU order |
| 2396 | * so that we don't steal from recently used but inactive objects |
| 2397 | * (unless we are forced to ofc!) |
| 2398 | */ |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2399 | if (obj->bind_count) |
| 2400 | list_move_tail(&obj->global_list, |
| 2401 | &request->i915->mm.bound_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2402 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 2403 | i915_gem_object_put(obj); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 2404 | } |
| 2405 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2406 | static bool i915_context_is_banned(const struct i915_gem_context *ctx) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2407 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2408 | unsigned long elapsed; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2409 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2410 | if (ctx->hang_stats.banned) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2411 | return true; |
| 2412 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2413 | elapsed = get_seconds() - ctx->hang_stats.guilty_ts; |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 2414 | if (ctx->hang_stats.ban_period_seconds && |
| 2415 | elapsed <= ctx->hang_stats.ban_period_seconds) { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2416 | DRM_DEBUG("context hanging too fast, banning!\n"); |
| 2417 | return true; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2418 | } |
| 2419 | |
| 2420 | return false; |
| 2421 | } |
| 2422 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2423 | static void i915_set_reset_status(struct i915_gem_context *ctx, |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2424 | const bool guilty) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2425 | { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2426 | struct i915_ctx_hang_stats *hs = &ctx->hang_stats; |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2427 | |
| 2428 | if (guilty) { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2429 | hs->banned = i915_context_is_banned(ctx); |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2430 | hs->batch_active++; |
| 2431 | hs->guilty_ts = get_seconds(); |
| 2432 | } else { |
| 2433 | hs->batch_pending++; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2434 | } |
| 2435 | } |
| 2436 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2437 | struct drm_i915_gem_request * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2438 | i915_gem_find_active_request(struct intel_engine_cs *engine) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2439 | { |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2440 | struct drm_i915_gem_request *request; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2441 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 2442 | /* We are called by the error capture and reset at a random |
| 2443 | * point in time. In particular, note that neither is crucially |
| 2444 | * ordered with an interrupt. After a hang, the GPU is dead and we |
| 2445 | * assume that no more writes can happen (we waited long enough for |
| 2446 | * all writes that were in transaction to be flushed) - adding an |
| 2447 | * extra delay for a recent interrupt is pointless. Hence, we do |
| 2448 | * not need an engine->irq_seqno_barrier() before the seqno reads. |
| 2449 | */ |
Chris Wilson | efdf7c0 | 2016-08-04 07:52:33 +0100 | [diff] [blame] | 2450 | list_for_each_entry(request, &engine->request_list, link) { |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 2451 | if (i915_gem_request_completed(request)) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2452 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2453 | |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2454 | return request; |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2455 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2456 | |
| 2457 | return NULL; |
| 2458 | } |
| 2459 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2460 | static void i915_gem_reset_engine_status(struct intel_engine_cs *engine) |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2461 | { |
| 2462 | struct drm_i915_gem_request *request; |
| 2463 | bool ring_hung; |
| 2464 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2465 | request = i915_gem_find_active_request(engine); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2466 | if (request == NULL) |
| 2467 | return; |
| 2468 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2469 | ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG; |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2470 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2471 | i915_set_reset_status(request->ctx, ring_hung); |
Chris Wilson | efdf7c0 | 2016-08-04 07:52:33 +0100 | [diff] [blame] | 2472 | list_for_each_entry_continue(request, &engine->request_list, link) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2473 | i915_set_reset_status(request->ctx, false); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2474 | } |
| 2475 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2476 | static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2477 | { |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2478 | struct drm_i915_gem_request *request; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 2479 | struct intel_ring *ring; |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2480 | |
Chris Wilson | c4b0930 | 2016-07-20 09:21:10 +0100 | [diff] [blame] | 2481 | /* Mark all pending requests as complete so that any concurrent |
| 2482 | * (lockless) lookup doesn't try and wait upon the request as we |
| 2483 | * reset it. |
| 2484 | */ |
Chris Wilson | 87b723a | 2016-08-09 08:37:02 +0100 | [diff] [blame] | 2485 | intel_engine_init_seqno(engine, engine->last_submitted_seqno); |
Chris Wilson | c4b0930 | 2016-07-20 09:21:10 +0100 | [diff] [blame] | 2486 | |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2487 | /* |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2488 | * Clear the execlists queue up before freeing the requests, as those |
| 2489 | * are the ones that keep the context and ringbuffer backing objects |
| 2490 | * pinned in place. |
| 2491 | */ |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2492 | |
Tomas Elf | 7de1691a | 2015-10-19 16:32:32 +0100 | [diff] [blame] | 2493 | if (i915.enable_execlists) { |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 2494 | /* Ensure irq handler finishes or is cancelled. */ |
| 2495 | tasklet_kill(&engine->irq_tasklet); |
Mika Kuoppala | 1197b4f | 2015-01-13 11:32:24 +0200 | [diff] [blame] | 2496 | |
Tvrtko Ursulin | e39d42f | 2016-04-28 09:56:58 +0100 | [diff] [blame] | 2497 | intel_execlists_cancel_requests(engine); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2498 | } |
| 2499 | |
| 2500 | /* |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2501 | * We must free the requests after all the corresponding objects have |
| 2502 | * been moved off active lists. Which is the same order as the normal |
| 2503 | * retire_requests function does. This is important if object hold |
| 2504 | * implicit references on things like e.g. ppgtt address spaces through |
| 2505 | * the request. |
| 2506 | */ |
Chris Wilson | 87b723a | 2016-08-09 08:37:02 +0100 | [diff] [blame] | 2507 | request = i915_gem_active_raw(&engine->last_request, |
| 2508 | &engine->i915->drm.struct_mutex); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2509 | if (request) |
Chris Wilson | 05235c5 | 2016-07-20 09:21:08 +0100 | [diff] [blame] | 2510 | i915_gem_request_retire_upto(request); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2511 | GEM_BUG_ON(intel_engine_is_active(engine)); |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2512 | |
| 2513 | /* Having flushed all requests from all queues, we know that all |
| 2514 | * ringbuffers must now be empty. However, since we do not reclaim |
| 2515 | * all space when retiring the request (to prevent HEADs colliding |
| 2516 | * with rapid ringbuffer wraparound) the amount of available space |
| 2517 | * upon reset is less than when we start. Do one more pass over |
| 2518 | * all the ringbuffers to reset last_retired_head. |
| 2519 | */ |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 2520 | list_for_each_entry(ring, &engine->buffers, link) { |
| 2521 | ring->last_retired_head = ring->tail; |
| 2522 | intel_ring_update_space(ring); |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2523 | } |
Chris Wilson | 2ed53a9 | 2016-04-07 07:29:11 +0100 | [diff] [blame] | 2524 | |
Chris Wilson | b913b33 | 2016-07-13 09:10:31 +0100 | [diff] [blame] | 2525 | engine->i915->gt.active_engines &= ~intel_engine_flag(engine); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2526 | } |
| 2527 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2528 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2529 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2530 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2531 | struct intel_engine_cs *engine; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2532 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2533 | /* |
| 2534 | * Before we free the objects from the requests, we need to inspect |
| 2535 | * them for finding the guilty party. As the requests only borrow |
| 2536 | * their reference to the objects, the inspection must be done first. |
| 2537 | */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2538 | for_each_engine(engine, dev_priv) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2539 | i915_gem_reset_engine_status(engine); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2540 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2541 | for_each_engine(engine, dev_priv) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2542 | i915_gem_reset_engine_cleanup(engine); |
Chris Wilson | b913b33 | 2016-07-13 09:10:31 +0100 | [diff] [blame] | 2543 | mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2544 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2545 | i915_gem_context_reset(dev); |
| 2546 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2547 | i915_gem_restore_fences(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2548 | } |
| 2549 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 2550 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2551 | i915_gem_retire_work_handler(struct work_struct *work) |
| 2552 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2553 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2554 | container_of(work, typeof(*dev_priv), gt.retire_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 2555 | struct drm_device *dev = &dev_priv->drm; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2556 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2557 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2558 | if (mutex_trylock(&dev->struct_mutex)) { |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2559 | i915_gem_retire_requests(dev_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2560 | mutex_unlock(&dev->struct_mutex); |
| 2561 | } |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2562 | |
| 2563 | /* Keep the retire handler running until we are finally idle. |
| 2564 | * We do not need to do this test under locking as in the worst-case |
| 2565 | * we queue the retire worker once too often. |
| 2566 | */ |
Chris Wilson | c961561 | 2016-07-09 10:12:06 +0100 | [diff] [blame] | 2567 | if (READ_ONCE(dev_priv->gt.awake)) { |
| 2568 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2569 | queue_delayed_work(dev_priv->wq, |
| 2570 | &dev_priv->gt.retire_work, |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2571 | round_jiffies_up_relative(HZ)); |
Chris Wilson | c961561 | 2016-07-09 10:12:06 +0100 | [diff] [blame] | 2572 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2573 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2574 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2575 | static void |
| 2576 | i915_gem_idle_work_handler(struct work_struct *work) |
| 2577 | { |
| 2578 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2579 | container_of(work, typeof(*dev_priv), gt.idle_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 2580 | struct drm_device *dev = &dev_priv->drm; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2581 | struct intel_engine_cs *engine; |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2582 | bool rearm_hangcheck; |
| 2583 | |
| 2584 | if (!READ_ONCE(dev_priv->gt.awake)) |
| 2585 | return; |
| 2586 | |
| 2587 | if (READ_ONCE(dev_priv->gt.active_engines)) |
| 2588 | return; |
| 2589 | |
| 2590 | rearm_hangcheck = |
| 2591 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
| 2592 | |
| 2593 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 2594 | /* Currently busy, come back later */ |
| 2595 | mod_delayed_work(dev_priv->wq, |
| 2596 | &dev_priv->gt.idle_work, |
| 2597 | msecs_to_jiffies(50)); |
| 2598 | goto out_rearm; |
| 2599 | } |
| 2600 | |
| 2601 | if (dev_priv->gt.active_engines) |
| 2602 | goto out_unlock; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2603 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2604 | for_each_engine(engine, dev_priv) |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2605 | i915_gem_batch_pool_fini(&engine->batch_pool); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2606 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2607 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 2608 | dev_priv->gt.awake = false; |
| 2609 | rearm_hangcheck = false; |
Daniel Vetter | 30ecad7 | 2015-12-09 09:29:36 +0100 | [diff] [blame] | 2610 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2611 | if (INTEL_GEN(dev_priv) >= 6) |
| 2612 | gen6_rps_idle(dev_priv); |
| 2613 | intel_runtime_pm_put(dev_priv); |
| 2614 | out_unlock: |
| 2615 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2616 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2617 | out_rearm: |
| 2618 | if (rearm_hangcheck) { |
| 2619 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 2620 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2621 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2622 | } |
| 2623 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2624 | void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file) |
| 2625 | { |
| 2626 | struct drm_i915_gem_object *obj = to_intel_bo(gem); |
| 2627 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 2628 | struct i915_vma *vma, *vn; |
| 2629 | |
| 2630 | mutex_lock(&obj->base.dev->struct_mutex); |
| 2631 | list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link) |
| 2632 | if (vma->vm->file == fpriv) |
| 2633 | i915_vma_close(vma); |
| 2634 | mutex_unlock(&obj->base.dev->struct_mutex); |
| 2635 | } |
| 2636 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2637 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2638 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 2639 | * @dev: drm device pointer |
| 2640 | * @data: ioctl data blob |
| 2641 | * @file: drm file pointer |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2642 | * |
| 2643 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 2644 | * the timeout parameter. |
| 2645 | * -ETIME: object is still busy after timeout |
| 2646 | * -ERESTARTSYS: signal interrupted the wait |
| 2647 | * -ENONENT: object doesn't exist |
| 2648 | * Also possible, but rare: |
| 2649 | * -EAGAIN: GPU wedged |
| 2650 | * -ENOMEM: damn |
| 2651 | * -ENODEV: Internal IRQ fail |
| 2652 | * -E?: The add request failed |
| 2653 | * |
| 2654 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 2655 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 2656 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 2657 | * without holding struct_mutex the object may become re-busied before this |
| 2658 | * function completes. A similar but shorter * race condition exists in the busy |
| 2659 | * ioctl |
| 2660 | */ |
| 2661 | int |
| 2662 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 2663 | { |
| 2664 | struct drm_i915_gem_wait *args = data; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2665 | struct intel_rps_client *rps = to_rps_client(file); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2666 | struct drm_i915_gem_object *obj; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2667 | unsigned long active; |
| 2668 | int idx, ret = 0; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2669 | |
Daniel Vetter | 11b5d51 | 2014-09-29 15:31:26 +0200 | [diff] [blame] | 2670 | if (args->flags != 0) |
| 2671 | return -EINVAL; |
| 2672 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 2673 | obj = i915_gem_object_lookup(file, args->bo_handle); |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2674 | if (!obj) |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2675 | return -ENOENT; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2676 | |
| 2677 | active = __I915_BO_ACTIVE(obj); |
| 2678 | for_each_active(active, idx) { |
| 2679 | s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL; |
| 2680 | ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true, |
| 2681 | timeout, rps); |
| 2682 | if (ret) |
| 2683 | break; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2684 | } |
| 2685 | |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2686 | i915_gem_object_put_unlocked(obj); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 2687 | return ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2688 | } |
| 2689 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2690 | static int |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2691 | __i915_gem_object_sync(struct drm_i915_gem_request *to, |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2692 | struct drm_i915_gem_request *from) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2693 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2694 | int ret; |
| 2695 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2696 | if (to->engine == from->engine) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2697 | return 0; |
| 2698 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 2699 | if (!i915.semaphores) { |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 2700 | ret = i915_wait_request(from, |
| 2701 | from->i915->mm.interruptible, |
| 2702 | NULL, |
| 2703 | NO_WAITBOOST); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2704 | if (ret) |
| 2705 | return ret; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2706 | } else { |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2707 | int idx = intel_engine_sync_index(from->engine, to->engine); |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2708 | if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx]) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2709 | return 0; |
| 2710 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2711 | trace_i915_gem_ring_sync_to(to, from); |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2712 | ret = to->engine->semaphore.sync_to(to, from); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2713 | if (ret) |
| 2714 | return ret; |
| 2715 | |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2716 | from->engine->semaphore.sync_seqno[idx] = from->fence.seqno; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2717 | } |
| 2718 | |
| 2719 | return 0; |
| 2720 | } |
| 2721 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2722 | /** |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2723 | * i915_gem_object_sync - sync an object to a ring. |
| 2724 | * |
| 2725 | * @obj: object which may be in use on another ring. |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2726 | * @to: request we are wishing to use |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2727 | * |
| 2728 | * This code is meant to abstract object synchronization with the GPU. |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2729 | * Conceptually we serialise writes between engines inside the GPU. |
| 2730 | * We only allow one engine to write into a buffer at any time, but |
| 2731 | * multiple readers. To ensure each has a coherent view of memory, we must: |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2732 | * |
| 2733 | * - If there is an outstanding write request to the object, the new |
| 2734 | * request must wait for it to complete (either CPU or in hw, requests |
| 2735 | * on the same ring will be naturally ordered). |
| 2736 | * |
| 2737 | * - If we are a write request (pending_write_domain is set), the new |
| 2738 | * request must wait for outstanding read requests to complete. |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2739 | * |
| 2740 | * Returns 0 if successful, else propagates up the lower layer error. |
| 2741 | */ |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2742 | int |
| 2743 | i915_gem_object_sync(struct drm_i915_gem_object *obj, |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2744 | struct drm_i915_gem_request *to) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2745 | { |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2746 | struct i915_gem_active *active; |
| 2747 | unsigned long active_mask; |
| 2748 | int idx; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2749 | |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2750 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 2751 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2752 | active_mask = i915_gem_object_get_active(obj); |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2753 | if (!active_mask) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2754 | return 0; |
| 2755 | |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2756 | if (obj->base.pending_write_domain) { |
| 2757 | active = obj->last_read; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2758 | } else { |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2759 | active_mask = 1; |
| 2760 | active = &obj->last_write; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2761 | } |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2762 | |
| 2763 | for_each_active(active_mask, idx) { |
| 2764 | struct drm_i915_gem_request *request; |
| 2765 | int ret; |
| 2766 | |
| 2767 | request = i915_gem_active_peek(&active[idx], |
| 2768 | &obj->base.dev->struct_mutex); |
| 2769 | if (!request) |
| 2770 | continue; |
| 2771 | |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2772 | ret = __i915_gem_object_sync(to, request); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2773 | if (ret) |
| 2774 | return ret; |
| 2775 | } |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2776 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2777 | return 0; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2778 | } |
| 2779 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2780 | static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj) |
| 2781 | { |
| 2782 | u32 old_write_domain, old_read_domains; |
| 2783 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2784 | /* Force a pagefault for domain tracking on next user access */ |
| 2785 | i915_gem_release_mmap(obj); |
| 2786 | |
Keith Packard | b97c3d9 | 2011-06-24 21:02:59 -0700 | [diff] [blame] | 2787 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 2788 | return; |
| 2789 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2790 | old_read_domains = obj->base.read_domains; |
| 2791 | old_write_domain = obj->base.write_domain; |
| 2792 | |
| 2793 | obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT; |
| 2794 | obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT; |
| 2795 | |
| 2796 | trace_i915_gem_object_change_domain(obj, |
| 2797 | old_read_domains, |
| 2798 | old_write_domain); |
| 2799 | } |
| 2800 | |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2801 | static void __i915_vma_iounmap(struct i915_vma *vma) |
| 2802 | { |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2803 | GEM_BUG_ON(i915_vma_is_pinned(vma)); |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2804 | |
| 2805 | if (vma->iomap == NULL) |
| 2806 | return; |
| 2807 | |
| 2808 | io_mapping_unmap(vma->iomap); |
| 2809 | vma->iomap = NULL; |
| 2810 | } |
| 2811 | |
Chris Wilson | df0e9a2 | 2016-08-04 07:52:47 +0100 | [diff] [blame] | 2812 | int i915_vma_unbind(struct i915_vma *vma) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2813 | { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2814 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2815 | unsigned long active; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2816 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2817 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2818 | /* First wait upon any activity as retiring the request may |
| 2819 | * have side-effects such as unpinning or even unbinding this vma. |
| 2820 | */ |
| 2821 | active = i915_vma_get_active(vma); |
Chris Wilson | df0e9a2 | 2016-08-04 07:52:47 +0100 | [diff] [blame] | 2822 | if (active) { |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2823 | int idx; |
| 2824 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2825 | /* When a closed VMA is retired, it is unbound - eek. |
| 2826 | * In order to prevent it from being recursively closed, |
| 2827 | * take a pin on the vma so that the second unbind is |
| 2828 | * aborted. |
| 2829 | */ |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2830 | __i915_vma_pin(vma); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2831 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2832 | for_each_active(active, idx) { |
| 2833 | ret = i915_gem_active_retire(&vma->last_read[idx], |
| 2834 | &vma->vm->dev->struct_mutex); |
| 2835 | if (ret) |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2836 | break; |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2837 | } |
| 2838 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2839 | __i915_vma_unpin(vma); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2840 | if (ret) |
| 2841 | return ret; |
| 2842 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2843 | GEM_BUG_ON(i915_vma_is_active(vma)); |
| 2844 | } |
| 2845 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2846 | if (i915_vma_is_pinned(vma)) |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2847 | return -EBUSY; |
| 2848 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2849 | if (!drm_mm_node_allocated(&vma->node)) |
| 2850 | goto destroy; |
Ben Widawsky | 433544b | 2013-08-13 18:09:06 -0700 | [diff] [blame] | 2851 | |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2852 | GEM_BUG_ON(obj->bind_count == 0); |
| 2853 | GEM_BUG_ON(!obj->pages); |
Chris Wilson | c4670ad | 2012-08-20 10:23:27 +0100 | [diff] [blame] | 2854 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2855 | if (i915_vma_is_ggtt(vma) && |
| 2856 | vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2857 | i915_gem_object_finish_gtt(obj); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2858 | |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2859 | /* release the fence reg _after_ flushing */ |
| 2860 | ret = i915_gem_object_put_fence(obj); |
| 2861 | if (ret) |
| 2862 | return ret; |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2863 | |
| 2864 | __i915_vma_iounmap(vma); |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2865 | } |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2866 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 2867 | if (likely(!vma->vm->closed)) { |
| 2868 | trace_i915_vma_unbind(vma); |
| 2869 | vma->vm->unbind_vma(vma); |
| 2870 | } |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2871 | vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2872 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 2873 | drm_mm_remove_node(&vma->node); |
| 2874 | list_move_tail(&vma->vm_link, &vma->vm->unbound_list); |
| 2875 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2876 | if (i915_vma_is_ggtt(vma)) { |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2877 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
| 2878 | obj->map_and_fenceable = false; |
Chris Wilson | 247177d | 2016-08-15 10:48:47 +0100 | [diff] [blame] | 2879 | } else if (vma->pages) { |
| 2880 | sg_free_table(vma->pages); |
| 2881 | kfree(vma->pages); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2882 | } |
| 2883 | } |
Chris Wilson | 247177d | 2016-08-15 10:48:47 +0100 | [diff] [blame] | 2884 | vma->pages = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2885 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 2886 | /* Since the unbound list is global, only move to that list if |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 2887 | * no more VMAs exist. */ |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2888 | if (--obj->bind_count == 0) |
| 2889 | list_move_tail(&obj->global_list, |
| 2890 | &to_i915(obj->base.dev)->mm.unbound_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2891 | |
Chris Wilson | 70903c3 | 2013-12-04 09:59:09 +0000 | [diff] [blame] | 2892 | /* And finally now the object is completely decoupled from this vma, |
| 2893 | * we can drop its hold on the backing storage and allow it to be |
| 2894 | * reaped by the shrinker. |
| 2895 | */ |
| 2896 | i915_gem_object_unpin_pages(obj); |
| 2897 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2898 | destroy: |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2899 | if (unlikely(i915_vma_is_closed(vma))) |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2900 | i915_vma_destroy(vma); |
| 2901 | |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 2902 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2903 | } |
| 2904 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2905 | int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv, |
| 2906 | bool interruptible) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2907 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2908 | struct intel_engine_cs *engine; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2909 | int ret; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2910 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2911 | for_each_engine(engine, dev_priv) { |
Chris Wilson | 62e6300 | 2016-06-24 14:55:52 +0100 | [diff] [blame] | 2912 | if (engine->last_context == NULL) |
| 2913 | continue; |
| 2914 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2915 | ret = intel_engine_idle(engine, interruptible); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2916 | if (ret) |
| 2917 | return ret; |
| 2918 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2919 | |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2920 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2921 | } |
| 2922 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2923 | static bool i915_gem_valid_gtt_space(struct i915_vma *vma, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2924 | unsigned long cache_level) |
| 2925 | { |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2926 | struct drm_mm_node *gtt_space = &vma->node; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2927 | struct drm_mm_node *other; |
| 2928 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2929 | /* |
| 2930 | * On some machines we have to be careful when putting differing types |
| 2931 | * of snoopable memory together to avoid the prefetcher crossing memory |
| 2932 | * domains and dying. During vm initialisation, we decide whether or not |
| 2933 | * these constraints apply and set the drm_mm.color_adjust |
| 2934 | * appropriately. |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2935 | */ |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2936 | if (vma->vm->mm.color_adjust == NULL) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2937 | return true; |
| 2938 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2939 | if (!drm_mm_node_allocated(gtt_space)) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2940 | return true; |
| 2941 | |
| 2942 | if (list_empty(>t_space->node_list)) |
| 2943 | return true; |
| 2944 | |
| 2945 | other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list); |
| 2946 | if (other->allocated && !other->hole_follows && other->color != cache_level) |
| 2947 | return false; |
| 2948 | |
| 2949 | other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list); |
| 2950 | if (other->allocated && !gtt_space->hole_follows && other->color != cache_level) |
| 2951 | return false; |
| 2952 | |
| 2953 | return true; |
| 2954 | } |
| 2955 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2956 | /** |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2957 | * i915_vma_insert - finds a slot for the vma in its address space |
| 2958 | * @vma: the vma |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 2959 | * @size: requested size in bytes (can be larger than the VMA) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2960 | * @alignment: required alignment |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 2961 | * @flags: mask of PIN_* flags to use |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2962 | * |
| 2963 | * First we try to allocate some free space that meets the requirements for |
| 2964 | * the VMA. Failiing that, if the flags permit, it will evict an old VMA, |
| 2965 | * preferrably the oldest idle entry to make room for the new VMA. |
| 2966 | * |
| 2967 | * Returns: |
| 2968 | * 0 on success, negative error code otherwise. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2969 | */ |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2970 | static int |
| 2971 | i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2972 | { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2973 | struct drm_i915_private *dev_priv = to_i915(vma->vm->dev); |
| 2974 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 2975 | u64 start, end; |
| 2976 | u64 min_alignment; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2977 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2978 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2979 | GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND)); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2980 | GEM_BUG_ON(drm_mm_node_allocated(&vma->node)); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2981 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 2982 | size = max(size, vma->size); |
| 2983 | if (flags & PIN_MAPPABLE) |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2984 | size = i915_gem_get_ggtt_size(dev_priv, size, |
| 2985 | i915_gem_object_get_tiling(obj)); |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 2986 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 2987 | min_alignment = |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2988 | i915_gem_get_ggtt_alignment(dev_priv, size, |
| 2989 | i915_gem_object_get_tiling(obj), |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 2990 | flags & PIN_MAPPABLE); |
| 2991 | if (alignment == 0) |
| 2992 | alignment = min_alignment; |
| 2993 | if (alignment & (min_alignment - 1)) { |
| 2994 | DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n", |
| 2995 | alignment, min_alignment); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2996 | return -EINVAL; |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 2997 | } |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 2998 | |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 2999 | start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3000 | |
| 3001 | end = vma->vm->total; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3002 | if (flags & PIN_MAPPABLE) |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3003 | end = min_t(u64, end, dev_priv->ggtt.mappable_end); |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3004 | if (flags & PIN_ZONE_4G) |
Michel Thierry | 48ea1e3 | 2016-01-11 11:39:27 +0000 | [diff] [blame] | 3005 | end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE); |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3006 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3007 | /* If binding the object/GGTT view requires more space than the entire |
| 3008 | * aperture has, reject it early before evicting everything in a vain |
| 3009 | * attempt to find space. |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3010 | */ |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3011 | if (size > end) { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3012 | DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n", |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3013 | size, obj->base.size, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3014 | flags & PIN_MAPPABLE ? "mappable" : "total", |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3015 | end); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3016 | return -E2BIG; |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3017 | } |
| 3018 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3019 | ret = i915_gem_object_get_pages(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3020 | if (ret) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3021 | return ret; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3022 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 3023 | i915_gem_object_pin_pages(obj); |
| 3024 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3025 | if (flags & PIN_OFFSET_FIXED) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3026 | u64 offset = flags & PIN_OFFSET_MASK; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3027 | if (offset & (alignment - 1) || offset > end - size) { |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3028 | ret = -EINVAL; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3029 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3030 | } |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3031 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3032 | vma->node.start = offset; |
| 3033 | vma->node.size = size; |
| 3034 | vma->node.color = obj->cache_level; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3035 | ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3036 | if (ret) { |
| 3037 | ret = i915_gem_evict_for_vma(vma); |
| 3038 | if (ret == 0) |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3039 | ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node); |
| 3040 | if (ret) |
| 3041 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3042 | } |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3043 | } else { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3044 | u32 search_flag, alloc_flag; |
| 3045 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3046 | if (flags & PIN_HIGH) { |
| 3047 | search_flag = DRM_MM_SEARCH_BELOW; |
| 3048 | alloc_flag = DRM_MM_CREATE_TOP; |
| 3049 | } else { |
| 3050 | search_flag = DRM_MM_SEARCH_DEFAULT; |
| 3051 | alloc_flag = DRM_MM_CREATE_DEFAULT; |
| 3052 | } |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3053 | |
Chris Wilson | 954c469 | 2016-08-04 16:32:26 +0100 | [diff] [blame] | 3054 | /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks, |
| 3055 | * so we know that we always have a minimum alignment of 4096. |
| 3056 | * The drm_mm range manager is optimised to return results |
| 3057 | * with zero alignment, so where possible use the optimal |
| 3058 | * path. |
| 3059 | */ |
| 3060 | if (alignment <= 4096) |
| 3061 | alignment = 0; |
| 3062 | |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3063 | search_free: |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3064 | ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm, |
| 3065 | &vma->node, |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3066 | size, alignment, |
| 3067 | obj->cache_level, |
| 3068 | start, end, |
| 3069 | search_flag, |
| 3070 | alloc_flag); |
| 3071 | if (ret) { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3072 | ret = i915_gem_evict_something(vma->vm, size, alignment, |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3073 | obj->cache_level, |
| 3074 | start, end, |
| 3075 | flags); |
| 3076 | if (ret == 0) |
| 3077 | goto search_free; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 3078 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3079 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3080 | } |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3081 | } |
Chris Wilson | 3750858 | 2016-08-04 16:32:24 +0100 | [diff] [blame] | 3082 | GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3083 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3084 | list_move_tail(&obj->global_list, &dev_priv->mm.bound_list); |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3085 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 3086 | obj->bind_count++; |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 3087 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3088 | return 0; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3089 | |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3090 | err_unpin: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3091 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3092 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3093 | } |
| 3094 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3095 | bool |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3096 | i915_gem_clflush_object(struct drm_i915_gem_object *obj, |
| 3097 | bool force) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3098 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3099 | /* If we don't have a page list set up, then we're not pinned |
| 3100 | * to GPU, and we can ignore the cache flush because it'll happen |
| 3101 | * again at bind time. |
| 3102 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3103 | if (obj->pages == NULL) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3104 | return false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3105 | |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3106 | /* |
| 3107 | * Stolen memory is always coherent with the GPU as it is explicitly |
| 3108 | * marked as wc by the system, or the system is cache-coherent. |
| 3109 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 3110 | if (obj->stolen || obj->phys_handle) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3111 | return false; |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3112 | |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3113 | /* If the GPU is snooping the contents of the CPU cache, |
| 3114 | * we do not need to manually clear the CPU cache lines. However, |
| 3115 | * the caches are only snooped when the render cache is |
| 3116 | * flushed/invalidated. As we always have to emit invalidations |
| 3117 | * and flushes when moving into and out of the RENDER domain, correct |
| 3118 | * snooping behaviour occurs naturally as the result of our domain |
| 3119 | * tracking. |
| 3120 | */ |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3121 | if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) { |
| 3122 | obj->cache_dirty = true; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3123 | return false; |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3124 | } |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3125 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3126 | trace_i915_gem_object_clflush(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3127 | drm_clflush_sg(obj->pages); |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3128 | obj->cache_dirty = false; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3129 | |
| 3130 | return true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3131 | } |
| 3132 | |
| 3133 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 3134 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3135 | i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3136 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3137 | uint32_t old_write_domain; |
| 3138 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3139 | if (obj->base.write_domain != I915_GEM_DOMAIN_GTT) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3140 | return; |
| 3141 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3142 | /* No actual flushing is required for the GTT write domain. Writes |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3143 | * to it immediately go to main memory as far as we know, so there's |
| 3144 | * no chipset flush. It also doesn't land in render cache. |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3145 | * |
| 3146 | * However, we do have to enforce the order so that all writes through |
| 3147 | * the GTT land before any writes to the device, such as updates to |
| 3148 | * the GATT itself. |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3149 | */ |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3150 | wmb(); |
| 3151 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3152 | old_write_domain = obj->base.write_domain; |
| 3153 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3154 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 3155 | intel_fb_obj_flush(obj, false, ORIGIN_GTT); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3156 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3157 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3158 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3159 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3160 | } |
| 3161 | |
| 3162 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 3163 | static void |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3164 | i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3165 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3166 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3167 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3168 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3169 | return; |
| 3170 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3171 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3172 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3173 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3174 | old_write_domain = obj->base.write_domain; |
| 3175 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3176 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 3177 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3178 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3179 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3180 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3181 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3182 | } |
| 3183 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3184 | /** |
| 3185 | * Moves a single object to the GTT read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3186 | * @obj: object to act on |
| 3187 | * @write: ask for write access or read only |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3188 | * |
| 3189 | * This function returns when the move is complete, including waiting on |
| 3190 | * flushes to occur. |
| 3191 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3192 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3193 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3194 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3195 | uint32_t old_write_domain, old_read_domains; |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3196 | struct i915_vma *vma; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3197 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3198 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3199 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3200 | if (ret) |
| 3201 | return ret; |
| 3202 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 3203 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 3204 | return 0; |
| 3205 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3206 | /* Flush and acquire obj->pages so that we are coherent through |
| 3207 | * direct access in memory with previous cached writes through |
| 3208 | * shmemfs and that our cache domain tracking remains valid. |
| 3209 | * For example, if the obj->filp was moved to swap without us |
| 3210 | * being notified and releasing the pages, we would mistakenly |
| 3211 | * continue to assume that the obj remained out of the CPU cached |
| 3212 | * domain. |
| 3213 | */ |
| 3214 | ret = i915_gem_object_get_pages(obj); |
| 3215 | if (ret) |
| 3216 | return ret; |
| 3217 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3218 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3219 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3220 | /* Serialise direct access to this object with the barriers for |
| 3221 | * coherent writes from the GPU, by effectively invalidating the |
| 3222 | * GTT domain upon first access. |
| 3223 | */ |
| 3224 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3225 | mb(); |
| 3226 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3227 | old_write_domain = obj->base.write_domain; |
| 3228 | old_read_domains = obj->base.read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3229 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3230 | /* It should now be out of any other write domains, and we can update |
| 3231 | * the domain values for our changes. |
| 3232 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3233 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 3234 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3235 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3236 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 3237 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
| 3238 | obj->dirty = 1; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3239 | } |
| 3240 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3241 | trace_i915_gem_object_change_domain(obj, |
| 3242 | old_read_domains, |
| 3243 | old_write_domain); |
| 3244 | |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3245 | /* And bump the LRU for this access */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3246 | vma = i915_gem_object_to_ggtt(obj, NULL); |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 3247 | if (vma && |
| 3248 | drm_mm_node_allocated(&vma->node) && |
| 3249 | !i915_vma_is_active(vma)) |
| 3250 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3251 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3252 | return 0; |
| 3253 | } |
| 3254 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3255 | /** |
| 3256 | * Changes the cache-level of an object across all VMA. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3257 | * @obj: object to act on |
| 3258 | * @cache_level: new cache level to set for the object |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3259 | * |
| 3260 | * After this function returns, the object will be in the new cache-level |
| 3261 | * across all GTT and the contents of the backing storage will be coherent, |
| 3262 | * with respect to the new cache-level. In order to keep the backing storage |
| 3263 | * coherent for all users, we only allow a single cache level to be set |
| 3264 | * globally on the object and prevent it from being changed whilst the |
| 3265 | * hardware is reading from the object. That is if the object is currently |
| 3266 | * on the scanout it will be set to uncached (or equivalent display |
| 3267 | * cache coherency) and all non-MOCS GPU access will also be uncached so |
| 3268 | * that all direct access to the scanout remains coherent. |
| 3269 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3270 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3271 | enum i915_cache_level cache_level) |
| 3272 | { |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3273 | struct i915_vma *vma; |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3274 | int ret = 0; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3275 | |
| 3276 | if (obj->cache_level == cache_level) |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3277 | goto out; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3278 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3279 | /* Inspect the list of currently bound VMA and unbind any that would |
| 3280 | * be invalid given the new cache-level. This is principally to |
| 3281 | * catch the issue of the CS prefetch crossing page boundaries and |
| 3282 | * reading an invalid PTE on older architectures. |
| 3283 | */ |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3284 | restart: |
| 3285 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3286 | if (!drm_mm_node_allocated(&vma->node)) |
| 3287 | continue; |
| 3288 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 3289 | if (i915_vma_is_pinned(vma)) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3290 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 3291 | return -EBUSY; |
| 3292 | } |
| 3293 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3294 | if (i915_gem_valid_gtt_space(vma, cache_level)) |
| 3295 | continue; |
| 3296 | |
| 3297 | ret = i915_vma_unbind(vma); |
| 3298 | if (ret) |
| 3299 | return ret; |
| 3300 | |
| 3301 | /* As unbinding may affect other elements in the |
| 3302 | * obj->vma_list (due to side-effects from retiring |
| 3303 | * an active vma), play safe and restart the iterator. |
| 3304 | */ |
| 3305 | goto restart; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3306 | } |
| 3307 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3308 | /* We can reuse the existing drm_mm nodes but need to change the |
| 3309 | * cache-level on the PTE. We could simply unbind them all and |
| 3310 | * rebind with the correct cache-level on next use. However since |
| 3311 | * we already have a valid slot, dma mapping, pages etc, we may as |
| 3312 | * rewrite the PTE in the belief that doing so tramples upon less |
| 3313 | * state and so involves less work. |
| 3314 | */ |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 3315 | if (obj->bind_count) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3316 | /* Before we change the PTE, the GPU must not be accessing it. |
| 3317 | * If we wait upon the object, we know that all the bound |
| 3318 | * VMA are no longer active. |
| 3319 | */ |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 3320 | ret = i915_gem_object_wait_rendering(obj, false); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3321 | if (ret) |
| 3322 | return ret; |
| 3323 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3324 | if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3325 | /* Access to snoopable pages through the GTT is |
| 3326 | * incoherent and on some machines causes a hard |
| 3327 | * lockup. Relinquish the CPU mmaping to force |
| 3328 | * userspace to refault in the pages and we can |
| 3329 | * then double check if the GTT mapping is still |
| 3330 | * valid for that pointer access. |
| 3331 | */ |
| 3332 | i915_gem_release_mmap(obj); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3333 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3334 | /* As we no longer need a fence for GTT access, |
| 3335 | * we can relinquish it now (and so prevent having |
| 3336 | * to steal a fence from someone else on the next |
| 3337 | * fence request). Note GPU activity would have |
| 3338 | * dropped the fence as all snoopable access is |
| 3339 | * supposed to be linear. |
| 3340 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3341 | ret = i915_gem_object_put_fence(obj); |
| 3342 | if (ret) |
| 3343 | return ret; |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3344 | } else { |
| 3345 | /* We either have incoherent backing store and |
| 3346 | * so no GTT access or the architecture is fully |
| 3347 | * coherent. In such cases, existing GTT mmaps |
| 3348 | * ignore the cache bit in the PTE and we can |
| 3349 | * rewrite it without confusing the GPU or having |
| 3350 | * to force userspace to fault back in its mmaps. |
| 3351 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3352 | } |
| 3353 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3354 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3355 | if (!drm_mm_node_allocated(&vma->node)) |
| 3356 | continue; |
| 3357 | |
| 3358 | ret = i915_vma_bind(vma, cache_level, PIN_UPDATE); |
| 3359 | if (ret) |
| 3360 | return ret; |
| 3361 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3362 | } |
| 3363 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3364 | list_for_each_entry(vma, &obj->vma_list, obj_link) |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3365 | vma->node.color = cache_level; |
| 3366 | obj->cache_level = cache_level; |
| 3367 | |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3368 | out: |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3369 | /* Flush the dirty CPU caches to the backing storage so that the |
| 3370 | * object is now coherent at its new cache level (with respect |
| 3371 | * to the access domain). |
| 3372 | */ |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 3373 | if (obj->cache_dirty && cpu_write_needs_clflush(obj)) { |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3374 | if (i915_gem_clflush_object(obj, true)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3375 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3376 | } |
| 3377 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3378 | return 0; |
| 3379 | } |
| 3380 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3381 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3382 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3383 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3384 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3385 | struct drm_i915_gem_object *obj; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3386 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3387 | obj = i915_gem_object_lookup(file, args->handle); |
| 3388 | if (!obj) |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 3389 | return -ENOENT; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3390 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3391 | switch (obj->cache_level) { |
| 3392 | case I915_CACHE_LLC: |
| 3393 | case I915_CACHE_L3_LLC: |
| 3394 | args->caching = I915_CACHING_CACHED; |
| 3395 | break; |
| 3396 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3397 | case I915_CACHE_WT: |
| 3398 | args->caching = I915_CACHING_DISPLAY; |
| 3399 | break; |
| 3400 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3401 | default: |
| 3402 | args->caching = I915_CACHING_NONE; |
| 3403 | break; |
| 3404 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3405 | |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 3406 | i915_gem_object_put_unlocked(obj); |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 3407 | return 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3408 | } |
| 3409 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3410 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3411 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3412 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3413 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3414 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3415 | struct drm_i915_gem_object *obj; |
| 3416 | enum i915_cache_level level; |
| 3417 | int ret; |
| 3418 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3419 | switch (args->caching) { |
| 3420 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3421 | level = I915_CACHE_NONE; |
| 3422 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3423 | case I915_CACHING_CACHED: |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3424 | /* |
| 3425 | * Due to a HW issue on BXT A stepping, GPU stores via a |
| 3426 | * snooped mapping may leave stale data in a corresponding CPU |
| 3427 | * cacheline, whereas normally such cachelines would get |
| 3428 | * invalidated. |
| 3429 | */ |
Tvrtko Ursulin | ca37780 | 2016-03-02 12:10:31 +0000 | [diff] [blame] | 3430 | if (!HAS_LLC(dev) && !HAS_SNOOP(dev)) |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3431 | return -ENODEV; |
| 3432 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3433 | level = I915_CACHE_LLC; |
| 3434 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3435 | case I915_CACHING_DISPLAY: |
| 3436 | level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE; |
| 3437 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3438 | default: |
| 3439 | return -EINVAL; |
| 3440 | } |
| 3441 | |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3442 | intel_runtime_pm_get(dev_priv); |
| 3443 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3444 | ret = i915_mutex_lock_interruptible(dev); |
| 3445 | if (ret) |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3446 | goto rpm_put; |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3447 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3448 | obj = i915_gem_object_lookup(file, args->handle); |
| 3449 | if (!obj) { |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3450 | ret = -ENOENT; |
| 3451 | goto unlock; |
| 3452 | } |
| 3453 | |
| 3454 | ret = i915_gem_object_set_cache_level(obj, level); |
| 3455 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 3456 | i915_gem_object_put(obj); |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3457 | unlock: |
| 3458 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3459 | rpm_put: |
| 3460 | intel_runtime_pm_put(dev_priv); |
| 3461 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3462 | return ret; |
| 3463 | } |
| 3464 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3465 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3466 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 3467 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 3468 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3469 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3470 | struct i915_vma * |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3471 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3472 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3473 | const struct i915_ggtt_view *view) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3474 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3475 | struct i915_vma *vma; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3476 | u32 old_read_domains, old_write_domain; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3477 | int ret; |
| 3478 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3479 | /* Mark the pin_display early so that we account for the |
| 3480 | * display coherency whilst setting up the cache domains. |
| 3481 | */ |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3482 | obj->pin_display++; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3483 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3484 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 3485 | * a result, we make sure that the pinning that is about to occur is |
| 3486 | * done with uncached PTEs. This is lowest common denominator for all |
| 3487 | * chipsets. |
| 3488 | * |
| 3489 | * However for gen6+, we could do better by using the GFDT bit instead |
| 3490 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 3491 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 3492 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3493 | ret = i915_gem_object_set_cache_level(obj, |
| 3494 | HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3495 | if (ret) { |
| 3496 | vma = ERR_PTR(ret); |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3497 | goto err_unpin_display; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3498 | } |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3499 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3500 | /* As the user may map the buffer once pinned in the display plane |
| 3501 | * (e.g. libkms for the bootup splash), we have to ensure that we |
| 3502 | * always use map_and_fenceable for all scanout buffers. |
| 3503 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3504 | vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3505 | view->type == I915_GGTT_VIEW_NORMAL ? |
| 3506 | PIN_MAPPABLE : 0); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3507 | if (IS_ERR(vma)) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3508 | goto err_unpin_display; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3509 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3510 | WARN_ON(obj->pin_display > i915_vma_pin_count(vma)); |
| 3511 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3512 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 3513 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3514 | old_write_domain = obj->base.write_domain; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3515 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3516 | |
| 3517 | /* It should now be out of any other write domains, and we can update |
| 3518 | * the domain values for our changes. |
| 3519 | */ |
Chris Wilson | e5f1d96 | 2012-07-20 12:41:00 +0100 | [diff] [blame] | 3520 | obj->base.write_domain = 0; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3521 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3522 | |
| 3523 | trace_i915_gem_object_change_domain(obj, |
| 3524 | old_read_domains, |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3525 | old_write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3526 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3527 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3528 | |
| 3529 | err_unpin_display: |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3530 | obj->pin_display--; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3531 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3532 | } |
| 3533 | |
| 3534 | void |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3535 | i915_gem_object_unpin_from_display_plane(struct i915_vma *vma) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3536 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3537 | if (WARN_ON(vma->obj->pin_display == 0)) |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3538 | return; |
| 3539 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3540 | vma->obj->pin_display--; |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3541 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3542 | i915_vma_unpin(vma); |
| 3543 | WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma)); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3544 | } |
| 3545 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3546 | /** |
| 3547 | * Moves a single object to the CPU read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3548 | * @obj: object to act on |
| 3549 | * @write: requesting write or read-only access |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3550 | * |
| 3551 | * This function returns when the move is complete, including waiting on |
| 3552 | * flushes to occur. |
| 3553 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 3554 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 3555 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3556 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3557 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3558 | int ret; |
| 3559 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3560 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3561 | if (ret) |
| 3562 | return ret; |
| 3563 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 3564 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 3565 | return 0; |
| 3566 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3567 | i915_gem_object_flush_gtt_write_domain(obj); |
| 3568 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3569 | old_write_domain = obj->base.write_domain; |
| 3570 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3571 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3572 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3573 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3574 | i915_gem_clflush_object(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3575 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3576 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3577 | } |
| 3578 | |
| 3579 | /* It should now be out of any other write domains, and we can update |
| 3580 | * the domain values for our changes. |
| 3581 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3582 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3583 | |
| 3584 | /* If we're writing through the CPU, then the GPU read domains will |
| 3585 | * need to be invalidated at next use. |
| 3586 | */ |
| 3587 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3588 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 3589 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3590 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3591 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3592 | trace_i915_gem_object_change_domain(obj, |
| 3593 | old_read_domains, |
| 3594 | old_write_domain); |
| 3595 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3596 | return 0; |
| 3597 | } |
| 3598 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3599 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3600 | * emitted over 20 msec ago. |
| 3601 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3602 | * Note that if we were to use the current jiffies each time around the loop, |
| 3603 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3604 | * render a frame was over 20ms. |
| 3605 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3606 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3607 | * relatively low latency when blocking on a particular request to finish. |
| 3608 | */ |
| 3609 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3610 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3611 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3612 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3613 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 3614 | unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES; |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3615 | struct drm_i915_gem_request *request, *target = NULL; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3616 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3617 | |
Daniel Vetter | 308887a | 2012-11-14 17:14:06 +0100 | [diff] [blame] | 3618 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
| 3619 | if (ret) |
| 3620 | return ret; |
| 3621 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 3622 | /* ABI: return -EIO if already wedged */ |
| 3623 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 3624 | return -EIO; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 3625 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3626 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3627 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3628 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3629 | break; |
| 3630 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 3631 | /* |
| 3632 | * Note that the request might not have been submitted yet. |
| 3633 | * In which case emitted_jiffies will be zero. |
| 3634 | */ |
| 3635 | if (!request->emitted_jiffies) |
| 3636 | continue; |
| 3637 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3638 | target = request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3639 | } |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3640 | if (target) |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 3641 | i915_gem_request_get(target); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3642 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3643 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3644 | if (target == NULL) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3645 | return 0; |
| 3646 | |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 3647 | ret = i915_wait_request(target, true, NULL, NULL); |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 3648 | i915_gem_request_put(target); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3649 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3650 | return ret; |
| 3651 | } |
| 3652 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3653 | static bool |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3654 | i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3655 | { |
| 3656 | struct drm_i915_gem_object *obj = vma->obj; |
| 3657 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3658 | if (!drm_mm_node_allocated(&vma->node)) |
| 3659 | return false; |
| 3660 | |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3661 | if (vma->node.size < size) |
| 3662 | return true; |
| 3663 | |
| 3664 | if (alignment && vma->node.start & (alignment - 1)) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3665 | return true; |
| 3666 | |
| 3667 | if (flags & PIN_MAPPABLE && !obj->map_and_fenceable) |
| 3668 | return true; |
| 3669 | |
| 3670 | if (flags & PIN_OFFSET_BIAS && |
| 3671 | vma->node.start < (flags & PIN_OFFSET_MASK)) |
| 3672 | return true; |
| 3673 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3674 | if (flags & PIN_OFFSET_FIXED && |
| 3675 | vma->node.start != (flags & PIN_OFFSET_MASK)) |
| 3676 | return true; |
| 3677 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3678 | return false; |
| 3679 | } |
| 3680 | |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3681 | void __i915_vma_set_map_and_fenceable(struct i915_vma *vma) |
| 3682 | { |
| 3683 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3684 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3685 | bool mappable, fenceable; |
| 3686 | u32 fence_size, fence_alignment; |
| 3687 | |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3688 | fence_size = i915_gem_get_ggtt_size(dev_priv, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3689 | obj->base.size, |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3690 | i915_gem_object_get_tiling(obj)); |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3691 | fence_alignment = i915_gem_get_ggtt_alignment(dev_priv, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3692 | obj->base.size, |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3693 | i915_gem_object_get_tiling(obj), |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3694 | true); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3695 | |
| 3696 | fenceable = (vma->node.size == fence_size && |
| 3697 | (vma->node.start & (fence_alignment - 1)) == 0); |
| 3698 | |
| 3699 | mappable = (vma->node.start + fence_size <= |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3700 | dev_priv->ggtt.mappable_end); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3701 | |
| 3702 | obj->map_and_fenceable = mappable && fenceable; |
| 3703 | } |
| 3704 | |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3705 | int __i915_vma_do_pin(struct i915_vma *vma, |
| 3706 | u64 size, u64 alignment, u64 flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3707 | { |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3708 | unsigned int bound = vma->flags; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3709 | int ret; |
| 3710 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3711 | GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0); |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 3712 | GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma)); |
Ben Widawsky | 6e7186a | 2014-05-06 22:21:36 -0700 | [diff] [blame] | 3713 | |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3714 | if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) { |
| 3715 | ret = -EBUSY; |
| 3716 | goto err; |
| 3717 | } |
Chris Wilson | c826c44 | 2014-10-31 13:53:53 +0000 | [diff] [blame] | 3718 | |
Chris Wilson | de89508 | 2016-08-04 16:32:34 +0100 | [diff] [blame] | 3719 | if ((bound & I915_VMA_BIND_MASK) == 0) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3720 | ret = i915_vma_insert(vma, size, alignment, flags); |
| 3721 | if (ret) |
| 3722 | goto err; |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 3723 | } |
| 3724 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3725 | ret = i915_vma_bind(vma, vma->obj->cache_level, flags); |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3726 | if (ret) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3727 | goto err; |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3728 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 3729 | if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND) |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3730 | __i915_vma_set_map_and_fenceable(vma); |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 3731 | |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3732 | GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3733 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3734 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3735 | err: |
| 3736 | __i915_vma_unpin(vma); |
| 3737 | return ret; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3738 | } |
| 3739 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3740 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3741 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 3742 | const struct i915_ggtt_view *view, |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3743 | u64 size, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3744 | u64 alignment, |
| 3745 | u64 flags) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3746 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3747 | struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3748 | struct i915_vma *vma; |
| 3749 | int ret; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 3750 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3751 | vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3752 | if (IS_ERR(vma)) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3753 | return vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3754 | |
| 3755 | if (i915_vma_misplaced(vma, size, alignment, flags)) { |
| 3756 | if (flags & PIN_NONBLOCK && |
| 3757 | (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3758 | return ERR_PTR(-ENOSPC); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3759 | |
| 3760 | WARN(i915_vma_is_pinned(vma), |
| 3761 | "bo is already pinned in ggtt with incorrect alignment:" |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame^] | 3762 | " offset=%08x, req.alignment=%llx, req.map_and_fenceable=%d," |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3763 | " obj->map_and_fenceable=%d\n", |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame^] | 3764 | i915_ggtt_offset(vma), |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3765 | alignment, |
| 3766 | !!(flags & PIN_MAPPABLE), |
| 3767 | obj->map_and_fenceable); |
| 3768 | ret = i915_vma_unbind(vma); |
| 3769 | if (ret) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3770 | return ERR_PTR(ret); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3771 | } |
| 3772 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3773 | ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL); |
| 3774 | if (ret) |
| 3775 | return ERR_PTR(ret); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3776 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3777 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3778 | } |
| 3779 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3780 | static __always_inline unsigned int __busy_read_flag(unsigned int id) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3781 | { |
| 3782 | /* Note that we could alias engines in the execbuf API, but |
| 3783 | * that would be very unwise as it prevents userspace from |
| 3784 | * fine control over engine selection. Ahem. |
| 3785 | * |
| 3786 | * This should be something like EXEC_MAX_ENGINE instead of |
| 3787 | * I915_NUM_ENGINES. |
| 3788 | */ |
| 3789 | BUILD_BUG_ON(I915_NUM_ENGINES > 16); |
| 3790 | return 0x10000 << id; |
| 3791 | } |
| 3792 | |
| 3793 | static __always_inline unsigned int __busy_write_id(unsigned int id) |
| 3794 | { |
Chris Wilson | 70cb472 | 2016-08-09 18:08:25 +0100 | [diff] [blame] | 3795 | /* The uABI guarantees an active writer is also amongst the read |
| 3796 | * engines. This would be true if we accessed the activity tracking |
| 3797 | * under the lock, but as we perform the lookup of the object and |
| 3798 | * its activity locklessly we can not guarantee that the last_write |
| 3799 | * being active implies that we have set the same engine flag from |
| 3800 | * last_read - hence we always set both read and write busy for |
| 3801 | * last_write. |
| 3802 | */ |
| 3803 | return id | __busy_read_flag(id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3804 | } |
| 3805 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3806 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3807 | __busy_set_if_active(const struct i915_gem_active *active, |
| 3808 | unsigned int (*flag)(unsigned int id)) |
| 3809 | { |
| 3810 | /* For more discussion about the barriers and locking concerns, |
| 3811 | * see __i915_gem_active_get_rcu(). |
| 3812 | */ |
| 3813 | do { |
| 3814 | struct drm_i915_gem_request *request; |
| 3815 | unsigned int id; |
| 3816 | |
| 3817 | request = rcu_dereference(active->request); |
| 3818 | if (!request || i915_gem_request_completed(request)) |
| 3819 | return 0; |
| 3820 | |
| 3821 | id = request->engine->exec_id; |
| 3822 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3823 | /* Check that the pointer wasn't reassigned and overwritten. |
| 3824 | * |
| 3825 | * In __i915_gem_active_get_rcu(), we enforce ordering between |
| 3826 | * the first rcu pointer dereference (imposing a |
| 3827 | * read-dependency only on access through the pointer) and |
| 3828 | * the second lockless access through the memory barrier |
| 3829 | * following a successful atomic_inc_not_zero(). Here there |
| 3830 | * is no such barrier, and so we must manually insert an |
| 3831 | * explicit read barrier to ensure that the following |
| 3832 | * access occurs after all the loads through the first |
| 3833 | * pointer. |
| 3834 | * |
| 3835 | * It is worth comparing this sequence with |
| 3836 | * raw_write_seqcount_latch() which operates very similarly. |
| 3837 | * The challenge here is the visibility of the other CPU |
| 3838 | * writes to the reallocated request vs the local CPU ordering. |
| 3839 | * Before the other CPU can overwrite the request, it will |
| 3840 | * have updated our active->request and gone through a wmb. |
| 3841 | * During the read here, we want to make sure that the values |
| 3842 | * we see have not been overwritten as we do so - and we do |
| 3843 | * that by serialising the second pointer check with the writes |
| 3844 | * on other other CPUs. |
| 3845 | * |
| 3846 | * The corresponding write barrier is part of |
| 3847 | * rcu_assign_pointer(). |
| 3848 | */ |
| 3849 | smp_rmb(); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3850 | if (request == rcu_access_pointer(active->request)) |
| 3851 | return flag(id); |
| 3852 | } while (1); |
| 3853 | } |
| 3854 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3855 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3856 | busy_check_reader(const struct i915_gem_active *active) |
| 3857 | { |
| 3858 | return __busy_set_if_active(active, __busy_read_flag); |
| 3859 | } |
| 3860 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3861 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3862 | busy_check_writer(const struct i915_gem_active *active) |
| 3863 | { |
| 3864 | return __busy_set_if_active(active, __busy_write_id); |
| 3865 | } |
| 3866 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3867 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3868 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3869 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3870 | { |
| 3871 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3872 | struct drm_i915_gem_object *obj; |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3873 | unsigned long active; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3874 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3875 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3876 | if (!obj) |
| 3877 | return -ENOENT; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3878 | |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 3879 | args->busy = 0; |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3880 | active = __I915_BO_ACTIVE(obj); |
| 3881 | if (active) { |
| 3882 | int idx; |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 3883 | |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3884 | /* Yes, the lookups are intentionally racy. |
| 3885 | * |
| 3886 | * First, we cannot simply rely on __I915_BO_ACTIVE. We have |
| 3887 | * to regard the value as stale and as our ABI guarantees |
| 3888 | * forward progress, we confirm the status of each active |
| 3889 | * request with the hardware. |
| 3890 | * |
| 3891 | * Even though we guard the pointer lookup by RCU, that only |
| 3892 | * guarantees that the pointer and its contents remain |
| 3893 | * dereferencable and does *not* mean that the request we |
| 3894 | * have is the same as the one being tracked by the object. |
| 3895 | * |
| 3896 | * Consider that we lookup the request just as it is being |
| 3897 | * retired and freed. We take a local copy of the pointer, |
| 3898 | * but before we add its engine into the busy set, the other |
| 3899 | * thread reallocates it and assigns it to a task on another |
| 3900 | * engine with a fresh and incomplete seqno. |
| 3901 | * |
| 3902 | * So after we lookup the engine's id, we double check that |
| 3903 | * the active request is the same and only then do we add it |
| 3904 | * into the busy set. |
| 3905 | */ |
| 3906 | rcu_read_lock(); |
| 3907 | |
| 3908 | for_each_active(active, idx) |
| 3909 | args->busy |= busy_check_reader(&obj->last_read[idx]); |
| 3910 | |
| 3911 | /* For ABI sanity, we only care that the write engine is in |
Chris Wilson | 70cb472 | 2016-08-09 18:08:25 +0100 | [diff] [blame] | 3912 | * the set of read engines. This should be ensured by the |
| 3913 | * ordering of setting last_read/last_write in |
| 3914 | * i915_vma_move_to_active(), and then in reverse in retire. |
| 3915 | * However, for good measure, we always report the last_write |
| 3916 | * request as a busy read as well as being a busy write. |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3917 | * |
| 3918 | * We don't care that the set of active read/write engines |
| 3919 | * may change during construction of the result, as it is |
| 3920 | * equally liable to change before userspace can inspect |
| 3921 | * the result. |
| 3922 | */ |
| 3923 | args->busy |= busy_check_writer(&obj->last_write); |
| 3924 | |
| 3925 | rcu_read_unlock(); |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 3926 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3927 | |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3928 | i915_gem_object_put_unlocked(obj); |
| 3929 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3930 | } |
| 3931 | |
| 3932 | int |
| 3933 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 3934 | struct drm_file *file_priv) |
| 3935 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3936 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3937 | } |
| 3938 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3939 | int |
| 3940 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 3941 | struct drm_file *file_priv) |
| 3942 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3943 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3944 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3945 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 3946 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3947 | |
| 3948 | switch (args->madv) { |
| 3949 | case I915_MADV_DONTNEED: |
| 3950 | case I915_MADV_WILLNEED: |
| 3951 | break; |
| 3952 | default: |
| 3953 | return -EINVAL; |
| 3954 | } |
| 3955 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3956 | ret = i915_mutex_lock_interruptible(dev); |
| 3957 | if (ret) |
| 3958 | return ret; |
| 3959 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3960 | obj = i915_gem_object_lookup(file_priv, args->handle); |
| 3961 | if (!obj) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3962 | ret = -ENOENT; |
| 3963 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3964 | } |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3965 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 3966 | if (obj->pages && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3967 | i915_gem_object_is_tiled(obj) && |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 3968 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
| 3969 | if (obj->madv == I915_MADV_WILLNEED) |
| 3970 | i915_gem_object_unpin_pages(obj); |
| 3971 | if (args->madv == I915_MADV_WILLNEED) |
| 3972 | i915_gem_object_pin_pages(obj); |
| 3973 | } |
| 3974 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3975 | if (obj->madv != __I915_MADV_PURGED) |
| 3976 | obj->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3977 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3978 | /* if the object is no longer attached, discard its backing storage */ |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 3979 | if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 3980 | i915_gem_object_truncate(obj); |
| 3981 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3982 | args->retained = obj->madv != __I915_MADV_PURGED; |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 3983 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 3984 | i915_gem_object_put(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3985 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3986 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 3987 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 3988 | } |
| 3989 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3990 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 3991 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 3992 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3993 | int i; |
| 3994 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3995 | INIT_LIST_HEAD(&obj->global_list); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 3996 | for (i = 0; i < I915_NUM_ENGINES; i++) |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 3997 | init_request_active(&obj->last_read[i], |
| 3998 | i915_gem_object_retire__read); |
| 3999 | init_request_active(&obj->last_write, |
| 4000 | i915_gem_object_retire__write); |
| 4001 | init_request_active(&obj->last_fence, NULL); |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 4002 | INIT_LIST_HEAD(&obj->obj_exec_link); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4003 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | 8d9d574 | 2015-04-07 16:20:38 +0100 | [diff] [blame] | 4004 | INIT_LIST_HEAD(&obj->batch_pool_link); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4005 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4006 | obj->ops = ops; |
| 4007 | |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4008 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 4009 | obj->madv = I915_MADV_WILLNEED; |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4010 | |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4011 | i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4012 | } |
| 4013 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4014 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
Chris Wilson | de47266 | 2016-01-22 18:32:31 +0000 | [diff] [blame] | 4015 | .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE, |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4016 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4017 | .put_pages = i915_gem_object_put_pages_gtt, |
| 4018 | }; |
| 4019 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 4020 | struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4021 | size_t size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4022 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4023 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4024 | struct address_space *mapping; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4025 | gfp_t mask; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4026 | int ret; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4027 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4028 | obj = i915_gem_object_alloc(dev); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4029 | if (obj == NULL) |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4030 | return ERR_PTR(-ENOMEM); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4031 | |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4032 | ret = drm_gem_object_init(dev, &obj->base, size); |
| 4033 | if (ret) |
| 4034 | goto fail; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4035 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4036 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
| 4037 | if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) { |
| 4038 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4039 | mask &= ~__GFP_HIGHMEM; |
| 4040 | mask |= __GFP_DMA32; |
| 4041 | } |
| 4042 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 4043 | mapping = obj->base.filp->f_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4044 | mapping_set_gfp_mask(mapping, mask); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4045 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4046 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4047 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4048 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4049 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4050 | |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4051 | if (HAS_LLC(dev)) { |
| 4052 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4053 | * cache) for about a 10% performance improvement |
| 4054 | * compared to uncached. Graphics requests other than |
| 4055 | * display scanout are coherent with the CPU in |
| 4056 | * accessing this cache. This means in this mode we |
| 4057 | * don't need to clflush on the CPU side, and on the |
| 4058 | * GPU side we only need to flush internal caches to |
| 4059 | * get data visible to the CPU. |
| 4060 | * |
| 4061 | * However, we maintain the display planes as UC, and so |
| 4062 | * need to rebind when first used as such. |
| 4063 | */ |
| 4064 | obj->cache_level = I915_CACHE_LLC; |
| 4065 | } else |
| 4066 | obj->cache_level = I915_CACHE_NONE; |
| 4067 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4068 | trace_i915_gem_object_create(obj); |
| 4069 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4070 | return obj; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4071 | |
| 4072 | fail: |
| 4073 | i915_gem_object_free(obj); |
| 4074 | |
| 4075 | return ERR_PTR(ret); |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4076 | } |
| 4077 | |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4078 | static bool discard_backing_storage(struct drm_i915_gem_object *obj) |
| 4079 | { |
| 4080 | /* If we are the last user of the backing storage (be it shmemfs |
| 4081 | * pages or stolen etc), we know that the pages are going to be |
| 4082 | * immediately released. In this case, we can then skip copying |
| 4083 | * back the contents from the GPU. |
| 4084 | */ |
| 4085 | |
| 4086 | if (obj->madv != I915_MADV_WILLNEED) |
| 4087 | return false; |
| 4088 | |
| 4089 | if (obj->base.filp == NULL) |
| 4090 | return true; |
| 4091 | |
| 4092 | /* At first glance, this looks racy, but then again so would be |
| 4093 | * userspace racing mmap against close. However, the first external |
| 4094 | * reference to the filp can only be obtained through the |
| 4095 | * i915_gem_mmap_ioctl() which safeguards us against the user |
| 4096 | * acquiring such a reference whilst we are in the middle of |
| 4097 | * freeing the object. |
| 4098 | */ |
| 4099 | return atomic_long_read(&obj->base.filp->f_count) == 1; |
| 4100 | } |
| 4101 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4102 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4103 | { |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4104 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4105 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4106 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4107 | struct i915_vma *vma, *next; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4108 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4109 | intel_runtime_pm_get(dev_priv); |
| 4110 | |
Chris Wilson | 26e12f8 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4111 | trace_i915_gem_object_destroy(obj); |
| 4112 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4113 | /* All file-owned VMA should have been released by this point through |
| 4114 | * i915_gem_close_object(), or earlier by i915_gem_context_close(). |
| 4115 | * However, the object may also be bound into the global GTT (e.g. |
| 4116 | * older GPUs without per-process support, or for direct access through |
| 4117 | * the GTT either for the user or for scanout). Those VMA still need to |
| 4118 | * unbound now. |
| 4119 | */ |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4120 | list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) { |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 4121 | GEM_BUG_ON(!i915_vma_is_ggtt(vma)); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4122 | GEM_BUG_ON(i915_vma_is_active(vma)); |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 4123 | vma->flags &= ~I915_VMA_PIN_MASK; |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4124 | i915_vma_close(vma); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4125 | } |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 4126 | GEM_BUG_ON(obj->bind_count); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4127 | |
Ben Widawsky | 1d64ae7 | 2013-05-31 14:46:20 -0700 | [diff] [blame] | 4128 | /* Stolen objects don't hold a ref, but do hold pin count. Fix that up |
| 4129 | * before progressing. */ |
| 4130 | if (obj->stolen) |
| 4131 | i915_gem_object_unpin_pages(obj); |
| 4132 | |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4133 | WARN_ON(atomic_read(&obj->frontbuffer_bits)); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4134 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4135 | if (obj->pages && obj->madv == I915_MADV_WILLNEED && |
| 4136 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 4137 | i915_gem_object_is_tiled(obj)) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4138 | i915_gem_object_unpin_pages(obj); |
| 4139 | |
Ben Widawsky | 401c29f | 2013-05-31 11:28:47 -0700 | [diff] [blame] | 4140 | if (WARN_ON(obj->pages_pin_count)) |
| 4141 | obj->pages_pin_count = 0; |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4142 | if (discard_backing_storage(obj)) |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 4143 | obj->madv = I915_MADV_DONTNEED; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4144 | i915_gem_object_put_pages(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4145 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 4146 | BUG_ON(obj->pages); |
| 4147 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 4148 | if (obj->base.import_attach) |
| 4149 | drm_prime_gem_destroy(&obj->base, NULL); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4150 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 4151 | if (obj->ops->release) |
| 4152 | obj->ops->release(obj); |
| 4153 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4154 | drm_gem_object_release(&obj->base); |
| 4155 | i915_gem_info_remove_obj(dev_priv, obj->base.size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4156 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4157 | kfree(obj->bit_17); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4158 | i915_gem_object_free(obj); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4159 | |
| 4160 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4161 | } |
| 4162 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4163 | int i915_gem_suspend(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4164 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4165 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4166 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4167 | |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 4168 | intel_suspend_gt_powersave(dev_priv); |
| 4169 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4170 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4171 | |
| 4172 | /* We have to flush all the executing contexts to main memory so |
| 4173 | * that they can saved in the hibernation image. To ensure the last |
| 4174 | * context image is coherent, we have to switch away from it. That |
| 4175 | * leaves the dev_priv->kernel_context still active when |
| 4176 | * we actually suspend, and its image in memory may not match the GPU |
| 4177 | * state. Fortunately, the kernel_context is disposable and we do |
| 4178 | * not rely on its state. |
| 4179 | */ |
| 4180 | ret = i915_gem_switch_to_kernel_context(dev_priv); |
| 4181 | if (ret) |
| 4182 | goto err; |
| 4183 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4184 | ret = i915_gem_wait_for_idle(dev_priv, true); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4185 | if (ret) |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4186 | goto err; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4187 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4188 | i915_gem_retire_requests(dev_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4189 | |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 4190 | i915_gem_context_lost(dev_priv); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4191 | mutex_unlock(&dev->struct_mutex); |
| 4192 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 4193 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4194 | cancel_delayed_work_sync(&dev_priv->gt.retire_work); |
| 4195 | flush_delayed_work(&dev_priv->gt.idle_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4196 | |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4197 | /* Assert that we sucessfully flushed all the work and |
| 4198 | * reset the GPU back to its idle, low power state. |
| 4199 | */ |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4200 | WARN_ON(dev_priv->gt.awake); |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4201 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4202 | return 0; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4203 | |
| 4204 | err: |
| 4205 | mutex_unlock(&dev->struct_mutex); |
| 4206 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4207 | } |
| 4208 | |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4209 | void i915_gem_resume(struct drm_device *dev) |
| 4210 | { |
| 4211 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4212 | |
| 4213 | mutex_lock(&dev->struct_mutex); |
| 4214 | i915_gem_restore_gtt_mappings(dev); |
| 4215 | |
| 4216 | /* As we didn't flush the kernel context before suspend, we cannot |
| 4217 | * guarantee that the context image is complete. So let's just reset |
| 4218 | * it and start again. |
| 4219 | */ |
| 4220 | if (i915.enable_execlists) |
| 4221 | intel_lr_context_reset(dev_priv, dev_priv->kernel_context); |
| 4222 | |
| 4223 | mutex_unlock(&dev->struct_mutex); |
| 4224 | } |
| 4225 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4226 | void i915_gem_init_swizzling(struct drm_device *dev) |
| 4227 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4228 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4229 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4230 | if (INTEL_INFO(dev)->gen < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4231 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 4232 | return; |
| 4233 | |
| 4234 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 4235 | DISP_TILE_SURFACE_SWIZZLING); |
| 4236 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4237 | if (IS_GEN5(dev)) |
| 4238 | return; |
| 4239 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4240 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
| 4241 | if (IS_GEN6(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4242 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4243 | else if (IS_GEN7(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4244 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 4245 | else if (IS_GEN8(dev)) |
| 4246 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4247 | else |
| 4248 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4249 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 4250 | |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4251 | static void init_unused_ring(struct drm_device *dev, u32 base) |
| 4252 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4253 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4254 | |
| 4255 | I915_WRITE(RING_CTL(base), 0); |
| 4256 | I915_WRITE(RING_HEAD(base), 0); |
| 4257 | I915_WRITE(RING_TAIL(base), 0); |
| 4258 | I915_WRITE(RING_START(base), 0); |
| 4259 | } |
| 4260 | |
| 4261 | static void init_unused_rings(struct drm_device *dev) |
| 4262 | { |
| 4263 | if (IS_I830(dev)) { |
| 4264 | init_unused_ring(dev, PRB1_BASE); |
| 4265 | init_unused_ring(dev, SRB0_BASE); |
| 4266 | init_unused_ring(dev, SRB1_BASE); |
| 4267 | init_unused_ring(dev, SRB2_BASE); |
| 4268 | init_unused_ring(dev, SRB3_BASE); |
| 4269 | } else if (IS_GEN2(dev)) { |
| 4270 | init_unused_ring(dev, SRB0_BASE); |
| 4271 | init_unused_ring(dev, SRB1_BASE); |
| 4272 | } else if (IS_GEN3(dev)) { |
| 4273 | init_unused_ring(dev, PRB1_BASE); |
| 4274 | init_unused_ring(dev, PRB2_BASE); |
| 4275 | } |
| 4276 | } |
| 4277 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4278 | int |
| 4279 | i915_gem_init_hw(struct drm_device *dev) |
| 4280 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4281 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4282 | struct intel_engine_cs *engine; |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 4283 | int ret; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4284 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4285 | /* Double layer security blanket, see i915_gem_init() */ |
| 4286 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4287 | |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 4288 | if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 4289 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4290 | |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 4291 | if (IS_HASWELL(dev)) |
| 4292 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ? |
| 4293 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 4294 | |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4295 | if (HAS_PCH_NOP(dev)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 4296 | if (IS_IVYBRIDGE(dev)) { |
| 4297 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 4298 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 4299 | I915_WRITE(GEN7_MSG_CTL, temp); |
| 4300 | } else if (INTEL_INFO(dev)->gen >= 7) { |
| 4301 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 4302 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 4303 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 4304 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4305 | } |
| 4306 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4307 | i915_gem_init_swizzling(dev); |
| 4308 | |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 4309 | /* |
| 4310 | * At least 830 can leave some of the unused rings |
| 4311 | * "active" (ie. head != tail) after resume which |
| 4312 | * will prevent c3 entry. Makes sure all unused rings |
| 4313 | * are totally idle. |
| 4314 | */ |
| 4315 | init_unused_rings(dev); |
| 4316 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 4317 | BUG_ON(!dev_priv->kernel_context); |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 4318 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4319 | ret = i915_ppgtt_init_hw(dev); |
| 4320 | if (ret) { |
| 4321 | DRM_ERROR("PPGTT enable HW failed %d\n", ret); |
| 4322 | goto out; |
| 4323 | } |
| 4324 | |
| 4325 | /* Need to do basic initialisation of all rings first: */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 4326 | for_each_engine(engine, dev_priv) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4327 | ret = engine->init_hw(engine); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4328 | if (ret) |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4329 | goto out; |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4330 | } |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4331 | |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 4332 | intel_mocs_init_l3cc_table(dev); |
| 4333 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4334 | /* We can't enable contexts until all firmware is loaded */ |
Dave Gordon | e556f7c | 2016-06-07 09:14:49 +0100 | [diff] [blame] | 4335 | ret = intel_guc_setup(dev); |
| 4336 | if (ret) |
| 4337 | goto out; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4338 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4339 | out: |
| 4340 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4341 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4342 | } |
| 4343 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 4344 | bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value) |
| 4345 | { |
| 4346 | if (INTEL_INFO(dev_priv)->gen < 6) |
| 4347 | return false; |
| 4348 | |
| 4349 | /* TODO: make semaphores and Execlists play nicely together */ |
| 4350 | if (i915.enable_execlists) |
| 4351 | return false; |
| 4352 | |
| 4353 | if (value >= 0) |
| 4354 | return value; |
| 4355 | |
| 4356 | #ifdef CONFIG_INTEL_IOMMU |
| 4357 | /* Enable semaphores on SNB when IO remapping is off */ |
| 4358 | if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped) |
| 4359 | return false; |
| 4360 | #endif |
| 4361 | |
| 4362 | return true; |
| 4363 | } |
| 4364 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4365 | int i915_gem_init(struct drm_device *dev) |
| 4366 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4367 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4368 | int ret; |
| 4369 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4370 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4371 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4372 | if (!i915.enable_execlists) { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 4373 | dev_priv->gt.cleanup_engine = intel_engine_cleanup; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 4374 | } else { |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4375 | dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4376 | } |
| 4377 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4378 | /* This is just a security blanket to placate dragons. |
| 4379 | * On some systems, we very sporadically observe that the first TLBs |
| 4380 | * used by the CS may be stale, despite us poking the TLB reset. If |
| 4381 | * we hold the forcewake during initialisation these problems |
| 4382 | * just magically go away. |
| 4383 | */ |
| 4384 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4385 | |
Chris Wilson | 72778cb | 2016-05-19 16:17:16 +0100 | [diff] [blame] | 4386 | i915_gem_init_userptr(dev_priv); |
Chris Wilson | f6b9d5c | 2016-08-04 07:52:23 +0100 | [diff] [blame] | 4387 | |
| 4388 | ret = i915_gem_init_ggtt(dev_priv); |
| 4389 | if (ret) |
| 4390 | goto out_unlock; |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4391 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4392 | ret = i915_gem_context_init(dev); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4393 | if (ret) |
| 4394 | goto out_unlock; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4395 | |
Tvrtko Ursulin | 8b3e2d3 | 2016-07-13 16:03:37 +0100 | [diff] [blame] | 4396 | ret = intel_engines_init(dev); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4397 | if (ret) |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4398 | goto out_unlock; |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 4399 | |
| 4400 | ret = i915_gem_init_hw(dev); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4401 | if (ret == -EIO) { |
Chris Wilson | 7e21d64 | 2016-07-27 09:07:29 +0100 | [diff] [blame] | 4402 | /* Allow engine initialisation to fail by marking the GPU as |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4403 | * wedged. But we only want to do this where the GPU is angry, |
| 4404 | * for all other failure, such as an allocation failure, bail. |
| 4405 | */ |
| 4406 | DRM_ERROR("Failed to initialize GPU, declaring it wedged\n"); |
Peter Zijlstra | 805de8f4 | 2015-04-24 01:12:32 +0200 | [diff] [blame] | 4407 | atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4408 | ret = 0; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4409 | } |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4410 | |
| 4411 | out_unlock: |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4412 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4413 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4414 | |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4415 | return ret; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4416 | } |
| 4417 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4418 | void |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4419 | i915_gem_cleanup_engines(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4420 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4421 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4422 | struct intel_engine_cs *engine; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4423 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 4424 | for_each_engine(engine, dev_priv) |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4425 | dev_priv->gt.cleanup_engine(engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4426 | } |
| 4427 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4428 | static void |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4429 | init_engine_lists(struct intel_engine_cs *engine) |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4430 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 4431 | INIT_LIST_HEAD(&engine->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4432 | } |
| 4433 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4434 | void |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4435 | i915_gem_load_init_fences(struct drm_i915_private *dev_priv) |
| 4436 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 4437 | struct drm_device *dev = &dev_priv->drm; |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4438 | |
| 4439 | if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) && |
| 4440 | !IS_CHERRYVIEW(dev_priv)) |
| 4441 | dev_priv->num_fence_regs = 32; |
| 4442 | else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) || |
| 4443 | IS_I945GM(dev_priv) || IS_G33(dev_priv)) |
| 4444 | dev_priv->num_fence_regs = 16; |
| 4445 | else |
| 4446 | dev_priv->num_fence_regs = 8; |
| 4447 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4448 | if (intel_vgpu_active(dev_priv)) |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4449 | dev_priv->num_fence_regs = |
| 4450 | I915_READ(vgtif_reg(avail_rs.fence_num)); |
| 4451 | |
| 4452 | /* Initialize fence registers to zero */ |
| 4453 | i915_gem_restore_fences(dev); |
| 4454 | |
| 4455 | i915_gem_detect_bit_6_swizzle(dev); |
| 4456 | } |
| 4457 | |
| 4458 | void |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4459 | i915_gem_load_init(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4460 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4461 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4462 | int i; |
| 4463 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4464 | dev_priv->objects = |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4465 | kmem_cache_create("i915_gem_object", |
| 4466 | sizeof(struct drm_i915_gem_object), 0, |
| 4467 | SLAB_HWCACHE_ALIGN, |
| 4468 | NULL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 4469 | dev_priv->vmas = |
| 4470 | kmem_cache_create("i915_gem_vma", |
| 4471 | sizeof(struct i915_vma), 0, |
| 4472 | SLAB_HWCACHE_ALIGN, |
| 4473 | NULL); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4474 | dev_priv->requests = |
| 4475 | kmem_cache_create("i915_gem_request", |
| 4476 | sizeof(struct drm_i915_gem_request), 0, |
Chris Wilson | 0eafec6 | 2016-08-04 16:32:41 +0100 | [diff] [blame] | 4477 | SLAB_HWCACHE_ALIGN | |
| 4478 | SLAB_RECLAIM_ACCOUNT | |
| 4479 | SLAB_DESTROY_BY_RCU, |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4480 | NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4481 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 4482 | INIT_LIST_HEAD(&dev_priv->context_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4483 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 4484 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4485 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4486 | for (i = 0; i < I915_NUM_ENGINES; i++) |
| 4487 | init_engine_lists(&dev_priv->engine[i]); |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 4488 | for (i = 0; i < I915_MAX_NUM_FENCES; i++) |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 4489 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4490 | INIT_DELAYED_WORK(&dev_priv->gt.retire_work, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4491 | i915_gem_retire_work_handler); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4492 | INIT_DELAYED_WORK(&dev_priv->gt.idle_work, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4493 | i915_gem_idle_work_handler); |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 4494 | init_waitqueue_head(&dev_priv->gpu_error.wait_queue); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 4495 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4496 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 4497 | dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL; |
| 4498 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 4499 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Eric Anholt | 10ed13e | 2011-05-06 13:53:49 -0700 | [diff] [blame] | 4500 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 4501 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4502 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 4503 | dev_priv->mm.interruptible = true; |
| 4504 | |
Chris Wilson | b5add95 | 2016-08-04 16:32:36 +0100 | [diff] [blame] | 4505 | spin_lock_init(&dev_priv->fb_tracking.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4506 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4507 | |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4508 | void i915_gem_load_cleanup(struct drm_device *dev) |
| 4509 | { |
| 4510 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4511 | |
| 4512 | kmem_cache_destroy(dev_priv->requests); |
| 4513 | kmem_cache_destroy(dev_priv->vmas); |
| 4514 | kmem_cache_destroy(dev_priv->objects); |
Chris Wilson | 0eafec6 | 2016-08-04 16:32:41 +0100 | [diff] [blame] | 4515 | |
| 4516 | /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */ |
| 4517 | rcu_barrier(); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4518 | } |
| 4519 | |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 4520 | int i915_gem_freeze_late(struct drm_i915_private *dev_priv) |
| 4521 | { |
| 4522 | struct drm_i915_gem_object *obj; |
| 4523 | |
| 4524 | /* Called just before we write the hibernation image. |
| 4525 | * |
| 4526 | * We need to update the domain tracking to reflect that the CPU |
| 4527 | * will be accessing all the pages to create and restore from the |
| 4528 | * hibernation, and so upon restoration those pages will be in the |
| 4529 | * CPU domain. |
| 4530 | * |
| 4531 | * To make sure the hibernation image contains the latest state, |
| 4532 | * we update that state just before writing out the image. |
| 4533 | */ |
| 4534 | |
| 4535 | list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) { |
| 4536 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4537 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4538 | } |
| 4539 | |
| 4540 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
| 4541 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4542 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4543 | } |
| 4544 | |
| 4545 | return 0; |
| 4546 | } |
| 4547 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4548 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4549 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4550 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | 15f7bbc | 2016-07-26 12:01:52 +0100 | [diff] [blame] | 4551 | struct drm_i915_gem_request *request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4552 | |
| 4553 | /* Clean up our request list when the client is going away, so that |
| 4554 | * later retire_requests won't dereference our soon-to-be-gone |
| 4555 | * file_priv. |
| 4556 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4557 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | 15f7bbc | 2016-07-26 12:01:52 +0100 | [diff] [blame] | 4558 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4559 | request->file_priv = NULL; |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4560 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4561 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4562 | if (!list_empty(&file_priv->rps.link)) { |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4563 | spin_lock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4564 | list_del(&file_priv->rps.link); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4565 | spin_unlock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 4566 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4567 | } |
| 4568 | |
| 4569 | int i915_gem_open(struct drm_device *dev, struct drm_file *file) |
| 4570 | { |
| 4571 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4572 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4573 | |
| 4574 | DRM_DEBUG_DRIVER("\n"); |
| 4575 | |
| 4576 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 4577 | if (!file_priv) |
| 4578 | return -ENOMEM; |
| 4579 | |
| 4580 | file->driver_priv = file_priv; |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4581 | file_priv->dev_priv = to_i915(dev); |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 4582 | file_priv->file = file; |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4583 | INIT_LIST_HEAD(&file_priv->rps.link); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4584 | |
| 4585 | spin_lock_init(&file_priv->mm.lock); |
| 4586 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4587 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 4588 | file_priv->bsd_engine = -1; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 4589 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4590 | ret = i915_gem_context_open(dev, file); |
| 4591 | if (ret) |
| 4592 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4593 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4594 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4595 | } |
| 4596 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 4597 | /** |
| 4598 | * i915_gem_track_fb - update frontbuffer tracking |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 4599 | * @old: current GEM buffer for the frontbuffer slots |
| 4600 | * @new: new GEM buffer for the frontbuffer slots |
| 4601 | * @frontbuffer_bits: bitmask of frontbuffer slots |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 4602 | * |
| 4603 | * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them |
| 4604 | * from @old and setting them in @new. Both @old and @new can be NULL. |
| 4605 | */ |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4606 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 4607 | struct drm_i915_gem_object *new, |
| 4608 | unsigned frontbuffer_bits) |
| 4609 | { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4610 | /* Control of individual bits within the mask are guarded by |
| 4611 | * the owning plane->mutex, i.e. we can never see concurrent |
| 4612 | * manipulation of individual bits. But since the bitfield as a whole |
| 4613 | * is updated using RMW, we need to use atomics in order to update |
| 4614 | * the bits. |
| 4615 | */ |
| 4616 | BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > |
| 4617 | sizeof(atomic_t) * BITS_PER_BYTE); |
| 4618 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4619 | if (old) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4620 | WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits)); |
| 4621 | atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4622 | } |
| 4623 | |
| 4624 | if (new) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4625 | WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits); |
| 4626 | atomic_or(frontbuffer_bits, &new->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4627 | } |
| 4628 | } |
| 4629 | |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 4630 | /* Like i915_gem_object_get_page(), but mark the returned page dirty */ |
| 4631 | struct page * |
| 4632 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n) |
| 4633 | { |
| 4634 | struct page *page; |
| 4635 | |
| 4636 | /* Only default objects have per-page dirty tracking */ |
Chris Wilson | b9bcd14 | 2016-06-20 15:05:51 +0100 | [diff] [blame] | 4637 | if (WARN_ON(!i915_gem_object_has_struct_page(obj))) |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 4638 | return NULL; |
| 4639 | |
| 4640 | page = i915_gem_object_get_page(obj, n); |
| 4641 | set_page_dirty(page); |
| 4642 | return page; |
| 4643 | } |
| 4644 | |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4645 | /* Allocate a new GEM object and fill it with the supplied data */ |
| 4646 | struct drm_i915_gem_object * |
| 4647 | i915_gem_object_create_from_data(struct drm_device *dev, |
| 4648 | const void *data, size_t size) |
| 4649 | { |
| 4650 | struct drm_i915_gem_object *obj; |
| 4651 | struct sg_table *sg; |
| 4652 | size_t bytes; |
| 4653 | int ret; |
| 4654 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 4655 | obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4656 | if (IS_ERR(obj)) |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4657 | return obj; |
| 4658 | |
| 4659 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 4660 | if (ret) |
| 4661 | goto fail; |
| 4662 | |
| 4663 | ret = i915_gem_object_get_pages(obj); |
| 4664 | if (ret) |
| 4665 | goto fail; |
| 4666 | |
| 4667 | i915_gem_object_pin_pages(obj); |
| 4668 | sg = obj->pages; |
| 4669 | bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size); |
Dave Gordon | 9e7d18c | 2015-12-10 18:51:24 +0000 | [diff] [blame] | 4670 | obj->dirty = 1; /* Backing store is now out of date */ |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4671 | i915_gem_object_unpin_pages(obj); |
| 4672 | |
| 4673 | if (WARN_ON(bytes != size)) { |
| 4674 | DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size); |
| 4675 | ret = -EFAULT; |
| 4676 | goto fail; |
| 4677 | } |
| 4678 | |
| 4679 | return obj; |
| 4680 | |
| 4681 | fail: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 4682 | i915_gem_object_put(obj); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4683 | return ERR_PTR(ret); |
| 4684 | } |