blob: 7e08c774a1aae98dc2049f627e46e9eca42452fc [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
389 true, NULL, rps);
390 if (ret)
391 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100392 }
393
Chris Wilsonb8f90962016-08-05 10:14:07 +0100394 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100395}
396
397static struct intel_rps_client *to_rps_client(struct drm_file *file)
398{
399 struct drm_i915_file_private *fpriv = file->driver_priv;
400
401 return &fpriv->rps;
402}
403
Chris Wilson00731152014-05-21 12:42:56 +0100404int
405i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
406 int align)
407{
408 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800409 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100410
411 if (obj->phys_handle) {
412 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
413 return -EBUSY;
414
415 return 0;
416 }
417
418 if (obj->madv != I915_MADV_WILLNEED)
419 return -EFAULT;
420
421 if (obj->base.filp == NULL)
422 return -EINVAL;
423
Chris Wilson4717ca92016-08-04 07:52:28 +0100424 ret = i915_gem_object_unbind(obj);
425 if (ret)
426 return ret;
427
428 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 if (ret)
430 return ret;
431
Chris Wilson00731152014-05-21 12:42:56 +0100432 /* create a new object */
433 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
434 if (!phys)
435 return -ENOMEM;
436
Chris Wilson00731152014-05-21 12:42:56 +0100437 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800438 obj->ops = &i915_gem_phys_ops;
439
440 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100441}
442
443static int
444i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
445 struct drm_i915_gem_pwrite *args,
446 struct drm_file *file_priv)
447{
448 struct drm_device *dev = obj->base.dev;
449 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300450 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200451 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800452
453 /* We manually control the domain here and pretend that it
454 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
455 */
456 ret = i915_gem_object_wait_rendering(obj, false);
457 if (ret)
458 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100459
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700460 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100461 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
462 unsigned long unwritten;
463
464 /* The physical object once assigned is fixed for the lifetime
465 * of the obj, so we can safely drop the lock and continue
466 * to access vaddr.
467 */
468 mutex_unlock(&dev->struct_mutex);
469 unwritten = copy_from_user(vaddr, user_data, args->size);
470 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200471 if (unwritten) {
472 ret = -EFAULT;
473 goto out;
474 }
Chris Wilson00731152014-05-21 12:42:56 +0100475 }
476
Chris Wilson6a2c4232014-11-04 04:51:40 -0800477 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100478 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200479
480out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700481 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200482 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100483}
484
Chris Wilson42dcedd2012-11-15 11:32:30 +0000485void *i915_gem_object_alloc(struct drm_device *dev)
486{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100488 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000489}
490
491void i915_gem_object_free(struct drm_i915_gem_object *obj)
492{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100493 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100494 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000495}
496
Dave Airlieff72145b2011-02-07 12:16:14 +1000497static int
498i915_gem_create(struct drm_file *file,
499 struct drm_device *dev,
500 uint64_t size,
501 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700502{
Chris Wilson05394f32010-11-08 19:18:58 +0000503 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300504 int ret;
505 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Dave Airlieff72145b2011-02-07 12:16:14 +1000507 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200508 if (size == 0)
509 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
511 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100512 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100513 if (IS_ERR(obj))
514 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson05394f32010-11-08 19:18:58 +0000516 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100517 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100518 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200519 if (ret)
520 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100521
Dave Airlieff72145b2011-02-07 12:16:14 +1000522 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700523 return 0;
524}
525
Dave Airlieff72145b2011-02-07 12:16:14 +1000526int
527i915_gem_dumb_create(struct drm_file *file,
528 struct drm_device *dev,
529 struct drm_mode_create_dumb *args)
530{
531 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300532 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000533 args->size = args->pitch * args->height;
534 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000535 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000536}
537
Dave Airlieff72145b2011-02-07 12:16:14 +1000538/**
539 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100540 * @dev: drm device pointer
541 * @data: ioctl data blob
542 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000543 */
544int
545i915_gem_create_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *file)
547{
548 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200549
Dave Airlieff72145b2011-02-07 12:16:14 +1000550 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000551 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000552}
553
Daniel Vetter8c599672011-12-14 13:57:31 +0100554static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100555__copy_to_user_swizzled(char __user *cpu_vaddr,
556 const char *gpu_vaddr, int gpu_offset,
557 int length)
558{
559 int ret, cpu_offset = 0;
560
561 while (length > 0) {
562 int cacheline_end = ALIGN(gpu_offset + 1, 64);
563 int this_length = min(cacheline_end - gpu_offset, length);
564 int swizzled_gpu_offset = gpu_offset ^ 64;
565
566 ret = __copy_to_user(cpu_vaddr + cpu_offset,
567 gpu_vaddr + swizzled_gpu_offset,
568 this_length);
569 if (ret)
570 return ret + length;
571
572 cpu_offset += this_length;
573 gpu_offset += this_length;
574 length -= this_length;
575 }
576
577 return 0;
578}
579
580static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
582 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100583 int length)
584{
585 int ret, cpu_offset = 0;
586
587 while (length > 0) {
588 int cacheline_end = ALIGN(gpu_offset + 1, 64);
589 int this_length = min(cacheline_end - gpu_offset, length);
590 int swizzled_gpu_offset = gpu_offset ^ 64;
591
592 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
593 cpu_vaddr + cpu_offset,
594 this_length);
595 if (ret)
596 return ret + length;
597
598 cpu_offset += this_length;
599 gpu_offset += this_length;
600 length -= this_length;
601 }
602
603 return 0;
604}
605
Brad Volkin4c914c02014-02-18 10:15:45 -0800606/*
607 * Pins the specified object's pages and synchronizes the object with
608 * GPU accesses. Sets needs_clflush to non-zero if the caller should
609 * flush the object from the CPU cache.
610 */
611int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
612 int *needs_clflush)
613{
614 int ret;
615
616 *needs_clflush = 0;
617
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100618 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800619 return -EINVAL;
620
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100621 ret = i915_gem_object_wait_rendering(obj, true);
622 if (ret)
623 return ret;
624
Brad Volkin4c914c02014-02-18 10:15:45 -0800625 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
626 /* If we're not in the cpu read domain, set ourself into the gtt
627 * read domain and manually flush cachelines (if required). This
628 * optimizes for the case when the gpu will dirty the data
629 * anyway again before the next pread happens. */
630 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
631 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800632 }
633
634 ret = i915_gem_object_get_pages(obj);
635 if (ret)
636 return ret;
637
638 i915_gem_object_pin_pages(obj);
639
640 return ret;
641}
642
Daniel Vetterd174bd62012-03-25 19:47:40 +0200643/* Per-page copy function for the shmem pread fastpath.
644 * Flushes invalid cachelines before reading the target if
645 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700646static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200647shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
648 char __user *user_data,
649 bool page_do_bit17_swizzling, bool needs_clflush)
650{
651 char *vaddr;
652 int ret;
653
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200654 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 return -EINVAL;
656
657 vaddr = kmap_atomic(page);
658 if (needs_clflush)
659 drm_clflush_virt_range(vaddr + shmem_page_offset,
660 page_length);
661 ret = __copy_to_user_inatomic(user_data,
662 vaddr + shmem_page_offset,
663 page_length);
664 kunmap_atomic(vaddr);
665
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100666 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200667}
668
Daniel Vetter23c18c72012-03-25 19:47:42 +0200669static void
670shmem_clflush_swizzled_range(char *addr, unsigned long length,
671 bool swizzled)
672{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200674 unsigned long start = (unsigned long) addr;
675 unsigned long end = (unsigned long) addr + length;
676
677 /* For swizzling simply ensure that we always flush both
678 * channels. Lame, but simple and it works. Swizzled
679 * pwrite/pread is far from a hotpath - current userspace
680 * doesn't use it at all. */
681 start = round_down(start, 128);
682 end = round_up(end, 128);
683
684 drm_clflush_virt_range((void *)start, end - start);
685 } else {
686 drm_clflush_virt_range(addr, length);
687 }
688
689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
693static int
694shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling, bool needs_clflush)
697{
698 char *vaddr;
699 int ret;
700
701 vaddr = kmap(page);
702 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200703 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
704 page_length,
705 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706
707 if (page_do_bit17_swizzling)
708 ret = __copy_to_user_swizzled(user_data,
709 vaddr, shmem_page_offset,
710 page_length);
711 else
712 ret = __copy_to_user(user_data,
713 vaddr + shmem_page_offset,
714 page_length);
715 kunmap(page);
716
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100717 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718}
719
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530720static inline unsigned long
721slow_user_access(struct io_mapping *mapping,
722 uint64_t page_base, int page_offset,
723 char __user *user_data,
724 unsigned long length, bool pwrite)
725{
726 void __iomem *ioaddr;
727 void *vaddr;
728 uint64_t unwritten;
729
730 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
731 /* We can use the cpu mem copy function because this is X86. */
732 vaddr = (void __force *)ioaddr + page_offset;
733 if (pwrite)
734 unwritten = __copy_from_user(vaddr, user_data, length);
735 else
736 unwritten = __copy_to_user(user_data, vaddr, length);
737
738 io_mapping_unmap(ioaddr);
739 return unwritten;
740}
741
742static int
743i915_gem_gtt_pread(struct drm_device *dev,
744 struct drm_i915_gem_object *obj, uint64_t size,
745 uint64_t data_offset, uint64_t data_ptr)
746{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100747 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530748 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100749 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530750 struct drm_mm_node node;
751 char __user *user_data;
752 uint64_t remain;
753 uint64_t offset;
754 int ret;
755
Chris Wilson058d88c2016-08-15 10:49:06 +0100756 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
757 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530758 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
759 if (ret)
760 goto out;
761
762 ret = i915_gem_object_get_pages(obj);
763 if (ret) {
764 remove_mappable_node(&node);
765 goto out;
766 }
767
768 i915_gem_object_pin_pages(obj);
769 } else {
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100770 node.start = i915_ggtt_offset(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530771 node.allocated = false;
772 ret = i915_gem_object_put_fence(obj);
773 if (ret)
774 goto out_unpin;
775 }
776
777 ret = i915_gem_object_set_to_gtt_domain(obj, false);
778 if (ret)
779 goto out_unpin;
780
781 user_data = u64_to_user_ptr(data_ptr);
782 remain = size;
783 offset = data_offset;
784
785 mutex_unlock(&dev->struct_mutex);
786 if (likely(!i915.prefault_disable)) {
787 ret = fault_in_multipages_writeable(user_data, remain);
788 if (ret) {
789 mutex_lock(&dev->struct_mutex);
790 goto out_unpin;
791 }
792 }
793
794 while (remain > 0) {
795 /* Operation in this page
796 *
797 * page_base = page offset within aperture
798 * page_offset = offset within page
799 * page_length = bytes to copy for this page
800 */
801 u32 page_base = node.start;
802 unsigned page_offset = offset_in_page(offset);
803 unsigned page_length = PAGE_SIZE - page_offset;
804 page_length = remain < page_length ? remain : page_length;
805 if (node.allocated) {
806 wmb();
807 ggtt->base.insert_page(&ggtt->base,
808 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
809 node.start,
810 I915_CACHE_NONE, 0);
811 wmb();
812 } else {
813 page_base += offset & PAGE_MASK;
814 }
815 /* This is a slow read/write as it tries to read from
816 * and write to user memory which may result into page
817 * faults, and so we cannot perform this under struct_mutex.
818 */
819 if (slow_user_access(ggtt->mappable, page_base,
820 page_offset, user_data,
821 page_length, false)) {
822 ret = -EFAULT;
823 break;
824 }
825
826 remain -= page_length;
827 user_data += page_length;
828 offset += page_length;
829 }
830
831 mutex_lock(&dev->struct_mutex);
832 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
833 /* The user has modified the object whilst we tried
834 * reading from it, and we now have no idea what domain
835 * the pages should be in. As we have just been touching
836 * them directly, flush everything back to the GTT
837 * domain.
838 */
839 ret = i915_gem_object_set_to_gtt_domain(obj, false);
840 }
841
842out_unpin:
843 if (node.allocated) {
844 wmb();
845 ggtt->base.clear_range(&ggtt->base,
846 node.start, node.size,
847 true);
848 i915_gem_object_unpin_pages(obj);
849 remove_mappable_node(&node);
850 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100851 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530852 }
853out:
854 return ret;
855}
856
Eric Anholteb014592009-03-10 11:44:52 -0700857static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200858i915_gem_shmem_pread(struct drm_device *dev,
859 struct drm_i915_gem_object *obj,
860 struct drm_i915_gem_pread *args,
861 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700862{
Daniel Vetter8461d222011-12-14 13:57:32 +0100863 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700864 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100865 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100866 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100867 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200868 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200869 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200870 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700871
Chris Wilson6eae0052016-06-20 15:05:52 +0100872 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530873 return -ENODEV;
874
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300875 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700876 remain = args->size;
877
Daniel Vetter8461d222011-12-14 13:57:32 +0100878 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700879
Brad Volkin4c914c02014-02-18 10:15:45 -0800880 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100881 if (ret)
882 return ret;
883
Eric Anholteb014592009-03-10 11:44:52 -0700884 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100885
Imre Deak67d5a502013-02-18 19:28:02 +0200886 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
887 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200888 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100889
890 if (remain <= 0)
891 break;
892
Eric Anholteb014592009-03-10 11:44:52 -0700893 /* Operation in this page
894 *
Eric Anholteb014592009-03-10 11:44:52 -0700895 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700896 * page_length = bytes to copy for this page
897 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100898 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700899 page_length = remain;
900 if ((shmem_page_offset + page_length) > PAGE_SIZE)
901 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700902
Daniel Vetter8461d222011-12-14 13:57:32 +0100903 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
904 (page_to_phys(page) & (1 << 17)) != 0;
905
Daniel Vetterd174bd62012-03-25 19:47:40 +0200906 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
907 user_data, page_do_bit17_swizzling,
908 needs_clflush);
909 if (ret == 0)
910 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700911
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200912 mutex_unlock(&dev->struct_mutex);
913
Jani Nikulad330a952014-01-21 11:24:25 +0200914 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200915 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200916 /* Userspace is tricking us, but we've already clobbered
917 * its pages with the prefault and promised to write the
918 * data up to the first fault. Hence ignore any errors
919 * and just continue. */
920 (void)ret;
921 prefaulted = 1;
922 }
923
Daniel Vetterd174bd62012-03-25 19:47:40 +0200924 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
925 user_data, page_do_bit17_swizzling,
926 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700927
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200928 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100929
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100930 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100931 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100932
Chris Wilson17793c92014-03-07 08:30:36 +0000933next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700934 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100935 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700936 offset += page_length;
937 }
938
Chris Wilson4f27b752010-10-14 15:26:45 +0100939out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100940 i915_gem_object_unpin_pages(obj);
941
Eric Anholteb014592009-03-10 11:44:52 -0700942 return ret;
943}
944
Eric Anholt673a3942008-07-30 12:06:12 -0700945/**
946 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100947 * @dev: drm device pointer
948 * @data: ioctl data blob
949 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700950 *
951 * On error, the contents of *data are undefined.
952 */
953int
954i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000955 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700956{
957 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000958 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100959 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700960
Chris Wilson51311d02010-11-17 09:10:42 +0000961 if (args->size == 0)
962 return 0;
963
964 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300965 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000966 args->size))
967 return -EFAULT;
968
Chris Wilson03ac0642016-07-20 13:31:51 +0100969 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +0100970 if (!obj)
971 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700972
Chris Wilson7dcd2492010-09-26 20:21:44 +0100973 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000974 if (args->offset > obj->base.size ||
975 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100976 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +0100977 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100978 }
979
Chris Wilsondb53a302011-02-03 11:57:46 +0000980 trace_i915_gem_object_pread(obj, args->offset, args->size);
981
Chris Wilson258a5ed2016-08-05 10:14:16 +0100982 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
983 if (ret)
984 goto err;
985
986 ret = i915_mutex_lock_interruptible(dev);
987 if (ret)
988 goto err;
989
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200990 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700991
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530992 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100993 if (ret == -EFAULT || ret == -ENODEV) {
994 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 ret = i915_gem_gtt_pread(dev, obj, args->size,
996 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +0100997 intel_runtime_pm_put(to_i915(dev));
998 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530999
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001000 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001001 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001002
1003 return ret;
1004
1005err:
1006 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001007 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001008}
1009
Keith Packard0839ccb2008-10-30 19:38:48 -07001010/* This is the fast write path which cannot handle
1011 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001012 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001013
Keith Packard0839ccb2008-10-30 19:38:48 -07001014static inline int
1015fast_user_write(struct io_mapping *mapping,
1016 loff_t page_base, int page_offset,
1017 char __user *user_data,
1018 int length)
1019{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001020 void __iomem *vaddr_atomic;
1021 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001022 unsigned long unwritten;
1023
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001024 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001025 /* We can use the cpu mem copy function because this is X86. */
1026 vaddr = (void __force*)vaddr_atomic + page_offset;
1027 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001028 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001029 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001030 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001031}
1032
Eric Anholt3de09aa2009-03-09 09:42:23 -07001033/**
1034 * This is the fast pwrite path, where we copy the data directly from the
1035 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001036 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001037 * @obj: i915 gem object
1038 * @args: pwrite arguments structure
1039 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001040 */
Eric Anholt673a3942008-07-30 12:06:12 -07001041static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301042i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001043 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001044 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001045 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001046{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301047 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301048 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001049 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301050 struct drm_mm_node node;
1051 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001052 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301053 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301054 bool hit_slow_path = false;
1055
Chris Wilson3e510a82016-08-05 10:14:23 +01001056 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301057 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001058
Chris Wilson058d88c2016-08-15 10:49:06 +01001059 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001060 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson058d88c2016-08-15 10:49:06 +01001061 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301062 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1063 if (ret)
1064 goto out;
1065
1066 ret = i915_gem_object_get_pages(obj);
1067 if (ret) {
1068 remove_mappable_node(&node);
1069 goto out;
1070 }
1071
1072 i915_gem_object_pin_pages(obj);
1073 } else {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001074 node.start = i915_ggtt_offset(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301075 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301076 ret = i915_gem_object_put_fence(obj);
1077 if (ret)
1078 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301079 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001080
1081 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1082 if (ret)
1083 goto out_unpin;
1084
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001085 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301086 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001087
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301088 user_data = u64_to_user_ptr(args->data_ptr);
1089 offset = args->offset;
1090 remain = args->size;
1091 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001092 /* Operation in this page
1093 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001094 * page_base = page offset within aperture
1095 * page_offset = offset within page
1096 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001097 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301098 u32 page_base = node.start;
1099 unsigned page_offset = offset_in_page(offset);
1100 unsigned page_length = PAGE_SIZE - page_offset;
1101 page_length = remain < page_length ? remain : page_length;
1102 if (node.allocated) {
1103 wmb(); /* flush the write before we modify the GGTT */
1104 ggtt->base.insert_page(&ggtt->base,
1105 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1106 node.start, I915_CACHE_NONE, 0);
1107 wmb(); /* flush modifications to the GGTT (insert_page) */
1108 } else {
1109 page_base += offset & PAGE_MASK;
1110 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001111 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001112 * source page isn't available. Return the error and we'll
1113 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301114 * If the object is non-shmem backed, we retry again with the
1115 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001116 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001117 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001118 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301119 hit_slow_path = true;
1120 mutex_unlock(&dev->struct_mutex);
1121 if (slow_user_access(ggtt->mappable,
1122 page_base,
1123 page_offset, user_data,
1124 page_length, true)) {
1125 ret = -EFAULT;
1126 mutex_lock(&dev->struct_mutex);
1127 goto out_flush;
1128 }
1129
1130 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001131 }
Eric Anholt673a3942008-07-30 12:06:12 -07001132
Keith Packard0839ccb2008-10-30 19:38:48 -07001133 remain -= page_length;
1134 user_data += page_length;
1135 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001136 }
Eric Anholt673a3942008-07-30 12:06:12 -07001137
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001138out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301139 if (hit_slow_path) {
1140 if (ret == 0 &&
1141 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1142 /* The user has modified the object whilst we tried
1143 * reading from it, and we now have no idea what domain
1144 * the pages should be in. As we have just been touching
1145 * them directly, flush everything back to the GTT
1146 * domain.
1147 */
1148 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1149 }
1150 }
1151
Rodrigo Vivide152b62015-07-07 16:28:51 -07001152 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001153out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301154 if (node.allocated) {
1155 wmb();
1156 ggtt->base.clear_range(&ggtt->base,
1157 node.start, node.size,
1158 true);
1159 i915_gem_object_unpin_pages(obj);
1160 remove_mappable_node(&node);
1161 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001162 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301163 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001164out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001165 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001166}
1167
Daniel Vetterd174bd62012-03-25 19:47:40 +02001168/* Per-page copy function for the shmem pwrite fastpath.
1169 * Flushes invalid cachelines before writing to the target if
1170 * needs_clflush_before is set and flushes out any written cachelines after
1171 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001172static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001173shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1174 char __user *user_data,
1175 bool page_do_bit17_swizzling,
1176 bool needs_clflush_before,
1177 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001178{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001179 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001180 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001181
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001182 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001183 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001184
Daniel Vetterd174bd62012-03-25 19:47:40 +02001185 vaddr = kmap_atomic(page);
1186 if (needs_clflush_before)
1187 drm_clflush_virt_range(vaddr + shmem_page_offset,
1188 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001189 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1190 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 if (needs_clflush_after)
1192 drm_clflush_virt_range(vaddr + shmem_page_offset,
1193 page_length);
1194 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001195
Chris Wilson755d2212012-09-04 21:02:55 +01001196 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001197}
1198
Daniel Vetterd174bd62012-03-25 19:47:40 +02001199/* Only difference to the fast-path function is that this can handle bit17
1200 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001201static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001202shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1203 char __user *user_data,
1204 bool page_do_bit17_swizzling,
1205 bool needs_clflush_before,
1206 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001207{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001208 char *vaddr;
1209 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001210
Daniel Vetterd174bd62012-03-25 19:47:40 +02001211 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001212 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001213 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1214 page_length,
1215 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001216 if (page_do_bit17_swizzling)
1217 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001218 user_data,
1219 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001220 else
1221 ret = __copy_from_user(vaddr + shmem_page_offset,
1222 user_data,
1223 page_length);
1224 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001225 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1226 page_length,
1227 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001228 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001229
Chris Wilson755d2212012-09-04 21:02:55 +01001230 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001231}
1232
Eric Anholt40123c12009-03-09 13:42:30 -07001233static int
Daniel Vettere244a442012-03-25 19:47:28 +02001234i915_gem_shmem_pwrite(struct drm_device *dev,
1235 struct drm_i915_gem_object *obj,
1236 struct drm_i915_gem_pwrite *args,
1237 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001238{
Eric Anholt40123c12009-03-09 13:42:30 -07001239 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001240 loff_t offset;
1241 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001242 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001243 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001244 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001245 int needs_clflush_after = 0;
1246 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001247 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001248
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001249 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001250 remain = args->size;
1251
Daniel Vetter8c599672011-12-14 13:57:31 +01001252 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001253
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001254 ret = i915_gem_object_wait_rendering(obj, false);
1255 if (ret)
1256 return ret;
1257
Daniel Vetter58642882012-03-25 19:47:37 +02001258 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1259 /* If we're not in the cpu write domain, set ourself into the gtt
1260 * write domain and manually flush cachelines (if required). This
1261 * optimizes for the case when the gpu will use the data
1262 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001263 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001264 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001265 /* Same trick applies to invalidate partially written cachelines read
1266 * before writing. */
1267 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1268 needs_clflush_before =
1269 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001270
Chris Wilson755d2212012-09-04 21:02:55 +01001271 ret = i915_gem_object_get_pages(obj);
1272 if (ret)
1273 return ret;
1274
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001275 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001276
Chris Wilson755d2212012-09-04 21:02:55 +01001277 i915_gem_object_pin_pages(obj);
1278
Eric Anholt40123c12009-03-09 13:42:30 -07001279 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001280 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001281
Imre Deak67d5a502013-02-18 19:28:02 +02001282 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1283 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001284 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001285 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001286
Chris Wilson9da3da62012-06-01 15:20:22 +01001287 if (remain <= 0)
1288 break;
1289
Eric Anholt40123c12009-03-09 13:42:30 -07001290 /* Operation in this page
1291 *
Eric Anholt40123c12009-03-09 13:42:30 -07001292 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001293 * page_length = bytes to copy for this page
1294 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001295 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001296
1297 page_length = remain;
1298 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1299 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001300
Daniel Vetter58642882012-03-25 19:47:37 +02001301 /* If we don't overwrite a cacheline completely we need to be
1302 * careful to have up-to-date data by first clflushing. Don't
1303 * overcomplicate things and flush the entire patch. */
1304 partial_cacheline_write = needs_clflush_before &&
1305 ((shmem_page_offset | page_length)
1306 & (boot_cpu_data.x86_clflush_size - 1));
1307
Daniel Vetter8c599672011-12-14 13:57:31 +01001308 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1309 (page_to_phys(page) & (1 << 17)) != 0;
1310
Daniel Vetterd174bd62012-03-25 19:47:40 +02001311 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1312 user_data, page_do_bit17_swizzling,
1313 partial_cacheline_write,
1314 needs_clflush_after);
1315 if (ret == 0)
1316 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001317
Daniel Vettere244a442012-03-25 19:47:28 +02001318 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001319 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001320 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1321 user_data, page_do_bit17_swizzling,
1322 partial_cacheline_write,
1323 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001324
Daniel Vettere244a442012-03-25 19:47:28 +02001325 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001326
Chris Wilson755d2212012-09-04 21:02:55 +01001327 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001328 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001329
Chris Wilson17793c92014-03-07 08:30:36 +00001330next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001331 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001332 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001333 offset += page_length;
1334 }
1335
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001336out:
Chris Wilson755d2212012-09-04 21:02:55 +01001337 i915_gem_object_unpin_pages(obj);
1338
Daniel Vettere244a442012-03-25 19:47:28 +02001339 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001340 /*
1341 * Fixup: Flush cpu caches in case we didn't flush the dirty
1342 * cachelines in-line while writing and the object moved
1343 * out of the cpu write domain while we've dropped the lock.
1344 */
1345 if (!needs_clflush_after &&
1346 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001347 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001348 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001349 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001350 }
Eric Anholt40123c12009-03-09 13:42:30 -07001351
Daniel Vetter58642882012-03-25 19:47:37 +02001352 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001353 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001354 else
1355 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001356
Rodrigo Vivide152b62015-07-07 16:28:51 -07001357 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001358 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001359}
1360
1361/**
1362 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001363 * @dev: drm device
1364 * @data: ioctl data blob
1365 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001366 *
1367 * On error, the contents of the buffer that were to be modified are undefined.
1368 */
1369int
1370i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001371 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001372{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001373 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001374 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001375 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001376 int ret;
1377
1378 if (args->size == 0)
1379 return 0;
1380
1381 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001382 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001383 args->size))
1384 return -EFAULT;
1385
Jani Nikulad330a952014-01-21 11:24:25 +02001386 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001387 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001388 args->size);
1389 if (ret)
1390 return -EFAULT;
1391 }
Eric Anholt673a3942008-07-30 12:06:12 -07001392
Chris Wilson03ac0642016-07-20 13:31:51 +01001393 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001394 if (!obj)
1395 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001396
Chris Wilson7dcd2492010-09-26 20:21:44 +01001397 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001398 if (args->offset > obj->base.size ||
1399 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001400 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001401 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001402 }
1403
Chris Wilsondb53a302011-02-03 11:57:46 +00001404 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1405
Chris Wilson258a5ed2016-08-05 10:14:16 +01001406 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1407 if (ret)
1408 goto err;
1409
1410 intel_runtime_pm_get(dev_priv);
1411
1412 ret = i915_mutex_lock_interruptible(dev);
1413 if (ret)
1414 goto err_rpm;
1415
Daniel Vetter935aaa62012-03-25 19:47:35 +02001416 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001417 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1418 * it would end up going through the fenced access, and we'll get
1419 * different detiling behavior between reading and writing.
1420 * pread/pwrite currently are reading and writing from the CPU
1421 * perspective, requiring manual detiling by the client.
1422 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001423 if (!i915_gem_object_has_struct_page(obj) ||
1424 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301425 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001426 /* Note that the gtt paths might fail with non-page-backed user
1427 * pointers (e.g. gtt mappings when moving data between
1428 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001429 }
Eric Anholt673a3942008-07-30 12:06:12 -07001430
Chris Wilsond1054ee2016-07-16 18:42:36 +01001431 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001432 if (obj->phys_handle)
1433 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001434 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001435 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301436 else
1437 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001438 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001439
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001440 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001441 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001442 intel_runtime_pm_put(dev_priv);
1443
Eric Anholt673a3942008-07-30 12:06:12 -07001444 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001445
1446err_rpm:
1447 intel_runtime_pm_put(dev_priv);
1448err:
1449 i915_gem_object_put_unlocked(obj);
1450 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001451}
1452
Chris Wilsonaeecc962016-06-17 14:46:39 -03001453static enum fb_op_origin
1454write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1455{
1456 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1457 ORIGIN_GTT : ORIGIN_CPU;
1458}
1459
Eric Anholt673a3942008-07-30 12:06:12 -07001460/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001461 * Called when user space prepares to use an object with the CPU, either
1462 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001463 * @dev: drm device
1464 * @data: ioctl data blob
1465 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001466 */
1467int
1468i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001469 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001470{
1471 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001472 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001473 uint32_t read_domains = args->read_domains;
1474 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001475 int ret;
1476
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001477 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001478 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001479 return -EINVAL;
1480
1481 /* Having something in the write domain implies it's in the read
1482 * domain, and only that read domain. Enforce that in the request.
1483 */
1484 if (write_domain != 0 && read_domains != write_domain)
1485 return -EINVAL;
1486
Chris Wilson03ac0642016-07-20 13:31:51 +01001487 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001488 if (!obj)
1489 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001490
Chris Wilson3236f572012-08-24 09:35:09 +01001491 /* Try to flush the object off the GPU without holding the lock.
1492 * We will repeat the flush holding the lock in the normal manner
1493 * to catch cases where we are gazumped.
1494 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001495 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001496 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001497 goto err;
1498
1499 ret = i915_mutex_lock_interruptible(dev);
1500 if (ret)
1501 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001502
Chris Wilson43566de2015-01-02 16:29:29 +05301503 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001504 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301505 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001506 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001507
Daniel Vetter031b6982015-06-26 19:35:16 +02001508 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001509 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001510
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001511 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001512 mutex_unlock(&dev->struct_mutex);
1513 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001514
1515err:
1516 i915_gem_object_put_unlocked(obj);
1517 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001518}
1519
1520/**
1521 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001522 * @dev: drm device
1523 * @data: ioctl data blob
1524 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001525 */
1526int
1527i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001528 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001529{
1530 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001531 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001532 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001533
Chris Wilson03ac0642016-07-20 13:31:51 +01001534 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001535 if (!obj)
1536 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001537
Eric Anholt673a3942008-07-30 12:06:12 -07001538 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001539 if (READ_ONCE(obj->pin_display)) {
1540 err = i915_mutex_lock_interruptible(dev);
1541 if (!err) {
1542 i915_gem_object_flush_cpu_write_domain(obj);
1543 mutex_unlock(&dev->struct_mutex);
1544 }
1545 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001546
Chris Wilsonc21724c2016-08-05 10:14:19 +01001547 i915_gem_object_put_unlocked(obj);
1548 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001549}
1550
1551/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001552 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1553 * it is mapped to.
1554 * @dev: drm device
1555 * @data: ioctl data blob
1556 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001557 *
1558 * While the mapping holds a reference on the contents of the object, it doesn't
1559 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001560 *
1561 * IMPORTANT:
1562 *
1563 * DRM driver writers who look a this function as an example for how to do GEM
1564 * mmap support, please don't implement mmap support like here. The modern way
1565 * to implement DRM mmap support is with an mmap offset ioctl (like
1566 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1567 * That way debug tooling like valgrind will understand what's going on, hiding
1568 * the mmap call in a driver private ioctl will break that. The i915 driver only
1569 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001570 */
1571int
1572i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001573 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001574{
1575 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001576 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001577 unsigned long addr;
1578
Akash Goel1816f922015-01-02 16:29:30 +05301579 if (args->flags & ~(I915_MMAP_WC))
1580 return -EINVAL;
1581
Borislav Petkov568a58e2016-03-29 17:42:01 +02001582 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301583 return -ENODEV;
1584
Chris Wilson03ac0642016-07-20 13:31:51 +01001585 obj = i915_gem_object_lookup(file, args->handle);
1586 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001587 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001588
Daniel Vetter1286ff72012-05-10 15:25:09 +02001589 /* prime objects have no backing filp to GEM mmap
1590 * pages from.
1591 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001592 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001593 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001594 return -EINVAL;
1595 }
1596
Chris Wilson03ac0642016-07-20 13:31:51 +01001597 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001598 PROT_READ | PROT_WRITE, MAP_SHARED,
1599 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301600 if (args->flags & I915_MMAP_WC) {
1601 struct mm_struct *mm = current->mm;
1602 struct vm_area_struct *vma;
1603
Michal Hocko80a89a52016-05-23 16:26:11 -07001604 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001605 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001606 return -EINTR;
1607 }
Akash Goel1816f922015-01-02 16:29:30 +05301608 vma = find_vma(mm, addr);
1609 if (vma)
1610 vma->vm_page_prot =
1611 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1612 else
1613 addr = -ENOMEM;
1614 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001615
1616 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001617 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301618 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001619 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001620 if (IS_ERR((void *)addr))
1621 return addr;
1622
1623 args->addr_ptr = (uint64_t) addr;
1624
1625 return 0;
1626}
1627
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628/**
1629 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001630 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001631 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001632 *
1633 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1634 * from userspace. The fault handler takes care of binding the object to
1635 * the GTT (if needed), allocating and programming a fence register (again,
1636 * only if needed based on whether the old reg is still valid or the object
1637 * is tiled) and inserting a new PTE into the faulting process.
1638 *
1639 * Note that the faulting process may involve evicting existing objects
1640 * from the GTT and/or fence registers to make room. So performance may
1641 * suffer if the GTT working set is large or there are few fence registers
1642 * left.
1643 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001644int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001645{
Chris Wilson058d88c2016-08-15 10:49:06 +01001646 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001647 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001648 struct drm_i915_private *dev_priv = to_i915(dev);
1649 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001650 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001651 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001652 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001653 pgoff_t page_offset;
1654 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001655 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001656
Jesse Barnesde151cf2008-11-12 10:03:55 -08001657 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001658 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001659 PAGE_SHIFT;
1660
Chris Wilsondb53a302011-02-03 11:57:46 +00001661 trace_i915_gem_object_fault(obj, page_offset, true, write);
1662
Chris Wilson6e4930f2014-02-07 18:37:06 -02001663 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001664 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001665 * repeat the flush holding the lock in the normal manner to catch cases
1666 * where we are gazumped.
1667 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001668 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001669 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001670 goto err;
1671
1672 intel_runtime_pm_get(dev_priv);
1673
1674 ret = i915_mutex_lock_interruptible(dev);
1675 if (ret)
1676 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001677
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001678 /* Access to snoopable pages through the GTT is incoherent. */
1679 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001680 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001681 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001682 }
1683
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001684 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001685 if (obj->base.size >= ggtt->mappable_end &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001686 !i915_gem_object_is_tiled(obj)) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001687 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001688
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001689 memset(&view, 0, sizeof(view));
1690 view.type = I915_GGTT_VIEW_PARTIAL;
1691 view.params.partial.offset = rounddown(page_offset, chunk_size);
1692 view.params.partial.size =
1693 min_t(unsigned int,
1694 chunk_size,
Chris Wilson058d88c2016-08-15 10:49:06 +01001695 (area->vm_end - area->vm_start) / PAGE_SIZE -
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001696 view.params.partial.offset);
1697 }
1698
1699 /* Now pin it into the GTT if needed */
Chris Wilson058d88c2016-08-15 10:49:06 +01001700 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1701 if (IS_ERR(vma)) {
1702 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001703 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001704 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001705
Chris Wilsonc9839302012-11-20 10:45:17 +00001706 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1707 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001708 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001709
1710 ret = i915_gem_object_get_fence(obj);
1711 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001712 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001713
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001714 /* Finally, remap it using the new GTT offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001715 pfn = ggtt->mappable_base + i915_ggtt_offset(vma);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001716 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001717
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001718 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1719 /* Overriding existing pages in partial view does not cause
1720 * us any trouble as TLBs are still valid because the fault
1721 * is due to userspace losing part of the mapping or never
1722 * having accessed it before (at this partials' range).
1723 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001724 unsigned long base = area->vm_start +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001725 (view.params.partial.offset << PAGE_SHIFT);
1726 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001727
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001728 for (i = 0; i < view.params.partial.size; i++) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001729 ret = vm_insert_pfn(area,
1730 base + i * PAGE_SIZE,
1731 pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001732 if (ret)
1733 break;
1734 }
1735
1736 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001737 } else {
1738 if (!obj->fault_mappable) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001739 unsigned long size =
1740 min_t(unsigned long,
1741 area->vm_end - area->vm_start,
1742 obj->base.size) >> PAGE_SHIFT;
1743 unsigned long base = area->vm_start;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001744 int i;
1745
Chris Wilson058d88c2016-08-15 10:49:06 +01001746 for (i = 0; i < size; i++) {
1747 ret = vm_insert_pfn(area,
1748 base + i * PAGE_SIZE,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001749 pfn + i);
1750 if (ret)
1751 break;
1752 }
1753
1754 obj->fault_mappable = true;
1755 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01001756 ret = vm_insert_pfn(area,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001757 (unsigned long)vmf->virtual_address,
1758 pfn + page_offset);
1759 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001760err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001761 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001762err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001763 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001764err_rpm:
1765 intel_runtime_pm_put(dev_priv);
1766err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001768 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001769 /*
1770 * We eat errors when the gpu is terminally wedged to avoid
1771 * userspace unduly crashing (gl has no provisions for mmaps to
1772 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1773 * and so needs to be reported.
1774 */
1775 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001776 ret = VM_FAULT_SIGBUS;
1777 break;
1778 }
Chris Wilson045e7692010-11-07 09:18:22 +00001779 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001780 /*
1781 * EAGAIN means the gpu is hung and we'll wait for the error
1782 * handler to reset everything when re-faulting in
1783 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001784 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001785 case 0:
1786 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001787 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001788 case -EBUSY:
1789 /*
1790 * EBUSY is ok: this just means that another thread
1791 * already did the job.
1792 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001793 ret = VM_FAULT_NOPAGE;
1794 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001796 ret = VM_FAULT_OOM;
1797 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001798 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001799 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001800 ret = VM_FAULT_SIGBUS;
1801 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001802 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001803 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001804 ret = VM_FAULT_SIGBUS;
1805 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001806 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001807 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808}
1809
1810/**
Chris Wilson901782b2009-07-10 08:18:50 +01001811 * i915_gem_release_mmap - remove physical page mappings
1812 * @obj: obj in question
1813 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001814 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001815 * relinquish ownership of the pages back to the system.
1816 *
1817 * It is vital that we remove the page mapping if we have mapped a tiled
1818 * object through the GTT and then lose the fence register due to
1819 * resource pressure. Similarly if the object has been moved out of the
1820 * aperture, than pages mapped into userspace must be revoked. Removing the
1821 * mapping will then trigger a page fault on the next user access, allowing
1822 * fixup by i915_gem_fault().
1823 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001824void
Chris Wilson05394f32010-11-08 19:18:58 +00001825i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001826{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001827 /* Serialisation between user GTT access and our code depends upon
1828 * revoking the CPU's PTE whilst the mutex is held. The next user
1829 * pagefault then has to wait until we release the mutex.
1830 */
1831 lockdep_assert_held(&obj->base.dev->struct_mutex);
1832
Chris Wilson6299f992010-11-24 12:23:44 +00001833 if (!obj->fault_mappable)
1834 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001835
David Herrmann6796cb12014-01-03 14:24:19 +01001836 drm_vma_node_unmap(&obj->base.vma_node,
1837 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001838
1839 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1840 * memory transactions from userspace before we return. The TLB
1841 * flushing implied above by changing the PTE above *should* be
1842 * sufficient, an extra barrier here just provides us with a bit
1843 * of paranoid documentation about our requirement to serialise
1844 * memory writes before touching registers / GSM.
1845 */
1846 wmb();
1847
Chris Wilson6299f992010-11-24 12:23:44 +00001848 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001849}
1850
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001851void
1852i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1853{
1854 struct drm_i915_gem_object *obj;
1855
1856 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1857 i915_gem_release_mmap(obj);
1858}
1859
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001860/**
1861 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001862 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001863 * @size: object size
1864 * @tiling_mode: tiling mode
1865 *
1866 * Return the required global GTT size for an object, taking into account
1867 * potential fence register mapping.
1868 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001869u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1870 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001871{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001872 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001873
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001874 GEM_BUG_ON(size == 0);
1875
Chris Wilsona9f14812016-08-04 16:32:28 +01001876 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001877 tiling_mode == I915_TILING_NONE)
1878 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001879
1880 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001881 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001882 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001883 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001884 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001885
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001886 while (ggtt_size < size)
1887 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001888
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001889 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001890}
1891
Jesse Barnesde151cf2008-11-12 10:03:55 -08001892/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001893 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001894 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001895 * @size: object size
1896 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001897 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001899 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001900 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001902u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001903 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001904{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001905 GEM_BUG_ON(size == 0);
1906
Jesse Barnesde151cf2008-11-12 10:03:55 -08001907 /*
1908 * Minimum alignment is 4k (GTT page size), but might be greater
1909 * if a fence register is needed for the object.
1910 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001911 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001912 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001913 return 4096;
1914
1915 /*
1916 * Previous chips need to be aligned to the size of the smallest
1917 * fence register that can contain the object.
1918 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001919 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001920}
1921
Chris Wilsond8cb5082012-08-11 15:41:03 +01001922static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1923{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001924 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001925 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001926
Chris Wilsonf3f61842016-08-05 10:14:14 +01001927 err = drm_gem_create_mmap_offset(&obj->base);
1928 if (!err)
1929 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001930
Chris Wilsonf3f61842016-08-05 10:14:14 +01001931 /* We can idle the GPU locklessly to flush stale objects, but in order
1932 * to claim that space for ourselves, we need to take the big
1933 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001934 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001935 err = i915_gem_wait_for_idle(dev_priv, true);
1936 if (err)
1937 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001938
Chris Wilsonf3f61842016-08-05 10:14:14 +01001939 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1940 if (!err) {
1941 i915_gem_retire_requests(dev_priv);
1942 err = drm_gem_create_mmap_offset(&obj->base);
1943 mutex_unlock(&dev_priv->drm.struct_mutex);
1944 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001945
Chris Wilsonf3f61842016-08-05 10:14:14 +01001946 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001947}
1948
1949static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1950{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001951 drm_gem_free_mmap_offset(&obj->base);
1952}
1953
Dave Airlieda6b51d2014-12-24 13:11:17 +10001954int
Dave Airlieff72145b2011-02-07 12:16:14 +10001955i915_gem_mmap_gtt(struct drm_file *file,
1956 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001957 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001958 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001959{
Chris Wilson05394f32010-11-08 19:18:58 +00001960 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001961 int ret;
1962
Chris Wilson03ac0642016-07-20 13:31:51 +01001963 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001964 if (!obj)
1965 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01001966
Chris Wilsond8cb5082012-08-11 15:41:03 +01001967 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001968 if (ret == 0)
1969 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001970
Chris Wilsonf3f61842016-08-05 10:14:14 +01001971 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001972 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001973}
1974
Dave Airlieff72145b2011-02-07 12:16:14 +10001975/**
1976 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1977 * @dev: DRM device
1978 * @data: GTT mapping ioctl data
1979 * @file: GEM object info
1980 *
1981 * Simply returns the fake offset to userspace so it can mmap it.
1982 * The mmap call will end up in drm_gem_mmap(), which will set things
1983 * up so we can get faults in the handler above.
1984 *
1985 * The fault handler will take care of binding the object into the GTT
1986 * (since it may have been evicted to make room for something), allocating
1987 * a fence register, and mapping the appropriate aperture address into
1988 * userspace.
1989 */
1990int
1991i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1992 struct drm_file *file)
1993{
1994 struct drm_i915_gem_mmap_gtt *args = data;
1995
Dave Airlieda6b51d2014-12-24 13:11:17 +10001996 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001997}
1998
Daniel Vetter225067e2012-08-20 10:23:20 +02001999/* Immediately discard the backing storage */
2000static void
2001i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002002{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002003 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002004
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002005 if (obj->base.filp == NULL)
2006 return;
2007
Daniel Vetter225067e2012-08-20 10:23:20 +02002008 /* Our goal here is to return as much of the memory as
2009 * is possible back to the system as we are called from OOM.
2010 * To do this we must instruct the shmfs to drop all of its
2011 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002012 */
Chris Wilson55372522014-03-25 13:23:06 +00002013 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002014 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002015}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002016
Chris Wilson55372522014-03-25 13:23:06 +00002017/* Try to discard unwanted pages */
2018static void
2019i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002020{
Chris Wilson55372522014-03-25 13:23:06 +00002021 struct address_space *mapping;
2022
2023 switch (obj->madv) {
2024 case I915_MADV_DONTNEED:
2025 i915_gem_object_truncate(obj);
2026 case __I915_MADV_PURGED:
2027 return;
2028 }
2029
2030 if (obj->base.filp == NULL)
2031 return;
2032
Al Viro93c76a32015-12-04 23:45:44 -05002033 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002034 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002035}
2036
Chris Wilson5cdf5882010-09-27 15:51:07 +01002037static void
Chris Wilson05394f32010-11-08 19:18:58 +00002038i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002039{
Dave Gordon85d12252016-05-20 11:54:06 +01002040 struct sgt_iter sgt_iter;
2041 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002042 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002043
Chris Wilson05394f32010-11-08 19:18:58 +00002044 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002045
Chris Wilson6c085a72012-08-20 11:40:46 +02002046 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002047 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002048 /* In the event of a disaster, abandon all caches and
2049 * hope for the best.
2050 */
Chris Wilson2c225692013-08-09 12:26:45 +01002051 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002052 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2053 }
2054
Imre Deake2273302015-07-09 12:59:05 +03002055 i915_gem_gtt_finish_object(obj);
2056
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002057 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002058 i915_gem_object_save_bit_17_swizzle(obj);
2059
Chris Wilson05394f32010-11-08 19:18:58 +00002060 if (obj->madv == I915_MADV_DONTNEED)
2061 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002062
Dave Gordon85d12252016-05-20 11:54:06 +01002063 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002064 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002065 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002066
Chris Wilson05394f32010-11-08 19:18:58 +00002067 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002068 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002069
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002070 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002071 }
Chris Wilson05394f32010-11-08 19:18:58 +00002072 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002073
Chris Wilson9da3da62012-06-01 15:20:22 +01002074 sg_free_table(obj->pages);
2075 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002076}
2077
Chris Wilsondd624af2013-01-15 12:39:35 +00002078int
Chris Wilson37e680a2012-06-07 15:38:42 +01002079i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2080{
2081 const struct drm_i915_gem_object_ops *ops = obj->ops;
2082
Chris Wilson2f745ad2012-09-04 21:02:58 +01002083 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002084 return 0;
2085
Chris Wilsona5570172012-09-04 21:02:54 +01002086 if (obj->pages_pin_count)
2087 return -EBUSY;
2088
Chris Wilson15717de2016-08-04 07:52:26 +01002089 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002090
Chris Wilsona2165e32012-12-03 11:49:00 +00002091 /* ->put_pages might need to allocate memory for the bit17 swizzle
2092 * array, hence protect them from being reaped by removing them from gtt
2093 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002094 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002095
Chris Wilson0a798eb2016-04-08 12:11:11 +01002096 if (obj->mapping) {
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002097 /* low bits are ignored by is_vmalloc_addr and kmap_to_page */
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002098 if (is_vmalloc_addr(obj->mapping))
2099 vunmap(obj->mapping);
2100 else
2101 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002102 obj->mapping = NULL;
2103 }
2104
Chris Wilson37e680a2012-06-07 15:38:42 +01002105 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002106 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002107
Chris Wilson55372522014-03-25 13:23:06 +00002108 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002109
2110 return 0;
2111}
2112
Chris Wilson37e680a2012-06-07 15:38:42 +01002113static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002114i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002115{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002116 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002117 int page_count, i;
2118 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002119 struct sg_table *st;
2120 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002121 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002122 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002123 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002124 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002125 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002126
Chris Wilson6c085a72012-08-20 11:40:46 +02002127 /* Assert that the object is not currently in any GPU domain. As it
2128 * wasn't in the GTT, there shouldn't be any way it could have been in
2129 * a GPU cache
2130 */
2131 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2132 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2133
Chris Wilson9da3da62012-06-01 15:20:22 +01002134 st = kmalloc(sizeof(*st), GFP_KERNEL);
2135 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002136 return -ENOMEM;
2137
Chris Wilson9da3da62012-06-01 15:20:22 +01002138 page_count = obj->base.size / PAGE_SIZE;
2139 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002140 kfree(st);
2141 return -ENOMEM;
2142 }
2143
2144 /* Get the list of pages out of our struct file. They'll be pinned
2145 * at this point until we release them.
2146 *
2147 * Fail silently without starting the shrinker
2148 */
Al Viro93c76a32015-12-04 23:45:44 -05002149 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002150 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002151 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002152 sg = st->sgl;
2153 st->nents = 0;
2154 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002155 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2156 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002157 i915_gem_shrink(dev_priv,
2158 page_count,
2159 I915_SHRINK_BOUND |
2160 I915_SHRINK_UNBOUND |
2161 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002162 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2163 }
2164 if (IS_ERR(page)) {
2165 /* We've tried hard to allocate the memory by reaping
2166 * our own buffer, now let the real VM do its job and
2167 * go down in flames if truly OOM.
2168 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002169 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002170 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002171 if (IS_ERR(page)) {
2172 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002173 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002174 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002175 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002176#ifdef CONFIG_SWIOTLB
2177 if (swiotlb_nr_tbl()) {
2178 st->nents++;
2179 sg_set_page(sg, page, PAGE_SIZE, 0);
2180 sg = sg_next(sg);
2181 continue;
2182 }
2183#endif
Imre Deak90797e62013-02-18 19:28:03 +02002184 if (!i || page_to_pfn(page) != last_pfn + 1) {
2185 if (i)
2186 sg = sg_next(sg);
2187 st->nents++;
2188 sg_set_page(sg, page, PAGE_SIZE, 0);
2189 } else {
2190 sg->length += PAGE_SIZE;
2191 }
2192 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002193
2194 /* Check that the i965g/gm workaround works. */
2195 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002196 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002197#ifdef CONFIG_SWIOTLB
2198 if (!swiotlb_nr_tbl())
2199#endif
2200 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002201 obj->pages = st;
2202
Imre Deake2273302015-07-09 12:59:05 +03002203 ret = i915_gem_gtt_prepare_object(obj);
2204 if (ret)
2205 goto err_pages;
2206
Eric Anholt673a3942008-07-30 12:06:12 -07002207 if (i915_gem_object_needs_bit17_swizzle(obj))
2208 i915_gem_object_do_bit_17_swizzle(obj);
2209
Chris Wilson3e510a82016-08-05 10:14:23 +01002210 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002211 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2212 i915_gem_object_pin_pages(obj);
2213
Eric Anholt673a3942008-07-30 12:06:12 -07002214 return 0;
2215
2216err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002217 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002218 for_each_sgt_page(page, sgt_iter, st)
2219 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002220 sg_free_table(st);
2221 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002222
2223 /* shmemfs first checks if there is enough memory to allocate the page
2224 * and reports ENOSPC should there be insufficient, along with the usual
2225 * ENOMEM for a genuine allocation failure.
2226 *
2227 * We use ENOSPC in our driver to mean that we have run out of aperture
2228 * space and so want to translate the error from shmemfs back to our
2229 * usual understanding of ENOMEM.
2230 */
Imre Deake2273302015-07-09 12:59:05 +03002231 if (ret == -ENOSPC)
2232 ret = -ENOMEM;
2233
2234 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002235}
2236
Chris Wilson37e680a2012-06-07 15:38:42 +01002237/* Ensure that the associated pages are gathered from the backing storage
2238 * and pinned into our object. i915_gem_object_get_pages() may be called
2239 * multiple times before they are released by a single call to
2240 * i915_gem_object_put_pages() - once the pages are no longer referenced
2241 * either as a result of memory pressure (reaping pages under the shrinker)
2242 * or as the object is itself released.
2243 */
2244int
2245i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2246{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002247 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002248 const struct drm_i915_gem_object_ops *ops = obj->ops;
2249 int ret;
2250
Chris Wilson2f745ad2012-09-04 21:02:58 +01002251 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002252 return 0;
2253
Chris Wilson43e28f02013-01-08 10:53:09 +00002254 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002255 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002256 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002257 }
2258
Chris Wilsona5570172012-09-04 21:02:54 +01002259 BUG_ON(obj->pages_pin_count);
2260
Chris Wilson37e680a2012-06-07 15:38:42 +01002261 ret = ops->get_pages(obj);
2262 if (ret)
2263 return ret;
2264
Ben Widawsky35c20a62013-05-31 11:28:48 -07002265 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002266
2267 obj->get_page.sg = obj->pages->sgl;
2268 obj->get_page.last = 0;
2269
Chris Wilson37e680a2012-06-07 15:38:42 +01002270 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002271}
2272
Dave Gordondd6034c2016-05-20 11:54:04 +01002273/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002274static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2275 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002276{
2277 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2278 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002279 struct sgt_iter sgt_iter;
2280 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002281 struct page *stack_pages[32];
2282 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002283 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002284 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002285 void *addr;
2286
2287 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002288 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002289 return kmap(sg_page(sgt->sgl));
2290
Dave Gordonb338fa42016-05-20 11:54:05 +01002291 if (n_pages > ARRAY_SIZE(stack_pages)) {
2292 /* Too big for stack -- allocate temporary array instead */
2293 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2294 if (!pages)
2295 return NULL;
2296 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002297
Dave Gordon85d12252016-05-20 11:54:06 +01002298 for_each_sgt_page(page, sgt_iter, sgt)
2299 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002300
2301 /* Check that we have the expected number of pages */
2302 GEM_BUG_ON(i != n_pages);
2303
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002304 switch (type) {
2305 case I915_MAP_WB:
2306 pgprot = PAGE_KERNEL;
2307 break;
2308 case I915_MAP_WC:
2309 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2310 break;
2311 }
2312 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002313
Dave Gordonb338fa42016-05-20 11:54:05 +01002314 if (pages != stack_pages)
2315 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002316
2317 return addr;
2318}
2319
2320/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002321void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2322 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002323{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002324 enum i915_map_type has_type;
2325 bool pinned;
2326 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002327 int ret;
2328
2329 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002330 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002331
2332 ret = i915_gem_object_get_pages(obj);
2333 if (ret)
2334 return ERR_PTR(ret);
2335
2336 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002337 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002338
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002339 ptr = ptr_unpack_bits(obj->mapping, has_type);
2340 if (ptr && has_type != type) {
2341 if (pinned) {
2342 ret = -EBUSY;
2343 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002344 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002345
2346 if (is_vmalloc_addr(ptr))
2347 vunmap(ptr);
2348 else
2349 kunmap(kmap_to_page(ptr));
2350
2351 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002352 }
2353
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002354 if (!ptr) {
2355 ptr = i915_gem_object_map(obj, type);
2356 if (!ptr) {
2357 ret = -ENOMEM;
2358 goto err;
2359 }
2360
2361 obj->mapping = ptr_pack_bits(ptr, type);
2362 }
2363
2364 return ptr;
2365
2366err:
2367 i915_gem_object_unpin_pages(obj);
2368 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002369}
2370
Chris Wilsoncaea7472010-11-12 13:53:37 +00002371static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002372i915_gem_object_retire__write(struct i915_gem_active *active,
2373 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002374{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002375 struct drm_i915_gem_object *obj =
2376 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002377
Rodrigo Vivide152b62015-07-07 16:28:51 -07002378 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002379}
2380
2381static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002382i915_gem_object_retire__read(struct i915_gem_active *active,
2383 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002384{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002385 int idx = request->engine->id;
2386 struct drm_i915_gem_object *obj =
2387 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002388
Chris Wilson573adb32016-08-04 16:32:39 +01002389 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002390
Chris Wilson573adb32016-08-04 16:32:39 +01002391 i915_gem_object_clear_active(obj, idx);
2392 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002393 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002394
Chris Wilson6c246952015-07-27 10:26:26 +01002395 /* Bump our place on the bound list to keep it roughly in LRU order
2396 * so that we don't steal from recently used but inactive objects
2397 * (unless we are forced to ofc!)
2398 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002399 if (obj->bind_count)
2400 list_move_tail(&obj->global_list,
2401 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002402
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002403 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002404}
2405
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002406static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002407{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002408 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002409
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002410 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002411 return true;
2412
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002413 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002414 if (ctx->hang_stats.ban_period_seconds &&
2415 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002416 DRM_DEBUG("context hanging too fast, banning!\n");
2417 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002418 }
2419
2420 return false;
2421}
2422
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002423static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002424 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002425{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002426 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002427
2428 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002429 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002430 hs->batch_active++;
2431 hs->guilty_ts = get_seconds();
2432 } else {
2433 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002434 }
2435}
2436
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002437struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002438i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002439{
Chris Wilson4db080f2013-12-04 11:37:09 +00002440 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002441
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002442 /* We are called by the error capture and reset at a random
2443 * point in time. In particular, note that neither is crucially
2444 * ordered with an interrupt. After a hang, the GPU is dead and we
2445 * assume that no more writes can happen (we waited long enough for
2446 * all writes that were in transaction to be flushed) - adding an
2447 * extra delay for a recent interrupt is pointless. Hence, we do
2448 * not need an engine->irq_seqno_barrier() before the seqno reads.
2449 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002450 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002451 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002452 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002453
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002454 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002455 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002456
2457 return NULL;
2458}
2459
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002460static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002461{
2462 struct drm_i915_gem_request *request;
2463 bool ring_hung;
2464
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002465 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002466 if (request == NULL)
2467 return;
2468
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002469 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002470
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002471 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002472 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002473 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002474}
2475
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002476static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002477{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002478 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002479 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002480
Chris Wilsonc4b09302016-07-20 09:21:10 +01002481 /* Mark all pending requests as complete so that any concurrent
2482 * (lockless) lookup doesn't try and wait upon the request as we
2483 * reset it.
2484 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002485 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002486
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002487 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002488 * Clear the execlists queue up before freeing the requests, as those
2489 * are the ones that keep the context and ringbuffer backing objects
2490 * pinned in place.
2491 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002492
Tomas Elf7de1691a2015-10-19 16:32:32 +01002493 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002494 /* Ensure irq handler finishes or is cancelled. */
2495 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002496
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002497 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002498 }
2499
2500 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002501 * We must free the requests after all the corresponding objects have
2502 * been moved off active lists. Which is the same order as the normal
2503 * retire_requests function does. This is important if object hold
2504 * implicit references on things like e.g. ppgtt address spaces through
2505 * the request.
2506 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002507 request = i915_gem_active_raw(&engine->last_request,
2508 &engine->i915->drm.struct_mutex);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002509 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002510 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002511 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002512
2513 /* Having flushed all requests from all queues, we know that all
2514 * ringbuffers must now be empty. However, since we do not reclaim
2515 * all space when retiring the request (to prevent HEADs colliding
2516 * with rapid ringbuffer wraparound) the amount of available space
2517 * upon reset is less than when we start. Do one more pass over
2518 * all the ringbuffers to reset last_retired_head.
2519 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002520 list_for_each_entry(ring, &engine->buffers, link) {
2521 ring->last_retired_head = ring->tail;
2522 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002523 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002524
Chris Wilsonb913b332016-07-13 09:10:31 +01002525 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002526}
2527
Chris Wilson069efc12010-09-30 16:53:18 +01002528void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002529{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002530 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002531 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002532
Chris Wilson4db080f2013-12-04 11:37:09 +00002533 /*
2534 * Before we free the objects from the requests, we need to inspect
2535 * them for finding the guilty party. As the requests only borrow
2536 * their reference to the objects, the inspection must be done first.
2537 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002538 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002539 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002540
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002541 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002542 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002543 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002544
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002545 i915_gem_context_reset(dev);
2546
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002547 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002548}
2549
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002550static void
Eric Anholt673a3942008-07-30 12:06:12 -07002551i915_gem_retire_work_handler(struct work_struct *work)
2552{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002553 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002554 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002555 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002556
Chris Wilson891b48c2010-09-29 12:26:37 +01002557 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002558 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002559 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002560 mutex_unlock(&dev->struct_mutex);
2561 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002562
2563 /* Keep the retire handler running until we are finally idle.
2564 * We do not need to do this test under locking as in the worst-case
2565 * we queue the retire worker once too often.
2566 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002567 if (READ_ONCE(dev_priv->gt.awake)) {
2568 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002569 queue_delayed_work(dev_priv->wq,
2570 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002571 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002572 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002573}
Chris Wilson891b48c2010-09-29 12:26:37 +01002574
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002575static void
2576i915_gem_idle_work_handler(struct work_struct *work)
2577{
2578 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002579 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002580 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002581 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002582 bool rearm_hangcheck;
2583
2584 if (!READ_ONCE(dev_priv->gt.awake))
2585 return;
2586
2587 if (READ_ONCE(dev_priv->gt.active_engines))
2588 return;
2589
2590 rearm_hangcheck =
2591 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2592
2593 if (!mutex_trylock(&dev->struct_mutex)) {
2594 /* Currently busy, come back later */
2595 mod_delayed_work(dev_priv->wq,
2596 &dev_priv->gt.idle_work,
2597 msecs_to_jiffies(50));
2598 goto out_rearm;
2599 }
2600
2601 if (dev_priv->gt.active_engines)
2602 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002603
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002604 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002605 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002606
Chris Wilson67d97da2016-07-04 08:08:31 +01002607 GEM_BUG_ON(!dev_priv->gt.awake);
2608 dev_priv->gt.awake = false;
2609 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002610
Chris Wilson67d97da2016-07-04 08:08:31 +01002611 if (INTEL_GEN(dev_priv) >= 6)
2612 gen6_rps_idle(dev_priv);
2613 intel_runtime_pm_put(dev_priv);
2614out_unlock:
2615 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002616
Chris Wilson67d97da2016-07-04 08:08:31 +01002617out_rearm:
2618 if (rearm_hangcheck) {
2619 GEM_BUG_ON(!dev_priv->gt.awake);
2620 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002621 }
Eric Anholt673a3942008-07-30 12:06:12 -07002622}
2623
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002624void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2625{
2626 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2627 struct drm_i915_file_private *fpriv = file->driver_priv;
2628 struct i915_vma *vma, *vn;
2629
2630 mutex_lock(&obj->base.dev->struct_mutex);
2631 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2632 if (vma->vm->file == fpriv)
2633 i915_vma_close(vma);
2634 mutex_unlock(&obj->base.dev->struct_mutex);
2635}
2636
Ben Widawsky5816d642012-04-11 11:18:19 -07002637/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002638 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002639 * @dev: drm device pointer
2640 * @data: ioctl data blob
2641 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002642 *
2643 * Returns 0 if successful, else an error is returned with the remaining time in
2644 * the timeout parameter.
2645 * -ETIME: object is still busy after timeout
2646 * -ERESTARTSYS: signal interrupted the wait
2647 * -ENONENT: object doesn't exist
2648 * Also possible, but rare:
2649 * -EAGAIN: GPU wedged
2650 * -ENOMEM: damn
2651 * -ENODEV: Internal IRQ fail
2652 * -E?: The add request failed
2653 *
2654 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2655 * non-zero timeout parameter the wait ioctl will wait for the given number of
2656 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2657 * without holding struct_mutex the object may become re-busied before this
2658 * function completes. A similar but shorter * race condition exists in the busy
2659 * ioctl
2660 */
2661int
2662i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2663{
2664 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002665 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002666 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002667 unsigned long active;
2668 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002669
Daniel Vetter11b5d512014-09-29 15:31:26 +02002670 if (args->flags != 0)
2671 return -EINVAL;
2672
Chris Wilson03ac0642016-07-20 13:31:51 +01002673 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002674 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002675 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002676
2677 active = __I915_BO_ACTIVE(obj);
2678 for_each_active(active, idx) {
2679 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2680 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true,
2681 timeout, rps);
2682 if (ret)
2683 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002684 }
2685
Chris Wilson033d5492016-08-05 10:14:17 +01002686 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002687 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002688}
2689
Chris Wilsonb4716182015-04-27 13:41:17 +01002690static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002691__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002692 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002693{
Chris Wilsonb4716182015-04-27 13:41:17 +01002694 int ret;
2695
Chris Wilson8e637172016-08-02 22:50:26 +01002696 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002697 return 0;
2698
Chris Wilson39df9192016-07-20 13:31:57 +01002699 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002700 ret = i915_wait_request(from,
2701 from->i915->mm.interruptible,
2702 NULL,
2703 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002704 if (ret)
2705 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002706 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002707 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002708 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002709 return 0;
2710
Chris Wilson8e637172016-08-02 22:50:26 +01002711 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002712 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002713 if (ret)
2714 return ret;
2715
Chris Wilsonddf07be2016-08-02 22:50:39 +01002716 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002717 }
2718
2719 return 0;
2720}
2721
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002722/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002723 * i915_gem_object_sync - sync an object to a ring.
2724 *
2725 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002726 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002727 *
2728 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002729 * Conceptually we serialise writes between engines inside the GPU.
2730 * We only allow one engine to write into a buffer at any time, but
2731 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002732 *
2733 * - If there is an outstanding write request to the object, the new
2734 * request must wait for it to complete (either CPU or in hw, requests
2735 * on the same ring will be naturally ordered).
2736 *
2737 * - If we are a write request (pending_write_domain is set), the new
2738 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002739 *
2740 * Returns 0 if successful, else propagates up the lower layer error.
2741 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002742int
2743i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002744 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002745{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002746 struct i915_gem_active *active;
2747 unsigned long active_mask;
2748 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002749
Chris Wilson8cac6f62016-08-04 07:52:32 +01002750 lockdep_assert_held(&obj->base.dev->struct_mutex);
2751
Chris Wilson573adb32016-08-04 16:32:39 +01002752 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002753 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002754 return 0;
2755
Chris Wilson8cac6f62016-08-04 07:52:32 +01002756 if (obj->base.pending_write_domain) {
2757 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002758 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002759 active_mask = 1;
2760 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002761 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002762
2763 for_each_active(active_mask, idx) {
2764 struct drm_i915_gem_request *request;
2765 int ret;
2766
2767 request = i915_gem_active_peek(&active[idx],
2768 &obj->base.dev->struct_mutex);
2769 if (!request)
2770 continue;
2771
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002772 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002773 if (ret)
2774 return ret;
2775 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002776
Chris Wilsonb4716182015-04-27 13:41:17 +01002777 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002778}
2779
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002780static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2781{
2782 u32 old_write_domain, old_read_domains;
2783
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002784 /* Force a pagefault for domain tracking on next user access */
2785 i915_gem_release_mmap(obj);
2786
Keith Packardb97c3d92011-06-24 21:02:59 -07002787 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2788 return;
2789
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002790 old_read_domains = obj->base.read_domains;
2791 old_write_domain = obj->base.write_domain;
2792
2793 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2794 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2795
2796 trace_i915_gem_object_change_domain(obj,
2797 old_read_domains,
2798 old_write_domain);
2799}
2800
Chris Wilson8ef85612016-04-28 09:56:39 +01002801static void __i915_vma_iounmap(struct i915_vma *vma)
2802{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002803 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002804
2805 if (vma->iomap == NULL)
2806 return;
2807
2808 io_mapping_unmap(vma->iomap);
2809 vma->iomap = NULL;
2810}
2811
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002812int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002813{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002814 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002815 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002816 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002817
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002818 /* First wait upon any activity as retiring the request may
2819 * have side-effects such as unpinning or even unbinding this vma.
2820 */
2821 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002822 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002823 int idx;
2824
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002825 /* When a closed VMA is retired, it is unbound - eek.
2826 * In order to prevent it from being recursively closed,
2827 * take a pin on the vma so that the second unbind is
2828 * aborted.
2829 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002830 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002831
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002832 for_each_active(active, idx) {
2833 ret = i915_gem_active_retire(&vma->last_read[idx],
2834 &vma->vm->dev->struct_mutex);
2835 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002836 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002837 }
2838
Chris Wilson20dfbde2016-08-04 16:32:30 +01002839 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002840 if (ret)
2841 return ret;
2842
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002843 GEM_BUG_ON(i915_vma_is_active(vma));
2844 }
2845
Chris Wilson20dfbde2016-08-04 16:32:30 +01002846 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002847 return -EBUSY;
2848
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002849 if (!drm_mm_node_allocated(&vma->node))
2850 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002851
Chris Wilson15717de2016-08-04 07:52:26 +01002852 GEM_BUG_ON(obj->bind_count == 0);
2853 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002854
Chris Wilson3272db52016-08-04 16:32:32 +01002855 if (i915_vma_is_ggtt(vma) &&
2856 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002857 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002858
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002859 /* release the fence reg _after_ flushing */
2860 ret = i915_gem_object_put_fence(obj);
2861 if (ret)
2862 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002863
2864 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002865 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002866
Chris Wilson50e046b2016-08-04 07:52:46 +01002867 if (likely(!vma->vm->closed)) {
2868 trace_i915_vma_unbind(vma);
2869 vma->vm->unbind_vma(vma);
2870 }
Chris Wilson3272db52016-08-04 16:32:32 +01002871 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002872
Chris Wilson50e046b2016-08-04 07:52:46 +01002873 drm_mm_remove_node(&vma->node);
2874 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2875
Chris Wilson3272db52016-08-04 16:32:32 +01002876 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002877 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2878 obj->map_and_fenceable = false;
Chris Wilson247177d2016-08-15 10:48:47 +01002879 } else if (vma->pages) {
2880 sg_free_table(vma->pages);
2881 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002882 }
2883 }
Chris Wilson247177d2016-08-15 10:48:47 +01002884 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002885
Ben Widawsky2f633152013-07-17 12:19:03 -07002886 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002887 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002888 if (--obj->bind_count == 0)
2889 list_move_tail(&obj->global_list,
2890 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002891
Chris Wilson70903c32013-12-04 09:59:09 +00002892 /* And finally now the object is completely decoupled from this vma,
2893 * we can drop its hold on the backing storage and allow it to be
2894 * reaped by the shrinker.
2895 */
2896 i915_gem_object_unpin_pages(obj);
2897
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002898destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002899 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002900 i915_vma_destroy(vma);
2901
Chris Wilson88241782011-01-07 17:09:48 +00002902 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002903}
2904
Chris Wilsondcff85c2016-08-05 10:14:11 +01002905int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2906 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002907{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002908 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002909 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002910
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002911 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002912 if (engine->last_context == NULL)
2913 continue;
2914
Chris Wilsondcff85c2016-08-05 10:14:11 +01002915 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002916 if (ret)
2917 return ret;
2918 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002919
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002920 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002921}
2922
Chris Wilson4144f9b2014-09-11 08:43:48 +01002923static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002924 unsigned long cache_level)
2925{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002926 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002927 struct drm_mm_node *other;
2928
Chris Wilson4144f9b2014-09-11 08:43:48 +01002929 /*
2930 * On some machines we have to be careful when putting differing types
2931 * of snoopable memory together to avoid the prefetcher crossing memory
2932 * domains and dying. During vm initialisation, we decide whether or not
2933 * these constraints apply and set the drm_mm.color_adjust
2934 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002935 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002936 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002937 return true;
2938
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002939 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002940 return true;
2941
2942 if (list_empty(&gtt_space->node_list))
2943 return true;
2944
2945 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2946 if (other->allocated && !other->hole_follows && other->color != cache_level)
2947 return false;
2948
2949 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2950 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2951 return false;
2952
2953 return true;
2954}
2955
Jesse Barnesde151cf2008-11-12 10:03:55 -08002956/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002957 * i915_vma_insert - finds a slot for the vma in its address space
2958 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002959 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002960 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002961 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002962 *
2963 * First we try to allocate some free space that meets the requirements for
2964 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2965 * preferrably the oldest idle entry to make room for the new VMA.
2966 *
2967 * Returns:
2968 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002969 */
Chris Wilson59bfa122016-08-04 16:32:31 +01002970static int
2971i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07002972{
Chris Wilson59bfa122016-08-04 16:32:31 +01002973 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
2974 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01002975 u64 start, end;
2976 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01002977 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002978
Chris Wilson3272db52016-08-04 16:32:32 +01002979 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01002980 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002981
Chris Wilsonde180032016-08-04 16:32:29 +01002982 size = max(size, vma->size);
2983 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01002984 size = i915_gem_get_ggtt_size(dev_priv, size,
2985 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002986
Chris Wilsonde180032016-08-04 16:32:29 +01002987 min_alignment =
Chris Wilson3e510a82016-08-05 10:14:23 +01002988 i915_gem_get_ggtt_alignment(dev_priv, size,
2989 i915_gem_object_get_tiling(obj),
Chris Wilsonde180032016-08-04 16:32:29 +01002990 flags & PIN_MAPPABLE);
2991 if (alignment == 0)
2992 alignment = min_alignment;
2993 if (alignment & (min_alignment - 1)) {
2994 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
2995 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01002996 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002997 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01002998
Michel Thierry101b5062015-10-01 13:33:57 +01002999 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003000
3001 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003002 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003003 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003004 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003005 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003006
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003007 /* If binding the object/GGTT view requires more space than the entire
3008 * aperture has, reject it early before evicting everything in a vain
3009 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003010 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003011 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003012 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003013 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003014 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003015 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003016 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003017 }
3018
Chris Wilson37e680a2012-06-07 15:38:42 +01003019 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003020 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003021 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003022
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003023 i915_gem_object_pin_pages(obj);
3024
Chris Wilson506a8e82015-12-08 11:55:07 +00003025 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003026 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003027 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003028 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003029 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003030 }
Chris Wilsonde180032016-08-04 16:32:29 +01003031
Chris Wilson506a8e82015-12-08 11:55:07 +00003032 vma->node.start = offset;
3033 vma->node.size = size;
3034 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003035 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003036 if (ret) {
3037 ret = i915_gem_evict_for_vma(vma);
3038 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003039 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3040 if (ret)
3041 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003042 }
Michel Thierry101b5062015-10-01 13:33:57 +01003043 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003044 u32 search_flag, alloc_flag;
3045
Chris Wilson506a8e82015-12-08 11:55:07 +00003046 if (flags & PIN_HIGH) {
3047 search_flag = DRM_MM_SEARCH_BELOW;
3048 alloc_flag = DRM_MM_CREATE_TOP;
3049 } else {
3050 search_flag = DRM_MM_SEARCH_DEFAULT;
3051 alloc_flag = DRM_MM_CREATE_DEFAULT;
3052 }
Michel Thierry101b5062015-10-01 13:33:57 +01003053
Chris Wilson954c4692016-08-04 16:32:26 +01003054 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3055 * so we know that we always have a minimum alignment of 4096.
3056 * The drm_mm range manager is optimised to return results
3057 * with zero alignment, so where possible use the optimal
3058 * path.
3059 */
3060 if (alignment <= 4096)
3061 alignment = 0;
3062
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003063search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003064 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3065 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003066 size, alignment,
3067 obj->cache_level,
3068 start, end,
3069 search_flag,
3070 alloc_flag);
3071 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003072 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003073 obj->cache_level,
3074 start, end,
3075 flags);
3076 if (ret == 0)
3077 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003078
Chris Wilsonde180032016-08-04 16:32:29 +01003079 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003080 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003081 }
Chris Wilson37508582016-08-04 16:32:24 +01003082 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003083
Ben Widawsky35c20a62013-05-31 11:28:48 -07003084 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003085 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003086 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003087
Chris Wilson59bfa122016-08-04 16:32:31 +01003088 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003089
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003090err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003091 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003092 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003093}
3094
Chris Wilson000433b2013-08-08 14:41:09 +01003095bool
Chris Wilson2c225692013-08-09 12:26:45 +01003096i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3097 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003098{
Eric Anholt673a3942008-07-30 12:06:12 -07003099 /* If we don't have a page list set up, then we're not pinned
3100 * to GPU, and we can ignore the cache flush because it'll happen
3101 * again at bind time.
3102 */
Chris Wilson05394f32010-11-08 19:18:58 +00003103 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003104 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003105
Imre Deak769ce462013-02-13 21:56:05 +02003106 /*
3107 * Stolen memory is always coherent with the GPU as it is explicitly
3108 * marked as wc by the system, or the system is cache-coherent.
3109 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003110 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003111 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003112
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003113 /* If the GPU is snooping the contents of the CPU cache,
3114 * we do not need to manually clear the CPU cache lines. However,
3115 * the caches are only snooped when the render cache is
3116 * flushed/invalidated. As we always have to emit invalidations
3117 * and flushes when moving into and out of the RENDER domain, correct
3118 * snooping behaviour occurs naturally as the result of our domain
3119 * tracking.
3120 */
Chris Wilson0f719792015-01-13 13:32:52 +00003121 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3122 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003123 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003124 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003125
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003126 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003127 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003128 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003129
3130 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003131}
3132
3133/** Flushes the GTT write domain for the object if it's dirty. */
3134static void
Chris Wilson05394f32010-11-08 19:18:58 +00003135i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003136{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003137 uint32_t old_write_domain;
3138
Chris Wilson05394f32010-11-08 19:18:58 +00003139 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003140 return;
3141
Chris Wilson63256ec2011-01-04 18:42:07 +00003142 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003143 * to it immediately go to main memory as far as we know, so there's
3144 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003145 *
3146 * However, we do have to enforce the order so that all writes through
3147 * the GTT land before any writes to the device, such as updates to
3148 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003149 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003150 wmb();
3151
Chris Wilson05394f32010-11-08 19:18:58 +00003152 old_write_domain = obj->base.write_domain;
3153 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003154
Rodrigo Vivide152b62015-07-07 16:28:51 -07003155 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003156
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003157 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003158 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003159 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003160}
3161
3162/** Flushes the CPU write domain for the object if it's dirty. */
3163static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003164i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003165{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003166 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003167
Chris Wilson05394f32010-11-08 19:18:58 +00003168 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003169 return;
3170
Daniel Vettere62b59e2015-01-21 14:53:48 +01003171 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003172 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003173
Chris Wilson05394f32010-11-08 19:18:58 +00003174 old_write_domain = obj->base.write_domain;
3175 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003176
Rodrigo Vivide152b62015-07-07 16:28:51 -07003177 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003178
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003179 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003180 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003181 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003182}
3183
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003184/**
3185 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003186 * @obj: object to act on
3187 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003188 *
3189 * This function returns when the move is complete, including waiting on
3190 * flushes to occur.
3191 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003192int
Chris Wilson20217462010-11-23 15:26:33 +00003193i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003194{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003195 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303196 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003197 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003198
Chris Wilson0201f1e2012-07-20 12:41:01 +01003199 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003200 if (ret)
3201 return ret;
3202
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003203 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3204 return 0;
3205
Chris Wilson43566de2015-01-02 16:29:29 +05303206 /* Flush and acquire obj->pages so that we are coherent through
3207 * direct access in memory with previous cached writes through
3208 * shmemfs and that our cache domain tracking remains valid.
3209 * For example, if the obj->filp was moved to swap without us
3210 * being notified and releasing the pages, we would mistakenly
3211 * continue to assume that the obj remained out of the CPU cached
3212 * domain.
3213 */
3214 ret = i915_gem_object_get_pages(obj);
3215 if (ret)
3216 return ret;
3217
Daniel Vettere62b59e2015-01-21 14:53:48 +01003218 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003219
Chris Wilsond0a57782012-10-09 19:24:37 +01003220 /* Serialise direct access to this object with the barriers for
3221 * coherent writes from the GPU, by effectively invalidating the
3222 * GTT domain upon first access.
3223 */
3224 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3225 mb();
3226
Chris Wilson05394f32010-11-08 19:18:58 +00003227 old_write_domain = obj->base.write_domain;
3228 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003229
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003230 /* It should now be out of any other write domains, and we can update
3231 * the domain values for our changes.
3232 */
Chris Wilson05394f32010-11-08 19:18:58 +00003233 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3234 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003235 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003236 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3237 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3238 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003239 }
3240
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003241 trace_i915_gem_object_change_domain(obj,
3242 old_read_domains,
3243 old_write_domain);
3244
Chris Wilson8325a092012-04-24 15:52:35 +01003245 /* And bump the LRU for this access */
Chris Wilson058d88c2016-08-15 10:49:06 +01003246 vma = i915_gem_object_to_ggtt(obj, NULL);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003247 if (vma &&
3248 drm_mm_node_allocated(&vma->node) &&
3249 !i915_vma_is_active(vma))
3250 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003251
Eric Anholte47c68e2008-11-14 13:35:19 -08003252 return 0;
3253}
3254
Chris Wilsonef55f922015-10-09 14:11:27 +01003255/**
3256 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003257 * @obj: object to act on
3258 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003259 *
3260 * After this function returns, the object will be in the new cache-level
3261 * across all GTT and the contents of the backing storage will be coherent,
3262 * with respect to the new cache-level. In order to keep the backing storage
3263 * coherent for all users, we only allow a single cache level to be set
3264 * globally on the object and prevent it from being changed whilst the
3265 * hardware is reading from the object. That is if the object is currently
3266 * on the scanout it will be set to uncached (or equivalent display
3267 * cache coherency) and all non-MOCS GPU access will also be uncached so
3268 * that all direct access to the scanout remains coherent.
3269 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003270int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3271 enum i915_cache_level cache_level)
3272{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003273 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003274 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003275
3276 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003277 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003278
Chris Wilsonef55f922015-10-09 14:11:27 +01003279 /* Inspect the list of currently bound VMA and unbind any that would
3280 * be invalid given the new cache-level. This is principally to
3281 * catch the issue of the CS prefetch crossing page boundaries and
3282 * reading an invalid PTE on older architectures.
3283 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003284restart:
3285 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003286 if (!drm_mm_node_allocated(&vma->node))
3287 continue;
3288
Chris Wilson20dfbde2016-08-04 16:32:30 +01003289 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003290 DRM_DEBUG("can not change the cache level of pinned objects\n");
3291 return -EBUSY;
3292 }
3293
Chris Wilsonaa653a62016-08-04 07:52:27 +01003294 if (i915_gem_valid_gtt_space(vma, cache_level))
3295 continue;
3296
3297 ret = i915_vma_unbind(vma);
3298 if (ret)
3299 return ret;
3300
3301 /* As unbinding may affect other elements in the
3302 * obj->vma_list (due to side-effects from retiring
3303 * an active vma), play safe and restart the iterator.
3304 */
3305 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003306 }
3307
Chris Wilsonef55f922015-10-09 14:11:27 +01003308 /* We can reuse the existing drm_mm nodes but need to change the
3309 * cache-level on the PTE. We could simply unbind them all and
3310 * rebind with the correct cache-level on next use. However since
3311 * we already have a valid slot, dma mapping, pages etc, we may as
3312 * rewrite the PTE in the belief that doing so tramples upon less
3313 * state and so involves less work.
3314 */
Chris Wilson15717de2016-08-04 07:52:26 +01003315 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003316 /* Before we change the PTE, the GPU must not be accessing it.
3317 * If we wait upon the object, we know that all the bound
3318 * VMA are no longer active.
3319 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003320 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003321 if (ret)
3322 return ret;
3323
Chris Wilsonaa653a62016-08-04 07:52:27 +01003324 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003325 /* Access to snoopable pages through the GTT is
3326 * incoherent and on some machines causes a hard
3327 * lockup. Relinquish the CPU mmaping to force
3328 * userspace to refault in the pages and we can
3329 * then double check if the GTT mapping is still
3330 * valid for that pointer access.
3331 */
3332 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003333
Chris Wilsonef55f922015-10-09 14:11:27 +01003334 /* As we no longer need a fence for GTT access,
3335 * we can relinquish it now (and so prevent having
3336 * to steal a fence from someone else on the next
3337 * fence request). Note GPU activity would have
3338 * dropped the fence as all snoopable access is
3339 * supposed to be linear.
3340 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003341 ret = i915_gem_object_put_fence(obj);
3342 if (ret)
3343 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003344 } else {
3345 /* We either have incoherent backing store and
3346 * so no GTT access or the architecture is fully
3347 * coherent. In such cases, existing GTT mmaps
3348 * ignore the cache bit in the PTE and we can
3349 * rewrite it without confusing the GPU or having
3350 * to force userspace to fault back in its mmaps.
3351 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003352 }
3353
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003354 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003355 if (!drm_mm_node_allocated(&vma->node))
3356 continue;
3357
3358 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3359 if (ret)
3360 return ret;
3361 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003362 }
3363
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003364 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003365 vma->node.color = cache_level;
3366 obj->cache_level = cache_level;
3367
Ville Syrjäläed75a552015-08-11 19:47:10 +03003368out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003369 /* Flush the dirty CPU caches to the backing storage so that the
3370 * object is now coherent at its new cache level (with respect
3371 * to the access domain).
3372 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303373 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003374 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003375 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003376 }
3377
Chris Wilsone4ffd172011-04-04 09:44:39 +01003378 return 0;
3379}
3380
Ben Widawsky199adf42012-09-21 17:01:20 -07003381int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3382 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003383{
Ben Widawsky199adf42012-09-21 17:01:20 -07003384 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003385 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003386
Chris Wilson03ac0642016-07-20 13:31:51 +01003387 obj = i915_gem_object_lookup(file, args->handle);
3388 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003389 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003390
Chris Wilson651d7942013-08-08 14:41:10 +01003391 switch (obj->cache_level) {
3392 case I915_CACHE_LLC:
3393 case I915_CACHE_L3_LLC:
3394 args->caching = I915_CACHING_CACHED;
3395 break;
3396
Chris Wilson4257d3b2013-08-08 14:41:11 +01003397 case I915_CACHE_WT:
3398 args->caching = I915_CACHING_DISPLAY;
3399 break;
3400
Chris Wilson651d7942013-08-08 14:41:10 +01003401 default:
3402 args->caching = I915_CACHING_NONE;
3403 break;
3404 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003405
Chris Wilson34911fd2016-07-20 13:31:54 +01003406 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003407 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003408}
3409
Ben Widawsky199adf42012-09-21 17:01:20 -07003410int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3411 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003412{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003413 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003414 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003415 struct drm_i915_gem_object *obj;
3416 enum i915_cache_level level;
3417 int ret;
3418
Ben Widawsky199adf42012-09-21 17:01:20 -07003419 switch (args->caching) {
3420 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003421 level = I915_CACHE_NONE;
3422 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003423 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003424 /*
3425 * Due to a HW issue on BXT A stepping, GPU stores via a
3426 * snooped mapping may leave stale data in a corresponding CPU
3427 * cacheline, whereas normally such cachelines would get
3428 * invalidated.
3429 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003430 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003431 return -ENODEV;
3432
Chris Wilsone6994ae2012-07-10 10:27:08 +01003433 level = I915_CACHE_LLC;
3434 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003435 case I915_CACHING_DISPLAY:
3436 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3437 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003438 default:
3439 return -EINVAL;
3440 }
3441
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003442 intel_runtime_pm_get(dev_priv);
3443
Ben Widawsky3bc29132012-09-26 16:15:20 -07003444 ret = i915_mutex_lock_interruptible(dev);
3445 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003446 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003447
Chris Wilson03ac0642016-07-20 13:31:51 +01003448 obj = i915_gem_object_lookup(file, args->handle);
3449 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003450 ret = -ENOENT;
3451 goto unlock;
3452 }
3453
3454 ret = i915_gem_object_set_cache_level(obj, level);
3455
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003456 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003457unlock:
3458 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003459rpm_put:
3460 intel_runtime_pm_put(dev_priv);
3461
Chris Wilsone6994ae2012-07-10 10:27:08 +01003462 return ret;
3463}
3464
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003465/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003466 * Prepare buffer for display plane (scanout, cursors, etc).
3467 * Can be called from an uninterruptible phase (modesetting) and allows
3468 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003469 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003470struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003471i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3472 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003473 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003474{
Chris Wilson058d88c2016-08-15 10:49:06 +01003475 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003476 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003477 int ret;
3478
Chris Wilsoncc98b412013-08-09 12:25:09 +01003479 /* Mark the pin_display early so that we account for the
3480 * display coherency whilst setting up the cache domains.
3481 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003482 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003483
Eric Anholta7ef0642011-03-29 16:59:54 -07003484 /* The display engine is not coherent with the LLC cache on gen6. As
3485 * a result, we make sure that the pinning that is about to occur is
3486 * done with uncached PTEs. This is lowest common denominator for all
3487 * chipsets.
3488 *
3489 * However for gen6+, we could do better by using the GFDT bit instead
3490 * of uncaching, which would allow us to flush all the LLC-cached data
3491 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3492 */
Chris Wilson651d7942013-08-08 14:41:10 +01003493 ret = i915_gem_object_set_cache_level(obj,
3494 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003495 if (ret) {
3496 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003497 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003498 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003499
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003500 /* As the user may map the buffer once pinned in the display plane
3501 * (e.g. libkms for the bootup splash), we have to ensure that we
3502 * always use map_and_fenceable for all scanout buffers.
3503 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003504 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003505 view->type == I915_GGTT_VIEW_NORMAL ?
3506 PIN_MAPPABLE : 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003507 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003508 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003509
Chris Wilson058d88c2016-08-15 10:49:06 +01003510 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3511
Daniel Vettere62b59e2015-01-21 14:53:48 +01003512 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003513
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003514 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003515 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003516
3517 /* It should now be out of any other write domains, and we can update
3518 * the domain values for our changes.
3519 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003520 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003521 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003522
3523 trace_i915_gem_object_change_domain(obj,
3524 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003525 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003526
Chris Wilson058d88c2016-08-15 10:49:06 +01003527 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003528
3529err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003530 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003531 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003532}
3533
3534void
Chris Wilson058d88c2016-08-15 10:49:06 +01003535i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003536{
Chris Wilson058d88c2016-08-15 10:49:06 +01003537 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003538 return;
3539
Chris Wilson058d88c2016-08-15 10:49:06 +01003540 vma->obj->pin_display--;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003541
Chris Wilson058d88c2016-08-15 10:49:06 +01003542 i915_vma_unpin(vma);
3543 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003544}
3545
Eric Anholte47c68e2008-11-14 13:35:19 -08003546/**
3547 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003548 * @obj: object to act on
3549 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003550 *
3551 * This function returns when the move is complete, including waiting on
3552 * flushes to occur.
3553 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003554int
Chris Wilson919926a2010-11-12 13:42:53 +00003555i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003556{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003557 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003558 int ret;
3559
Chris Wilson0201f1e2012-07-20 12:41:01 +01003560 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003561 if (ret)
3562 return ret;
3563
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003564 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3565 return 0;
3566
Eric Anholte47c68e2008-11-14 13:35:19 -08003567 i915_gem_object_flush_gtt_write_domain(obj);
3568
Chris Wilson05394f32010-11-08 19:18:58 +00003569 old_write_domain = obj->base.write_domain;
3570 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003571
Eric Anholte47c68e2008-11-14 13:35:19 -08003572 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003573 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003574 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003575
Chris Wilson05394f32010-11-08 19:18:58 +00003576 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 }
3578
3579 /* It should now be out of any other write domains, and we can update
3580 * the domain values for our changes.
3581 */
Chris Wilson05394f32010-11-08 19:18:58 +00003582 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003583
3584 /* If we're writing through the CPU, then the GPU read domains will
3585 * need to be invalidated at next use.
3586 */
3587 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003588 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3589 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003590 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003591
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003592 trace_i915_gem_object_change_domain(obj,
3593 old_read_domains,
3594 old_write_domain);
3595
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003596 return 0;
3597}
3598
Eric Anholt673a3942008-07-30 12:06:12 -07003599/* Throttle our rendering by waiting until the ring has completed our requests
3600 * emitted over 20 msec ago.
3601 *
Eric Anholtb9624422009-06-03 07:27:35 +00003602 * Note that if we were to use the current jiffies each time around the loop,
3603 * we wouldn't escape the function with any frames outstanding if the time to
3604 * render a frame was over 20ms.
3605 *
Eric Anholt673a3942008-07-30 12:06:12 -07003606 * This should get us reasonable parallelism between CPU and GPU but also
3607 * relatively low latency when blocking on a particular request to finish.
3608 */
3609static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003610i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003611{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003612 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003613 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003614 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003615 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003616 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003617
Daniel Vetter308887a2012-11-14 17:14:06 +01003618 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3619 if (ret)
3620 return ret;
3621
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003622 /* ABI: return -EIO if already wedged */
3623 if (i915_terminally_wedged(&dev_priv->gpu_error))
3624 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003625
Chris Wilson1c255952010-09-26 11:03:27 +01003626 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003627 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003628 if (time_after_eq(request->emitted_jiffies, recent_enough))
3629 break;
3630
John Harrisonfcfa423c2015-05-29 17:44:12 +01003631 /*
3632 * Note that the request might not have been submitted yet.
3633 * In which case emitted_jiffies will be zero.
3634 */
3635 if (!request->emitted_jiffies)
3636 continue;
3637
John Harrison54fb2412014-11-24 18:49:27 +00003638 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003639 }
John Harrisonff865882014-11-24 18:49:28 +00003640 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003641 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003642 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003643
John Harrison54fb2412014-11-24 18:49:27 +00003644 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003645 return 0;
3646
Chris Wilson776f3232016-08-04 07:52:40 +01003647 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003648 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003649
Eric Anholt673a3942008-07-30 12:06:12 -07003650 return ret;
3651}
3652
Chris Wilsond23db882014-05-23 08:48:08 +02003653static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003654i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003655{
3656 struct drm_i915_gem_object *obj = vma->obj;
3657
Chris Wilson59bfa122016-08-04 16:32:31 +01003658 if (!drm_mm_node_allocated(&vma->node))
3659 return false;
3660
Chris Wilson91b2db62016-08-04 16:32:23 +01003661 if (vma->node.size < size)
3662 return true;
3663
3664 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003665 return true;
3666
3667 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3668 return true;
3669
3670 if (flags & PIN_OFFSET_BIAS &&
3671 vma->node.start < (flags & PIN_OFFSET_MASK))
3672 return true;
3673
Chris Wilson506a8e82015-12-08 11:55:07 +00003674 if (flags & PIN_OFFSET_FIXED &&
3675 vma->node.start != (flags & PIN_OFFSET_MASK))
3676 return true;
3677
Chris Wilsond23db882014-05-23 08:48:08 +02003678 return false;
3679}
3680
Chris Wilsond0710ab2015-11-20 14:16:39 +00003681void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3682{
3683 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003684 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003685 bool mappable, fenceable;
3686 u32 fence_size, fence_alignment;
3687
Chris Wilsona9f14812016-08-04 16:32:28 +01003688 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003689 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003690 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003691 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003692 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003693 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003694 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003695
3696 fenceable = (vma->node.size == fence_size &&
3697 (vma->node.start & (fence_alignment - 1)) == 0);
3698
3699 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003700 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003701
3702 obj->map_and_fenceable = mappable && fenceable;
3703}
3704
Chris Wilson305bc232016-08-04 16:32:33 +01003705int __i915_vma_do_pin(struct i915_vma *vma,
3706 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003707{
Chris Wilson305bc232016-08-04 16:32:33 +01003708 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003709 int ret;
3710
Chris Wilson59bfa122016-08-04 16:32:31 +01003711 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003712 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003713
Chris Wilson305bc232016-08-04 16:32:33 +01003714 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3715 ret = -EBUSY;
3716 goto err;
3717 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003718
Chris Wilsonde895082016-08-04 16:32:34 +01003719 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003720 ret = i915_vma_insert(vma, size, alignment, flags);
3721 if (ret)
3722 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003723 }
3724
Chris Wilson59bfa122016-08-04 16:32:31 +01003725 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003726 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003727 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003728
Chris Wilson3272db52016-08-04 16:32:32 +01003729 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003730 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003731
Chris Wilson3b165252016-08-04 16:32:25 +01003732 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003733 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003734
Chris Wilson59bfa122016-08-04 16:32:31 +01003735err:
3736 __i915_vma_unpin(vma);
3737 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003738}
3739
Chris Wilson058d88c2016-08-15 10:49:06 +01003740struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003741i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3742 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003743 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003744 u64 alignment,
3745 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003746{
Chris Wilson058d88c2016-08-15 10:49:06 +01003747 struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003748 struct i915_vma *vma;
3749 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003750
Chris Wilson058d88c2016-08-15 10:49:06 +01003751 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003752 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003753 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003754
3755 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3756 if (flags & PIN_NONBLOCK &&
3757 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003758 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003759
3760 WARN(i915_vma_is_pinned(vma),
3761 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003762 " offset=%08x, req.alignment=%llx, req.map_and_fenceable=%d,"
Chris Wilson59bfa122016-08-04 16:32:31 +01003763 " obj->map_and_fenceable=%d\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003764 i915_ggtt_offset(vma),
Chris Wilson59bfa122016-08-04 16:32:31 +01003765 alignment,
3766 !!(flags & PIN_MAPPABLE),
3767 obj->map_and_fenceable);
3768 ret = i915_vma_unbind(vma);
3769 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003770 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003771 }
3772
Chris Wilson058d88c2016-08-15 10:49:06 +01003773 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3774 if (ret)
3775 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003776
Chris Wilson058d88c2016-08-15 10:49:06 +01003777 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003778}
3779
Chris Wilsonedf6b762016-08-09 09:23:33 +01003780static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003781{
3782 /* Note that we could alias engines in the execbuf API, but
3783 * that would be very unwise as it prevents userspace from
3784 * fine control over engine selection. Ahem.
3785 *
3786 * This should be something like EXEC_MAX_ENGINE instead of
3787 * I915_NUM_ENGINES.
3788 */
3789 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3790 return 0x10000 << id;
3791}
3792
3793static __always_inline unsigned int __busy_write_id(unsigned int id)
3794{
Chris Wilson70cb4722016-08-09 18:08:25 +01003795 /* The uABI guarantees an active writer is also amongst the read
3796 * engines. This would be true if we accessed the activity tracking
3797 * under the lock, but as we perform the lookup of the object and
3798 * its activity locklessly we can not guarantee that the last_write
3799 * being active implies that we have set the same engine flag from
3800 * last_read - hence we always set both read and write busy for
3801 * last_write.
3802 */
3803 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003804}
3805
Chris Wilsonedf6b762016-08-09 09:23:33 +01003806static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003807__busy_set_if_active(const struct i915_gem_active *active,
3808 unsigned int (*flag)(unsigned int id))
3809{
3810 /* For more discussion about the barriers and locking concerns,
3811 * see __i915_gem_active_get_rcu().
3812 */
3813 do {
3814 struct drm_i915_gem_request *request;
3815 unsigned int id;
3816
3817 request = rcu_dereference(active->request);
3818 if (!request || i915_gem_request_completed(request))
3819 return 0;
3820
3821 id = request->engine->exec_id;
3822
Chris Wilsonedf6b762016-08-09 09:23:33 +01003823 /* Check that the pointer wasn't reassigned and overwritten.
3824 *
3825 * In __i915_gem_active_get_rcu(), we enforce ordering between
3826 * the first rcu pointer dereference (imposing a
3827 * read-dependency only on access through the pointer) and
3828 * the second lockless access through the memory barrier
3829 * following a successful atomic_inc_not_zero(). Here there
3830 * is no such barrier, and so we must manually insert an
3831 * explicit read barrier to ensure that the following
3832 * access occurs after all the loads through the first
3833 * pointer.
3834 *
3835 * It is worth comparing this sequence with
3836 * raw_write_seqcount_latch() which operates very similarly.
3837 * The challenge here is the visibility of the other CPU
3838 * writes to the reallocated request vs the local CPU ordering.
3839 * Before the other CPU can overwrite the request, it will
3840 * have updated our active->request and gone through a wmb.
3841 * During the read here, we want to make sure that the values
3842 * we see have not been overwritten as we do so - and we do
3843 * that by serialising the second pointer check with the writes
3844 * on other other CPUs.
3845 *
3846 * The corresponding write barrier is part of
3847 * rcu_assign_pointer().
3848 */
3849 smp_rmb();
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003850 if (request == rcu_access_pointer(active->request))
3851 return flag(id);
3852 } while (1);
3853}
3854
Chris Wilsonedf6b762016-08-09 09:23:33 +01003855static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003856busy_check_reader(const struct i915_gem_active *active)
3857{
3858 return __busy_set_if_active(active, __busy_read_flag);
3859}
3860
Chris Wilsonedf6b762016-08-09 09:23:33 +01003861static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003862busy_check_writer(const struct i915_gem_active *active)
3863{
3864 return __busy_set_if_active(active, __busy_write_id);
3865}
3866
Eric Anholt673a3942008-07-30 12:06:12 -07003867int
Eric Anholt673a3942008-07-30 12:06:12 -07003868i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003869 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003870{
3871 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003872 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003873 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003874
Chris Wilson03ac0642016-07-20 13:31:51 +01003875 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003876 if (!obj)
3877 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003878
Chris Wilson426960b2016-01-15 16:51:46 +00003879 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003880 active = __I915_BO_ACTIVE(obj);
3881 if (active) {
3882 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003883
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003884 /* Yes, the lookups are intentionally racy.
3885 *
3886 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3887 * to regard the value as stale and as our ABI guarantees
3888 * forward progress, we confirm the status of each active
3889 * request with the hardware.
3890 *
3891 * Even though we guard the pointer lookup by RCU, that only
3892 * guarantees that the pointer and its contents remain
3893 * dereferencable and does *not* mean that the request we
3894 * have is the same as the one being tracked by the object.
3895 *
3896 * Consider that we lookup the request just as it is being
3897 * retired and freed. We take a local copy of the pointer,
3898 * but before we add its engine into the busy set, the other
3899 * thread reallocates it and assigns it to a task on another
3900 * engine with a fresh and incomplete seqno.
3901 *
3902 * So after we lookup the engine's id, we double check that
3903 * the active request is the same and only then do we add it
3904 * into the busy set.
3905 */
3906 rcu_read_lock();
3907
3908 for_each_active(active, idx)
3909 args->busy |= busy_check_reader(&obj->last_read[idx]);
3910
3911 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003912 * the set of read engines. This should be ensured by the
3913 * ordering of setting last_read/last_write in
3914 * i915_vma_move_to_active(), and then in reverse in retire.
3915 * However, for good measure, we always report the last_write
3916 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003917 *
3918 * We don't care that the set of active read/write engines
3919 * may change during construction of the result, as it is
3920 * equally liable to change before userspace can inspect
3921 * the result.
3922 */
3923 args->busy |= busy_check_writer(&obj->last_write);
3924
3925 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00003926 }
Eric Anholt673a3942008-07-30 12:06:12 -07003927
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003928 i915_gem_object_put_unlocked(obj);
3929 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003930}
3931
3932int
3933i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3934 struct drm_file *file_priv)
3935{
Akshay Joshi0206e352011-08-16 15:34:10 -04003936 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003937}
3938
Chris Wilson3ef94da2009-09-14 16:50:29 +01003939int
3940i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3941 struct drm_file *file_priv)
3942{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003943 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003944 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003945 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003946 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003947
3948 switch (args->madv) {
3949 case I915_MADV_DONTNEED:
3950 case I915_MADV_WILLNEED:
3951 break;
3952 default:
3953 return -EINVAL;
3954 }
3955
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003956 ret = i915_mutex_lock_interruptible(dev);
3957 if (ret)
3958 return ret;
3959
Chris Wilson03ac0642016-07-20 13:31:51 +01003960 obj = i915_gem_object_lookup(file_priv, args->handle);
3961 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003962 ret = -ENOENT;
3963 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003964 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003965
Daniel Vetter656bfa32014-11-20 09:26:30 +01003966 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003967 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003968 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
3969 if (obj->madv == I915_MADV_WILLNEED)
3970 i915_gem_object_unpin_pages(obj);
3971 if (args->madv == I915_MADV_WILLNEED)
3972 i915_gem_object_pin_pages(obj);
3973 }
3974
Chris Wilson05394f32010-11-08 19:18:58 +00003975 if (obj->madv != __I915_MADV_PURGED)
3976 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003977
Chris Wilson6c085a72012-08-20 11:40:46 +02003978 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003979 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003980 i915_gem_object_truncate(obj);
3981
Chris Wilson05394f32010-11-08 19:18:58 +00003982 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003983
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003984 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003985unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003986 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003987 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003988}
3989
Chris Wilson37e680a2012-06-07 15:38:42 +01003990void i915_gem_object_init(struct drm_i915_gem_object *obj,
3991 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003992{
Chris Wilsonb4716182015-04-27 13:41:17 +01003993 int i;
3994
Ben Widawsky35c20a62013-05-31 11:28:48 -07003995 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003996 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01003997 init_request_active(&obj->last_read[i],
3998 i915_gem_object_retire__read);
3999 init_request_active(&obj->last_write,
4000 i915_gem_object_retire__write);
4001 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004002 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004003 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004004 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004005
Chris Wilson37e680a2012-06-07 15:38:42 +01004006 obj->ops = ops;
4007
Chris Wilson0327d6b2012-08-11 15:41:06 +01004008 obj->fence_reg = I915_FENCE_REG_NONE;
4009 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004010
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004011 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004012}
4013
Chris Wilson37e680a2012-06-07 15:38:42 +01004014static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004015 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004016 .get_pages = i915_gem_object_get_pages_gtt,
4017 .put_pages = i915_gem_object_put_pages_gtt,
4018};
4019
Dave Gordond37cd8a2016-04-22 19:14:32 +01004020struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004021 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004022{
Daniel Vetterc397b902010-04-09 19:05:07 +00004023 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004024 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004025 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004026 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004027
Chris Wilson42dcedd2012-11-15 11:32:30 +00004028 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004029 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004030 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004031
Chris Wilsonfe3db792016-04-25 13:32:13 +01004032 ret = drm_gem_object_init(dev, &obj->base, size);
4033 if (ret)
4034 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004035
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004036 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4037 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4038 /* 965gm cannot relocate objects above 4GiB. */
4039 mask &= ~__GFP_HIGHMEM;
4040 mask |= __GFP_DMA32;
4041 }
4042
Al Viro93c76a32015-12-04 23:45:44 -05004043 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004044 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004045
Chris Wilson37e680a2012-06-07 15:38:42 +01004046 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004047
Daniel Vetterc397b902010-04-09 19:05:07 +00004048 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4049 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4050
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004051 if (HAS_LLC(dev)) {
4052 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004053 * cache) for about a 10% performance improvement
4054 * compared to uncached. Graphics requests other than
4055 * display scanout are coherent with the CPU in
4056 * accessing this cache. This means in this mode we
4057 * don't need to clflush on the CPU side, and on the
4058 * GPU side we only need to flush internal caches to
4059 * get data visible to the CPU.
4060 *
4061 * However, we maintain the display planes as UC, and so
4062 * need to rebind when first used as such.
4063 */
4064 obj->cache_level = I915_CACHE_LLC;
4065 } else
4066 obj->cache_level = I915_CACHE_NONE;
4067
Daniel Vetterd861e332013-07-24 23:25:03 +02004068 trace_i915_gem_object_create(obj);
4069
Chris Wilson05394f32010-11-08 19:18:58 +00004070 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004071
4072fail:
4073 i915_gem_object_free(obj);
4074
4075 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004076}
4077
Chris Wilson340fbd82014-05-22 09:16:52 +01004078static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4079{
4080 /* If we are the last user of the backing storage (be it shmemfs
4081 * pages or stolen etc), we know that the pages are going to be
4082 * immediately released. In this case, we can then skip copying
4083 * back the contents from the GPU.
4084 */
4085
4086 if (obj->madv != I915_MADV_WILLNEED)
4087 return false;
4088
4089 if (obj->base.filp == NULL)
4090 return true;
4091
4092 /* At first glance, this looks racy, but then again so would be
4093 * userspace racing mmap against close. However, the first external
4094 * reference to the filp can only be obtained through the
4095 * i915_gem_mmap_ioctl() which safeguards us against the user
4096 * acquiring such a reference whilst we are in the middle of
4097 * freeing the object.
4098 */
4099 return atomic_long_read(&obj->base.filp->f_count) == 1;
4100}
4101
Chris Wilson1488fc02012-04-24 15:47:31 +01004102void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004103{
Chris Wilson1488fc02012-04-24 15:47:31 +01004104 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004105 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004106 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004107 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004108
Paulo Zanonif65c9162013-11-27 18:20:34 -02004109 intel_runtime_pm_get(dev_priv);
4110
Chris Wilson26e12f82011-03-20 11:20:19 +00004111 trace_i915_gem_object_destroy(obj);
4112
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004113 /* All file-owned VMA should have been released by this point through
4114 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4115 * However, the object may also be bound into the global GTT (e.g.
4116 * older GPUs without per-process support, or for direct access through
4117 * the GTT either for the user or for scanout). Those VMA still need to
4118 * unbound now.
4119 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004120 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004121 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004122 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004123 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004124 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004125 }
Chris Wilson15717de2016-08-04 07:52:26 +01004126 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004127
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004128 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4129 * before progressing. */
4130 if (obj->stolen)
4131 i915_gem_object_unpin_pages(obj);
4132
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004133 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004134
Daniel Vetter656bfa32014-11-20 09:26:30 +01004135 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4136 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004137 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004138 i915_gem_object_unpin_pages(obj);
4139
Ben Widawsky401c29f2013-05-31 11:28:47 -07004140 if (WARN_ON(obj->pages_pin_count))
4141 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004142 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004143 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004144 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004145
Chris Wilson9da3da62012-06-01 15:20:22 +01004146 BUG_ON(obj->pages);
4147
Chris Wilson2f745ad2012-09-04 21:02:58 +01004148 if (obj->base.import_attach)
4149 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004150
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004151 if (obj->ops->release)
4152 obj->ops->release(obj);
4153
Chris Wilson05394f32010-11-08 19:18:58 +00004154 drm_gem_object_release(&obj->base);
4155 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004156
Chris Wilson05394f32010-11-08 19:18:58 +00004157 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004158 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004159
4160 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004161}
4162
Chris Wilsondcff85c2016-08-05 10:14:11 +01004163int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004164{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004165 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004166 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004167
Chris Wilson54b4f682016-07-21 21:16:19 +01004168 intel_suspend_gt_powersave(dev_priv);
4169
Chris Wilson45c5f202013-10-16 11:50:01 +01004170 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004171
4172 /* We have to flush all the executing contexts to main memory so
4173 * that they can saved in the hibernation image. To ensure the last
4174 * context image is coherent, we have to switch away from it. That
4175 * leaves the dev_priv->kernel_context still active when
4176 * we actually suspend, and its image in memory may not match the GPU
4177 * state. Fortunately, the kernel_context is disposable and we do
4178 * not rely on its state.
4179 */
4180 ret = i915_gem_switch_to_kernel_context(dev_priv);
4181 if (ret)
4182 goto err;
4183
Chris Wilsondcff85c2016-08-05 10:14:11 +01004184 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004185 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004186 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004187
Chris Wilsonc0336662016-05-06 15:40:21 +01004188 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004189
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004190 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004191 mutex_unlock(&dev->struct_mutex);
4192
Chris Wilson737b1502015-01-26 18:03:03 +02004193 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004194 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4195 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004196
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004197 /* Assert that we sucessfully flushed all the work and
4198 * reset the GPU back to its idle, low power state.
4199 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004200 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004201
Eric Anholt673a3942008-07-30 12:06:12 -07004202 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004203
4204err:
4205 mutex_unlock(&dev->struct_mutex);
4206 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004207}
4208
Chris Wilson5ab57c72016-07-15 14:56:20 +01004209void i915_gem_resume(struct drm_device *dev)
4210{
4211 struct drm_i915_private *dev_priv = to_i915(dev);
4212
4213 mutex_lock(&dev->struct_mutex);
4214 i915_gem_restore_gtt_mappings(dev);
4215
4216 /* As we didn't flush the kernel context before suspend, we cannot
4217 * guarantee that the context image is complete. So let's just reset
4218 * it and start again.
4219 */
4220 if (i915.enable_execlists)
4221 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4222
4223 mutex_unlock(&dev->struct_mutex);
4224}
4225
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004226void i915_gem_init_swizzling(struct drm_device *dev)
4227{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004228 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004229
Daniel Vetter11782b02012-01-31 16:47:55 +01004230 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004231 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4232 return;
4233
4234 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4235 DISP_TILE_SURFACE_SWIZZLING);
4236
Daniel Vetter11782b02012-01-31 16:47:55 +01004237 if (IS_GEN5(dev))
4238 return;
4239
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004240 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4241 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004242 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004243 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004244 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004245 else if (IS_GEN8(dev))
4246 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004247 else
4248 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004249}
Daniel Vettere21af882012-02-09 20:53:27 +01004250
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004251static void init_unused_ring(struct drm_device *dev, u32 base)
4252{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004253 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004254
4255 I915_WRITE(RING_CTL(base), 0);
4256 I915_WRITE(RING_HEAD(base), 0);
4257 I915_WRITE(RING_TAIL(base), 0);
4258 I915_WRITE(RING_START(base), 0);
4259}
4260
4261static void init_unused_rings(struct drm_device *dev)
4262{
4263 if (IS_I830(dev)) {
4264 init_unused_ring(dev, PRB1_BASE);
4265 init_unused_ring(dev, SRB0_BASE);
4266 init_unused_ring(dev, SRB1_BASE);
4267 init_unused_ring(dev, SRB2_BASE);
4268 init_unused_ring(dev, SRB3_BASE);
4269 } else if (IS_GEN2(dev)) {
4270 init_unused_ring(dev, SRB0_BASE);
4271 init_unused_ring(dev, SRB1_BASE);
4272 } else if (IS_GEN3(dev)) {
4273 init_unused_ring(dev, PRB1_BASE);
4274 init_unused_ring(dev, PRB2_BASE);
4275 }
4276}
4277
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004278int
4279i915_gem_init_hw(struct drm_device *dev)
4280{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004281 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004282 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004283 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004284
Chris Wilson5e4f5182015-02-13 14:35:59 +00004285 /* Double layer security blanket, see i915_gem_init() */
4286 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4287
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004288 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004289 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004290
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004291 if (IS_HASWELL(dev))
4292 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4293 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004294
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004295 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004296 if (IS_IVYBRIDGE(dev)) {
4297 u32 temp = I915_READ(GEN7_MSG_CTL);
4298 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4299 I915_WRITE(GEN7_MSG_CTL, temp);
4300 } else if (INTEL_INFO(dev)->gen >= 7) {
4301 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4302 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4303 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4304 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004305 }
4306
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004307 i915_gem_init_swizzling(dev);
4308
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004309 /*
4310 * At least 830 can leave some of the unused rings
4311 * "active" (ie. head != tail) after resume which
4312 * will prevent c3 entry. Makes sure all unused rings
4313 * are totally idle.
4314 */
4315 init_unused_rings(dev);
4316
Dave Gordoned54c1a2016-01-19 19:02:54 +00004317 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004318
John Harrison4ad2fd82015-06-18 13:11:20 +01004319 ret = i915_ppgtt_init_hw(dev);
4320 if (ret) {
4321 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4322 goto out;
4323 }
4324
4325 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004326 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004327 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004328 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004329 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004330 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004331
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004332 intel_mocs_init_l3cc_table(dev);
4333
Alex Dai33a732f2015-08-12 15:43:36 +01004334 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004335 ret = intel_guc_setup(dev);
4336 if (ret)
4337 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004338
Chris Wilson5e4f5182015-02-13 14:35:59 +00004339out:
4340 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004341 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004342}
4343
Chris Wilson39df9192016-07-20 13:31:57 +01004344bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4345{
4346 if (INTEL_INFO(dev_priv)->gen < 6)
4347 return false;
4348
4349 /* TODO: make semaphores and Execlists play nicely together */
4350 if (i915.enable_execlists)
4351 return false;
4352
4353 if (value >= 0)
4354 return value;
4355
4356#ifdef CONFIG_INTEL_IOMMU
4357 /* Enable semaphores on SNB when IO remapping is off */
4358 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4359 return false;
4360#endif
4361
4362 return true;
4363}
4364
Chris Wilson1070a422012-04-24 15:47:41 +01004365int i915_gem_init(struct drm_device *dev)
4366{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004367 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004368 int ret;
4369
Chris Wilson1070a422012-04-24 15:47:41 +01004370 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004371
Oscar Mateoa83014d2014-07-24 17:04:21 +01004372 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004373 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004374 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004375 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004376 }
4377
Chris Wilson5e4f5182015-02-13 14:35:59 +00004378 /* This is just a security blanket to placate dragons.
4379 * On some systems, we very sporadically observe that the first TLBs
4380 * used by the CS may be stale, despite us poking the TLB reset. If
4381 * we hold the forcewake during initialisation these problems
4382 * just magically go away.
4383 */
4384 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4385
Chris Wilson72778cb2016-05-19 16:17:16 +01004386 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004387
4388 ret = i915_gem_init_ggtt(dev_priv);
4389 if (ret)
4390 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004391
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004392 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004393 if (ret)
4394 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004395
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004396 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004397 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004398 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004399
4400 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004401 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004402 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004403 * wedged. But we only want to do this where the GPU is angry,
4404 * for all other failure, such as an allocation failure, bail.
4405 */
4406 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004407 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004408 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004409 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004410
4411out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004412 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004413 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004414
Chris Wilson60990322014-04-09 09:19:42 +01004415 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004416}
4417
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004418void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004419i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004420{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004421 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004422 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004423
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004424 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004425 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004426}
4427
Chris Wilson64193402010-10-24 12:38:05 +01004428static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004429init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004430{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004431 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004432}
4433
Eric Anholt673a3942008-07-30 12:06:12 -07004434void
Imre Deak40ae4e12016-03-16 14:54:03 +02004435i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4436{
Chris Wilson91c8a322016-07-05 10:40:23 +01004437 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004438
4439 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4440 !IS_CHERRYVIEW(dev_priv))
4441 dev_priv->num_fence_regs = 32;
4442 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4443 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4444 dev_priv->num_fence_regs = 16;
4445 else
4446 dev_priv->num_fence_regs = 8;
4447
Chris Wilsonc0336662016-05-06 15:40:21 +01004448 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004449 dev_priv->num_fence_regs =
4450 I915_READ(vgtif_reg(avail_rs.fence_num));
4451
4452 /* Initialize fence registers to zero */
4453 i915_gem_restore_fences(dev);
4454
4455 i915_gem_detect_bit_6_swizzle(dev);
4456}
4457
4458void
Imre Deakd64aa092016-01-19 15:26:29 +02004459i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004460{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004461 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004462 int i;
4463
Chris Wilsonefab6d82015-04-07 16:20:57 +01004464 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004465 kmem_cache_create("i915_gem_object",
4466 sizeof(struct drm_i915_gem_object), 0,
4467 SLAB_HWCACHE_ALIGN,
4468 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004469 dev_priv->vmas =
4470 kmem_cache_create("i915_gem_vma",
4471 sizeof(struct i915_vma), 0,
4472 SLAB_HWCACHE_ALIGN,
4473 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004474 dev_priv->requests =
4475 kmem_cache_create("i915_gem_request",
4476 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004477 SLAB_HWCACHE_ALIGN |
4478 SLAB_RECLAIM_ACCOUNT |
4479 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004480 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004481
Ben Widawskya33afea2013-09-17 21:12:45 -07004482 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004483 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4484 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004485 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004486 for (i = 0; i < I915_NUM_ENGINES; i++)
4487 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004488 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004489 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004490 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004491 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004492 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004493 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004494 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004495 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004496
Chris Wilson72bfa192010-12-19 11:42:05 +00004497 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4498
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004499 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004500
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004501 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004502
Chris Wilsonce453d82011-02-21 14:43:56 +00004503 dev_priv->mm.interruptible = true;
4504
Chris Wilsonb5add952016-08-04 16:32:36 +01004505 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004506}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004507
Imre Deakd64aa092016-01-19 15:26:29 +02004508void i915_gem_load_cleanup(struct drm_device *dev)
4509{
4510 struct drm_i915_private *dev_priv = to_i915(dev);
4511
4512 kmem_cache_destroy(dev_priv->requests);
4513 kmem_cache_destroy(dev_priv->vmas);
4514 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004515
4516 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4517 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004518}
4519
Chris Wilson461fb992016-05-14 07:26:33 +01004520int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4521{
4522 struct drm_i915_gem_object *obj;
4523
4524 /* Called just before we write the hibernation image.
4525 *
4526 * We need to update the domain tracking to reflect that the CPU
4527 * will be accessing all the pages to create and restore from the
4528 * hibernation, and so upon restoration those pages will be in the
4529 * CPU domain.
4530 *
4531 * To make sure the hibernation image contains the latest state,
4532 * we update that state just before writing out the image.
4533 */
4534
4535 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4536 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4537 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4538 }
4539
4540 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4541 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4542 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4543 }
4544
4545 return 0;
4546}
4547
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004548void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004549{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004550 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004551 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004552
4553 /* Clean up our request list when the client is going away, so that
4554 * later retire_requests won't dereference our soon-to-be-gone
4555 * file_priv.
4556 */
Chris Wilson1c255952010-09-26 11:03:27 +01004557 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004558 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004559 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004560 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004561
Chris Wilson2e1b8732015-04-27 13:41:22 +01004562 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004563 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004564 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004565 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004566 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004567}
4568
4569int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4570{
4571 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004572 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004573
4574 DRM_DEBUG_DRIVER("\n");
4575
4576 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4577 if (!file_priv)
4578 return -ENOMEM;
4579
4580 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004581 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004582 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004583 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004584
4585 spin_lock_init(&file_priv->mm.lock);
4586 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004587
Chris Wilsonc80ff162016-07-27 09:07:27 +01004588 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004589
Ben Widawskye422b882013-12-06 14:10:58 -08004590 ret = i915_gem_context_open(dev, file);
4591 if (ret)
4592 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004593
Ben Widawskye422b882013-12-06 14:10:58 -08004594 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004595}
4596
Daniel Vetterb680c372014-09-19 18:27:27 +02004597/**
4598 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004599 * @old: current GEM buffer for the frontbuffer slots
4600 * @new: new GEM buffer for the frontbuffer slots
4601 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004602 *
4603 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4604 * from @old and setting them in @new. Both @old and @new can be NULL.
4605 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004606void i915_gem_track_fb(struct drm_i915_gem_object *old,
4607 struct drm_i915_gem_object *new,
4608 unsigned frontbuffer_bits)
4609{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004610 /* Control of individual bits within the mask are guarded by
4611 * the owning plane->mutex, i.e. we can never see concurrent
4612 * manipulation of individual bits. But since the bitfield as a whole
4613 * is updated using RMW, we need to use atomics in order to update
4614 * the bits.
4615 */
4616 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4617 sizeof(atomic_t) * BITS_PER_BYTE);
4618
Daniel Vettera071fa02014-06-18 23:28:09 +02004619 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004620 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4621 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004622 }
4623
4624 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004625 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4626 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004627 }
4628}
4629
Dave Gordon033908a2015-12-10 18:51:23 +00004630/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4631struct page *
4632i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4633{
4634 struct page *page;
4635
4636 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004637 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004638 return NULL;
4639
4640 page = i915_gem_object_get_page(obj, n);
4641 set_page_dirty(page);
4642 return page;
4643}
4644
Dave Gordonea702992015-07-09 19:29:02 +01004645/* Allocate a new GEM object and fill it with the supplied data */
4646struct drm_i915_gem_object *
4647i915_gem_object_create_from_data(struct drm_device *dev,
4648 const void *data, size_t size)
4649{
4650 struct drm_i915_gem_object *obj;
4651 struct sg_table *sg;
4652 size_t bytes;
4653 int ret;
4654
Dave Gordond37cd8a2016-04-22 19:14:32 +01004655 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004656 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004657 return obj;
4658
4659 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4660 if (ret)
4661 goto fail;
4662
4663 ret = i915_gem_object_get_pages(obj);
4664 if (ret)
4665 goto fail;
4666
4667 i915_gem_object_pin_pages(obj);
4668 sg = obj->pages;
4669 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004670 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004671 i915_gem_object_unpin_pages(obj);
4672
4673 if (WARN_ON(bytes != size)) {
4674 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4675 ret = -EFAULT;
4676 goto fail;
4677 }
4678
4679 return obj;
4680
4681fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004682 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004683 return ERR_PTR(ret);
4684}