blob: bcc595c70a9fbcc33c048dd5e7b11c8da908685e [file] [log] [blame]
Wolfram Sangf7070792018-08-22 00:02:17 +02001// SPDX-License-Identifier: GPL-2.0
Yusuke Godafdc50a92010-05-26 14:41:59 -07002/*
3 * MMCIF eMMC driver.
4 *
5 * Copyright (C) 2010 Renesas Solutions Corp.
6 * Yusuke Goda <yusuke.goda.sx@renesas.com>
Yusuke Godafdc50a92010-05-26 14:41:59 -07007 */
8
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01009/*
10 * The MMCIF driver is now processing MMC requests asynchronously, according
11 * to the Linux MMC API requirement.
12 *
13 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
14 * data, and optional stop. To achieve asynchronous processing each of these
15 * stages is split into two halves: a top and a bottom half. The top half
16 * initialises the hardware, installs a timeout handler to handle completion
17 * timeouts, and returns. In case of the command stage this immediately returns
18 * control to the caller, leaving all further processing to run asynchronously.
19 * All further request processing is performed by the bottom halves.
20 *
21 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
22 * thread, a DMA completion callback, if DMA is used, a timeout work, and
23 * request- and stage-specific handler methods.
24 *
25 * Each bottom half run begins with either a hardware interrupt, a DMA callback
26 * invocation, or a timeout work run. In case of an error or a successful
27 * processing completion, the MMC core is informed and the request processing is
28 * finished. In case processing has to continue, i.e., if data has to be read
29 * from or written to the card, or if a stop command has to be sent, the next
30 * top half is called, which performs the necessary hardware handling and
31 * reschedules the timeout work. This returns the driver state machine into the
32 * bottom half waiting state.
33 */
34
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010035#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000036#include <linux/clk.h>
37#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000038#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070039#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000040#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070041#include <linux/mmc/card.h>
42#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000043#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070044#include <linux/mmc/mmc.h>
45#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070046#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020047#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020048#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010049#include <linux/mutex.h>
Kuninori Morimoto89d49a72015-05-14 07:22:46 +000050#include <linux/of_device.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000051#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000052#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010053#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000054#include <linux/pm_runtime.h>
Guennadi Liakhovetskid00cada2013-08-02 14:48:02 +020055#include <linux/sh_dma.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000056#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040057#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070058
59#define DRIVER_NAME "sh_mmcif"
Yusuke Godafdc50a92010-05-26 14:41:59 -070060
Yusuke Godafdc50a92010-05-26 14:41:59 -070061/* CE_CMD_SET */
62#define CMD_MASK 0x3f000000
63#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
64#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
65#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
66#define CMD_SET_RBSY (1 << 21) /* R1b */
67#define CMD_SET_CCSEN (1 << 20)
68#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
69#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
70#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
71#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
72#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
73#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
74#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
75#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
76#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
77#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
78#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
79#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
80#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
81#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
82#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010083#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070084#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
85#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
86#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
87
88/* CE_CMD_CTRL */
89#define CMD_CTRL_BREAK (1 << 0)
90
91/* CE_BLOCK_SET */
92#define BLOCK_SIZE_MASK 0x0000ffff
93
Yusuke Godafdc50a92010-05-26 14:41:59 -070094/* CE_INT */
95#define INT_CCSDE (1 << 29)
96#define INT_CMD12DRE (1 << 26)
97#define INT_CMD12RBE (1 << 25)
98#define INT_CMD12CRE (1 << 24)
99#define INT_DTRANE (1 << 23)
100#define INT_BUFRE (1 << 22)
101#define INT_BUFWEN (1 << 21)
102#define INT_BUFREN (1 << 20)
103#define INT_CCSRCV (1 << 19)
104#define INT_RBSYE (1 << 17)
105#define INT_CRSPE (1 << 16)
106#define INT_CMDVIO (1 << 15)
107#define INT_BUFVIO (1 << 14)
108#define INT_WDATERR (1 << 11)
109#define INT_RDATERR (1 << 10)
110#define INT_RIDXERR (1 << 9)
111#define INT_RSPERR (1 << 8)
112#define INT_CCSTO (1 << 5)
113#define INT_CRCSTO (1 << 4)
114#define INT_WDATTO (1 << 3)
115#define INT_RDATTO (1 << 2)
116#define INT_RBSYTO (1 << 1)
117#define INT_RSPTO (1 << 0)
118#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
119 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
120 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
121 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
122
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100123#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
124 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
125 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
126
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200127#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
128
Yusuke Godafdc50a92010-05-26 14:41:59 -0700129/* CE_INT_MASK */
130#define MASK_ALL 0x00000000
131#define MASK_MCCSDE (1 << 29)
132#define MASK_MCMD12DRE (1 << 26)
133#define MASK_MCMD12RBE (1 << 25)
134#define MASK_MCMD12CRE (1 << 24)
135#define MASK_MDTRANE (1 << 23)
136#define MASK_MBUFRE (1 << 22)
137#define MASK_MBUFWEN (1 << 21)
138#define MASK_MBUFREN (1 << 20)
139#define MASK_MCCSRCV (1 << 19)
140#define MASK_MRBSYE (1 << 17)
141#define MASK_MCRSPE (1 << 16)
142#define MASK_MCMDVIO (1 << 15)
143#define MASK_MBUFVIO (1 << 14)
144#define MASK_MWDATERR (1 << 11)
145#define MASK_MRDATERR (1 << 10)
146#define MASK_MRIDXERR (1 << 9)
147#define MASK_MRSPERR (1 << 8)
148#define MASK_MCCSTO (1 << 5)
149#define MASK_MCRCSTO (1 << 4)
150#define MASK_MWDATTO (1 << 3)
151#define MASK_MRDATTO (1 << 2)
152#define MASK_MRBSYTO (1 << 1)
153#define MASK_MRSPTO (1 << 0)
154
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100155#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
156 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200157 MASK_MCRCSTO | MASK_MWDATTO | \
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100158 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
159
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100160#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
161 MASK_MBUFREN | MASK_MBUFWEN | \
162 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
163 MASK_MCMD12RBE | MASK_MCMD12CRE)
164
Yusuke Godafdc50a92010-05-26 14:41:59 -0700165/* CE_HOST_STS1 */
166#define STS1_CMDSEQ (1 << 31)
167
168/* CE_HOST_STS2 */
169#define STS2_CRCSTE (1 << 31)
170#define STS2_CRC16E (1 << 30)
171#define STS2_AC12CRCE (1 << 29)
172#define STS2_RSPCRC7E (1 << 28)
173#define STS2_CRCSTEBE (1 << 27)
174#define STS2_RDATEBE (1 << 26)
175#define STS2_AC12REBE (1 << 25)
176#define STS2_RSPEBE (1 << 24)
177#define STS2_AC12IDXE (1 << 23)
178#define STS2_RSPIDXE (1 << 22)
179#define STS2_CCSTO (1 << 15)
180#define STS2_RDATTO (1 << 14)
181#define STS2_DATBSYTO (1 << 13)
182#define STS2_CRCSTTO (1 << 12)
183#define STS2_AC12BSYTO (1 << 11)
184#define STS2_RSPBSYTO (1 << 10)
185#define STS2_AC12RSPTO (1 << 9)
186#define STS2_RSPTO (1 << 8)
187#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
188 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
189#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
190 STS2_DATBSYTO | STS2_CRCSTTO | \
191 STS2_AC12BSYTO | STS2_RSPBSYTO | \
192 STS2_AC12RSPTO | STS2_RSPTO)
193
Geert Uytterhoevenb9a349f2020-06-18 10:03:21 +0200194#define CLKDEV_EMMC_DATA 52000000 /* 52 MHz */
195#define CLKDEV_MMC_DATA 20000000 /* 20 MHz */
196#define CLKDEV_INIT 400000 /* 400 kHz */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700197
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000198enum sh_mmcif_state {
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000199 STATE_IDLE,
200 STATE_REQUEST,
201 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100202 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000203};
204
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000205enum sh_mmcif_wait_for {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100206 MMCIF_WAIT_FOR_REQUEST,
207 MMCIF_WAIT_FOR_CMD,
208 MMCIF_WAIT_FOR_MREAD,
209 MMCIF_WAIT_FOR_MWRITE,
210 MMCIF_WAIT_FOR_READ,
211 MMCIF_WAIT_FOR_WRITE,
212 MMCIF_WAIT_FOR_READ_END,
213 MMCIF_WAIT_FOR_WRITE_END,
214 MMCIF_WAIT_FOR_STOP,
215};
216
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000217/*
218 * difference for each SoC
219 */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700220struct sh_mmcif_host {
221 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100222 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700223 struct platform_device *pd;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000224 struct clk *clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700225 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100226 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000227 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100228 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700229 long timeout;
230 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100231 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100232 spinlock_t lock; /* protect sh_mmcif_host::state */
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000233 enum sh_mmcif_state state;
234 enum sh_mmcif_wait_for wait_for;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100235 struct delayed_work timeout_work;
236 size_t blocksize;
237 int sg_idx;
238 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000239 bool power;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200240 bool ccs_enable; /* Command Completion Signal support */
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200241 bool clk_ctrl2_enable;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100242 struct mutex thread_lock;
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000243 u32 clkdiv_map; /* see CE_CLK_CTRL::CLKDIV */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700244
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000245 /* DMA support */
246 struct dma_chan *chan_rx;
247 struct dma_chan *chan_tx;
248 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100249 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000250};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700251
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000252static const struct of_device_id sh_mmcif_of_match[] = {
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000253 { .compatible = "renesas,sh-mmcif" },
254 { }
255};
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000256MODULE_DEVICE_TABLE(of, sh_mmcif_of_match);
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000257
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000258#define sh_mmcif_host_to_dev(host) (&host->pd->dev)
259
Yusuke Godafdc50a92010-05-26 14:41:59 -0700260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000263 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000269 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700270}
271
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000272static void sh_mmcif_dma_complete(void *arg)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000273{
274 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100275 struct mmc_request *mrq = host->mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000276 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500277
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000278 dev_dbg(dev, "Command completed\n");
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000279
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100280 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000281 dev_name(dev)))
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000282 return;
283
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000284 complete(&host->dma_complete);
285}
286
287static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
288{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500289 struct mmc_data *data = host->mrq->data;
290 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000291 struct dma_async_tx_descriptor *desc = NULL;
292 struct dma_chan *chan = host->chan_rx;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000293 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000294 dma_cookie_t cookie = -EINVAL;
295 int ret;
296
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500297 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100298 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000299 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100300 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500301 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530302 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000303 }
304
305 if (desc) {
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000306 desc->callback = sh_mmcif_dma_complete;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000307 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100308 cookie = dmaengine_submit(desc);
309 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
310 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000311 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000312 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500313 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000314
315 if (!desc) {
316 /* DMA failed, fall back to PIO */
317 if (ret >= 0)
318 ret = -EIO;
319 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100320 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000321 dma_release_channel(chan);
322 /* Free the Tx channel too */
323 chan = host->chan_tx;
324 if (chan) {
325 host->chan_tx = NULL;
326 dma_release_channel(chan);
327 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000328 dev_warn(dev,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000329 "DMA failed: %d, falling back to PIO\n", ret);
330 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
331 }
332
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000333 dev_dbg(dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500334 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000335}
336
337static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
338{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500339 struct mmc_data *data = host->mrq->data;
340 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000341 struct dma_async_tx_descriptor *desc = NULL;
342 struct dma_chan *chan = host->chan_tx;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000343 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000344 dma_cookie_t cookie = -EINVAL;
345 int ret;
346
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500347 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100348 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000349 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100350 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500351 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530352 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000353 }
354
355 if (desc) {
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000356 desc->callback = sh_mmcif_dma_complete;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000357 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100358 cookie = dmaengine_submit(desc);
359 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
360 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000361 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000362 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500363 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000364
365 if (!desc) {
366 /* DMA failed, fall back to PIO */
367 if (ret >= 0)
368 ret = -EIO;
369 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100370 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000371 dma_release_channel(chan);
372 /* Free the Rx channel too */
373 chan = host->chan_rx;
374 if (chan) {
375 host->chan_rx = NULL;
376 dma_release_channel(chan);
377 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000378 dev_warn(dev,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000379 "DMA failed: %d, falling back to PIO\n", ret);
380 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
381 }
382
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000383 dev_dbg(dev, "%s(): desc %p, cookie %d\n", __func__,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000384 desc, cookie);
385}
386
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100387static struct dma_chan *
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100388sh_mmcif_request_dma_pdata(struct sh_mmcif_host *host, uintptr_t slave_id)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000389{
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200390 dma_cap_mask_t mask;
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200391
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100392 dma_cap_zero(mask);
393 dma_cap_set(DMA_SLAVE, mask);
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100394 if (slave_id <= 0)
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100395 return NULL;
396
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100397 return dma_request_channel(mask, shdma_chan_filter, (void *)slave_id);
398}
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100399
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100400static int sh_mmcif_dma_slave_config(struct sh_mmcif_host *host,
401 struct dma_chan *chan,
402 enum dma_transfer_direction direction)
403{
404 struct resource *res;
405 struct dma_slave_config cfg = { 0, };
406
407 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100408 cfg.direction = direction;
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200409
Laurent Pincharte36152a2014-07-16 00:45:13 +0200410 if (direction == DMA_DEV_TO_MEM) {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200411 cfg.src_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200412 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
413 } else {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200414 cfg.dst_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200415 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
416 }
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200417
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100418 return dmaengine_slave_config(chan, &cfg);
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100419}
420
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100421static void sh_mmcif_request_dma(struct sh_mmcif_host *host)
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100422{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000423 struct device *dev = sh_mmcif_host_to_dev(host);
Linus Walleijf38f94c2011-02-10 16:09:50 +0100424 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000425
426 /* We can only either use DMA for both Tx and Rx or not use it at all */
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100427 if (IS_ENABLED(CONFIG_SUPERH) && dev->platform_data) {
428 struct sh_mmcif_plat_data *pdata = dev->platform_data;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000429
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100430 host->chan_tx = sh_mmcif_request_dma_pdata(host,
431 pdata->slave_id_tx);
432 host->chan_rx = sh_mmcif_request_dma_pdata(host,
433 pdata->slave_id_rx);
434 } else {
Peter Ujfalusib67b4512019-12-17 13:30:31 +0200435 host->chan_tx = dma_request_chan(dev, "tx");
436 if (IS_ERR(host->chan_tx))
437 host->chan_tx = NULL;
438 host->chan_rx = dma_request_chan(dev, "rx");
439 if (IS_ERR(host->chan_rx))
440 host->chan_rx = NULL;
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100441 }
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100442 dev_dbg(dev, "%s: got channel TX %p RX %p\n", __func__, host->chan_tx,
443 host->chan_rx);
444
445 if (!host->chan_tx || !host->chan_rx ||
446 sh_mmcif_dma_slave_config(host, host->chan_tx, DMA_MEM_TO_DEV) ||
447 sh_mmcif_dma_slave_config(host, host->chan_rx, DMA_DEV_TO_MEM))
448 goto error;
449
450 return;
451
452error:
453 if (host->chan_tx)
454 dma_release_channel(host->chan_tx);
455 if (host->chan_rx)
456 dma_release_channel(host->chan_rx);
457 host->chan_tx = host->chan_rx = NULL;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000458}
459
460static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
461{
462 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
463 /* Descriptors are freed automatically */
464 if (host->chan_tx) {
465 struct dma_chan *chan = host->chan_tx;
466 host->chan_tx = NULL;
467 dma_release_channel(chan);
468 }
469 if (host->chan_rx) {
470 struct dma_chan *chan = host->chan_rx;
471 host->chan_rx = NULL;
472 dma_release_channel(chan);
473 }
474
Linus Walleijf38f94c2011-02-10 16:09:50 +0100475 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000476}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700477
478static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
479{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000480 struct device *dev = sh_mmcif_host_to_dev(host);
481 struct sh_mmcif_plat_data *p = dev->platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200482 bool sup_pclk = p ? p->sup_pclk : false;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000483 unsigned int current_clk = clk_get_rate(host->clk);
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000484 unsigned int clkdiv;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700485
486 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
487 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
488
489 if (!clk)
490 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700491
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000492 if (host->clkdiv_map) {
493 unsigned int freq, best_freq, myclk, div, diff_min, diff;
494 int i;
495
496 clkdiv = 0;
497 diff_min = ~0;
498 best_freq = 0;
499 for (i = 31; i >= 0; i--) {
500 if (!((1 << i) & host->clkdiv_map))
501 continue;
502
503 /*
504 * clk = parent_freq / div
505 * -> parent_freq = clk x div
506 */
507
508 div = 1 << (i + 1);
509 freq = clk_round_rate(host->clk, clk * div);
510 myclk = freq / div;
511 diff = (myclk > clk) ? myclk - clk : clk - myclk;
512
513 if (diff <= diff_min) {
514 best_freq = freq;
515 clkdiv = i;
516 diff_min = diff;
517 }
518 }
519
520 dev_dbg(dev, "clk %u/%u (%u, 0x%x)\n",
521 (best_freq / (1 << (clkdiv + 1))), clk,
522 best_freq, clkdiv);
523
524 clk_set_rate(host->clk, best_freq);
525 clkdiv = clkdiv << 16;
526 } else if (sup_pclk && clk == current_clk) {
527 clkdiv = CLK_SUP_PCLK;
528 } else {
529 clkdiv = (fls(DIV_ROUND_UP(current_clk, clk) - 1) - 1) << 16;
530 }
531
532 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR & clkdiv);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700533 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
534}
535
536static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
537{
538 u32 tmp;
539
Magnus Damm487d9fc2010-05-18 14:42:51 +0000540 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700541
Magnus Damm487d9fc2010-05-18 14:42:51 +0000542 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
543 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200544 if (host->ccs_enable)
545 tmp |= SCCSTO_29;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200546 if (host->clk_ctrl2_enable)
547 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700548 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200549 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700550 /* byte swap on */
551 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
552}
553
554static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
555{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000556 struct device *dev = sh_mmcif_host_to_dev(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700557 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100558 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700559
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000560 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700561
Magnus Damm487d9fc2010-05-18 14:42:51 +0000562 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
563 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000564 dev_dbg(dev, "ERR HOST_STS1 = %08x\n", state1);
565 dev_dbg(dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700566
567 if (state1 & STS1_CMDSEQ) {
568 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
569 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Ulf Hansson52e00b82016-06-21 15:12:50 +0200570 for (timeout = 10000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000571 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100572 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700573 break;
574 mdelay(1);
575 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100576 if (!timeout) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000577 dev_err(dev,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100578 "Forced end of command sequence timeout err\n");
579 return -EIO;
580 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700581 sh_mmcif_sync_reset(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000582 dev_dbg(dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700583 return -EIO;
584 }
585
586 if (state2 & STS2_CRC_ERR) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000587 dev_err(dev, " CRC error: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100588 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700589 ret = -EIO;
590 } else if (state2 & STS2_TIMEOUT_ERR) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000591 dev_err(dev, " Timeout: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100592 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700593 ret = -ETIMEDOUT;
594 } else {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000595 dev_dbg(dev, " End/Index error: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100596 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700597 ret = -EIO;
598 }
599 return ret;
600}
601
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100602static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700603{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100604 struct mmc_data *data = host->mrq->data;
605
606 host->sg_blkidx += host->blocksize;
607
608 /* data->sg->length must be a multiple of host->blocksize? */
609 BUG_ON(host->sg_blkidx > data->sg->length);
610
611 if (host->sg_blkidx == data->sg->length) {
612 host->sg_blkidx = 0;
613 if (++host->sg_idx < data->sg_len)
614 host->pio_ptr = sg_virt(++data->sg);
615 } else {
616 host->pio_ptr = p;
617 }
618
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100619 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100620}
621
622static void sh_mmcif_single_read(struct sh_mmcif_host *host,
623 struct mmc_request *mrq)
624{
625 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
626 BLOCK_SIZE_MASK) + 3;
627
628 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700629
Yusuke Godafdc50a92010-05-26 14:41:59 -0700630 /* buf read enable */
631 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100632}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700633
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100634static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
635{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000636 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100637 struct mmc_data *data = host->mrq->data;
638 u32 *p = sg_virt(data->sg);
639 int i;
640
641 if (host->sd_error) {
642 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000643 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100644 return false;
645 }
646
647 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000648 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700649
650 /* buffer read end */
651 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100652 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700653
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100654 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700655}
656
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100657static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
658 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700659{
660 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700661
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100662 if (!data->sg_len || !data->sg->length)
663 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700664
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100665 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
666 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700667
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100668 host->wait_for = MMCIF_WAIT_FOR_MREAD;
669 host->sg_idx = 0;
670 host->sg_blkidx = 0;
671 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100672
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100673 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
674}
675
676static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
677{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000678 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100679 struct mmc_data *data = host->mrq->data;
680 u32 *p = host->pio_ptr;
681 int i;
682
683 if (host->sd_error) {
684 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000685 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100686 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700687 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100688
689 BUG_ON(!data->sg->length);
690
691 for (i = 0; i < host->blocksize / 4; i++)
692 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
693
694 if (!sh_mmcif_next_block(host, p))
695 return false;
696
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100697 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
698
699 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700700}
701
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100702static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700703 struct mmc_request *mrq)
704{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100705 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
706 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700707
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100708 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700709
710 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100711 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
712}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700713
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100714static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
715{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000716 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100717 struct mmc_data *data = host->mrq->data;
718 u32 *p = sg_virt(data->sg);
719 int i;
720
721 if (host->sd_error) {
722 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000723 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100724 return false;
725 }
726
727 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000728 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700729
730 /* buffer write end */
731 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100732 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700733
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100734 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700735}
736
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100737static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
738 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700739{
740 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700741
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100742 if (!data->sg_len || !data->sg->length)
743 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700744
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100745 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
746 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700747
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100748 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
749 host->sg_idx = 0;
750 host->sg_blkidx = 0;
751 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100752
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100753 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
754}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700755
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100756static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
757{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000758 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100759 struct mmc_data *data = host->mrq->data;
760 u32 *p = host->pio_ptr;
761 int i;
762
763 if (host->sd_error) {
764 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000765 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100766 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700767 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100768
769 BUG_ON(!data->sg->length);
770
771 for (i = 0; i < host->blocksize / 4; i++)
772 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
773
774 if (!sh_mmcif_next_block(host, p))
775 return false;
776
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100777 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
778
779 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700780}
781
782static void sh_mmcif_get_response(struct sh_mmcif_host *host,
783 struct mmc_command *cmd)
784{
785 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000786 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
787 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
788 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
789 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700790 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000791 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700792}
793
794static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
795 struct mmc_command *cmd)
796{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000797 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700798}
799
800static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500801 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700802{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000803 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500804 struct mmc_data *data = mrq->data;
805 struct mmc_command *cmd = mrq->cmd;
806 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700807 u32 tmp = 0;
808
809 /* Response Type check */
810 switch (mmc_resp_type(cmd)) {
811 case MMC_RSP_NONE:
812 tmp |= CMD_SET_RTYP_NO;
813 break;
814 case MMC_RSP_R1:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700815 case MMC_RSP_R3:
816 tmp |= CMD_SET_RTYP_6B;
817 break;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200818 case MMC_RSP_R1B:
819 tmp |= CMD_SET_RBSY | CMD_SET_RTYP_6B;
820 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700821 case MMC_RSP_R2:
822 tmp |= CMD_SET_RTYP_17B;
823 break;
824 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000825 dev_err(dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700826 break;
827 }
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200828
Yusuke Godafdc50a92010-05-26 14:41:59 -0700829 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500830 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700831 tmp |= CMD_SET_WDAT;
832 switch (host->bus_width) {
833 case MMC_BUS_WIDTH_1:
834 tmp |= CMD_SET_DATW_1;
835 break;
836 case MMC_BUS_WIDTH_4:
837 tmp |= CMD_SET_DATW_4;
838 break;
839 case MMC_BUS_WIDTH_8:
840 tmp |= CMD_SET_DATW_8;
841 break;
842 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000843 dev_err(dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700844 break;
845 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100846 switch (host->timing) {
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900847 case MMC_TIMING_MMC_DDR52:
Teppei Kamijou555061f2012-12-12 15:38:08 +0100848 /*
849 * MMC core will only set this timing, if the host
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900850 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
851 * capability. MMCIF implementations with this
852 * capability, e.g. sh73a0, will have to set it
853 * in their platform data.
Teppei Kamijou555061f2012-12-12 15:38:08 +0100854 */
855 tmp |= CMD_SET_DARS;
856 break;
857 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700858 }
859 /* DWEN */
860 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
861 tmp |= CMD_SET_DWEN;
862 /* CMLTE/CMD12EN */
863 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
864 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
865 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500866 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700867 }
868 /* RIDXC[1:0] check bits */
869 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
870 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
871 tmp |= CMD_SET_RIDXC_BITS;
872 /* RCRC7C[1:0] check bits */
873 if (opc == MMC_SEND_OP_COND)
874 tmp |= CMD_SET_CRC7C_BITS;
875 /* RCRC7C[1:0] internal CRC7 */
876 if (opc == MMC_ALL_SEND_CID ||
877 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
878 tmp |= CMD_SET_CRC7C_INTERNAL;
879
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500880 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700881}
882
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000883static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100884 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700885{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000886 struct device *dev = sh_mmcif_host_to_dev(host);
887
Yusuke Godafdc50a92010-05-26 14:41:59 -0700888 switch (opc) {
889 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100890 sh_mmcif_multi_read(host, mrq);
891 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700892 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100893 sh_mmcif_multi_write(host, mrq);
894 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700895 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100896 sh_mmcif_single_write(host, mrq);
897 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700898 case MMC_READ_SINGLE_BLOCK:
899 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100900 sh_mmcif_single_read(host, mrq);
901 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700902 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000903 dev_err(dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100904 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700905 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700906}
907
908static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100909 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700910{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100911 struct mmc_command *cmd = mrq->cmd;
Colin Ian King659032d2018-01-17 13:41:57 +0000912 u32 opc;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200913 u32 mask = 0;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900914 unsigned long flags;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700915
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200916 if (cmd->flags & MMC_RSP_BUSY)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100917 mask = MASK_START_CMD | MASK_MRBSYE;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200918 else
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100919 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700920
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200921 if (host->ccs_enable)
922 mask |= MASK_MCCSTO;
923
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500924 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000925 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
926 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
927 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700928 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500929 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700930
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200931 if (host->ccs_enable)
932 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
933 else
934 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000935 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700936 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000937 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700938 /* set cmd */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900939 spin_lock_irqsave(&host->lock, flags);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000940 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700941
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100942 host->wait_for = MMCIF_WAIT_FOR_CMD;
943 schedule_delayed_work(&host->timeout_work, host->timeout);
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900944 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700945}
946
947static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100948 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700949{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000950 struct device *dev = sh_mmcif_host_to_dev(host);
951
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500952 switch (mrq->cmd->opcode) {
953 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700954 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500955 break;
956 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700957 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500958 break;
959 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000960 dev_err(dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500961 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700962 return;
963 }
964
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100965 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700966}
967
968static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
969{
970 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000971 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000972 unsigned long flags;
973
974 spin_lock_irqsave(&host->lock, flags);
975 if (host->state != STATE_IDLE) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000976 dev_dbg(dev, "%s() rejected, state %u\n",
977 __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000978 spin_unlock_irqrestore(&host->lock, flags);
979 mrq->cmd->error = -EAGAIN;
980 mmc_request_done(mmc, mrq);
981 return;
982 }
983
984 host->state = STATE_REQUEST;
985 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700986
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100987 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100988
989 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700990}
991
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +0000992static void sh_mmcif_clk_setup(struct sh_mmcif_host *host)
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200993{
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000994 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200995
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000996 if (host->mmc->f_max) {
997 unsigned int f_max, f_min = 0, f_min_old;
998
999 f_max = host->mmc->f_max;
1000 for (f_min_old = f_max; f_min_old > 2;) {
1001 f_min = clk_round_rate(host->clk, f_min_old / 2);
1002 if (f_min == f_min_old)
1003 break;
1004 f_min_old = f_min;
1005 }
1006
1007 /*
1008 * This driver assumes this SoC is R-Car Gen2 or later
1009 */
1010 host->clkdiv_map = 0x3ff;
1011
1012 host->mmc->f_max = f_max / (1 << ffs(host->clkdiv_map));
1013 host->mmc->f_min = f_min / (1 << fls(host->clkdiv_map));
1014 } else {
1015 unsigned int clk = clk_get_rate(host->clk);
1016
1017 host->mmc->f_max = clk / 2;
1018 host->mmc->f_min = clk / 512;
1019 }
1020
1021 dev_dbg(dev, "clk max/min = %d/%d\n",
1022 host->mmc->f_max, host->mmc->f_min);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001023}
1024
Yusuke Godafdc50a92010-05-26 14:41:59 -07001025static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1026{
1027 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001028 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001029 unsigned long flags;
1030
1031 spin_lock_irqsave(&host->lock, flags);
1032 if (host->state != STATE_IDLE) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001033 dev_dbg(dev, "%s() rejected, state %u\n",
1034 __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001035 spin_unlock_irqrestore(&host->lock, flags);
1036 return;
1037 }
1038
1039 host->state = STATE_IOS;
1040 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001041
Ulf Hansson4caf6532016-02-11 13:59:54 +01001042 switch (ios->power_mode) {
1043 case MMC_POWER_UP:
Ulf Hansson33a31ce2016-02-11 13:59:55 +01001044 if (!IS_ERR(mmc->supply.vmmc))
1045 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001046 if (!host->power) {
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001047 clk_prepare_enable(host->clk);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001048 pm_runtime_get_sync(dev);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001049 sh_mmcif_sync_reset(host);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001050 sh_mmcif_request_dma(host);
1051 host->power = true;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001052 }
Ulf Hansson4caf6532016-02-11 13:59:54 +01001053 break;
1054 case MMC_POWER_OFF:
Ulf Hansson33a31ce2016-02-11 13:59:55 +01001055 if (!IS_ERR(mmc->supply.vmmc))
1056 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001057 if (host->power) {
1058 sh_mmcif_clock_control(host, 0);
1059 sh_mmcif_release_dma(host);
1060 pm_runtime_put(dev);
1061 clk_disable_unprepare(host->clk);
1062 host->power = false;
1063 }
1064 break;
1065 case MMC_POWER_ON:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001066 sh_mmcif_clock_control(host, ios->clock);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001067 break;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001068 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001069
Teppei Kamijou555061f2012-12-12 15:38:08 +01001070 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001071 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001072 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001073}
1074
Julia Lawall1586cbb2017-07-29 07:59:34 +02001075static const struct mmc_host_ops sh_mmcif_ops = {
Yusuke Godafdc50a92010-05-26 14:41:59 -07001076 .request = sh_mmcif_request,
1077 .set_ios = sh_mmcif_set_ios,
Ulf Hansson5957eeb2016-12-30 13:47:17 +01001078 .get_cd = mmc_gpio_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001079};
1080
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001081static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1082{
1083 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001084 struct mmc_data *data = host->mrq->data;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001085 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001086 long time;
1087
1088 if (host->sd_error) {
1089 switch (cmd->opcode) {
1090 case MMC_ALL_SEND_CID:
1091 case MMC_SELECT_CARD:
1092 case MMC_APP_CMD:
1093 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001094 break;
1095 default:
1096 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001097 break;
1098 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001099 dev_dbg(dev, "CMD%d error %d\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +01001100 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001101 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001102 return false;
1103 }
1104 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1105 cmd->error = 0;
1106 return false;
1107 }
1108
1109 sh_mmcif_get_response(host, cmd);
1110
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001111 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001112 return false;
1113
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001114 /*
1115 * Completion can be signalled from DMA callback and error, so, have to
1116 * reset here, before setting .dma_active
1117 */
1118 init_completion(&host->dma_complete);
1119
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001120 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001121 if (host->chan_rx)
1122 sh_mmcif_start_dma_rx(host);
1123 } else {
1124 if (host->chan_tx)
1125 sh_mmcif_start_dma_tx(host);
1126 }
1127
1128 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001129 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001130 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001131 }
1132
1133 /* Running in the IRQ thread, can sleep */
1134 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1135 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001136
1137 if (data->flags & MMC_DATA_READ)
1138 dma_unmap_sg(host->chan_rx->device->dev,
1139 data->sg, data->sg_len,
1140 DMA_FROM_DEVICE);
1141 else
1142 dma_unmap_sg(host->chan_tx->device->dev,
1143 data->sg, data->sg_len,
1144 DMA_TO_DEVICE);
1145
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001146 if (host->sd_error) {
1147 dev_err(host->mmc->parent,
1148 "Error IRQ while waiting for DMA completion!\n");
1149 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001150 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001151 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001152 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001153 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001154 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001155 dev_err(host->mmc->parent,
1156 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001157 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001158 }
1159 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1160 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1161 host->dma_active = false;
1162
Teppei Kamijoueae30982012-12-12 15:38:12 +01001163 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001164 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001165 /* Abort DMA */
1166 if (data->flags & MMC_DATA_READ)
Wolfram Sang492200f2021-06-23 11:57:32 +02001167 dmaengine_terminate_sync(host->chan_rx);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001168 else
Wolfram Sang492200f2021-06-23 11:57:32 +02001169 dmaengine_terminate_sync(host->chan_tx);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001170 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001171
1172 return false;
1173}
1174
1175static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1176{
1177 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001178 struct mmc_request *mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001179 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001180 bool wait = false;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001181 unsigned long flags;
1182 int wait_work;
1183
1184 spin_lock_irqsave(&host->lock, flags);
1185 wait_work = host->wait_for;
1186 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001187
1188 cancel_delayed_work_sync(&host->timeout_work);
1189
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001190 mutex_lock(&host->thread_lock);
1191
1192 mrq = host->mrq;
1193 if (!mrq) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001194 dev_dbg(dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001195 host->state, host->wait_for);
1196 mutex_unlock(&host->thread_lock);
1197 return IRQ_HANDLED;
1198 }
1199
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001200 /*
1201 * All handlers return true, if processing continues, and false, if the
1202 * request has to be completed - successfully or not
1203 */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001204 switch (wait_work) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001205 case MMCIF_WAIT_FOR_REQUEST:
1206 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001207 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001208 return IRQ_HANDLED;
1209 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001210 /* Wait for data? */
1211 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001212 break;
1213 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001214 /* Wait for more data? */
1215 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001216 break;
1217 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001218 /* Wait for data end? */
1219 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001220 break;
1221 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001222 /* Wait data to write? */
1223 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001224 break;
1225 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001226 /* Wait for data end? */
1227 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001228 break;
1229 case MMCIF_WAIT_FOR_STOP:
1230 if (host->sd_error) {
1231 mrq->stop->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001232 dev_dbg(dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001233 break;
1234 }
1235 sh_mmcif_get_cmd12response(host, mrq->stop);
1236 mrq->stop->error = 0;
1237 break;
1238 case MMCIF_WAIT_FOR_READ_END:
1239 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001240 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001241 mrq->data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001242 dev_dbg(dev, "%s(): %d\n", __func__, mrq->data->error);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001243 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001244 break;
1245 default:
1246 BUG();
1247 }
1248
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001249 if (wait) {
1250 schedule_delayed_work(&host->timeout_work, host->timeout);
1251 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001252 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001253 return IRQ_HANDLED;
1254 }
1255
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001256 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001257 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001258 if (!mrq->cmd->error && data && !data->error)
1259 data->bytes_xfered =
1260 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001261
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001262 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001263 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001264 if (!mrq->stop->error) {
1265 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001266 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001267 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001268 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001269 }
1270 }
1271
1272 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1273 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001274 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001275 mmc_request_done(host->mmc, mrq);
1276
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001277 mutex_unlock(&host->thread_lock);
1278
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001279 return IRQ_HANDLED;
1280}
1281
Yusuke Godafdc50a92010-05-26 14:41:59 -07001282static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1283{
1284 struct sh_mmcif_host *host = dev_id;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001285 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001286 u32 state, mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001287
Magnus Damm487d9fc2010-05-18 14:42:51 +00001288 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001289 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1290 if (host->ccs_enable)
1291 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1292 else
1293 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001294 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001295
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001296 if (state & ~MASK_CLEAN)
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001297 dev_dbg(dev, "IRQ state = 0x%08x incompletely cleared\n",
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001298 state);
1299
1300 if (state & INT_ERR_STS || state & ~INT_ALL) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001301 host->sd_error = true;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001302 dev_dbg(dev, "int err state = 0x%08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001303 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001304 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001305 if (!host->mrq)
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001306 dev_dbg(dev, "NULL IRQ state = 0x%08x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001307 if (!host->dma_active)
1308 return IRQ_WAKE_THREAD;
1309 else if (host->sd_error)
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001310 sh_mmcif_dma_complete(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001311 } else {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001312 dev_dbg(dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001313 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001314
1315 return IRQ_HANDLED;
1316}
1317
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001318static void sh_mmcif_timeout_work(struct work_struct *work)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001319{
Geliang Tang1046a812016-01-01 22:59:09 +08001320 struct delayed_work *d = to_delayed_work(work);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001321 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1322 struct mmc_request *mrq = host->mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001323 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001324 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001325
1326 if (host->dying)
1327 /* Don't run after mmc_remove_host() */
1328 return;
1329
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001330 spin_lock_irqsave(&host->lock, flags);
1331 if (host->state == STATE_IDLE) {
1332 spin_unlock_irqrestore(&host->lock, flags);
1333 return;
1334 }
1335
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001336 dev_err(dev, "Timeout waiting for %u on CMD%u\n",
Kouichi Tomita4cbd5222015-02-15 23:46:47 +09001337 host->wait_for, mrq->cmd->opcode);
1338
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001339 host->state = STATE_TIMEOUT;
1340 spin_unlock_irqrestore(&host->lock, flags);
1341
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001342 /*
1343 * Handle races with cancel_delayed_work(), unless
1344 * cancel_delayed_work_sync() is used
1345 */
1346 switch (host->wait_for) {
1347 case MMCIF_WAIT_FOR_CMD:
1348 mrq->cmd->error = sh_mmcif_error_manage(host);
1349 break;
1350 case MMCIF_WAIT_FOR_STOP:
1351 mrq->stop->error = sh_mmcif_error_manage(host);
1352 break;
1353 case MMCIF_WAIT_FOR_MREAD:
1354 case MMCIF_WAIT_FOR_MWRITE:
1355 case MMCIF_WAIT_FOR_READ:
1356 case MMCIF_WAIT_FOR_WRITE:
1357 case MMCIF_WAIT_FOR_READ_END:
1358 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001359 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001360 break;
1361 default:
1362 BUG();
1363 }
1364
1365 host->state = STATE_IDLE;
1366 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001367 host->mrq = NULL;
1368 mmc_request_done(host->mmc, mrq);
1369}
1370
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001371static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1372{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001373 struct device *dev = sh_mmcif_host_to_dev(host);
1374 struct sh_mmcif_plat_data *pd = dev->platform_data;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001375 struct mmc_host *mmc = host->mmc;
1376
1377 mmc_regulator_get_supply(mmc);
1378
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001379 if (!pd)
1380 return;
1381
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001382 if (!mmc->ocr_avail)
1383 mmc->ocr_avail = pd->ocr;
1384 else if (pd->ocr)
1385 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1386}
1387
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001388static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001389{
1390 int ret = 0, irq[2];
1391 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001392 struct sh_mmcif_host *host;
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001393 struct device *dev = &pdev->dev;
1394 struct sh_mmcif_plat_data *pd = dev->platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001395 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001396 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001397
1398 irq[0] = platform_get_irq(pdev, 0);
Geert Uytterhoevenfaf97b82019-10-01 20:08:34 +02001399 irq[1] = platform_get_irq_optional(pdev, 1);
1400 if (irq[0] < 0)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001401 return -ENXIO;
Ben Dooks18f55fc2014-06-04 12:42:09 +01001402
Yangtao Li34ac4502019-12-15 17:51:13 +00001403 reg = devm_platform_ioremap_resource(pdev, 0);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001404 if (IS_ERR(reg))
1405 return PTR_ERR(reg);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001406
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001407 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), dev);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001408 if (!mmc)
1409 return -ENOMEM;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001410
1411 ret = mmc_of_parse(mmc);
1412 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001413 goto err_host;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001414
Yusuke Godafdc50a92010-05-26 14:41:59 -07001415 host = mmc_priv(mmc);
1416 host->mmc = mmc;
1417 host->addr = reg;
Takeshi Kiharabad43712015-04-30 02:03:51 +09001418 host->timeout = msecs_to_jiffies(10000);
Ulf Hansson8020f712016-12-30 13:47:18 +01001419 host->ccs_enable = true;
Ulf Hanssondba4bb42016-12-30 13:47:19 +01001420 host->clk_ctrl2_enable = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001421
Yusuke Godafdc50a92010-05-26 14:41:59 -07001422 host->pd = pdev;
1423
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001424 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001425
1426 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001427 sh_mmcif_init_ocr(host);
1428
Guennadi Liakhovetskieca889f2013-02-15 16:13:54 +01001429 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Ulf Hanssondab3a282016-06-21 15:12:47 +02001430 mmc->caps2 |= MMC_CAP2_NO_SD | MMC_CAP2_NO_SDIO;
Ulf Hansson549646a2016-06-21 15:12:49 +02001431 mmc->max_busy_timeout = 10000;
Ulf Hanssondab3a282016-06-21 15:12:47 +02001432
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001433 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001434 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001435 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001436 mmc->max_blk_size = 512;
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03001437 mmc->max_req_size = PAGE_SIZE * mmc->max_segs;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001438 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001439 mmc->max_seg_size = mmc->max_req_size;
1440
Yusuke Godafdc50a92010-05-26 14:41:59 -07001441 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001442
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001443 host->clk = devm_clk_get(dev, NULL);
1444 if (IS_ERR(host->clk)) {
1445 ret = PTR_ERR(host->clk);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001446 dev_err(dev, "cannot get clock: %d\n", ret);
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001447 goto err_host;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001448 }
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001449
1450 ret = clk_prepare_enable(host->clk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001451 if (ret < 0)
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001452 goto err_host;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001453
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001454 sh_mmcif_clk_setup(host);
1455
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001456 pm_runtime_enable(dev);
1457 host->power = false;
1458
1459 ret = pm_runtime_get_sync(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001460 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001461 goto err_clk;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001462
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001463 INIT_DELAYED_WORK(&host->timeout_work, sh_mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001464
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001465 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001466 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1467
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001468 name = irq[1] < 0 ? dev_name(dev) : "sh_mmc:error";
1469 ret = devm_request_threaded_irq(dev, irq[0], sh_mmcif_intr,
Ben Dooks6f4789e2014-06-04 12:42:11 +01001470 sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001471 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001472 dev_err(dev, "request_irq error (%s)\n", name);
Ben Dooks11a80852014-06-04 12:42:12 +01001473 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001474 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001475 if (irq[1] >= 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001476 ret = devm_request_threaded_irq(dev, irq[1],
Ben Dooks6f4789e2014-06-04 12:42:11 +01001477 sh_mmcif_intr, sh_mmcif_irqt,
1478 0, "sh_mmc:int", host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001479 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001480 dev_err(dev, "request_irq error (sh_mmc:int)\n");
Ben Dooks11a80852014-06-04 12:42:12 +01001481 goto err_clk;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001482 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001483 }
1484
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001485 mutex_init(&host->thread_lock);
1486
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001487 ret = mmc_add_host(mmc);
1488 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001489 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001490
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001491 dev_pm_qos_expose_latency_limit(dev, 100);
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001492
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001493 dev_info(dev, "Chip version 0x%04x, clock rate %luMHz\n",
Ben Dooksce7eb682014-06-04 12:42:08 +01001494 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001495 clk_get_rate(host->clk) / 1000000UL);
Ben Dooksce7eb682014-06-04 12:42:08 +01001496
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001497 pm_runtime_put(dev);
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001498 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001499 return ret;
1500
Ben Dooks46991002014-06-04 12:42:10 +01001501err_clk:
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001502 clk_disable_unprepare(host->clk);
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001503 pm_runtime_put_sync(dev);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001504 pm_runtime_disable(dev);
Ben Dooks46991002014-06-04 12:42:10 +01001505err_host:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001506 mmc_free_host(mmc);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001507 return ret;
1508}
1509
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001510static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001511{
1512 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001513
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001514 host->dying = true;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001515 clk_prepare_enable(host->clk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001516 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001517
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001518 dev_pm_qos_hide_latency_limit(&pdev->dev);
1519
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001520 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001521 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1522
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001523 /*
1524 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1525 * mmc_remove_host() call above. But swapping order doesn't help either
1526 * (a query on the linux-mmc mailing list didn't bring any replies).
1527 */
1528 cancel_delayed_work_sync(&host->timeout_work);
1529
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001530 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001531 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001532 pm_runtime_put_sync(&pdev->dev);
1533 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001534
1535 return 0;
1536}
1537
Ulf Hansson51129f32013-10-01 14:01:46 +02001538#ifdef CONFIG_PM_SLEEP
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001539static int sh_mmcif_suspend(struct device *dev)
1540{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001541 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001542
Koji Matsuoka5afc30f2015-08-23 21:58:08 +09001543 pm_runtime_get_sync(dev);
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001544 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Koji Matsuoka5afc30f2015-08-23 21:58:08 +09001545 pm_runtime_put(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001546
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001547 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001548}
1549
1550static int sh_mmcif_resume(struct device *dev)
1551{
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001552 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001553}
Ulf Hansson51129f32013-10-01 14:01:46 +02001554#endif
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001555
1556static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
Ulf Hansson51129f32013-10-01 14:01:46 +02001557 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001558};
1559
Yusuke Godafdc50a92010-05-26 14:41:59 -07001560static struct platform_driver sh_mmcif_driver = {
1561 .probe = sh_mmcif_probe,
1562 .remove = sh_mmcif_remove,
1563 .driver = {
1564 .name = DRIVER_NAME,
Douglas Anderson21b2cec2020-09-03 16:24:36 -07001565 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001566 .pm = &sh_mmcif_dev_pm_ops,
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001567 .of_match_table = sh_mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001568 },
1569};
1570
Axel Lind1f81a62011-11-26 12:55:43 +08001571module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001572
1573MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
Wolfram Sangf7070792018-08-22 00:02:17 +02001574MODULE_LICENSE("GPL v2");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001575MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001576MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");