blob: 068b9a62741710472757921e1506c3275be07f76 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010059#include <linux/mutex.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000060#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000061#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010062#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000063#include <linux/pm_runtime.h>
Guennadi Liakhovetskid00cada2013-08-02 14:48:02 +020064#include <linux/sh_dma.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000065#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040066#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070067
68#define DRIVER_NAME "sh_mmcif"
69#define DRIVER_VERSION "2010-04-28"
70
Yusuke Godafdc50a92010-05-26 14:41:59 -070071/* CE_CMD_SET */
72#define CMD_MASK 0x3f000000
73#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
74#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
75#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
76#define CMD_SET_RBSY (1 << 21) /* R1b */
77#define CMD_SET_CCSEN (1 << 20)
78#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
79#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
80#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
81#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
82#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
83#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
84#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
85#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
86#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
87#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
88#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
89#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
90#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
91#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
92#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010093#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070094#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
95#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
96#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
97
98/* CE_CMD_CTRL */
99#define CMD_CTRL_BREAK (1 << 0)
100
101/* CE_BLOCK_SET */
102#define BLOCK_SIZE_MASK 0x0000ffff
103
Yusuke Godafdc50a92010-05-26 14:41:59 -0700104/* CE_INT */
105#define INT_CCSDE (1 << 29)
106#define INT_CMD12DRE (1 << 26)
107#define INT_CMD12RBE (1 << 25)
108#define INT_CMD12CRE (1 << 24)
109#define INT_DTRANE (1 << 23)
110#define INT_BUFRE (1 << 22)
111#define INT_BUFWEN (1 << 21)
112#define INT_BUFREN (1 << 20)
113#define INT_CCSRCV (1 << 19)
114#define INT_RBSYE (1 << 17)
115#define INT_CRSPE (1 << 16)
116#define INT_CMDVIO (1 << 15)
117#define INT_BUFVIO (1 << 14)
118#define INT_WDATERR (1 << 11)
119#define INT_RDATERR (1 << 10)
120#define INT_RIDXERR (1 << 9)
121#define INT_RSPERR (1 << 8)
122#define INT_CCSTO (1 << 5)
123#define INT_CRCSTO (1 << 4)
124#define INT_WDATTO (1 << 3)
125#define INT_RDATTO (1 << 2)
126#define INT_RBSYTO (1 << 1)
127#define INT_RSPTO (1 << 0)
128#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
129 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
130 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
131 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
132
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100133#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
134 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
135 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
136
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200137#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
138
Yusuke Godafdc50a92010-05-26 14:41:59 -0700139/* CE_INT_MASK */
140#define MASK_ALL 0x00000000
141#define MASK_MCCSDE (1 << 29)
142#define MASK_MCMD12DRE (1 << 26)
143#define MASK_MCMD12RBE (1 << 25)
144#define MASK_MCMD12CRE (1 << 24)
145#define MASK_MDTRANE (1 << 23)
146#define MASK_MBUFRE (1 << 22)
147#define MASK_MBUFWEN (1 << 21)
148#define MASK_MBUFREN (1 << 20)
149#define MASK_MCCSRCV (1 << 19)
150#define MASK_MRBSYE (1 << 17)
151#define MASK_MCRSPE (1 << 16)
152#define MASK_MCMDVIO (1 << 15)
153#define MASK_MBUFVIO (1 << 14)
154#define MASK_MWDATERR (1 << 11)
155#define MASK_MRDATERR (1 << 10)
156#define MASK_MRIDXERR (1 << 9)
157#define MASK_MRSPERR (1 << 8)
158#define MASK_MCCSTO (1 << 5)
159#define MASK_MCRCSTO (1 << 4)
160#define MASK_MWDATTO (1 << 3)
161#define MASK_MRDATTO (1 << 2)
162#define MASK_MRBSYTO (1 << 1)
163#define MASK_MRSPTO (1 << 0)
164
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100165#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
166 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200167 MASK_MCRCSTO | MASK_MWDATTO | \
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100168 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
169
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100170#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
171 MASK_MBUFREN | MASK_MBUFWEN | \
172 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
173 MASK_MCMD12RBE | MASK_MCMD12CRE)
174
Yusuke Godafdc50a92010-05-26 14:41:59 -0700175/* CE_HOST_STS1 */
176#define STS1_CMDSEQ (1 << 31)
177
178/* CE_HOST_STS2 */
179#define STS2_CRCSTE (1 << 31)
180#define STS2_CRC16E (1 << 30)
181#define STS2_AC12CRCE (1 << 29)
182#define STS2_RSPCRC7E (1 << 28)
183#define STS2_CRCSTEBE (1 << 27)
184#define STS2_RDATEBE (1 << 26)
185#define STS2_AC12REBE (1 << 25)
186#define STS2_RSPEBE (1 << 24)
187#define STS2_AC12IDXE (1 << 23)
188#define STS2_RSPIDXE (1 << 22)
189#define STS2_CCSTO (1 << 15)
190#define STS2_RDATTO (1 << 14)
191#define STS2_DATBSYTO (1 << 13)
192#define STS2_CRCSTTO (1 << 12)
193#define STS2_AC12BSYTO (1 << 11)
194#define STS2_RSPBSYTO (1 << 10)
195#define STS2_AC12RSPTO (1 << 9)
196#define STS2_RSPTO (1 << 8)
197#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
198 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
199#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
200 STS2_DATBSYTO | STS2_CRCSTTO | \
201 STS2_AC12BSYTO | STS2_RSPBSYTO | \
202 STS2_AC12RSPTO | STS2_RSPTO)
203
Yusuke Godafdc50a92010-05-26 14:41:59 -0700204#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
205#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
206#define CLKDEV_INIT 400000 /* 400 KHz */
207
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000208enum mmcif_state {
209 STATE_IDLE,
210 STATE_REQUEST,
211 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100212 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000213};
214
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100215enum mmcif_wait_for {
216 MMCIF_WAIT_FOR_REQUEST,
217 MMCIF_WAIT_FOR_CMD,
218 MMCIF_WAIT_FOR_MREAD,
219 MMCIF_WAIT_FOR_MWRITE,
220 MMCIF_WAIT_FOR_READ,
221 MMCIF_WAIT_FOR_WRITE,
222 MMCIF_WAIT_FOR_READ_END,
223 MMCIF_WAIT_FOR_WRITE_END,
224 MMCIF_WAIT_FOR_STOP,
225};
226
Yusuke Godafdc50a92010-05-26 14:41:59 -0700227struct sh_mmcif_host {
228 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100229 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700230 struct platform_device *pd;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000231 struct clk *clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700232 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100233 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000234 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100235 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700236 long timeout;
237 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100238 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100239 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000240 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100241 enum mmcif_wait_for wait_for;
242 struct delayed_work timeout_work;
243 size_t blocksize;
244 int sg_idx;
245 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000246 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200247 bool card_present;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200248 bool ccs_enable; /* Command Completion Signal support */
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200249 bool clk_ctrl2_enable;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100250 struct mutex thread_lock;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700251
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000252 /* DMA support */
253 struct dma_chan *chan_rx;
254 struct dma_chan *chan_tx;
255 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100256 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000257};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700258
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000259static const struct of_device_id mmcif_of_match[] = {
260 { .compatible = "renesas,sh-mmcif" },
261 { }
262};
263MODULE_DEVICE_TABLE(of, mmcif_of_match);
264
Yusuke Godafdc50a92010-05-26 14:41:59 -0700265static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
266 unsigned int reg, u32 val)
267{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000268 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700269}
270
271static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
272 unsigned int reg, u32 val)
273{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000274 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700275}
276
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000277static void mmcif_dma_complete(void *arg)
278{
279 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100280 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500281
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000282 dev_dbg(&host->pd->dev, "Command completed\n");
283
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100284 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000285 dev_name(&host->pd->dev)))
286 return;
287
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000288 complete(&host->dma_complete);
289}
290
291static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
292{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500293 struct mmc_data *data = host->mrq->data;
294 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000295 struct dma_async_tx_descriptor *desc = NULL;
296 struct dma_chan *chan = host->chan_rx;
297 dma_cookie_t cookie = -EINVAL;
298 int ret;
299
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500300 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100301 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000302 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100303 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500304 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530305 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000306 }
307
308 if (desc) {
309 desc->callback = mmcif_dma_complete;
310 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100311 cookie = dmaengine_submit(desc);
312 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
313 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000314 }
315 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500316 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000317
318 if (!desc) {
319 /* DMA failed, fall back to PIO */
320 if (ret >= 0)
321 ret = -EIO;
322 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100323 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000324 dma_release_channel(chan);
325 /* Free the Tx channel too */
326 chan = host->chan_tx;
327 if (chan) {
328 host->chan_tx = NULL;
329 dma_release_channel(chan);
330 }
331 dev_warn(&host->pd->dev,
332 "DMA failed: %d, falling back to PIO\n", ret);
333 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
334 }
335
336 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500337 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000338}
339
340static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
341{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500342 struct mmc_data *data = host->mrq->data;
343 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000344 struct dma_async_tx_descriptor *desc = NULL;
345 struct dma_chan *chan = host->chan_tx;
346 dma_cookie_t cookie = -EINVAL;
347 int ret;
348
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500349 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100350 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000351 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100352 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500353 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530354 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000355 }
356
357 if (desc) {
358 desc->callback = mmcif_dma_complete;
359 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100360 cookie = dmaengine_submit(desc);
361 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
362 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000363 }
364 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500365 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000366
367 if (!desc) {
368 /* DMA failed, fall back to PIO */
369 if (ret >= 0)
370 ret = -EIO;
371 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100372 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000373 dma_release_channel(chan);
374 /* Free the Rx channel too */
375 chan = host->chan_rx;
376 if (chan) {
377 host->chan_rx = NULL;
378 dma_release_channel(chan);
379 }
380 dev_warn(&host->pd->dev,
381 "DMA failed: %d, falling back to PIO\n", ret);
382 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
383 }
384
385 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
386 desc, cookie);
387}
388
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100389static struct dma_chan *
390sh_mmcif_request_dma_one(struct sh_mmcif_host *host,
391 struct sh_mmcif_plat_data *pdata,
392 enum dma_transfer_direction direction)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000393{
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200394 struct dma_slave_config cfg = { 0, };
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100395 struct dma_chan *chan;
Kuninori Morimoto5f48dd02015-02-17 01:47:01 +0000396 void *slave_data = NULL;
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100397 struct resource *res;
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200398 dma_cap_mask_t mask;
399 int ret;
400
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100401 dma_cap_zero(mask);
402 dma_cap_set(DMA_SLAVE, mask);
403
404 if (pdata)
Kuninori Morimoto5f48dd02015-02-17 01:47:01 +0000405 slave_data = direction == DMA_MEM_TO_DEV ?
406 (void *)pdata->slave_id_tx :
407 (void *)pdata->slave_id_rx;
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100408
409 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
Kuninori Morimoto5f48dd02015-02-17 01:47:01 +0000410 slave_data, &host->pd->dev,
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100411 direction == DMA_MEM_TO_DEV ? "tx" : "rx");
412
413 dev_dbg(&host->pd->dev, "%s: %s: got channel %p\n", __func__,
414 direction == DMA_MEM_TO_DEV ? "TX" : "RX", chan);
415
416 if (!chan)
417 return NULL;
418
419 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
420
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100421 cfg.direction = direction;
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200422
Laurent Pincharte36152a2014-07-16 00:45:13 +0200423 if (direction == DMA_DEV_TO_MEM) {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200424 cfg.src_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200425 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
426 } else {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200427 cfg.dst_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200428 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
429 }
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200430
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100431 ret = dmaengine_slave_config(chan, &cfg);
432 if (ret < 0) {
433 dma_release_channel(chan);
434 return NULL;
435 }
436
437 return chan;
438}
439
440static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
441 struct sh_mmcif_plat_data *pdata)
442{
Linus Walleijf38f94c2011-02-10 16:09:50 +0100443 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000444
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200445 if (pdata) {
446 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
447 return;
448 } else if (!host->pd->dev.of_node) {
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200449 return;
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200450 }
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200451
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000452 /* We can only either use DMA for both Tx and Rx or not use it at all */
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100453 host->chan_tx = sh_mmcif_request_dma_one(host, pdata, DMA_MEM_TO_DEV);
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200454 if (!host->chan_tx)
455 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000456
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100457 host->chan_rx = sh_mmcif_request_dma_one(host, pdata, DMA_DEV_TO_MEM);
458 if (!host->chan_rx) {
459 dma_release_channel(host->chan_tx);
460 host->chan_tx = NULL;
461 }
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000462}
463
464static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
465{
466 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
467 /* Descriptors are freed automatically */
468 if (host->chan_tx) {
469 struct dma_chan *chan = host->chan_tx;
470 host->chan_tx = NULL;
471 dma_release_channel(chan);
472 }
473 if (host->chan_rx) {
474 struct dma_chan *chan = host->chan_rx;
475 host->chan_rx = NULL;
476 dma_release_channel(chan);
477 }
478
Linus Walleijf38f94c2011-02-10 16:09:50 +0100479 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000480}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700481
482static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
483{
484 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200485 bool sup_pclk = p ? p->sup_pclk : false;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000486 unsigned int current_clk = clk_get_rate(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700487
488 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
489 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
490
491 if (!clk)
492 return;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000493 if (sup_pclk && clk == current_clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700494 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
495 else
496 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000497 ((fls(DIV_ROUND_UP(current_clk,
Simon Hormanf9388252012-03-28 18:01:09 +0900498 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700499
500 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
501}
502
503static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
504{
505 u32 tmp;
506
Magnus Damm487d9fc2010-05-18 14:42:51 +0000507 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700508
Magnus Damm487d9fc2010-05-18 14:42:51 +0000509 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
510 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200511 if (host->ccs_enable)
512 tmp |= SCCSTO_29;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200513 if (host->clk_ctrl2_enable)
514 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700515 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200516 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700517 /* byte swap on */
518 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
519}
520
521static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
522{
523 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100524 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700525
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000526 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700527
Magnus Damm487d9fc2010-05-18 14:42:51 +0000528 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
529 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000530 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
531 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700532
533 if (state1 & STS1_CMDSEQ) {
534 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
535 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100536 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000537 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100538 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700539 break;
540 mdelay(1);
541 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100542 if (!timeout) {
543 dev_err(&host->pd->dev,
544 "Forced end of command sequence timeout err\n");
545 return -EIO;
546 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700547 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000548 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700549 return -EIO;
550 }
551
552 if (state2 & STS2_CRC_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100553 dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
554 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700555 ret = -EIO;
556 } else if (state2 & STS2_TIMEOUT_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100557 dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
558 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700559 ret = -ETIMEDOUT;
560 } else {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100561 dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
562 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700563 ret = -EIO;
564 }
565 return ret;
566}
567
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100568static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700569{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100570 struct mmc_data *data = host->mrq->data;
571
572 host->sg_blkidx += host->blocksize;
573
574 /* data->sg->length must be a multiple of host->blocksize? */
575 BUG_ON(host->sg_blkidx > data->sg->length);
576
577 if (host->sg_blkidx == data->sg->length) {
578 host->sg_blkidx = 0;
579 if (++host->sg_idx < data->sg_len)
580 host->pio_ptr = sg_virt(++data->sg);
581 } else {
582 host->pio_ptr = p;
583 }
584
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100585 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100586}
587
588static void sh_mmcif_single_read(struct sh_mmcif_host *host,
589 struct mmc_request *mrq)
590{
591 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
592 BLOCK_SIZE_MASK) + 3;
593
594 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700595
Yusuke Godafdc50a92010-05-26 14:41:59 -0700596 /* buf read enable */
597 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100598}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700599
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100600static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
601{
602 struct mmc_data *data = host->mrq->data;
603 u32 *p = sg_virt(data->sg);
604 int i;
605
606 if (host->sd_error) {
607 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100608 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100609 return false;
610 }
611
612 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000613 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700614
615 /* buffer read end */
616 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100617 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700618
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100619 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700620}
621
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100622static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
623 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700624{
625 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700626
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100627 if (!data->sg_len || !data->sg->length)
628 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700629
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100630 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
631 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700632
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100633 host->wait_for = MMCIF_WAIT_FOR_MREAD;
634 host->sg_idx = 0;
635 host->sg_blkidx = 0;
636 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100637
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100638 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
639}
640
641static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
642{
643 struct mmc_data *data = host->mrq->data;
644 u32 *p = host->pio_ptr;
645 int i;
646
647 if (host->sd_error) {
648 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100649 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100650 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700651 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100652
653 BUG_ON(!data->sg->length);
654
655 for (i = 0; i < host->blocksize / 4; i++)
656 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
657
658 if (!sh_mmcif_next_block(host, p))
659 return false;
660
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100661 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
662
663 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700664}
665
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100666static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700667 struct mmc_request *mrq)
668{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100669 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
670 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700671
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100672 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700673
674 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100675 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
676}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700677
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100678static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
679{
680 struct mmc_data *data = host->mrq->data;
681 u32 *p = sg_virt(data->sg);
682 int i;
683
684 if (host->sd_error) {
685 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100686 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100687 return false;
688 }
689
690 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000691 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700692
693 /* buffer write end */
694 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100695 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700696
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100697 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700698}
699
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100700static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
701 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700702{
703 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700704
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100705 if (!data->sg_len || !data->sg->length)
706 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700707
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100708 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
709 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700710
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100711 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
712 host->sg_idx = 0;
713 host->sg_blkidx = 0;
714 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100715
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100716 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
717}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700718
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100719static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
720{
721 struct mmc_data *data = host->mrq->data;
722 u32 *p = host->pio_ptr;
723 int i;
724
725 if (host->sd_error) {
726 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100727 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100728 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700729 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100730
731 BUG_ON(!data->sg->length);
732
733 for (i = 0; i < host->blocksize / 4; i++)
734 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
735
736 if (!sh_mmcif_next_block(host, p))
737 return false;
738
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100739 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
740
741 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700742}
743
744static void sh_mmcif_get_response(struct sh_mmcif_host *host,
745 struct mmc_command *cmd)
746{
747 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000748 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
749 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
750 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
751 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700752 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000753 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700754}
755
756static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
757 struct mmc_command *cmd)
758{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000759 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700760}
761
762static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500763 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700764{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500765 struct mmc_data *data = mrq->data;
766 struct mmc_command *cmd = mrq->cmd;
767 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700768 u32 tmp = 0;
769
770 /* Response Type check */
771 switch (mmc_resp_type(cmd)) {
772 case MMC_RSP_NONE:
773 tmp |= CMD_SET_RTYP_NO;
774 break;
775 case MMC_RSP_R1:
776 case MMC_RSP_R1B:
777 case MMC_RSP_R3:
778 tmp |= CMD_SET_RTYP_6B;
779 break;
780 case MMC_RSP_R2:
781 tmp |= CMD_SET_RTYP_17B;
782 break;
783 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000784 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700785 break;
786 }
787 switch (opc) {
788 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100789 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700790 case MMC_SWITCH:
791 case MMC_STOP_TRANSMISSION:
792 case MMC_SET_WRITE_PROT:
793 case MMC_CLR_WRITE_PROT:
794 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700795 tmp |= CMD_SET_RBSY;
796 break;
797 }
798 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500799 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700800 tmp |= CMD_SET_WDAT;
801 switch (host->bus_width) {
802 case MMC_BUS_WIDTH_1:
803 tmp |= CMD_SET_DATW_1;
804 break;
805 case MMC_BUS_WIDTH_4:
806 tmp |= CMD_SET_DATW_4;
807 break;
808 case MMC_BUS_WIDTH_8:
809 tmp |= CMD_SET_DATW_8;
810 break;
811 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000812 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700813 break;
814 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100815 switch (host->timing) {
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900816 case MMC_TIMING_MMC_DDR52:
Teppei Kamijou555061f2012-12-12 15:38:08 +0100817 /*
818 * MMC core will only set this timing, if the host
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900819 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
820 * capability. MMCIF implementations with this
821 * capability, e.g. sh73a0, will have to set it
822 * in their platform data.
Teppei Kamijou555061f2012-12-12 15:38:08 +0100823 */
824 tmp |= CMD_SET_DARS;
825 break;
826 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700827 }
828 /* DWEN */
829 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
830 tmp |= CMD_SET_DWEN;
831 /* CMLTE/CMD12EN */
832 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
833 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
834 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500835 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700836 }
837 /* RIDXC[1:0] check bits */
838 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
839 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
840 tmp |= CMD_SET_RIDXC_BITS;
841 /* RCRC7C[1:0] check bits */
842 if (opc == MMC_SEND_OP_COND)
843 tmp |= CMD_SET_CRC7C_BITS;
844 /* RCRC7C[1:0] internal CRC7 */
845 if (opc == MMC_ALL_SEND_CID ||
846 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
847 tmp |= CMD_SET_CRC7C_INTERNAL;
848
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500849 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700850}
851
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000852static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100853 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700854{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700855 switch (opc) {
856 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100857 sh_mmcif_multi_read(host, mrq);
858 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700859 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100860 sh_mmcif_multi_write(host, mrq);
861 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700862 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100863 sh_mmcif_single_write(host, mrq);
864 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700865 case MMC_READ_SINGLE_BLOCK:
866 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100867 sh_mmcif_single_read(host, mrq);
868 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700869 default:
Teppei Kamijoue475b272012-12-12 15:38:18 +0100870 dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100871 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700872 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700873}
874
875static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100876 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700877{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100878 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100879 u32 opc = cmd->opcode;
880 u32 mask;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900881 unsigned long flags;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700882
Yusuke Godafdc50a92010-05-26 14:41:59 -0700883 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100884 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100885 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700886 case MMC_SWITCH:
887 case MMC_STOP_TRANSMISSION:
888 case MMC_SET_WRITE_PROT:
889 case MMC_CLR_WRITE_PROT:
890 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100891 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700892 break;
893 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100894 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700895 break;
896 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700897
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200898 if (host->ccs_enable)
899 mask |= MASK_MCCSTO;
900
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500901 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000902 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
903 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
904 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700905 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500906 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700907
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200908 if (host->ccs_enable)
909 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
910 else
911 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000912 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700913 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000914 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700915 /* set cmd */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900916 spin_lock_irqsave(&host->lock, flags);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000917 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700918
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100919 host->wait_for = MMCIF_WAIT_FOR_CMD;
920 schedule_delayed_work(&host->timeout_work, host->timeout);
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900921 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700922}
923
924static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100925 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700926{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500927 switch (mrq->cmd->opcode) {
928 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700929 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500930 break;
931 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700932 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500933 break;
934 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000935 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500936 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700937 return;
938 }
939
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100940 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700941}
942
943static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
944{
945 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000946 unsigned long flags;
947
948 spin_lock_irqsave(&host->lock, flags);
949 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100950 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000951 spin_unlock_irqrestore(&host->lock, flags);
952 mrq->cmd->error = -EAGAIN;
953 mmc_request_done(mmc, mrq);
954 return;
955 }
956
957 host->state = STATE_REQUEST;
958 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700959
960 switch (mrq->cmd->opcode) {
961 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200962 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
963 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
964 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
965 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700966 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +0100967 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000968 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700969 mrq->cmd->error = -ETIMEDOUT;
970 mmc_request_done(mmc, mrq);
971 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700972 default:
973 break;
974 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700975
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100976 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100977
978 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700979}
980
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +0000981static void sh_mmcif_clk_setup(struct sh_mmcif_host *host)
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200982{
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +0000983 unsigned int clk = clk_get_rate(host->clk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200984
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +0000985 host->mmc->f_max = clk / 2;
986 host->mmc->f_min = clk / 512;
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200987}
988
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200989static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
990{
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200991 struct mmc_host *mmc = host->mmc;
992
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200993 if (!IS_ERR(mmc->supply.vmmc))
994 /* Errors ignored... */
995 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
996 ios->power_mode ? ios->vdd : 0);
997}
998
Yusuke Godafdc50a92010-05-26 14:41:59 -0700999static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1000{
1001 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001002 unsigned long flags;
1003
1004 spin_lock_irqsave(&host->lock, flags);
1005 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001006 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001007 spin_unlock_irqrestore(&host->lock, flags);
1008 return;
1009 }
1010
1011 host->state = STATE_IOS;
1012 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001013
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001014 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001015 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001016 /* See if we also get DMA */
1017 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001018 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001019 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001020 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001021 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
1022 /* clock stop */
1023 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001024 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001025 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001026 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001027 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001028 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001029 }
1030 if (host->power) {
Teppei Kamijouf8a8ced2012-12-12 15:38:06 +01001031 pm_runtime_put_sync(&host->pd->dev);
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001032 clk_disable_unprepare(host->clk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001033 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001034 if (ios->power_mode == MMC_POWER_OFF)
1035 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001036 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001037 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001038 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001039 }
1040
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001041 if (ios->clock) {
1042 if (!host->power) {
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001043 clk_prepare_enable(host->clk);
1044
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001045 pm_runtime_get_sync(&host->pd->dev);
1046 host->power = true;
1047 sh_mmcif_sync_reset(host);
1048 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001049 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001050 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001051
Teppei Kamijou555061f2012-12-12 15:38:08 +01001052 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001053 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001054 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001055}
1056
Arnd Hannemann777271d2010-08-24 17:27:01 +02001057static int sh_mmcif_get_cd(struct mmc_host *mmc)
1058{
1059 struct sh_mmcif_host *host = mmc_priv(mmc);
1060 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001061 int ret = mmc_gpio_get_cd(mmc);
1062
1063 if (ret >= 0)
1064 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001065
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001066 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001067 return -ENOSYS;
1068 else
1069 return p->get_cd(host->pd);
1070}
1071
Yusuke Godafdc50a92010-05-26 14:41:59 -07001072static struct mmc_host_ops sh_mmcif_ops = {
1073 .request = sh_mmcif_request,
1074 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001075 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001076};
1077
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001078static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1079{
1080 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001081 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001082 long time;
1083
1084 if (host->sd_error) {
1085 switch (cmd->opcode) {
1086 case MMC_ALL_SEND_CID:
1087 case MMC_SELECT_CARD:
1088 case MMC_APP_CMD:
1089 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001090 break;
1091 default:
1092 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001093 break;
1094 }
Teppei Kamijoue475b272012-12-12 15:38:18 +01001095 dev_dbg(&host->pd->dev, "CMD%d error %d\n",
1096 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001097 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001098 return false;
1099 }
1100 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1101 cmd->error = 0;
1102 return false;
1103 }
1104
1105 sh_mmcif_get_response(host, cmd);
1106
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001107 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001108 return false;
1109
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001110 /*
1111 * Completion can be signalled from DMA callback and error, so, have to
1112 * reset here, before setting .dma_active
1113 */
1114 init_completion(&host->dma_complete);
1115
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001116 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001117 if (host->chan_rx)
1118 sh_mmcif_start_dma_rx(host);
1119 } else {
1120 if (host->chan_tx)
1121 sh_mmcif_start_dma_tx(host);
1122 }
1123
1124 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001125 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001126 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001127 }
1128
1129 /* Running in the IRQ thread, can sleep */
1130 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1131 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001132
1133 if (data->flags & MMC_DATA_READ)
1134 dma_unmap_sg(host->chan_rx->device->dev,
1135 data->sg, data->sg_len,
1136 DMA_FROM_DEVICE);
1137 else
1138 dma_unmap_sg(host->chan_tx->device->dev,
1139 data->sg, data->sg_len,
1140 DMA_TO_DEVICE);
1141
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001142 if (host->sd_error) {
1143 dev_err(host->mmc->parent,
1144 "Error IRQ while waiting for DMA completion!\n");
1145 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001146 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001147 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001148 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001149 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001150 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001151 dev_err(host->mmc->parent,
1152 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001153 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001154 }
1155 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1156 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1157 host->dma_active = false;
1158
Teppei Kamijoueae30982012-12-12 15:38:12 +01001159 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001160 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001161 /* Abort DMA */
1162 if (data->flags & MMC_DATA_READ)
1163 dmaengine_terminate_all(host->chan_rx);
1164 else
1165 dmaengine_terminate_all(host->chan_tx);
1166 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001167
1168 return false;
1169}
1170
1171static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1172{
1173 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001174 struct mmc_request *mrq;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001175 bool wait = false;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001176 unsigned long flags;
1177 int wait_work;
1178
1179 spin_lock_irqsave(&host->lock, flags);
1180 wait_work = host->wait_for;
1181 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001182
1183 cancel_delayed_work_sync(&host->timeout_work);
1184
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001185 mutex_lock(&host->thread_lock);
1186
1187 mrq = host->mrq;
1188 if (!mrq) {
1189 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1190 host->state, host->wait_for);
1191 mutex_unlock(&host->thread_lock);
1192 return IRQ_HANDLED;
1193 }
1194
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001195 /*
1196 * All handlers return true, if processing continues, and false, if the
1197 * request has to be completed - successfully or not
1198 */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001199 switch (wait_work) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001200 case MMCIF_WAIT_FOR_REQUEST:
1201 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001202 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001203 return IRQ_HANDLED;
1204 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001205 /* Wait for data? */
1206 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001207 break;
1208 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001209 /* Wait for more data? */
1210 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001211 break;
1212 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001213 /* Wait for data end? */
1214 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001215 break;
1216 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001217 /* Wait data to write? */
1218 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001219 break;
1220 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001221 /* Wait for data end? */
1222 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001223 break;
1224 case MMCIF_WAIT_FOR_STOP:
1225 if (host->sd_error) {
1226 mrq->stop->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001227 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001228 break;
1229 }
1230 sh_mmcif_get_cmd12response(host, mrq->stop);
1231 mrq->stop->error = 0;
1232 break;
1233 case MMCIF_WAIT_FOR_READ_END:
1234 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001235 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001236 mrq->data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001237 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
1238 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001239 break;
1240 default:
1241 BUG();
1242 }
1243
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001244 if (wait) {
1245 schedule_delayed_work(&host->timeout_work, host->timeout);
1246 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001247 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001248 return IRQ_HANDLED;
1249 }
1250
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001251 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001252 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001253 if (!mrq->cmd->error && data && !data->error)
1254 data->bytes_xfered =
1255 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001256
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001257 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001258 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001259 if (!mrq->stop->error) {
1260 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001261 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001262 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001263 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001264 }
1265 }
1266
1267 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1268 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001269 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001270 mmc_request_done(host->mmc, mrq);
1271
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001272 mutex_unlock(&host->thread_lock);
1273
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001274 return IRQ_HANDLED;
1275}
1276
Yusuke Godafdc50a92010-05-26 14:41:59 -07001277static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1278{
1279 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001280 u32 state, mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001281
Magnus Damm487d9fc2010-05-18 14:42:51 +00001282 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001283 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1284 if (host->ccs_enable)
1285 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1286 else
1287 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001288 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001289
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001290 if (state & ~MASK_CLEAN)
1291 dev_dbg(&host->pd->dev, "IRQ state = 0x%08x incompletely cleared\n",
1292 state);
1293
1294 if (state & INT_ERR_STS || state & ~INT_ALL) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001295 host->sd_error = true;
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001296 dev_dbg(&host->pd->dev, "int err state = 0x%08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001297 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001298 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001299 if (!host->mrq)
1300 dev_dbg(&host->pd->dev, "NULL IRQ state = 0x%08x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001301 if (!host->dma_active)
1302 return IRQ_WAKE_THREAD;
1303 else if (host->sd_error)
1304 mmcif_dma_complete(host);
1305 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001306 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001307 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001308
1309 return IRQ_HANDLED;
1310}
1311
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001312static void mmcif_timeout_work(struct work_struct *work)
1313{
1314 struct delayed_work *d = container_of(work, struct delayed_work, work);
1315 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1316 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001317 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001318
1319 if (host->dying)
1320 /* Don't run after mmc_remove_host() */
1321 return;
1322
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001323 spin_lock_irqsave(&host->lock, flags);
1324 if (host->state == STATE_IDLE) {
1325 spin_unlock_irqrestore(&host->lock, flags);
1326 return;
1327 }
1328
Kouichi Tomita4cbd5222015-02-15 23:46:47 +09001329 dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
1330 host->wait_for, mrq->cmd->opcode);
1331
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001332 host->state = STATE_TIMEOUT;
1333 spin_unlock_irqrestore(&host->lock, flags);
1334
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001335 /*
1336 * Handle races with cancel_delayed_work(), unless
1337 * cancel_delayed_work_sync() is used
1338 */
1339 switch (host->wait_for) {
1340 case MMCIF_WAIT_FOR_CMD:
1341 mrq->cmd->error = sh_mmcif_error_manage(host);
1342 break;
1343 case MMCIF_WAIT_FOR_STOP:
1344 mrq->stop->error = sh_mmcif_error_manage(host);
1345 break;
1346 case MMCIF_WAIT_FOR_MREAD:
1347 case MMCIF_WAIT_FOR_MWRITE:
1348 case MMCIF_WAIT_FOR_READ:
1349 case MMCIF_WAIT_FOR_WRITE:
1350 case MMCIF_WAIT_FOR_READ_END:
1351 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001352 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001353 break;
1354 default:
1355 BUG();
1356 }
1357
1358 host->state = STATE_IDLE;
1359 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001360 host->mrq = NULL;
1361 mmc_request_done(host->mmc, mrq);
1362}
1363
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001364static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1365{
1366 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1367 struct mmc_host *mmc = host->mmc;
1368
1369 mmc_regulator_get_supply(mmc);
1370
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001371 if (!pd)
1372 return;
1373
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001374 if (!mmc->ocr_avail)
1375 mmc->ocr_avail = pd->ocr;
1376 else if (pd->ocr)
1377 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1378}
1379
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001380static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001381{
1382 int ret = 0, irq[2];
1383 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001384 struct sh_mmcif_host *host;
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001385 struct device *dev = &pdev->dev;
1386 struct sh_mmcif_plat_data *pd = dev->platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001387 struct resource *res;
1388 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001389 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001390
1391 irq[0] = platform_get_irq(pdev, 0);
1392 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001393 if (irq[0] < 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001394 dev_err(dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001395 return -ENXIO;
1396 }
Ben Dooks18f55fc2014-06-04 12:42:09 +01001397
Yusuke Godafdc50a92010-05-26 14:41:59 -07001398 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001399 reg = devm_ioremap_resource(dev, res);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001400 if (IS_ERR(reg))
1401 return PTR_ERR(reg);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001402
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001403 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), dev);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001404 if (!mmc)
1405 return -ENOMEM;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001406
1407 ret = mmc_of_parse(mmc);
1408 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001409 goto err_host;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001410
Yusuke Godafdc50a92010-05-26 14:41:59 -07001411 host = mmc_priv(mmc);
1412 host->mmc = mmc;
1413 host->addr = reg;
Takeshi Kiharabad43712015-04-30 02:03:51 +09001414 host->timeout = msecs_to_jiffies(10000);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001415 host->ccs_enable = !pd || !pd->ccs_unsupported;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +02001416 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001417
Yusuke Godafdc50a92010-05-26 14:41:59 -07001418 host->pd = pdev;
1419
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001420 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001421
1422 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001423 sh_mmcif_init_ocr(host);
1424
Guennadi Liakhovetskieca889f2013-02-15 16:13:54 +01001425 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001426 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001427 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001428 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001429 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001430 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1431 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001432 mmc->max_seg_size = mmc->max_req_size;
1433
Yusuke Godafdc50a92010-05-26 14:41:59 -07001434 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001435
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001436 pm_runtime_enable(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001437 host->power = false;
1438
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001439 host->clk = devm_clk_get(dev, NULL);
1440 if (IS_ERR(host->clk)) {
1441 ret = PTR_ERR(host->clk);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001442 dev_err(dev, "cannot get clock: %d\n", ret);
Ben Dooks46991002014-06-04 12:42:10 +01001443 goto err_pm;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001444 }
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001445
1446 ret = clk_prepare_enable(host->clk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001447 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001448 goto err_pm;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001449
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001450 sh_mmcif_clk_setup(host);
1451
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001452 ret = pm_runtime_resume(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001453 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001454 goto err_clk;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001455
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001456 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001457
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001458 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001459 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1460
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001461 name = irq[1] < 0 ? dev_name(dev) : "sh_mmc:error";
1462 ret = devm_request_threaded_irq(dev, irq[0], sh_mmcif_intr,
Ben Dooks6f4789e2014-06-04 12:42:11 +01001463 sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001464 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001465 dev_err(dev, "request_irq error (%s)\n", name);
Ben Dooks11a80852014-06-04 12:42:12 +01001466 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001467 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001468 if (irq[1] >= 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001469 ret = devm_request_threaded_irq(dev, irq[1],
Ben Dooks6f4789e2014-06-04 12:42:11 +01001470 sh_mmcif_intr, sh_mmcif_irqt,
1471 0, "sh_mmc:int", host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001472 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001473 dev_err(dev, "request_irq error (sh_mmc:int)\n");
Ben Dooks11a80852014-06-04 12:42:12 +01001474 goto err_clk;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001475 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001476 }
1477
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001478 if (pd && pd->use_cd_gpio) {
Laurent Pinchart214fc302013-08-08 12:38:31 +02001479 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001480 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001481 goto err_clk;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001482 }
1483
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001484 mutex_init(&host->thread_lock);
1485
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001486 ret = mmc_add_host(mmc);
1487 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001488 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001489
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001490 dev_pm_qos_expose_latency_limit(dev, 100);
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001491
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001492 dev_info(dev, "Chip version 0x%04x, clock rate %luMHz\n",
Ben Dooksce7eb682014-06-04 12:42:08 +01001493 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001494 clk_get_rate(host->clk) / 1000000UL);
Ben Dooksce7eb682014-06-04 12:42:08 +01001495
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001496 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001497 return ret;
1498
Ben Dooks46991002014-06-04 12:42:10 +01001499err_clk:
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001500 clk_disable_unprepare(host->clk);
Ben Dooks46991002014-06-04 12:42:10 +01001501err_pm:
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001502 pm_runtime_disable(dev);
Ben Dooks46991002014-06-04 12:42:10 +01001503err_host:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001504 mmc_free_host(mmc);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001505 return ret;
1506}
1507
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001508static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001509{
1510 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001511
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001512 host->dying = true;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001513 clk_prepare_enable(host->clk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001514 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001515
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001516 dev_pm_qos_hide_latency_limit(&pdev->dev);
1517
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001518 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001519 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1520
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001521 /*
1522 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1523 * mmc_remove_host() call above. But swapping order doesn't help either
1524 * (a query on the linux-mmc mailing list didn't bring any replies).
1525 */
1526 cancel_delayed_work_sync(&host->timeout_work);
1527
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001528 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001529 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001530 pm_runtime_put_sync(&pdev->dev);
1531 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001532
1533 return 0;
1534}
1535
Ulf Hansson51129f32013-10-01 14:01:46 +02001536#ifdef CONFIG_PM_SLEEP
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001537static int sh_mmcif_suspend(struct device *dev)
1538{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001539 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001540
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001541 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001542
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001543 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001544}
1545
1546static int sh_mmcif_resume(struct device *dev)
1547{
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001548 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001549}
Ulf Hansson51129f32013-10-01 14:01:46 +02001550#endif
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001551
1552static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
Ulf Hansson51129f32013-10-01 14:01:46 +02001553 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001554};
1555
Yusuke Godafdc50a92010-05-26 14:41:59 -07001556static struct platform_driver sh_mmcif_driver = {
1557 .probe = sh_mmcif_probe,
1558 .remove = sh_mmcif_remove,
1559 .driver = {
1560 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001561 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001562 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001563 },
1564};
1565
Axel Lind1f81a62011-11-26 12:55:43 +08001566module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001567
1568MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1569MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001570MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001571MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");