blob: 5069f1cbcef8e9004a94a517baf7c9e5297a3920 [file] [log] [blame]
Wolfram Sangf7070792018-08-22 00:02:17 +02001// SPDX-License-Identifier: GPL-2.0
Yusuke Godafdc50a92010-05-26 14:41:59 -07002/*
3 * MMCIF eMMC driver.
4 *
5 * Copyright (C) 2010 Renesas Solutions Corp.
6 * Yusuke Goda <yusuke.goda.sx@renesas.com>
Yusuke Godafdc50a92010-05-26 14:41:59 -07007 */
8
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01009/*
10 * The MMCIF driver is now processing MMC requests asynchronously, according
11 * to the Linux MMC API requirement.
12 *
13 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
14 * data, and optional stop. To achieve asynchronous processing each of these
15 * stages is split into two halves: a top and a bottom half. The top half
16 * initialises the hardware, installs a timeout handler to handle completion
17 * timeouts, and returns. In case of the command stage this immediately returns
18 * control to the caller, leaving all further processing to run asynchronously.
19 * All further request processing is performed by the bottom halves.
20 *
21 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
22 * thread, a DMA completion callback, if DMA is used, a timeout work, and
23 * request- and stage-specific handler methods.
24 *
25 * Each bottom half run begins with either a hardware interrupt, a DMA callback
26 * invocation, or a timeout work run. In case of an error or a successful
27 * processing completion, the MMC core is informed and the request processing is
28 * finished. In case processing has to continue, i.e., if data has to be read
29 * from or written to the card, or if a stop command has to be sent, the next
30 * top half is called, which performs the necessary hardware handling and
31 * reschedules the timeout work. This returns the driver state machine into the
32 * bottom half waiting state.
33 */
34
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010035#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000036#include <linux/clk.h>
37#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000038#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070039#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000040#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070041#include <linux/mmc/card.h>
42#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000043#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070044#include <linux/mmc/mmc.h>
45#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070046#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020047#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020048#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010049#include <linux/mutex.h>
Kuninori Morimoto89d49a72015-05-14 07:22:46 +000050#include <linux/of_device.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000051#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000052#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010053#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000054#include <linux/pm_runtime.h>
Guennadi Liakhovetskid00cada2013-08-02 14:48:02 +020055#include <linux/sh_dma.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000056#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040057#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070058
59#define DRIVER_NAME "sh_mmcif"
Yusuke Godafdc50a92010-05-26 14:41:59 -070060
Yusuke Godafdc50a92010-05-26 14:41:59 -070061/* CE_CMD_SET */
62#define CMD_MASK 0x3f000000
63#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
64#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
65#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
66#define CMD_SET_RBSY (1 << 21) /* R1b */
67#define CMD_SET_CCSEN (1 << 20)
68#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
69#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
70#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
71#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
72#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
73#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
74#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
75#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
76#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
77#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
78#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
79#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
80#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
81#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
82#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010083#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070084#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
85#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
86#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
87
88/* CE_CMD_CTRL */
89#define CMD_CTRL_BREAK (1 << 0)
90
91/* CE_BLOCK_SET */
92#define BLOCK_SIZE_MASK 0x0000ffff
93
Yusuke Godafdc50a92010-05-26 14:41:59 -070094/* CE_INT */
95#define INT_CCSDE (1 << 29)
96#define INT_CMD12DRE (1 << 26)
97#define INT_CMD12RBE (1 << 25)
98#define INT_CMD12CRE (1 << 24)
99#define INT_DTRANE (1 << 23)
100#define INT_BUFRE (1 << 22)
101#define INT_BUFWEN (1 << 21)
102#define INT_BUFREN (1 << 20)
103#define INT_CCSRCV (1 << 19)
104#define INT_RBSYE (1 << 17)
105#define INT_CRSPE (1 << 16)
106#define INT_CMDVIO (1 << 15)
107#define INT_BUFVIO (1 << 14)
108#define INT_WDATERR (1 << 11)
109#define INT_RDATERR (1 << 10)
110#define INT_RIDXERR (1 << 9)
111#define INT_RSPERR (1 << 8)
112#define INT_CCSTO (1 << 5)
113#define INT_CRCSTO (1 << 4)
114#define INT_WDATTO (1 << 3)
115#define INT_RDATTO (1 << 2)
116#define INT_RBSYTO (1 << 1)
117#define INT_RSPTO (1 << 0)
118#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
119 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
120 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
121 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
122
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100123#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
124 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
125 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
126
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200127#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
128
Yusuke Godafdc50a92010-05-26 14:41:59 -0700129/* CE_INT_MASK */
130#define MASK_ALL 0x00000000
131#define MASK_MCCSDE (1 << 29)
132#define MASK_MCMD12DRE (1 << 26)
133#define MASK_MCMD12RBE (1 << 25)
134#define MASK_MCMD12CRE (1 << 24)
135#define MASK_MDTRANE (1 << 23)
136#define MASK_MBUFRE (1 << 22)
137#define MASK_MBUFWEN (1 << 21)
138#define MASK_MBUFREN (1 << 20)
139#define MASK_MCCSRCV (1 << 19)
140#define MASK_MRBSYE (1 << 17)
141#define MASK_MCRSPE (1 << 16)
142#define MASK_MCMDVIO (1 << 15)
143#define MASK_MBUFVIO (1 << 14)
144#define MASK_MWDATERR (1 << 11)
145#define MASK_MRDATERR (1 << 10)
146#define MASK_MRIDXERR (1 << 9)
147#define MASK_MRSPERR (1 << 8)
148#define MASK_MCCSTO (1 << 5)
149#define MASK_MCRCSTO (1 << 4)
150#define MASK_MWDATTO (1 << 3)
151#define MASK_MRDATTO (1 << 2)
152#define MASK_MRBSYTO (1 << 1)
153#define MASK_MRSPTO (1 << 0)
154
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100155#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
156 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200157 MASK_MCRCSTO | MASK_MWDATTO | \
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100158 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
159
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100160#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
161 MASK_MBUFREN | MASK_MBUFWEN | \
162 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
163 MASK_MCMD12RBE | MASK_MCMD12CRE)
164
Yusuke Godafdc50a92010-05-26 14:41:59 -0700165/* CE_HOST_STS1 */
166#define STS1_CMDSEQ (1 << 31)
167
168/* CE_HOST_STS2 */
169#define STS2_CRCSTE (1 << 31)
170#define STS2_CRC16E (1 << 30)
171#define STS2_AC12CRCE (1 << 29)
172#define STS2_RSPCRC7E (1 << 28)
173#define STS2_CRCSTEBE (1 << 27)
174#define STS2_RDATEBE (1 << 26)
175#define STS2_AC12REBE (1 << 25)
176#define STS2_RSPEBE (1 << 24)
177#define STS2_AC12IDXE (1 << 23)
178#define STS2_RSPIDXE (1 << 22)
179#define STS2_CCSTO (1 << 15)
180#define STS2_RDATTO (1 << 14)
181#define STS2_DATBSYTO (1 << 13)
182#define STS2_CRCSTTO (1 << 12)
183#define STS2_AC12BSYTO (1 << 11)
184#define STS2_RSPBSYTO (1 << 10)
185#define STS2_AC12RSPTO (1 << 9)
186#define STS2_RSPTO (1 << 8)
187#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
188 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
189#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
190 STS2_DATBSYTO | STS2_CRCSTTO | \
191 STS2_AC12BSYTO | STS2_RSPBSYTO | \
192 STS2_AC12RSPTO | STS2_RSPTO)
193
Yusuke Godafdc50a92010-05-26 14:41:59 -0700194#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
195#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
196#define CLKDEV_INIT 400000 /* 400 KHz */
197
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000198enum sh_mmcif_state {
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000199 STATE_IDLE,
200 STATE_REQUEST,
201 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100202 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000203};
204
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000205enum sh_mmcif_wait_for {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100206 MMCIF_WAIT_FOR_REQUEST,
207 MMCIF_WAIT_FOR_CMD,
208 MMCIF_WAIT_FOR_MREAD,
209 MMCIF_WAIT_FOR_MWRITE,
210 MMCIF_WAIT_FOR_READ,
211 MMCIF_WAIT_FOR_WRITE,
212 MMCIF_WAIT_FOR_READ_END,
213 MMCIF_WAIT_FOR_WRITE_END,
214 MMCIF_WAIT_FOR_STOP,
215};
216
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000217/*
218 * difference for each SoC
219 */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700220struct sh_mmcif_host {
221 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100222 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700223 struct platform_device *pd;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000224 struct clk *clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700225 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100226 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000227 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100228 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700229 long timeout;
230 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100231 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100232 spinlock_t lock; /* protect sh_mmcif_host::state */
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000233 enum sh_mmcif_state state;
234 enum sh_mmcif_wait_for wait_for;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100235 struct delayed_work timeout_work;
236 size_t blocksize;
237 int sg_idx;
238 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000239 bool power;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200240 bool ccs_enable; /* Command Completion Signal support */
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200241 bool clk_ctrl2_enable;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100242 struct mutex thread_lock;
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000243 u32 clkdiv_map; /* see CE_CLK_CTRL::CLKDIV */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700244
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000245 /* DMA support */
246 struct dma_chan *chan_rx;
247 struct dma_chan *chan_tx;
248 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100249 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000250};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700251
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000252static const struct of_device_id sh_mmcif_of_match[] = {
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000253 { .compatible = "renesas,sh-mmcif" },
254 { }
255};
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000256MODULE_DEVICE_TABLE(of, sh_mmcif_of_match);
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000257
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000258#define sh_mmcif_host_to_dev(host) (&host->pd->dev)
259
Yusuke Godafdc50a92010-05-26 14:41:59 -0700260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000263 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000269 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700270}
271
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000272static void sh_mmcif_dma_complete(void *arg)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000273{
274 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100275 struct mmc_request *mrq = host->mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000276 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500277
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000278 dev_dbg(dev, "Command completed\n");
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000279
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100280 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000281 dev_name(dev)))
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000282 return;
283
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000284 complete(&host->dma_complete);
285}
286
287static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
288{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500289 struct mmc_data *data = host->mrq->data;
290 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000291 struct dma_async_tx_descriptor *desc = NULL;
292 struct dma_chan *chan = host->chan_rx;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000293 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000294 dma_cookie_t cookie = -EINVAL;
295 int ret;
296
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500297 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100298 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000299 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100300 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500301 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530302 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000303 }
304
305 if (desc) {
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000306 desc->callback = sh_mmcif_dma_complete;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000307 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100308 cookie = dmaengine_submit(desc);
309 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
310 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000311 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000312 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500313 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000314
315 if (!desc) {
316 /* DMA failed, fall back to PIO */
317 if (ret >= 0)
318 ret = -EIO;
319 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100320 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000321 dma_release_channel(chan);
322 /* Free the Tx channel too */
323 chan = host->chan_tx;
324 if (chan) {
325 host->chan_tx = NULL;
326 dma_release_channel(chan);
327 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000328 dev_warn(dev,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000329 "DMA failed: %d, falling back to PIO\n", ret);
330 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
331 }
332
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000333 dev_dbg(dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500334 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000335}
336
337static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
338{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500339 struct mmc_data *data = host->mrq->data;
340 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000341 struct dma_async_tx_descriptor *desc = NULL;
342 struct dma_chan *chan = host->chan_tx;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000343 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000344 dma_cookie_t cookie = -EINVAL;
345 int ret;
346
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500347 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100348 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000349 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100350 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500351 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530352 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000353 }
354
355 if (desc) {
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000356 desc->callback = sh_mmcif_dma_complete;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000357 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100358 cookie = dmaengine_submit(desc);
359 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
360 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000361 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000362 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500363 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000364
365 if (!desc) {
366 /* DMA failed, fall back to PIO */
367 if (ret >= 0)
368 ret = -EIO;
369 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100370 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000371 dma_release_channel(chan);
372 /* Free the Rx channel too */
373 chan = host->chan_rx;
374 if (chan) {
375 host->chan_rx = NULL;
376 dma_release_channel(chan);
377 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000378 dev_warn(dev,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000379 "DMA failed: %d, falling back to PIO\n", ret);
380 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
381 }
382
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000383 dev_dbg(dev, "%s(): desc %p, cookie %d\n", __func__,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000384 desc, cookie);
385}
386
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100387static struct dma_chan *
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100388sh_mmcif_request_dma_pdata(struct sh_mmcif_host *host, uintptr_t slave_id)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000389{
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200390 dma_cap_mask_t mask;
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200391
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100392 dma_cap_zero(mask);
393 dma_cap_set(DMA_SLAVE, mask);
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100394 if (slave_id <= 0)
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100395 return NULL;
396
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100397 return dma_request_channel(mask, shdma_chan_filter, (void *)slave_id);
398}
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100399
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100400static int sh_mmcif_dma_slave_config(struct sh_mmcif_host *host,
401 struct dma_chan *chan,
402 enum dma_transfer_direction direction)
403{
404 struct resource *res;
405 struct dma_slave_config cfg = { 0, };
406
407 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100408 cfg.direction = direction;
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200409
Laurent Pincharte36152a2014-07-16 00:45:13 +0200410 if (direction == DMA_DEV_TO_MEM) {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200411 cfg.src_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200412 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
413 } else {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200414 cfg.dst_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200415 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
416 }
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200417
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100418 return dmaengine_slave_config(chan, &cfg);
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100419}
420
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100421static void sh_mmcif_request_dma(struct sh_mmcif_host *host)
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100422{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000423 struct device *dev = sh_mmcif_host_to_dev(host);
Linus Walleijf38f94c2011-02-10 16:09:50 +0100424 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000425
426 /* We can only either use DMA for both Tx and Rx or not use it at all */
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100427 if (IS_ENABLED(CONFIG_SUPERH) && dev->platform_data) {
428 struct sh_mmcif_plat_data *pdata = dev->platform_data;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000429
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100430 host->chan_tx = sh_mmcif_request_dma_pdata(host,
431 pdata->slave_id_tx);
432 host->chan_rx = sh_mmcif_request_dma_pdata(host,
433 pdata->slave_id_rx);
434 } else {
435 host->chan_tx = dma_request_slave_channel(dev, "tx");
Chris Patersona32ef812016-02-10 14:07:01 +0000436 host->chan_rx = dma_request_slave_channel(dev, "rx");
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100437 }
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100438 dev_dbg(dev, "%s: got channel TX %p RX %p\n", __func__, host->chan_tx,
439 host->chan_rx);
440
441 if (!host->chan_tx || !host->chan_rx ||
442 sh_mmcif_dma_slave_config(host, host->chan_tx, DMA_MEM_TO_DEV) ||
443 sh_mmcif_dma_slave_config(host, host->chan_rx, DMA_DEV_TO_MEM))
444 goto error;
445
446 return;
447
448error:
449 if (host->chan_tx)
450 dma_release_channel(host->chan_tx);
451 if (host->chan_rx)
452 dma_release_channel(host->chan_rx);
453 host->chan_tx = host->chan_rx = NULL;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000454}
455
456static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
457{
458 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
459 /* Descriptors are freed automatically */
460 if (host->chan_tx) {
461 struct dma_chan *chan = host->chan_tx;
462 host->chan_tx = NULL;
463 dma_release_channel(chan);
464 }
465 if (host->chan_rx) {
466 struct dma_chan *chan = host->chan_rx;
467 host->chan_rx = NULL;
468 dma_release_channel(chan);
469 }
470
Linus Walleijf38f94c2011-02-10 16:09:50 +0100471 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000472}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700473
474static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
475{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000476 struct device *dev = sh_mmcif_host_to_dev(host);
477 struct sh_mmcif_plat_data *p = dev->platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200478 bool sup_pclk = p ? p->sup_pclk : false;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000479 unsigned int current_clk = clk_get_rate(host->clk);
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000480 unsigned int clkdiv;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700481
482 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
483 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
484
485 if (!clk)
486 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700487
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000488 if (host->clkdiv_map) {
489 unsigned int freq, best_freq, myclk, div, diff_min, diff;
490 int i;
491
492 clkdiv = 0;
493 diff_min = ~0;
494 best_freq = 0;
495 for (i = 31; i >= 0; i--) {
496 if (!((1 << i) & host->clkdiv_map))
497 continue;
498
499 /*
500 * clk = parent_freq / div
501 * -> parent_freq = clk x div
502 */
503
504 div = 1 << (i + 1);
505 freq = clk_round_rate(host->clk, clk * div);
506 myclk = freq / div;
507 diff = (myclk > clk) ? myclk - clk : clk - myclk;
508
509 if (diff <= diff_min) {
510 best_freq = freq;
511 clkdiv = i;
512 diff_min = diff;
513 }
514 }
515
516 dev_dbg(dev, "clk %u/%u (%u, 0x%x)\n",
517 (best_freq / (1 << (clkdiv + 1))), clk,
518 best_freq, clkdiv);
519
520 clk_set_rate(host->clk, best_freq);
521 clkdiv = clkdiv << 16;
522 } else if (sup_pclk && clk == current_clk) {
523 clkdiv = CLK_SUP_PCLK;
524 } else {
525 clkdiv = (fls(DIV_ROUND_UP(current_clk, clk) - 1) - 1) << 16;
526 }
527
528 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR & clkdiv);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700529 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
530}
531
532static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
533{
534 u32 tmp;
535
Magnus Damm487d9fc2010-05-18 14:42:51 +0000536 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700537
Magnus Damm487d9fc2010-05-18 14:42:51 +0000538 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
539 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200540 if (host->ccs_enable)
541 tmp |= SCCSTO_29;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200542 if (host->clk_ctrl2_enable)
543 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700544 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200545 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700546 /* byte swap on */
547 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
548}
549
550static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
551{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000552 struct device *dev = sh_mmcif_host_to_dev(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700553 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100554 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700555
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000556 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700557
Magnus Damm487d9fc2010-05-18 14:42:51 +0000558 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
559 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000560 dev_dbg(dev, "ERR HOST_STS1 = %08x\n", state1);
561 dev_dbg(dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700562
563 if (state1 & STS1_CMDSEQ) {
564 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
565 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Ulf Hansson52e00b82016-06-21 15:12:50 +0200566 for (timeout = 10000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000567 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100568 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700569 break;
570 mdelay(1);
571 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100572 if (!timeout) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000573 dev_err(dev,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100574 "Forced end of command sequence timeout err\n");
575 return -EIO;
576 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700577 sh_mmcif_sync_reset(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000578 dev_dbg(dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700579 return -EIO;
580 }
581
582 if (state2 & STS2_CRC_ERR) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000583 dev_err(dev, " CRC error: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100584 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700585 ret = -EIO;
586 } else if (state2 & STS2_TIMEOUT_ERR) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000587 dev_err(dev, " Timeout: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100588 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700589 ret = -ETIMEDOUT;
590 } else {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000591 dev_dbg(dev, " End/Index error: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100592 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700593 ret = -EIO;
594 }
595 return ret;
596}
597
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100598static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700599{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100600 struct mmc_data *data = host->mrq->data;
601
602 host->sg_blkidx += host->blocksize;
603
604 /* data->sg->length must be a multiple of host->blocksize? */
605 BUG_ON(host->sg_blkidx > data->sg->length);
606
607 if (host->sg_blkidx == data->sg->length) {
608 host->sg_blkidx = 0;
609 if (++host->sg_idx < data->sg_len)
610 host->pio_ptr = sg_virt(++data->sg);
611 } else {
612 host->pio_ptr = p;
613 }
614
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100615 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100616}
617
618static void sh_mmcif_single_read(struct sh_mmcif_host *host,
619 struct mmc_request *mrq)
620{
621 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
622 BLOCK_SIZE_MASK) + 3;
623
624 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700625
Yusuke Godafdc50a92010-05-26 14:41:59 -0700626 /* buf read enable */
627 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100628}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700629
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100630static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
631{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000632 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100633 struct mmc_data *data = host->mrq->data;
634 u32 *p = sg_virt(data->sg);
635 int i;
636
637 if (host->sd_error) {
638 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000639 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100640 return false;
641 }
642
643 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000644 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700645
646 /* buffer read end */
647 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100648 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700649
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100650 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700651}
652
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100653static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
654 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700655{
656 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700657
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100658 if (!data->sg_len || !data->sg->length)
659 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700660
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100661 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
662 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700663
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100664 host->wait_for = MMCIF_WAIT_FOR_MREAD;
665 host->sg_idx = 0;
666 host->sg_blkidx = 0;
667 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100668
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100669 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
670}
671
672static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
673{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000674 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100675 struct mmc_data *data = host->mrq->data;
676 u32 *p = host->pio_ptr;
677 int i;
678
679 if (host->sd_error) {
680 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000681 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100682 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700683 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100684
685 BUG_ON(!data->sg->length);
686
687 for (i = 0; i < host->blocksize / 4; i++)
688 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
689
690 if (!sh_mmcif_next_block(host, p))
691 return false;
692
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100693 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
694
695 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700696}
697
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100698static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700699 struct mmc_request *mrq)
700{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100701 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
702 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700703
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100704 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700705
706 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100707 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
708}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700709
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100710static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
711{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000712 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100713 struct mmc_data *data = host->mrq->data;
714 u32 *p = sg_virt(data->sg);
715 int i;
716
717 if (host->sd_error) {
718 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000719 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100720 return false;
721 }
722
723 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000724 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700725
726 /* buffer write end */
727 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100728 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700729
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100730 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700731}
732
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100733static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
734 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700735{
736 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700737
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100738 if (!data->sg_len || !data->sg->length)
739 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700740
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100741 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
742 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700743
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100744 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
745 host->sg_idx = 0;
746 host->sg_blkidx = 0;
747 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100748
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100749 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
750}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700751
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100752static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
753{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000754 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100755 struct mmc_data *data = host->mrq->data;
756 u32 *p = host->pio_ptr;
757 int i;
758
759 if (host->sd_error) {
760 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000761 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100762 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700763 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100764
765 BUG_ON(!data->sg->length);
766
767 for (i = 0; i < host->blocksize / 4; i++)
768 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
769
770 if (!sh_mmcif_next_block(host, p))
771 return false;
772
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100773 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
774
775 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700776}
777
778static void sh_mmcif_get_response(struct sh_mmcif_host *host,
779 struct mmc_command *cmd)
780{
781 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000782 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
783 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
784 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
785 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700786 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000787 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700788}
789
790static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
791 struct mmc_command *cmd)
792{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000793 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700794}
795
796static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500797 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700798{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000799 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500800 struct mmc_data *data = mrq->data;
801 struct mmc_command *cmd = mrq->cmd;
802 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700803 u32 tmp = 0;
804
805 /* Response Type check */
806 switch (mmc_resp_type(cmd)) {
807 case MMC_RSP_NONE:
808 tmp |= CMD_SET_RTYP_NO;
809 break;
810 case MMC_RSP_R1:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700811 case MMC_RSP_R3:
812 tmp |= CMD_SET_RTYP_6B;
813 break;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200814 case MMC_RSP_R1B:
815 tmp |= CMD_SET_RBSY | CMD_SET_RTYP_6B;
816 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700817 case MMC_RSP_R2:
818 tmp |= CMD_SET_RTYP_17B;
819 break;
820 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000821 dev_err(dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700822 break;
823 }
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200824
Yusuke Godafdc50a92010-05-26 14:41:59 -0700825 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500826 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700827 tmp |= CMD_SET_WDAT;
828 switch (host->bus_width) {
829 case MMC_BUS_WIDTH_1:
830 tmp |= CMD_SET_DATW_1;
831 break;
832 case MMC_BUS_WIDTH_4:
833 tmp |= CMD_SET_DATW_4;
834 break;
835 case MMC_BUS_WIDTH_8:
836 tmp |= CMD_SET_DATW_8;
837 break;
838 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000839 dev_err(dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700840 break;
841 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100842 switch (host->timing) {
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900843 case MMC_TIMING_MMC_DDR52:
Teppei Kamijou555061f2012-12-12 15:38:08 +0100844 /*
845 * MMC core will only set this timing, if the host
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900846 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
847 * capability. MMCIF implementations with this
848 * capability, e.g. sh73a0, will have to set it
849 * in their platform data.
Teppei Kamijou555061f2012-12-12 15:38:08 +0100850 */
851 tmp |= CMD_SET_DARS;
852 break;
853 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700854 }
855 /* DWEN */
856 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
857 tmp |= CMD_SET_DWEN;
858 /* CMLTE/CMD12EN */
859 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
860 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
861 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500862 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700863 }
864 /* RIDXC[1:0] check bits */
865 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
866 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
867 tmp |= CMD_SET_RIDXC_BITS;
868 /* RCRC7C[1:0] check bits */
869 if (opc == MMC_SEND_OP_COND)
870 tmp |= CMD_SET_CRC7C_BITS;
871 /* RCRC7C[1:0] internal CRC7 */
872 if (opc == MMC_ALL_SEND_CID ||
873 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
874 tmp |= CMD_SET_CRC7C_INTERNAL;
875
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500876 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700877}
878
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000879static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100880 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700881{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000882 struct device *dev = sh_mmcif_host_to_dev(host);
883
Yusuke Godafdc50a92010-05-26 14:41:59 -0700884 switch (opc) {
885 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100886 sh_mmcif_multi_read(host, mrq);
887 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700888 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100889 sh_mmcif_multi_write(host, mrq);
890 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700891 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100892 sh_mmcif_single_write(host, mrq);
893 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700894 case MMC_READ_SINGLE_BLOCK:
895 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100896 sh_mmcif_single_read(host, mrq);
897 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700898 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000899 dev_err(dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100900 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700901 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700902}
903
904static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100905 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700906{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100907 struct mmc_command *cmd = mrq->cmd;
Colin Ian King659032d2018-01-17 13:41:57 +0000908 u32 opc;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200909 u32 mask = 0;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900910 unsigned long flags;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700911
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200912 if (cmd->flags & MMC_RSP_BUSY)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100913 mask = MASK_START_CMD | MASK_MRBSYE;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200914 else
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100915 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700916
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200917 if (host->ccs_enable)
918 mask |= MASK_MCCSTO;
919
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500920 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000921 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
922 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
923 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700924 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500925 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700926
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200927 if (host->ccs_enable)
928 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
929 else
930 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000931 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700932 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000933 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700934 /* set cmd */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900935 spin_lock_irqsave(&host->lock, flags);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000936 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700937
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100938 host->wait_for = MMCIF_WAIT_FOR_CMD;
939 schedule_delayed_work(&host->timeout_work, host->timeout);
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900940 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700941}
942
943static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100944 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700945{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000946 struct device *dev = sh_mmcif_host_to_dev(host);
947
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500948 switch (mrq->cmd->opcode) {
949 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700950 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500951 break;
952 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700953 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500954 break;
955 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000956 dev_err(dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500957 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700958 return;
959 }
960
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100961 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700962}
963
964static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
965{
966 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000967 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000968 unsigned long flags;
969
970 spin_lock_irqsave(&host->lock, flags);
971 if (host->state != STATE_IDLE) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000972 dev_dbg(dev, "%s() rejected, state %u\n",
973 __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000974 spin_unlock_irqrestore(&host->lock, flags);
975 mrq->cmd->error = -EAGAIN;
976 mmc_request_done(mmc, mrq);
977 return;
978 }
979
980 host->state = STATE_REQUEST;
981 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700982
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100983 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100984
985 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700986}
987
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +0000988static void sh_mmcif_clk_setup(struct sh_mmcif_host *host)
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200989{
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000990 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200991
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000992 if (host->mmc->f_max) {
993 unsigned int f_max, f_min = 0, f_min_old;
994
995 f_max = host->mmc->f_max;
996 for (f_min_old = f_max; f_min_old > 2;) {
997 f_min = clk_round_rate(host->clk, f_min_old / 2);
998 if (f_min == f_min_old)
999 break;
1000 f_min_old = f_min;
1001 }
1002
1003 /*
1004 * This driver assumes this SoC is R-Car Gen2 or later
1005 */
1006 host->clkdiv_map = 0x3ff;
1007
1008 host->mmc->f_max = f_max / (1 << ffs(host->clkdiv_map));
1009 host->mmc->f_min = f_min / (1 << fls(host->clkdiv_map));
1010 } else {
1011 unsigned int clk = clk_get_rate(host->clk);
1012
1013 host->mmc->f_max = clk / 2;
1014 host->mmc->f_min = clk / 512;
1015 }
1016
1017 dev_dbg(dev, "clk max/min = %d/%d\n",
1018 host->mmc->f_max, host->mmc->f_min);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001019}
1020
Yusuke Godafdc50a92010-05-26 14:41:59 -07001021static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1022{
1023 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001024 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001025 unsigned long flags;
1026
1027 spin_lock_irqsave(&host->lock, flags);
1028 if (host->state != STATE_IDLE) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001029 dev_dbg(dev, "%s() rejected, state %u\n",
1030 __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001031 spin_unlock_irqrestore(&host->lock, flags);
1032 return;
1033 }
1034
1035 host->state = STATE_IOS;
1036 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001037
Ulf Hansson4caf6532016-02-11 13:59:54 +01001038 switch (ios->power_mode) {
1039 case MMC_POWER_UP:
Ulf Hansson33a31ce2016-02-11 13:59:55 +01001040 if (!IS_ERR(mmc->supply.vmmc))
1041 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001042 if (!host->power) {
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001043 clk_prepare_enable(host->clk);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001044 pm_runtime_get_sync(dev);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001045 sh_mmcif_sync_reset(host);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001046 sh_mmcif_request_dma(host);
1047 host->power = true;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001048 }
Ulf Hansson4caf6532016-02-11 13:59:54 +01001049 break;
1050 case MMC_POWER_OFF:
Ulf Hansson33a31ce2016-02-11 13:59:55 +01001051 if (!IS_ERR(mmc->supply.vmmc))
1052 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001053 if (host->power) {
1054 sh_mmcif_clock_control(host, 0);
1055 sh_mmcif_release_dma(host);
1056 pm_runtime_put(dev);
1057 clk_disable_unprepare(host->clk);
1058 host->power = false;
1059 }
1060 break;
1061 case MMC_POWER_ON:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001062 sh_mmcif_clock_control(host, ios->clock);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001063 break;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001064 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001065
Teppei Kamijou555061f2012-12-12 15:38:08 +01001066 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001067 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001068 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001069}
1070
Julia Lawall1586cbb2017-07-29 07:59:34 +02001071static const struct mmc_host_ops sh_mmcif_ops = {
Yusuke Godafdc50a92010-05-26 14:41:59 -07001072 .request = sh_mmcif_request,
1073 .set_ios = sh_mmcif_set_ios,
Ulf Hansson5957eeb2016-12-30 13:47:17 +01001074 .get_cd = mmc_gpio_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001075};
1076
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001077static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1078{
1079 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001080 struct mmc_data *data = host->mrq->data;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001081 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001082 long time;
1083
1084 if (host->sd_error) {
1085 switch (cmd->opcode) {
1086 case MMC_ALL_SEND_CID:
1087 case MMC_SELECT_CARD:
1088 case MMC_APP_CMD:
1089 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001090 break;
1091 default:
1092 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001093 break;
1094 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001095 dev_dbg(dev, "CMD%d error %d\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +01001096 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001097 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001098 return false;
1099 }
1100 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1101 cmd->error = 0;
1102 return false;
1103 }
1104
1105 sh_mmcif_get_response(host, cmd);
1106
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001107 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001108 return false;
1109
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001110 /*
1111 * Completion can be signalled from DMA callback and error, so, have to
1112 * reset here, before setting .dma_active
1113 */
1114 init_completion(&host->dma_complete);
1115
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001116 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001117 if (host->chan_rx)
1118 sh_mmcif_start_dma_rx(host);
1119 } else {
1120 if (host->chan_tx)
1121 sh_mmcif_start_dma_tx(host);
1122 }
1123
1124 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001125 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001126 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001127 }
1128
1129 /* Running in the IRQ thread, can sleep */
1130 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1131 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001132
1133 if (data->flags & MMC_DATA_READ)
1134 dma_unmap_sg(host->chan_rx->device->dev,
1135 data->sg, data->sg_len,
1136 DMA_FROM_DEVICE);
1137 else
1138 dma_unmap_sg(host->chan_tx->device->dev,
1139 data->sg, data->sg_len,
1140 DMA_TO_DEVICE);
1141
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001142 if (host->sd_error) {
1143 dev_err(host->mmc->parent,
1144 "Error IRQ while waiting for DMA completion!\n");
1145 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001146 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001147 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001148 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001149 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001150 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001151 dev_err(host->mmc->parent,
1152 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001153 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001154 }
1155 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1156 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1157 host->dma_active = false;
1158
Teppei Kamijoueae30982012-12-12 15:38:12 +01001159 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001160 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001161 /* Abort DMA */
1162 if (data->flags & MMC_DATA_READ)
1163 dmaengine_terminate_all(host->chan_rx);
1164 else
1165 dmaengine_terminate_all(host->chan_tx);
1166 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001167
1168 return false;
1169}
1170
1171static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1172{
1173 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001174 struct mmc_request *mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001175 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001176 bool wait = false;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001177 unsigned long flags;
1178 int wait_work;
1179
1180 spin_lock_irqsave(&host->lock, flags);
1181 wait_work = host->wait_for;
1182 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001183
1184 cancel_delayed_work_sync(&host->timeout_work);
1185
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001186 mutex_lock(&host->thread_lock);
1187
1188 mrq = host->mrq;
1189 if (!mrq) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001190 dev_dbg(dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001191 host->state, host->wait_for);
1192 mutex_unlock(&host->thread_lock);
1193 return IRQ_HANDLED;
1194 }
1195
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001196 /*
1197 * All handlers return true, if processing continues, and false, if the
1198 * request has to be completed - successfully or not
1199 */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001200 switch (wait_work) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001201 case MMCIF_WAIT_FOR_REQUEST:
1202 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001203 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001204 return IRQ_HANDLED;
1205 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001206 /* Wait for data? */
1207 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001208 break;
1209 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001210 /* Wait for more data? */
1211 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001212 break;
1213 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001214 /* Wait for data end? */
1215 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001216 break;
1217 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001218 /* Wait data to write? */
1219 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001220 break;
1221 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001222 /* Wait for data end? */
1223 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001224 break;
1225 case MMCIF_WAIT_FOR_STOP:
1226 if (host->sd_error) {
1227 mrq->stop->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001228 dev_dbg(dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001229 break;
1230 }
1231 sh_mmcif_get_cmd12response(host, mrq->stop);
1232 mrq->stop->error = 0;
1233 break;
1234 case MMCIF_WAIT_FOR_READ_END:
1235 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001236 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001237 mrq->data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001238 dev_dbg(dev, "%s(): %d\n", __func__, mrq->data->error);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001239 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001240 break;
1241 default:
1242 BUG();
1243 }
1244
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001245 if (wait) {
1246 schedule_delayed_work(&host->timeout_work, host->timeout);
1247 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001248 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001249 return IRQ_HANDLED;
1250 }
1251
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001252 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001253 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001254 if (!mrq->cmd->error && data && !data->error)
1255 data->bytes_xfered =
1256 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001257
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001258 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001259 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001260 if (!mrq->stop->error) {
1261 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001262 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001263 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001264 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001265 }
1266 }
1267
1268 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1269 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001270 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001271 mmc_request_done(host->mmc, mrq);
1272
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001273 mutex_unlock(&host->thread_lock);
1274
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001275 return IRQ_HANDLED;
1276}
1277
Yusuke Godafdc50a92010-05-26 14:41:59 -07001278static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1279{
1280 struct sh_mmcif_host *host = dev_id;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001281 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001282 u32 state, mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001283
Magnus Damm487d9fc2010-05-18 14:42:51 +00001284 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001285 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1286 if (host->ccs_enable)
1287 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1288 else
1289 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001290 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001291
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001292 if (state & ~MASK_CLEAN)
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001293 dev_dbg(dev, "IRQ state = 0x%08x incompletely cleared\n",
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001294 state);
1295
1296 if (state & INT_ERR_STS || state & ~INT_ALL) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001297 host->sd_error = true;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001298 dev_dbg(dev, "int err state = 0x%08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001299 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001300 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001301 if (!host->mrq)
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001302 dev_dbg(dev, "NULL IRQ state = 0x%08x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001303 if (!host->dma_active)
1304 return IRQ_WAKE_THREAD;
1305 else if (host->sd_error)
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001306 sh_mmcif_dma_complete(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001307 } else {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001308 dev_dbg(dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001309 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001310
1311 return IRQ_HANDLED;
1312}
1313
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001314static void sh_mmcif_timeout_work(struct work_struct *work)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001315{
Geliang Tang1046a812016-01-01 22:59:09 +08001316 struct delayed_work *d = to_delayed_work(work);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001317 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1318 struct mmc_request *mrq = host->mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001319 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001320 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001321
1322 if (host->dying)
1323 /* Don't run after mmc_remove_host() */
1324 return;
1325
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001326 spin_lock_irqsave(&host->lock, flags);
1327 if (host->state == STATE_IDLE) {
1328 spin_unlock_irqrestore(&host->lock, flags);
1329 return;
1330 }
1331
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001332 dev_err(dev, "Timeout waiting for %u on CMD%u\n",
Kouichi Tomita4cbd5222015-02-15 23:46:47 +09001333 host->wait_for, mrq->cmd->opcode);
1334
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001335 host->state = STATE_TIMEOUT;
1336 spin_unlock_irqrestore(&host->lock, flags);
1337
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001338 /*
1339 * Handle races with cancel_delayed_work(), unless
1340 * cancel_delayed_work_sync() is used
1341 */
1342 switch (host->wait_for) {
1343 case MMCIF_WAIT_FOR_CMD:
1344 mrq->cmd->error = sh_mmcif_error_manage(host);
1345 break;
1346 case MMCIF_WAIT_FOR_STOP:
1347 mrq->stop->error = sh_mmcif_error_manage(host);
1348 break;
1349 case MMCIF_WAIT_FOR_MREAD:
1350 case MMCIF_WAIT_FOR_MWRITE:
1351 case MMCIF_WAIT_FOR_READ:
1352 case MMCIF_WAIT_FOR_WRITE:
1353 case MMCIF_WAIT_FOR_READ_END:
1354 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001355 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001356 break;
1357 default:
1358 BUG();
1359 }
1360
1361 host->state = STATE_IDLE;
1362 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001363 host->mrq = NULL;
1364 mmc_request_done(host->mmc, mrq);
1365}
1366
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001367static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1368{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001369 struct device *dev = sh_mmcif_host_to_dev(host);
1370 struct sh_mmcif_plat_data *pd = dev->platform_data;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001371 struct mmc_host *mmc = host->mmc;
1372
1373 mmc_regulator_get_supply(mmc);
1374
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001375 if (!pd)
1376 return;
1377
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001378 if (!mmc->ocr_avail)
1379 mmc->ocr_avail = pd->ocr;
1380 else if (pd->ocr)
1381 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1382}
1383
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001384static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001385{
1386 int ret = 0, irq[2];
1387 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001388 struct sh_mmcif_host *host;
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001389 struct device *dev = &pdev->dev;
1390 struct sh_mmcif_plat_data *pd = dev->platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001391 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001392 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001393
1394 irq[0] = platform_get_irq(pdev, 0);
Geert Uytterhoevenfaf97b82019-10-01 20:08:34 +02001395 irq[1] = platform_get_irq_optional(pdev, 1);
1396 if (irq[0] < 0)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001397 return -ENXIO;
Ben Dooks18f55fc2014-06-04 12:42:09 +01001398
Yangtao Li34ac4502019-12-15 17:51:13 +00001399 reg = devm_platform_ioremap_resource(pdev, 0);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001400 if (IS_ERR(reg))
1401 return PTR_ERR(reg);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001402
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001403 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), dev);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001404 if (!mmc)
1405 return -ENOMEM;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001406
1407 ret = mmc_of_parse(mmc);
1408 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001409 goto err_host;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001410
Yusuke Godafdc50a92010-05-26 14:41:59 -07001411 host = mmc_priv(mmc);
1412 host->mmc = mmc;
1413 host->addr = reg;
Takeshi Kiharabad43712015-04-30 02:03:51 +09001414 host->timeout = msecs_to_jiffies(10000);
Ulf Hansson8020f712016-12-30 13:47:18 +01001415 host->ccs_enable = true;
Ulf Hanssondba4bb42016-12-30 13:47:19 +01001416 host->clk_ctrl2_enable = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001417
Yusuke Godafdc50a92010-05-26 14:41:59 -07001418 host->pd = pdev;
1419
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001420 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001421
1422 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001423 sh_mmcif_init_ocr(host);
1424
Guennadi Liakhovetskieca889f2013-02-15 16:13:54 +01001425 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Ulf Hanssondab3a282016-06-21 15:12:47 +02001426 mmc->caps2 |= MMC_CAP2_NO_SD | MMC_CAP2_NO_SDIO;
Ulf Hansson549646a2016-06-21 15:12:49 +02001427 mmc->max_busy_timeout = 10000;
Ulf Hanssondab3a282016-06-21 15:12:47 +02001428
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001429 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001430 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001431 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001432 mmc->max_blk_size = 512;
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03001433 mmc->max_req_size = PAGE_SIZE * mmc->max_segs;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001434 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001435 mmc->max_seg_size = mmc->max_req_size;
1436
Yusuke Godafdc50a92010-05-26 14:41:59 -07001437 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001438
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001439 host->clk = devm_clk_get(dev, NULL);
1440 if (IS_ERR(host->clk)) {
1441 ret = PTR_ERR(host->clk);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001442 dev_err(dev, "cannot get clock: %d\n", ret);
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001443 goto err_host;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001444 }
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001445
1446 ret = clk_prepare_enable(host->clk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001447 if (ret < 0)
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001448 goto err_host;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001449
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001450 sh_mmcif_clk_setup(host);
1451
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001452 pm_runtime_enable(dev);
1453 host->power = false;
1454
1455 ret = pm_runtime_get_sync(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001456 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001457 goto err_clk;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001458
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001459 INIT_DELAYED_WORK(&host->timeout_work, sh_mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001460
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001461 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001462 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1463
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001464 name = irq[1] < 0 ? dev_name(dev) : "sh_mmc:error";
1465 ret = devm_request_threaded_irq(dev, irq[0], sh_mmcif_intr,
Ben Dooks6f4789e2014-06-04 12:42:11 +01001466 sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001467 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001468 dev_err(dev, "request_irq error (%s)\n", name);
Ben Dooks11a80852014-06-04 12:42:12 +01001469 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001470 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001471 if (irq[1] >= 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001472 ret = devm_request_threaded_irq(dev, irq[1],
Ben Dooks6f4789e2014-06-04 12:42:11 +01001473 sh_mmcif_intr, sh_mmcif_irqt,
1474 0, "sh_mmc:int", host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001475 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001476 dev_err(dev, "request_irq error (sh_mmc:int)\n");
Ben Dooks11a80852014-06-04 12:42:12 +01001477 goto err_clk;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001478 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001479 }
1480
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001481 mutex_init(&host->thread_lock);
1482
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001483 ret = mmc_add_host(mmc);
1484 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001485 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001486
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001487 dev_pm_qos_expose_latency_limit(dev, 100);
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001488
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001489 dev_info(dev, "Chip version 0x%04x, clock rate %luMHz\n",
Ben Dooksce7eb682014-06-04 12:42:08 +01001490 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001491 clk_get_rate(host->clk) / 1000000UL);
Ben Dooksce7eb682014-06-04 12:42:08 +01001492
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001493 pm_runtime_put(dev);
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001494 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001495 return ret;
1496
Ben Dooks46991002014-06-04 12:42:10 +01001497err_clk:
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001498 clk_disable_unprepare(host->clk);
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001499 pm_runtime_put_sync(dev);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001500 pm_runtime_disable(dev);
Ben Dooks46991002014-06-04 12:42:10 +01001501err_host:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001502 mmc_free_host(mmc);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001503 return ret;
1504}
1505
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001506static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001507{
1508 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001509
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001510 host->dying = true;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001511 clk_prepare_enable(host->clk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001512 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001513
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001514 dev_pm_qos_hide_latency_limit(&pdev->dev);
1515
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001516 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001517 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1518
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001519 /*
1520 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1521 * mmc_remove_host() call above. But swapping order doesn't help either
1522 * (a query on the linux-mmc mailing list didn't bring any replies).
1523 */
1524 cancel_delayed_work_sync(&host->timeout_work);
1525
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001526 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001527 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001528 pm_runtime_put_sync(&pdev->dev);
1529 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001530
1531 return 0;
1532}
1533
Ulf Hansson51129f32013-10-01 14:01:46 +02001534#ifdef CONFIG_PM_SLEEP
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001535static int sh_mmcif_suspend(struct device *dev)
1536{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001537 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001538
Koji Matsuoka5afc30f2015-08-23 21:58:08 +09001539 pm_runtime_get_sync(dev);
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001540 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Koji Matsuoka5afc30f2015-08-23 21:58:08 +09001541 pm_runtime_put(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001542
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001543 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001544}
1545
1546static int sh_mmcif_resume(struct device *dev)
1547{
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001548 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001549}
Ulf Hansson51129f32013-10-01 14:01:46 +02001550#endif
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001551
1552static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
Ulf Hansson51129f32013-10-01 14:01:46 +02001553 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001554};
1555
Yusuke Godafdc50a92010-05-26 14:41:59 -07001556static struct platform_driver sh_mmcif_driver = {
1557 .probe = sh_mmcif_probe,
1558 .remove = sh_mmcif_remove,
1559 .driver = {
1560 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001561 .pm = &sh_mmcif_dev_pm_ops,
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001562 .of_match_table = sh_mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001563 },
1564};
1565
Axel Lind1f81a62011-11-26 12:55:43 +08001566module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001567
1568MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
Wolfram Sangf7070792018-08-22 00:02:17 +02001569MODULE_LICENSE("GPL v2");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001570MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001571MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");