blob: e294b70dbf5d95b121324102f87331e92540a2b9 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010059#include <linux/mutex.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000060#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000061#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010062#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000063#include <linux/pm_runtime.h>
Guennadi Liakhovetskid00cada2013-08-02 14:48:02 +020064#include <linux/sh_dma.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000065#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040066#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070067
68#define DRIVER_NAME "sh_mmcif"
69#define DRIVER_VERSION "2010-04-28"
70
Yusuke Godafdc50a92010-05-26 14:41:59 -070071/* CE_CMD_SET */
72#define CMD_MASK 0x3f000000
73#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
74#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
75#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
76#define CMD_SET_RBSY (1 << 21) /* R1b */
77#define CMD_SET_CCSEN (1 << 20)
78#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
79#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
80#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
81#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
82#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
83#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
84#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
85#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
86#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
87#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
88#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
89#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
90#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
91#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
92#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010093#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070094#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
95#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
96#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
97
98/* CE_CMD_CTRL */
99#define CMD_CTRL_BREAK (1 << 0)
100
101/* CE_BLOCK_SET */
102#define BLOCK_SIZE_MASK 0x0000ffff
103
Yusuke Godafdc50a92010-05-26 14:41:59 -0700104/* CE_INT */
105#define INT_CCSDE (1 << 29)
106#define INT_CMD12DRE (1 << 26)
107#define INT_CMD12RBE (1 << 25)
108#define INT_CMD12CRE (1 << 24)
109#define INT_DTRANE (1 << 23)
110#define INT_BUFRE (1 << 22)
111#define INT_BUFWEN (1 << 21)
112#define INT_BUFREN (1 << 20)
113#define INT_CCSRCV (1 << 19)
114#define INT_RBSYE (1 << 17)
115#define INT_CRSPE (1 << 16)
116#define INT_CMDVIO (1 << 15)
117#define INT_BUFVIO (1 << 14)
118#define INT_WDATERR (1 << 11)
119#define INT_RDATERR (1 << 10)
120#define INT_RIDXERR (1 << 9)
121#define INT_RSPERR (1 << 8)
122#define INT_CCSTO (1 << 5)
123#define INT_CRCSTO (1 << 4)
124#define INT_WDATTO (1 << 3)
125#define INT_RDATTO (1 << 2)
126#define INT_RBSYTO (1 << 1)
127#define INT_RSPTO (1 << 0)
128#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
129 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
130 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
131 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
132
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100133#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
134 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
135 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
136
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200137#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
138
Yusuke Godafdc50a92010-05-26 14:41:59 -0700139/* CE_INT_MASK */
140#define MASK_ALL 0x00000000
141#define MASK_MCCSDE (1 << 29)
142#define MASK_MCMD12DRE (1 << 26)
143#define MASK_MCMD12RBE (1 << 25)
144#define MASK_MCMD12CRE (1 << 24)
145#define MASK_MDTRANE (1 << 23)
146#define MASK_MBUFRE (1 << 22)
147#define MASK_MBUFWEN (1 << 21)
148#define MASK_MBUFREN (1 << 20)
149#define MASK_MCCSRCV (1 << 19)
150#define MASK_MRBSYE (1 << 17)
151#define MASK_MCRSPE (1 << 16)
152#define MASK_MCMDVIO (1 << 15)
153#define MASK_MBUFVIO (1 << 14)
154#define MASK_MWDATERR (1 << 11)
155#define MASK_MRDATERR (1 << 10)
156#define MASK_MRIDXERR (1 << 9)
157#define MASK_MRSPERR (1 << 8)
158#define MASK_MCCSTO (1 << 5)
159#define MASK_MCRCSTO (1 << 4)
160#define MASK_MWDATTO (1 << 3)
161#define MASK_MRDATTO (1 << 2)
162#define MASK_MRBSYTO (1 << 1)
163#define MASK_MRSPTO (1 << 0)
164
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100165#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
166 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200167 MASK_MCRCSTO | MASK_MWDATTO | \
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100168 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
169
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100170#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
171 MASK_MBUFREN | MASK_MBUFWEN | \
172 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
173 MASK_MCMD12RBE | MASK_MCMD12CRE)
174
Yusuke Godafdc50a92010-05-26 14:41:59 -0700175/* CE_HOST_STS1 */
176#define STS1_CMDSEQ (1 << 31)
177
178/* CE_HOST_STS2 */
179#define STS2_CRCSTE (1 << 31)
180#define STS2_CRC16E (1 << 30)
181#define STS2_AC12CRCE (1 << 29)
182#define STS2_RSPCRC7E (1 << 28)
183#define STS2_CRCSTEBE (1 << 27)
184#define STS2_RDATEBE (1 << 26)
185#define STS2_AC12REBE (1 << 25)
186#define STS2_RSPEBE (1 << 24)
187#define STS2_AC12IDXE (1 << 23)
188#define STS2_RSPIDXE (1 << 22)
189#define STS2_CCSTO (1 << 15)
190#define STS2_RDATTO (1 << 14)
191#define STS2_DATBSYTO (1 << 13)
192#define STS2_CRCSTTO (1 << 12)
193#define STS2_AC12BSYTO (1 << 11)
194#define STS2_RSPBSYTO (1 << 10)
195#define STS2_AC12RSPTO (1 << 9)
196#define STS2_RSPTO (1 << 8)
197#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
198 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
199#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
200 STS2_DATBSYTO | STS2_CRCSTTO | \
201 STS2_AC12BSYTO | STS2_RSPBSYTO | \
202 STS2_AC12RSPTO | STS2_RSPTO)
203
Yusuke Godafdc50a92010-05-26 14:41:59 -0700204#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
205#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
206#define CLKDEV_INIT 400000 /* 400 KHz */
207
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000208enum mmcif_state {
209 STATE_IDLE,
210 STATE_REQUEST,
211 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100212 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000213};
214
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100215enum mmcif_wait_for {
216 MMCIF_WAIT_FOR_REQUEST,
217 MMCIF_WAIT_FOR_CMD,
218 MMCIF_WAIT_FOR_MREAD,
219 MMCIF_WAIT_FOR_MWRITE,
220 MMCIF_WAIT_FOR_READ,
221 MMCIF_WAIT_FOR_WRITE,
222 MMCIF_WAIT_FOR_READ_END,
223 MMCIF_WAIT_FOR_WRITE_END,
224 MMCIF_WAIT_FOR_STOP,
225};
226
Yusuke Godafdc50a92010-05-26 14:41:59 -0700227struct sh_mmcif_host {
228 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100229 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700230 struct platform_device *pd;
231 struct clk *hclk;
232 unsigned int clk;
233 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100234 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000235 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100236 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700237 long timeout;
238 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100239 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100240 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000241 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100242 enum mmcif_wait_for wait_for;
243 struct delayed_work timeout_work;
244 size_t blocksize;
245 int sg_idx;
246 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000247 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200248 bool card_present;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200249 bool ccs_enable; /* Command Completion Signal support */
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200250 bool clk_ctrl2_enable;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100251 struct mutex thread_lock;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700252
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000253 /* DMA support */
254 struct dma_chan *chan_rx;
255 struct dma_chan *chan_tx;
256 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100257 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000258};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700259
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000260static const struct of_device_id mmcif_of_match[] = {
261 { .compatible = "renesas,sh-mmcif" },
262 { }
263};
264MODULE_DEVICE_TABLE(of, mmcif_of_match);
265
Yusuke Godafdc50a92010-05-26 14:41:59 -0700266static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000269 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700270}
271
272static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
273 unsigned int reg, u32 val)
274{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000275 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700276}
277
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000278static void mmcif_dma_complete(void *arg)
279{
280 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100281 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500282
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000283 dev_dbg(&host->pd->dev, "Command completed\n");
284
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100285 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000286 dev_name(&host->pd->dev)))
287 return;
288
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000289 complete(&host->dma_complete);
290}
291
292static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
293{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500294 struct mmc_data *data = host->mrq->data;
295 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000296 struct dma_async_tx_descriptor *desc = NULL;
297 struct dma_chan *chan = host->chan_rx;
298 dma_cookie_t cookie = -EINVAL;
299 int ret;
300
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500301 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100302 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000303 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100304 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500305 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530306 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000307 }
308
309 if (desc) {
310 desc->callback = mmcif_dma_complete;
311 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100312 cookie = dmaengine_submit(desc);
313 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
314 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000315 }
316 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500317 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000318
319 if (!desc) {
320 /* DMA failed, fall back to PIO */
321 if (ret >= 0)
322 ret = -EIO;
323 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100324 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000325 dma_release_channel(chan);
326 /* Free the Tx channel too */
327 chan = host->chan_tx;
328 if (chan) {
329 host->chan_tx = NULL;
330 dma_release_channel(chan);
331 }
332 dev_warn(&host->pd->dev,
333 "DMA failed: %d, falling back to PIO\n", ret);
334 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
335 }
336
337 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500338 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000339}
340
341static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
342{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500343 struct mmc_data *data = host->mrq->data;
344 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000345 struct dma_async_tx_descriptor *desc = NULL;
346 struct dma_chan *chan = host->chan_tx;
347 dma_cookie_t cookie = -EINVAL;
348 int ret;
349
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500350 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100351 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000352 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100353 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500354 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530355 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000356 }
357
358 if (desc) {
359 desc->callback = mmcif_dma_complete;
360 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100361 cookie = dmaengine_submit(desc);
362 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
363 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000364 }
365 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500366 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000367
368 if (!desc) {
369 /* DMA failed, fall back to PIO */
370 if (ret >= 0)
371 ret = -EIO;
372 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100373 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000374 dma_release_channel(chan);
375 /* Free the Rx channel too */
376 chan = host->chan_rx;
377 if (chan) {
378 host->chan_rx = NULL;
379 dma_release_channel(chan);
380 }
381 dev_warn(&host->pd->dev,
382 "DMA failed: %d, falling back to PIO\n", ret);
383 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
384 }
385
386 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
387 desc, cookie);
388}
389
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100390static struct dma_chan *
391sh_mmcif_request_dma_one(struct sh_mmcif_host *host,
392 struct sh_mmcif_plat_data *pdata,
393 enum dma_transfer_direction direction)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000394{
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200395 struct dma_slave_config cfg = { 0, };
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100396 struct dma_chan *chan;
Kuninori Morimoto5f48dd02015-02-17 01:47:01 +0000397 void *slave_data = NULL;
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100398 struct resource *res;
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200399 dma_cap_mask_t mask;
400 int ret;
401
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100402 dma_cap_zero(mask);
403 dma_cap_set(DMA_SLAVE, mask);
404
405 if (pdata)
Kuninori Morimoto5f48dd02015-02-17 01:47:01 +0000406 slave_data = direction == DMA_MEM_TO_DEV ?
407 (void *)pdata->slave_id_tx :
408 (void *)pdata->slave_id_rx;
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100409
410 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
Kuninori Morimoto5f48dd02015-02-17 01:47:01 +0000411 slave_data, &host->pd->dev,
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100412 direction == DMA_MEM_TO_DEV ? "tx" : "rx");
413
414 dev_dbg(&host->pd->dev, "%s: %s: got channel %p\n", __func__,
415 direction == DMA_MEM_TO_DEV ? "TX" : "RX", chan);
416
417 if (!chan)
418 return NULL;
419
420 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
421
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100422 cfg.direction = direction;
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200423
Laurent Pincharte36152a2014-07-16 00:45:13 +0200424 if (direction == DMA_DEV_TO_MEM) {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200425 cfg.src_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200426 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
427 } else {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200428 cfg.dst_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200429 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
430 }
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200431
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100432 ret = dmaengine_slave_config(chan, &cfg);
433 if (ret < 0) {
434 dma_release_channel(chan);
435 return NULL;
436 }
437
438 return chan;
439}
440
441static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
442 struct sh_mmcif_plat_data *pdata)
443{
Linus Walleijf38f94c2011-02-10 16:09:50 +0100444 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000445
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200446 if (pdata) {
447 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
448 return;
449 } else if (!host->pd->dev.of_node) {
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200450 return;
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200451 }
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200452
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000453 /* We can only either use DMA for both Tx and Rx or not use it at all */
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100454 host->chan_tx = sh_mmcif_request_dma_one(host, pdata, DMA_MEM_TO_DEV);
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200455 if (!host->chan_tx)
456 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000457
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100458 host->chan_rx = sh_mmcif_request_dma_one(host, pdata, DMA_DEV_TO_MEM);
459 if (!host->chan_rx) {
460 dma_release_channel(host->chan_tx);
461 host->chan_tx = NULL;
462 }
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000463}
464
465static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
466{
467 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
468 /* Descriptors are freed automatically */
469 if (host->chan_tx) {
470 struct dma_chan *chan = host->chan_tx;
471 host->chan_tx = NULL;
472 dma_release_channel(chan);
473 }
474 if (host->chan_rx) {
475 struct dma_chan *chan = host->chan_rx;
476 host->chan_rx = NULL;
477 dma_release_channel(chan);
478 }
479
Linus Walleijf38f94c2011-02-10 16:09:50 +0100480 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000481}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700482
483static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
484{
485 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200486 bool sup_pclk = p ? p->sup_pclk : false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700487
488 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
489 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
490
491 if (!clk)
492 return;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200493 if (sup_pclk && clk == host->clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700494 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
495 else
496 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900497 ((fls(DIV_ROUND_UP(host->clk,
498 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700499
500 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
501}
502
503static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
504{
505 u32 tmp;
506
Magnus Damm487d9fc2010-05-18 14:42:51 +0000507 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700508
Magnus Damm487d9fc2010-05-18 14:42:51 +0000509 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
510 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200511 if (host->ccs_enable)
512 tmp |= SCCSTO_29;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200513 if (host->clk_ctrl2_enable)
514 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700515 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200516 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700517 /* byte swap on */
518 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
519}
520
521static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
522{
523 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100524 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700525
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000526 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700527
Magnus Damm487d9fc2010-05-18 14:42:51 +0000528 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
529 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000530 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
531 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700532
533 if (state1 & STS1_CMDSEQ) {
534 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
535 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100536 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000537 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100538 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700539 break;
540 mdelay(1);
541 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100542 if (!timeout) {
543 dev_err(&host->pd->dev,
544 "Forced end of command sequence timeout err\n");
545 return -EIO;
546 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700547 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000548 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700549 return -EIO;
550 }
551
552 if (state2 & STS2_CRC_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100553 dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
554 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700555 ret = -EIO;
556 } else if (state2 & STS2_TIMEOUT_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100557 dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
558 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700559 ret = -ETIMEDOUT;
560 } else {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100561 dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
562 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700563 ret = -EIO;
564 }
565 return ret;
566}
567
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100568static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700569{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100570 struct mmc_data *data = host->mrq->data;
571
572 host->sg_blkidx += host->blocksize;
573
574 /* data->sg->length must be a multiple of host->blocksize? */
575 BUG_ON(host->sg_blkidx > data->sg->length);
576
577 if (host->sg_blkidx == data->sg->length) {
578 host->sg_blkidx = 0;
579 if (++host->sg_idx < data->sg_len)
580 host->pio_ptr = sg_virt(++data->sg);
581 } else {
582 host->pio_ptr = p;
583 }
584
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100585 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100586}
587
588static void sh_mmcif_single_read(struct sh_mmcif_host *host,
589 struct mmc_request *mrq)
590{
591 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
592 BLOCK_SIZE_MASK) + 3;
593
594 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700595
Yusuke Godafdc50a92010-05-26 14:41:59 -0700596 /* buf read enable */
597 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100598}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700599
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100600static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
601{
602 struct mmc_data *data = host->mrq->data;
603 u32 *p = sg_virt(data->sg);
604 int i;
605
606 if (host->sd_error) {
607 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100608 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100609 return false;
610 }
611
612 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000613 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700614
615 /* buffer read end */
616 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100617 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700618
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100619 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700620}
621
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100622static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
623 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700624{
625 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700626
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100627 if (!data->sg_len || !data->sg->length)
628 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700629
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100630 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
631 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700632
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100633 host->wait_for = MMCIF_WAIT_FOR_MREAD;
634 host->sg_idx = 0;
635 host->sg_blkidx = 0;
636 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100637
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100638 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
639}
640
641static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
642{
643 struct mmc_data *data = host->mrq->data;
644 u32 *p = host->pio_ptr;
645 int i;
646
647 if (host->sd_error) {
648 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100649 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100650 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700651 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100652
653 BUG_ON(!data->sg->length);
654
655 for (i = 0; i < host->blocksize / 4; i++)
656 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
657
658 if (!sh_mmcif_next_block(host, p))
659 return false;
660
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100661 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
662
663 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700664}
665
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100666static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700667 struct mmc_request *mrq)
668{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100669 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
670 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700671
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100672 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700673
674 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100675 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
676}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700677
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100678static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
679{
680 struct mmc_data *data = host->mrq->data;
681 u32 *p = sg_virt(data->sg);
682 int i;
683
684 if (host->sd_error) {
685 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100686 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100687 return false;
688 }
689
690 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000691 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700692
693 /* buffer write end */
694 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100695 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700696
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100697 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700698}
699
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100700static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
701 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700702{
703 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700704
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100705 if (!data->sg_len || !data->sg->length)
706 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700707
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100708 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
709 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700710
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100711 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
712 host->sg_idx = 0;
713 host->sg_blkidx = 0;
714 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100715
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100716 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
717}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700718
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100719static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
720{
721 struct mmc_data *data = host->mrq->data;
722 u32 *p = host->pio_ptr;
723 int i;
724
725 if (host->sd_error) {
726 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100727 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100728 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700729 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100730
731 BUG_ON(!data->sg->length);
732
733 for (i = 0; i < host->blocksize / 4; i++)
734 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
735
736 if (!sh_mmcif_next_block(host, p))
737 return false;
738
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100739 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
740
741 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700742}
743
744static void sh_mmcif_get_response(struct sh_mmcif_host *host,
745 struct mmc_command *cmd)
746{
747 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000748 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
749 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
750 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
751 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700752 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000753 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700754}
755
756static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
757 struct mmc_command *cmd)
758{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000759 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700760}
761
762static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500763 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700764{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500765 struct mmc_data *data = mrq->data;
766 struct mmc_command *cmd = mrq->cmd;
767 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700768 u32 tmp = 0;
769
770 /* Response Type check */
771 switch (mmc_resp_type(cmd)) {
772 case MMC_RSP_NONE:
773 tmp |= CMD_SET_RTYP_NO;
774 break;
775 case MMC_RSP_R1:
776 case MMC_RSP_R1B:
777 case MMC_RSP_R3:
778 tmp |= CMD_SET_RTYP_6B;
779 break;
780 case MMC_RSP_R2:
781 tmp |= CMD_SET_RTYP_17B;
782 break;
783 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000784 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700785 break;
786 }
787 switch (opc) {
788 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100789 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700790 case MMC_SWITCH:
791 case MMC_STOP_TRANSMISSION:
792 case MMC_SET_WRITE_PROT:
793 case MMC_CLR_WRITE_PROT:
794 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700795 tmp |= CMD_SET_RBSY;
796 break;
797 }
798 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500799 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700800 tmp |= CMD_SET_WDAT;
801 switch (host->bus_width) {
802 case MMC_BUS_WIDTH_1:
803 tmp |= CMD_SET_DATW_1;
804 break;
805 case MMC_BUS_WIDTH_4:
806 tmp |= CMD_SET_DATW_4;
807 break;
808 case MMC_BUS_WIDTH_8:
809 tmp |= CMD_SET_DATW_8;
810 break;
811 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000812 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700813 break;
814 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100815 switch (host->timing) {
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900816 case MMC_TIMING_MMC_DDR52:
Teppei Kamijou555061f2012-12-12 15:38:08 +0100817 /*
818 * MMC core will only set this timing, if the host
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900819 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
820 * capability. MMCIF implementations with this
821 * capability, e.g. sh73a0, will have to set it
822 * in their platform data.
Teppei Kamijou555061f2012-12-12 15:38:08 +0100823 */
824 tmp |= CMD_SET_DARS;
825 break;
826 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700827 }
828 /* DWEN */
829 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
830 tmp |= CMD_SET_DWEN;
831 /* CMLTE/CMD12EN */
832 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
833 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
834 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500835 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700836 }
837 /* RIDXC[1:0] check bits */
838 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
839 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
840 tmp |= CMD_SET_RIDXC_BITS;
841 /* RCRC7C[1:0] check bits */
842 if (opc == MMC_SEND_OP_COND)
843 tmp |= CMD_SET_CRC7C_BITS;
844 /* RCRC7C[1:0] internal CRC7 */
845 if (opc == MMC_ALL_SEND_CID ||
846 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
847 tmp |= CMD_SET_CRC7C_INTERNAL;
848
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500849 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700850}
851
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000852static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100853 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700854{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700855 switch (opc) {
856 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100857 sh_mmcif_multi_read(host, mrq);
858 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700859 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100860 sh_mmcif_multi_write(host, mrq);
861 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700862 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100863 sh_mmcif_single_write(host, mrq);
864 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700865 case MMC_READ_SINGLE_BLOCK:
866 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100867 sh_mmcif_single_read(host, mrq);
868 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700869 default:
Teppei Kamijoue475b272012-12-12 15:38:18 +0100870 dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100871 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700872 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700873}
874
875static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100876 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700877{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100878 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100879 u32 opc = cmd->opcode;
880 u32 mask;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900881 unsigned long flags;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700882
Yusuke Godafdc50a92010-05-26 14:41:59 -0700883 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100884 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100885 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700886 case MMC_SWITCH:
887 case MMC_STOP_TRANSMISSION:
888 case MMC_SET_WRITE_PROT:
889 case MMC_CLR_WRITE_PROT:
890 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100891 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700892 break;
893 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100894 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700895 break;
896 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700897
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200898 if (host->ccs_enable)
899 mask |= MASK_MCCSTO;
900
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500901 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000902 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
903 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
904 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700905 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500906 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700907
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200908 if (host->ccs_enable)
909 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
910 else
911 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000912 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700913 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000914 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700915 /* set cmd */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900916 spin_lock_irqsave(&host->lock, flags);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000917 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700918
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100919 host->wait_for = MMCIF_WAIT_FOR_CMD;
920 schedule_delayed_work(&host->timeout_work, host->timeout);
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900921 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700922}
923
924static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100925 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700926{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500927 switch (mrq->cmd->opcode) {
928 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700929 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500930 break;
931 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700932 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500933 break;
934 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000935 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500936 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700937 return;
938 }
939
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100940 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700941}
942
943static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
944{
945 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000946 unsigned long flags;
947
948 spin_lock_irqsave(&host->lock, flags);
949 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100950 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000951 spin_unlock_irqrestore(&host->lock, flags);
952 mrq->cmd->error = -EAGAIN;
953 mmc_request_done(mmc, mrq);
954 return;
955 }
956
957 host->state = STATE_REQUEST;
958 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700959
960 switch (mrq->cmd->opcode) {
961 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200962 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
963 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
964 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
965 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700966 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +0100967 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000968 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700969 mrq->cmd->error = -ETIMEDOUT;
970 mmc_request_done(mmc, mrq);
971 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700972 default:
973 break;
974 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700975
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100976 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100977
978 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700979}
980
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200981static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
982{
Ulf Hanssonac0a2e92013-10-01 14:56:57 +0200983 int ret = clk_prepare_enable(host->hclk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200984
985 if (!ret) {
986 host->clk = clk_get_rate(host->hclk);
987 host->mmc->f_max = host->clk / 2;
988 host->mmc->f_min = host->clk / 512;
989 }
990
991 return ret;
992}
993
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200994static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
995{
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200996 struct mmc_host *mmc = host->mmc;
997
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200998 if (!IS_ERR(mmc->supply.vmmc))
999 /* Errors ignored... */
1000 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1001 ios->power_mode ? ios->vdd : 0);
1002}
1003
Yusuke Godafdc50a92010-05-26 14:41:59 -07001004static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1005{
1006 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001007 unsigned long flags;
1008
1009 spin_lock_irqsave(&host->lock, flags);
1010 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001011 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001012 spin_unlock_irqrestore(&host->lock, flags);
1013 return;
1014 }
1015
1016 host->state = STATE_IOS;
1017 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001018
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001019 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001020 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001021 /* See if we also get DMA */
1022 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001023 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001024 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001025 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001026 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
1027 /* clock stop */
1028 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001029 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001030 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001031 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001032 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001033 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001034 }
1035 if (host->power) {
Teppei Kamijouf8a8ced2012-12-12 15:38:06 +01001036 pm_runtime_put_sync(&host->pd->dev);
Ulf Hanssonac0a2e92013-10-01 14:56:57 +02001037 clk_disable_unprepare(host->hclk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001038 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001039 if (ios->power_mode == MMC_POWER_OFF)
1040 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001041 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001042 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001043 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001044 }
1045
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001046 if (ios->clock) {
1047 if (!host->power) {
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001048 sh_mmcif_clk_update(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001049 pm_runtime_get_sync(&host->pd->dev);
1050 host->power = true;
1051 sh_mmcif_sync_reset(host);
1052 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001053 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001054 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001055
Teppei Kamijou555061f2012-12-12 15:38:08 +01001056 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001057 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001058 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001059}
1060
Arnd Hannemann777271d2010-08-24 17:27:01 +02001061static int sh_mmcif_get_cd(struct mmc_host *mmc)
1062{
1063 struct sh_mmcif_host *host = mmc_priv(mmc);
1064 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001065 int ret = mmc_gpio_get_cd(mmc);
1066
1067 if (ret >= 0)
1068 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001069
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001070 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001071 return -ENOSYS;
1072 else
1073 return p->get_cd(host->pd);
1074}
1075
Yusuke Godafdc50a92010-05-26 14:41:59 -07001076static struct mmc_host_ops sh_mmcif_ops = {
1077 .request = sh_mmcif_request,
1078 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001079 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001080};
1081
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001082static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1083{
1084 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001085 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001086 long time;
1087
1088 if (host->sd_error) {
1089 switch (cmd->opcode) {
1090 case MMC_ALL_SEND_CID:
1091 case MMC_SELECT_CARD:
1092 case MMC_APP_CMD:
1093 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001094 break;
1095 default:
1096 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001097 break;
1098 }
Teppei Kamijoue475b272012-12-12 15:38:18 +01001099 dev_dbg(&host->pd->dev, "CMD%d error %d\n",
1100 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001101 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001102 return false;
1103 }
1104 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1105 cmd->error = 0;
1106 return false;
1107 }
1108
1109 sh_mmcif_get_response(host, cmd);
1110
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001111 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001112 return false;
1113
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001114 /*
1115 * Completion can be signalled from DMA callback and error, so, have to
1116 * reset here, before setting .dma_active
1117 */
1118 init_completion(&host->dma_complete);
1119
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001120 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001121 if (host->chan_rx)
1122 sh_mmcif_start_dma_rx(host);
1123 } else {
1124 if (host->chan_tx)
1125 sh_mmcif_start_dma_tx(host);
1126 }
1127
1128 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001129 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001130 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001131 }
1132
1133 /* Running in the IRQ thread, can sleep */
1134 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1135 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001136
1137 if (data->flags & MMC_DATA_READ)
1138 dma_unmap_sg(host->chan_rx->device->dev,
1139 data->sg, data->sg_len,
1140 DMA_FROM_DEVICE);
1141 else
1142 dma_unmap_sg(host->chan_tx->device->dev,
1143 data->sg, data->sg_len,
1144 DMA_TO_DEVICE);
1145
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001146 if (host->sd_error) {
1147 dev_err(host->mmc->parent,
1148 "Error IRQ while waiting for DMA completion!\n");
1149 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001150 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001151 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001152 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001153 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001154 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001155 dev_err(host->mmc->parent,
1156 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001157 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001158 }
1159 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1160 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1161 host->dma_active = false;
1162
Teppei Kamijoueae30982012-12-12 15:38:12 +01001163 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001164 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001165 /* Abort DMA */
1166 if (data->flags & MMC_DATA_READ)
1167 dmaengine_terminate_all(host->chan_rx);
1168 else
1169 dmaengine_terminate_all(host->chan_tx);
1170 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001171
1172 return false;
1173}
1174
1175static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1176{
1177 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001178 struct mmc_request *mrq;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001179 bool wait = false;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001180 unsigned long flags;
1181 int wait_work;
1182
1183 spin_lock_irqsave(&host->lock, flags);
1184 wait_work = host->wait_for;
1185 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001186
1187 cancel_delayed_work_sync(&host->timeout_work);
1188
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001189 mutex_lock(&host->thread_lock);
1190
1191 mrq = host->mrq;
1192 if (!mrq) {
1193 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1194 host->state, host->wait_for);
1195 mutex_unlock(&host->thread_lock);
1196 return IRQ_HANDLED;
1197 }
1198
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001199 /*
1200 * All handlers return true, if processing continues, and false, if the
1201 * request has to be completed - successfully or not
1202 */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001203 switch (wait_work) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001204 case MMCIF_WAIT_FOR_REQUEST:
1205 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001206 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001207 return IRQ_HANDLED;
1208 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001209 /* Wait for data? */
1210 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001211 break;
1212 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001213 /* Wait for more data? */
1214 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001215 break;
1216 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001217 /* Wait for data end? */
1218 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001219 break;
1220 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001221 /* Wait data to write? */
1222 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001223 break;
1224 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001225 /* Wait for data end? */
1226 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001227 break;
1228 case MMCIF_WAIT_FOR_STOP:
1229 if (host->sd_error) {
1230 mrq->stop->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001231 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001232 break;
1233 }
1234 sh_mmcif_get_cmd12response(host, mrq->stop);
1235 mrq->stop->error = 0;
1236 break;
1237 case MMCIF_WAIT_FOR_READ_END:
1238 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001239 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001240 mrq->data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001241 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
1242 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001243 break;
1244 default:
1245 BUG();
1246 }
1247
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001248 if (wait) {
1249 schedule_delayed_work(&host->timeout_work, host->timeout);
1250 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001251 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001252 return IRQ_HANDLED;
1253 }
1254
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001255 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001256 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001257 if (!mrq->cmd->error && data && !data->error)
1258 data->bytes_xfered =
1259 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001260
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001261 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001262 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001263 if (!mrq->stop->error) {
1264 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001265 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001266 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001267 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001268 }
1269 }
1270
1271 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1272 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001273 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001274 mmc_request_done(host->mmc, mrq);
1275
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001276 mutex_unlock(&host->thread_lock);
1277
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001278 return IRQ_HANDLED;
1279}
1280
Yusuke Godafdc50a92010-05-26 14:41:59 -07001281static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1282{
1283 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001284 u32 state, mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001285
Magnus Damm487d9fc2010-05-18 14:42:51 +00001286 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001287 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1288 if (host->ccs_enable)
1289 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1290 else
1291 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001292 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001293
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001294 if (state & ~MASK_CLEAN)
1295 dev_dbg(&host->pd->dev, "IRQ state = 0x%08x incompletely cleared\n",
1296 state);
1297
1298 if (state & INT_ERR_STS || state & ~INT_ALL) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001299 host->sd_error = true;
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001300 dev_dbg(&host->pd->dev, "int err state = 0x%08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001301 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001302 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001303 if (!host->mrq)
1304 dev_dbg(&host->pd->dev, "NULL IRQ state = 0x%08x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001305 if (!host->dma_active)
1306 return IRQ_WAKE_THREAD;
1307 else if (host->sd_error)
1308 mmcif_dma_complete(host);
1309 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001310 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001311 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001312
1313 return IRQ_HANDLED;
1314}
1315
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001316static void mmcif_timeout_work(struct work_struct *work)
1317{
1318 struct delayed_work *d = container_of(work, struct delayed_work, work);
1319 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1320 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001321 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001322
1323 if (host->dying)
1324 /* Don't run after mmc_remove_host() */
1325 return;
1326
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001327 spin_lock_irqsave(&host->lock, flags);
1328 if (host->state == STATE_IDLE) {
1329 spin_unlock_irqrestore(&host->lock, flags);
1330 return;
1331 }
1332
Kouichi Tomita4cbd5222015-02-15 23:46:47 +09001333 dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
1334 host->wait_for, mrq->cmd->opcode);
1335
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001336 host->state = STATE_TIMEOUT;
1337 spin_unlock_irqrestore(&host->lock, flags);
1338
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001339 /*
1340 * Handle races with cancel_delayed_work(), unless
1341 * cancel_delayed_work_sync() is used
1342 */
1343 switch (host->wait_for) {
1344 case MMCIF_WAIT_FOR_CMD:
1345 mrq->cmd->error = sh_mmcif_error_manage(host);
1346 break;
1347 case MMCIF_WAIT_FOR_STOP:
1348 mrq->stop->error = sh_mmcif_error_manage(host);
1349 break;
1350 case MMCIF_WAIT_FOR_MREAD:
1351 case MMCIF_WAIT_FOR_MWRITE:
1352 case MMCIF_WAIT_FOR_READ:
1353 case MMCIF_WAIT_FOR_WRITE:
1354 case MMCIF_WAIT_FOR_READ_END:
1355 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001356 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001357 break;
1358 default:
1359 BUG();
1360 }
1361
1362 host->state = STATE_IDLE;
1363 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001364 host->mrq = NULL;
1365 mmc_request_done(host->mmc, mrq);
1366}
1367
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001368static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1369{
1370 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1371 struct mmc_host *mmc = host->mmc;
1372
1373 mmc_regulator_get_supply(mmc);
1374
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001375 if (!pd)
1376 return;
1377
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001378 if (!mmc->ocr_avail)
1379 mmc->ocr_avail = pd->ocr;
1380 else if (pd->ocr)
1381 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1382}
1383
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001384static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001385{
1386 int ret = 0, irq[2];
1387 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001388 struct sh_mmcif_host *host;
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001389 struct device *dev = &pdev->dev;
1390 struct sh_mmcif_plat_data *pd = dev->platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001391 struct resource *res;
1392 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001393 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001394
1395 irq[0] = platform_get_irq(pdev, 0);
1396 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001397 if (irq[0] < 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001398 dev_err(dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001399 return -ENXIO;
1400 }
Ben Dooks18f55fc2014-06-04 12:42:09 +01001401
Yusuke Godafdc50a92010-05-26 14:41:59 -07001402 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001403 reg = devm_ioremap_resource(dev, res);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001404 if (IS_ERR(reg))
1405 return PTR_ERR(reg);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001406
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001407 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), dev);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001408 if (!mmc)
1409 return -ENOMEM;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001410
1411 ret = mmc_of_parse(mmc);
1412 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001413 goto err_host;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001414
Yusuke Godafdc50a92010-05-26 14:41:59 -07001415 host = mmc_priv(mmc);
1416 host->mmc = mmc;
1417 host->addr = reg;
Takeshi Kiharabad43712015-04-30 02:03:51 +09001418 host->timeout = msecs_to_jiffies(10000);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001419 host->ccs_enable = !pd || !pd->ccs_unsupported;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +02001420 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001421
Yusuke Godafdc50a92010-05-26 14:41:59 -07001422 host->pd = pdev;
1423
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001424 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001425
1426 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001427 sh_mmcif_init_ocr(host);
1428
Guennadi Liakhovetskieca889f2013-02-15 16:13:54 +01001429 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001430 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001431 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001432 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001433 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001434 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1435 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001436 mmc->max_seg_size = mmc->max_req_size;
1437
Yusuke Godafdc50a92010-05-26 14:41:59 -07001438 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001439
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001440 pm_runtime_enable(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001441 host->power = false;
1442
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001443 host->hclk = devm_clk_get(dev, NULL);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001444 if (IS_ERR(host->hclk)) {
1445 ret = PTR_ERR(host->hclk);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001446 dev_err(dev, "cannot get clock: %d\n", ret);
Ben Dooks46991002014-06-04 12:42:10 +01001447 goto err_pm;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001448 }
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001449 ret = sh_mmcif_clk_update(host);
1450 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001451 goto err_pm;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001452
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001453 ret = pm_runtime_resume(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001454 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001455 goto err_clk;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001456
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001457 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001458
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001459 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001460 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1461
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001462 name = irq[1] < 0 ? dev_name(dev) : "sh_mmc:error";
1463 ret = devm_request_threaded_irq(dev, irq[0], sh_mmcif_intr,
Ben Dooks6f4789e2014-06-04 12:42:11 +01001464 sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001465 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001466 dev_err(dev, "request_irq error (%s)\n", name);
Ben Dooks11a80852014-06-04 12:42:12 +01001467 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001468 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001469 if (irq[1] >= 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001470 ret = devm_request_threaded_irq(dev, irq[1],
Ben Dooks6f4789e2014-06-04 12:42:11 +01001471 sh_mmcif_intr, sh_mmcif_irqt,
1472 0, "sh_mmc:int", host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001473 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001474 dev_err(dev, "request_irq error (sh_mmc:int)\n");
Ben Dooks11a80852014-06-04 12:42:12 +01001475 goto err_clk;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001476 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001477 }
1478
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001479 if (pd && pd->use_cd_gpio) {
Laurent Pinchart214fc302013-08-08 12:38:31 +02001480 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001481 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001482 goto err_clk;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001483 }
1484
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001485 mutex_init(&host->thread_lock);
1486
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001487 ret = mmc_add_host(mmc);
1488 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001489 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001490
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001491 dev_pm_qos_expose_latency_limit(dev, 100);
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001492
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001493 dev_info(dev, "Chip version 0x%04x, clock rate %luMHz\n",
Ben Dooksce7eb682014-06-04 12:42:08 +01001494 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
1495 clk_get_rate(host->hclk) / 1000000UL);
1496
1497 clk_disable_unprepare(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001498 return ret;
1499
Ben Dooks46991002014-06-04 12:42:10 +01001500err_clk:
Ulf Hanssonac0a2e92013-10-01 14:56:57 +02001501 clk_disable_unprepare(host->hclk);
Ben Dooks46991002014-06-04 12:42:10 +01001502err_pm:
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001503 pm_runtime_disable(dev);
Ben Dooks46991002014-06-04 12:42:10 +01001504err_host:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001505 mmc_free_host(mmc);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001506 return ret;
1507}
1508
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001509static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001510{
1511 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001512
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001513 host->dying = true;
Ulf Hanssonac0a2e92013-10-01 14:56:57 +02001514 clk_prepare_enable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001515 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001516
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001517 dev_pm_qos_hide_latency_limit(&pdev->dev);
1518
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001519 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001520 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1521
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001522 /*
1523 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1524 * mmc_remove_host() call above. But swapping order doesn't help either
1525 * (a query on the linux-mmc mailing list didn't bring any replies).
1526 */
1527 cancel_delayed_work_sync(&host->timeout_work);
1528
Ulf Hanssonac0a2e92013-10-01 14:56:57 +02001529 clk_disable_unprepare(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001530 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001531 pm_runtime_put_sync(&pdev->dev);
1532 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001533
1534 return 0;
1535}
1536
Ulf Hansson51129f32013-10-01 14:01:46 +02001537#ifdef CONFIG_PM_SLEEP
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001538static int sh_mmcif_suspend(struct device *dev)
1539{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001540 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001541
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001542 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001543
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001544 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001545}
1546
1547static int sh_mmcif_resume(struct device *dev)
1548{
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001549 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001550}
Ulf Hansson51129f32013-10-01 14:01:46 +02001551#endif
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001552
1553static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
Ulf Hansson51129f32013-10-01 14:01:46 +02001554 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001555};
1556
Yusuke Godafdc50a92010-05-26 14:41:59 -07001557static struct platform_driver sh_mmcif_driver = {
1558 .probe = sh_mmcif_probe,
1559 .remove = sh_mmcif_remove,
1560 .driver = {
1561 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001562 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001563 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001564 },
1565};
1566
Axel Lind1f81a62011-11-26 12:55:43 +08001567module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001568
1569MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1570MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001571MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001572MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");