blob: 86be4a92b67bfe52ad3b55ee80002bad72ea4025 [file] [log] [blame]
Jason Gunthorped50e14a2018-04-20 09:49:10 -06001/* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR Linux-OpenIB) */
Eli Cohene126ba92013-07-07 17:25:49 +03002/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03003 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Leon Romanovsky3085e292016-09-22 17:31:11 +030034#ifndef MLX5_ABI_USER_H
35#define MLX5_ABI_USER_H
Eli Cohene126ba92013-07-07 17:25:49 +030036
37#include <linux/types.h>
Dmitry V. Levin812755d2017-02-24 03:28:13 +030038#include <linux/if_ether.h> /* For ETH_ALEN. */
Raed Salem3b3233f2018-05-31 16:43:39 +030039#include <rdma/ib_user_ioctl_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030040
41enum {
42 MLX5_QP_FLAG_SIGNATURE = 1 << 0,
43 MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +030044 MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
Yishai Hadas1ee47ab2017-12-24 16:31:36 +020045 MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
Moni Shouab4aaa1f2018-01-02 16:19:31 +020046 MLX5_QP_FLAG_TYPE_DCT = 1 << 4,
47 MLX5_QP_FLAG_TYPE_DCI = 1 << 5,
Mark Bloch175edba2018-09-17 13:30:48 +030048 MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC = 1 << 6,
49 MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC = 1 << 7,
Yonatan Cohen6f4bc0e2018-10-09 12:05:15 +030050 MLX5_QP_FLAG_ALLOW_SCATTER_CQE = 1 << 8,
Danit Goldberg569c6652018-11-30 13:22:05 +020051 MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE = 1 << 9,
Yishai Hadasac42a5e2020-03-24 08:01:41 +020052 MLX5_QP_FLAG_UAR_PAGE_INDEX = 1 << 10,
Lior Nahmanson11656f52021-06-21 10:06:16 +030053 MLX5_QP_FLAG_DCI_STREAM = 1 << 11,
Eli Cohene126ba92013-07-07 17:25:49 +030054};
55
56enum {
57 MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
58};
59
Yishai Hadas79b20a62016-05-23 15:20:50 +030060enum {
61 MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
62};
63
Eli Cohene126ba92013-07-07 17:25:49 +030064/* Increment this value if any changes that break userspace ABI
65 * compatibility are made.
66 */
67#define MLX5_IB_UVERBS_ABI_VERSION 1
68
69/* Make sure that all structs defined in this file remain laid out so
70 * that they pack the same way on 32-bit and 64-bit architectures (to
71 * avoid incompatibility between 32-bit userspace and 64-bit kernels).
72 * In particular do not use pointer types -- pass pointers in __u64
73 * instead.
74 */
75
76struct mlx5_ib_alloc_ucontext_req {
Eli Cohen2f5ff262017-01-03 23:55:21 +020077 __u32 total_num_bfregs;
78 __u32 num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +030079};
80
Eli Cohen30aa60b2017-01-03 23:55:27 +020081enum mlx5_lib_caps {
Dmitry V. Levin812755d2017-02-24 03:28:13 +030082 MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
Yishai Hadas0a2fd012020-03-24 08:01:43 +020083 MLX5_LIB_CAP_DYN_UAR = (__u64)1 << 1,
Eli Cohen30aa60b2017-01-03 23:55:27 +020084};
85
Yishai Hadasa8b92ca2018-06-17 12:59:57 +030086enum mlx5_ib_alloc_uctx_v2_flags {
87 MLX5_IB_ALLOC_UCTX_DEVX = 1 << 0,
88};
Eli Cohen78c0f982014-01-30 13:49:48 +020089struct mlx5_ib_alloc_ucontext_req_v2 {
Eli Cohen2f5ff262017-01-03 23:55:21 +020090 __u32 total_num_bfregs;
91 __u32 num_low_latency_bfregs;
Eli Cohen78c0f982014-01-30 13:49:48 +020092 __u32 flags;
Matan Barakb368d7c2015-12-15 20:30:12 +020093 __u32 comp_mask;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +020094 __u8 max_cqe_version;
95 __u8 reserved0;
96 __u16 reserved1;
97 __u32 reserved2;
Jason Gunthorpe26b99062018-03-20 14:19:51 -060098 __aligned_u64 lib_caps;
Matan Barakb368d7c2015-12-15 20:30:12 +020099};
100
101enum mlx5_ib_alloc_ucontext_resp_mask {
102 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
Yonatan Cohen25bb36e2018-06-19 08:47:24 +0300103 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY = 1UL << 1,
Leon Romanovsky5f62a522020-05-26 14:54:39 +0300104 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_ECE = 1UL << 2,
Sergey Gorenkoc906b862021-05-10 13:23:33 +0300105 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_SQD2RTS = 1UL << 3,
Aharon Landau33652952021-06-16 10:57:39 +0300106 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_REAL_TIME_TS = 1UL << 4,
Eli Cohen78c0f982014-01-30 13:49:48 +0200107};
108
Bodong Wang402ca532016-06-17 15:02:20 +0300109enum mlx5_user_cmds_supp_uhw {
110 MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
Moni Shoua6ad279c52016-11-23 08:23:23 +0200111 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
Bodong Wang402ca532016-06-17 15:02:20 +0300112};
113
Or Gerlitz78984892016-11-30 20:33:33 +0200114/* The eth_min_inline response value is set to off-by-one vs the FW
115 * returned value to allow user-space to deal with older kernels.
116 */
117enum mlx5_user_inline_mode {
118 MLX5_USER_INLINE_MODE_NA,
119 MLX5_USER_INLINE_MODE_NONE,
120 MLX5_USER_INLINE_MODE_L2,
121 MLX5_USER_INLINE_MODE_IP,
122 MLX5_USER_INLINE_MODE_TCP_UDP,
123};
124
Matan Barakc03faa52018-03-28 09:27:54 +0300125enum {
126 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM = 1 << 0,
127 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA = 1 << 1,
128 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING = 1 << 2,
129 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD = 1 << 3,
130 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN = 1 << 4,
131};
132
Eli Cohene126ba92013-07-07 17:25:49 +0300133struct mlx5_ib_alloc_ucontext_resp {
134 __u32 qp_tab_size;
135 __u32 bf_reg_size;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200136 __u32 tot_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300137 __u32 cache_line_size;
138 __u16 max_sq_desc_sz;
139 __u16 max_rq_desc_sz;
140 __u32 max_send_wqebb;
141 __u32 max_recv_wr;
142 __u32 max_srq_recv_wr;
143 __u16 num_ports;
Matan Barakc03faa52018-03-28 09:27:54 +0300144 __u16 flow_action_flags;
Matan Barakb368d7c2015-12-15 20:30:12 +0200145 __u32 comp_mask;
146 __u32 response_length;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200147 __u8 cqe_version;
Bodong Wang402ca532016-06-17 15:02:20 +0300148 __u8 cmds_supp_uhw;
Or Gerlitz78984892016-11-30 20:33:33 +0200149 __u8 eth_min_inline;
Feras Daoud5c99eae2018-01-16 20:08:41 +0200150 __u8 clock_info_versions;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600151 __aligned_u64 hca_core_clock_offset;
Eli Cohen30aa60b2017-01-03 23:55:27 +0200152 __u32 log_uar_size;
153 __u32 num_uars_per_page;
Yishai Hadas31a78a52017-12-24 16:31:34 +0200154 __u32 num_dyn_bfregs;
Yonatan Cohen25bb36e2018-06-19 08:47:24 +0300155 __u32 dump_fill_mkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300156};
157
158struct mlx5_ib_alloc_pd_resp {
159 __u32 pdn;
160};
161
Bodong Wang402ca532016-06-17 15:02:20 +0300162struct mlx5_ib_tso_caps {
163 __u32 max_tso; /* Maximum tso payload size in bytes */
164
165 /* Corresponding bit will be set if qp type from
166 * 'enum ib_qp_type' is supported, e.g.
167 * supported_qpts |= 1 << IB_QPT_UD
168 */
169 __u32 supported_qpts;
170};
171
Yishai Hadas31f69a82016-08-28 11:28:45 +0300172struct mlx5_ib_rss_caps {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600173 __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
Yishai Hadas31f69a82016-08-28 11:28:45 +0300174 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
175 __u8 reserved[7];
176};
177
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200178enum mlx5_ib_cqe_comp_res_format {
179 MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
180 MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
Yonatan Cohen6f1006a2018-05-27 13:42:34 +0300181 MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX = 1 << 2,
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200182};
183
184struct mlx5_ib_cqe_comp_caps {
185 __u32 max_num;
186 __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
187};
188
Bodong Wang61147f32018-03-19 15:10:30 +0200189enum mlx5_ib_packet_pacing_cap_flags {
190 MLX5_IB_PP_SUPPORT_BURST = 1 << 0,
191};
192
Bodong Wangd9491672016-12-01 13:43:13 +0200193struct mlx5_packet_pacing_caps {
194 __u32 qp_rate_limit_min;
195 __u32 qp_rate_limit_max; /* In kpbs */
196
197 /* Corresponding bit will be set if qp type from
198 * 'enum ib_qp_type' is supported, e.g.
199 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
200 */
201 __u32 supported_qpts;
Bodong Wang61147f32018-03-19 15:10:30 +0200202 __u8 cap_flags; /* enum mlx5_ib_packet_pacing_cap_flags */
203 __u8 reserved[3];
Bodong Wangd9491672016-12-01 13:43:13 +0200204};
205
Bodong Wang795b6092017-08-17 15:52:34 +0300206enum mlx5_ib_mpw_caps {
207 MPW_RESERVED = 1 << 0,
208 MLX5_IB_ALLOW_MPW = 1 << 1,
Bodong Wang050da902017-08-17 15:52:35 +0300209 MLX5_IB_SUPPORT_EMPW = 1 << 2,
Bodong Wang795b6092017-08-17 15:52:34 +0300210};
211
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300212enum mlx5_ib_sw_parsing_offloads {
213 MLX5_IB_SW_PARSING = 1 << 0,
214 MLX5_IB_SW_PARSING_CSUM = 1 << 1,
215 MLX5_IB_SW_PARSING_LSO = 1 << 2,
216};
217
218struct mlx5_ib_sw_parsing_caps {
219 __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
220
221 /* Corresponding bit will be set if qp type from
222 * 'enum ib_qp_type' is supported, e.g.
223 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
224 */
225 __u32 supported_qpts;
226};
227
Noa Osherovichb4f34592017-10-17 18:01:12 +0300228struct mlx5_ib_striding_rq_caps {
229 __u32 min_single_stride_log_num_of_bytes;
230 __u32 max_single_stride_log_num_of_bytes;
231 __u32 min_single_wqe_log_num_of_strides;
232 __u32 max_single_wqe_log_num_of_strides;
233
234 /* Corresponding bit will be set if qp type from
235 * 'enum ib_qp_type' is supported, e.g.
236 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
237 */
238 __u32 supported_qpts;
Noa Osherovichf17966f2017-11-02 15:22:28 +0200239 __u32 reserved;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300240};
241
Lior Nahmanson11656f52021-06-21 10:06:16 +0300242struct mlx5_ib_dci_streams_caps {
243 __u8 max_log_num_concurent;
244 __u8 max_log_num_errored;
245};
246
Guy Levide57f2a2017-10-19 08:25:52 +0300247enum mlx5_ib_query_dev_resp_flags {
248 /* Support 128B CQE compression */
249 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
Guy Levi7a0c8f42017-10-19 08:25:53 +0300250 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
Danit Goldberg7e11b912018-11-30 13:22:06 +0200251 MLX5_IB_QUERY_DEV_RESP_PACKET_BASED_CREDIT_MODE = 1 << 2,
Guy Levi7249c8e2019-04-10 10:59:45 +0300252 MLX5_IB_QUERY_DEV_RESP_FLAGS_SCAT2CQE_DCT = 1 << 3,
Guy Levide57f2a2017-10-19 08:25:52 +0300253};
254
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300255enum mlx5_ib_tunnel_offloads {
256 MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
257 MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
Ariel Levkoviche818e252018-05-13 14:33:35 +0300258 MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2,
259 MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE = 1 << 3,
260 MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP = 1 << 4,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300261};
262
Bodong Wang402ca532016-06-17 15:02:20 +0300263struct mlx5_ib_query_device_resp {
264 __u32 comp_mask;
265 __u32 response_length;
266 struct mlx5_ib_tso_caps tso_caps;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300267 struct mlx5_ib_rss_caps rss_caps;
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200268 struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
Bodong Wangd9491672016-12-01 13:43:13 +0200269 struct mlx5_packet_pacing_caps packet_pacing_caps;
Bodong Wang191ded42016-10-31 12:15:21 +0200270 __u32 mlx5_ib_support_multi_pkt_send_wqes;
Guy Levide57f2a2017-10-19 08:25:52 +0300271 __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300272 struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300273 struct mlx5_ib_striding_rq_caps striding_rq_caps;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300274 __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
Lior Nahmanson11656f52021-06-21 10:06:16 +0300275 struct mlx5_ib_dci_streams_caps dci_streams_caps;
276 __u16 reserved;
Bodong Wang402ca532016-06-17 15:02:20 +0300277};
278
Guy Levi7a0c8f42017-10-19 08:25:53 +0300279enum mlx5_ib_create_cq_flags {
280 MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
Yishai Hadas64d99f62020-03-24 08:01:40 +0200281 MLX5_IB_CREATE_CQ_FLAGS_UAR_PAGE_INDEX = 1 << 1,
Aharon Landau33652952021-06-16 10:57:39 +0300282 MLX5_IB_CREATE_CQ_FLAGS_REAL_TIME_TS = 1 << 2,
Eli Cohene126ba92013-07-07 17:25:49 +0300283};
284
285struct mlx5_ib_create_cq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600286 __aligned_u64 buf_addr;
287 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300288 __u32 cqe_size;
Bodong Wang1cbe6fc2016-10-31 12:16:45 +0200289 __u8 cqe_comp_en;
290 __u8 cqe_comp_res_format;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300291 __u16 flags;
Yishai Hadas64d99f62020-03-24 08:01:40 +0200292 __u16 uar_page_index;
293 __u16 reserved0;
294 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300295};
296
297struct mlx5_ib_create_cq_resp {
298 __u32 cqn;
299 __u32 reserved;
300};
301
302struct mlx5_ib_resize_cq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600303 __aligned_u64 buf_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300304 __u16 cqe_size;
305 __u16 reserved0;
306 __u32 reserved1;
307};
308
309struct mlx5_ib_create_srq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600310 __aligned_u64 buf_addr;
311 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300312 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200313 __u32 reserved0; /* explicit padding (optional on i386) */
314 __u32 uidx;
315 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300316};
317
318struct mlx5_ib_create_srq_resp {
319 __u32 srqn;
320 __u32 reserved;
321};
322
Lior Nahmanson11656f52021-06-21 10:06:16 +0300323struct mlx5_ib_create_qp_dci_streams {
324 __u8 log_num_concurent;
325 __u8 log_num_errored;
326};
327
Eli Cohene126ba92013-07-07 17:25:49 +0300328struct mlx5_ib_create_qp {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600329 __aligned_u64 buf_addr;
330 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300331 __u32 sq_wqe_count;
332 __u32 rq_wqe_count;
333 __u32 rq_wqe_shift;
334 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200335 __u32 uidx;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200336 __u32 bfreg_index;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200337 union {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600338 __aligned_u64 sq_buf_addr;
339 __aligned_u64 access_key;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200340 };
Leon Romanovskye3830852020-05-26 14:54:35 +0300341 __u32 ece_options;
Lior Nahmanson11656f52021-06-21 10:06:16 +0300342 struct mlx5_ib_create_qp_dci_streams dci_streams;
343 __u16 reserved;
Eli Cohene126ba92013-07-07 17:25:49 +0300344};
345
Yishai Hadas28d61372016-05-23 15:20:56 +0300346/* RX Hash function flags */
347enum mlx5_rx_hash_function_flags {
348 MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
349};
350
351/*
352 * RX Hash flags, these flags allows to set which incoming packet's field should
353 * participates in RX Hash. Each flag represent certain packet's field,
354 * when the flag is set the field that is represented by the flag will
355 * participate in RX Hash calculation.
356 * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
357 * and *TCP and *UDP flags can't be enabled together on the same QP.
358*/
359enum mlx5_rx_hash_fields {
360 MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
361 MLX5_RX_HASH_DST_IPV4 = 1 << 1,
362 MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
363 MLX5_RX_HASH_DST_IPV6 = 1 << 3,
364 MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
365 MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
366 MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300367 MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
Matan Barak2d93fc82018-03-28 09:27:55 +0300368 MLX5_RX_HASH_IPSEC_SPI = 1 << 8,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300369 /* Save bits for future fields */
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200370 MLX5_RX_HASH_INNER = (1UL << 31),
Yishai Hadas28d61372016-05-23 15:20:56 +0300371};
372
373struct mlx5_ib_create_qp_rss {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600374 __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
Yishai Hadas28d61372016-05-23 15:20:56 +0300375 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
376 __u8 rx_key_len; /* valid only for Toeplitz */
377 __u8 reserved[6];
378 __u8 rx_hash_key[128]; /* valid only for Toeplitz */
379 __u32 comp_mask;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300380 __u32 flags;
Yishai Hadas28d61372016-05-23 15:20:56 +0300381};
382
Yishai Hadas7f720522018-09-20 21:45:18 +0300383enum mlx5_ib_create_qp_resp_mask {
384 MLX5_IB_CREATE_QP_RESP_MASK_TIRN = 1UL << 0,
385 MLX5_IB_CREATE_QP_RESP_MASK_TISN = 1UL << 1,
386 MLX5_IB_CREATE_QP_RESP_MASK_RQN = 1UL << 2,
387 MLX5_IB_CREATE_QP_RESP_MASK_SQN = 1UL << 3,
Ariel Levkovich1f1d6ab2019-03-31 19:44:50 +0300388 MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR = 1UL << 4,
Yishai Hadas7f720522018-09-20 21:45:18 +0300389};
390
Eli Cohene126ba92013-07-07 17:25:49 +0300391struct mlx5_ib_create_qp_resp {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200392 __u32 bfreg_index;
Leon Romanovsky3e09a422020-05-26 14:54:34 +0300393 __u32 ece_options;
Yishai Hadas7f720522018-09-20 21:45:18 +0300394 __u32 comp_mask;
395 __u32 tirn;
396 __u32 tisn;
397 __u32 rqn;
398 __u32 sqn;
399 __u32 reserved1;
Ariel Levkovich1f1d6ab2019-03-31 19:44:50 +0300400 __u64 tir_icm_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300401};
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200402
Matan Barakd2370e02016-02-29 18:05:30 +0200403struct mlx5_ib_alloc_mw {
404 __u32 comp_mask;
405 __u8 num_klms;
406 __u8 reserved1;
407 __u16 reserved2;
408};
409
Noa Osherovichccc87082017-10-17 18:01:13 +0300410enum mlx5_ib_create_wq_mask {
411 MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
412};
413
Yishai Hadas79b20a62016-05-23 15:20:50 +0300414struct mlx5_ib_create_wq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600415 __aligned_u64 buf_addr;
416 __aligned_u64 db_addr;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300417 __u32 rq_wqe_count;
418 __u32 rq_wqe_shift;
419 __u32 user_index;
420 __u32 flags;
421 __u32 comp_mask;
Noa Osherovichccc87082017-10-17 18:01:13 +0300422 __u32 single_stride_log_num_of_bytes;
423 __u32 single_wqe_log_num_of_strides;
424 __u32 two_byte_shift_en;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300425};
426
Moni Shoua5097e712016-11-23 08:23:25 +0200427struct mlx5_ib_create_ah_resp {
428 __u32 response_length;
429 __u8 dmac[ETH_ALEN];
430 __u8 reserved[6];
431};
432
Bodong Wang61147f32018-03-19 15:10:30 +0200433struct mlx5_ib_burst_info {
434 __u32 max_burst_sz;
435 __u16 typical_pkt_sz;
436 __u16 reserved;
437};
438
439struct mlx5_ib_modify_qp {
440 __u32 comp_mask;
441 struct mlx5_ib_burst_info burst_info;
Leon Romanovsky5f62a522020-05-26 14:54:39 +0300442 __u32 ece_options;
Bodong Wang61147f32018-03-19 15:10:30 +0200443};
444
Moni Shoua776a3902018-01-02 16:19:33 +0200445struct mlx5_ib_modify_qp_resp {
446 __u32 response_length;
447 __u32 dctn;
Leon Romanovsky50aec2c2020-05-26 14:54:40 +0300448 __u32 ece_options;
449 __u32 reserved;
Moni Shoua776a3902018-01-02 16:19:33 +0200450};
451
Yishai Hadas79b20a62016-05-23 15:20:50 +0300452struct mlx5_ib_create_wq_resp {
453 __u32 response_length;
454 __u32 reserved;
455};
456
Yishai Hadasc5f90922016-05-23 15:20:53 +0300457struct mlx5_ib_create_rwq_ind_tbl_resp {
458 __u32 response_length;
459 __u32 reserved;
460};
461
Yishai Hadas79b20a62016-05-23 15:20:50 +0300462struct mlx5_ib_modify_wq {
463 __u32 comp_mask;
464 __u32 reserved;
465};
Feras Daoud24d33d22018-01-16 20:08:40 +0200466
467struct mlx5_ib_clock_info {
468 __u32 sign;
469 __u32 resv;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600470 __aligned_u64 nsec;
471 __aligned_u64 cycles;
472 __aligned_u64 frac;
Feras Daoud24d33d22018-01-16 20:08:40 +0200473 __u32 mult;
474 __u32 shift;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600475 __aligned_u64 mask;
476 __aligned_u64 overflow_period;
Feras Daoud24d33d22018-01-16 20:08:40 +0200477};
478
Feras Daoud5c99eae2018-01-16 20:08:41 +0200479enum mlx5_ib_mmap_cmd {
480 MLX5_IB_MMAP_REGULAR_PAGE = 0,
481 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
482 MLX5_IB_MMAP_WC_PAGE = 2,
483 MLX5_IB_MMAP_NC_PAGE = 3,
484 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
485 MLX5_IB_MMAP_CORE_CLOCK = 5,
486 MLX5_IB_MMAP_ALLOC_WC = 6,
487 MLX5_IB_MMAP_CLOCK_INFO = 7,
Ariel Levkovich24da0012018-04-05 18:53:27 +0300488 MLX5_IB_MMAP_DEVICE_MEM = 8,
Feras Daoud5c99eae2018-01-16 20:08:41 +0200489};
490
Feras Daoud24d33d22018-01-16 20:08:40 +0200491enum {
492 MLX5_IB_CLOCK_INFO_KERNEL_UPDATING = 1,
493};
Feras Daoud5c99eae2018-01-16 20:08:41 +0200494
495/* Bit indexes for the mlx5_alloc_ucontext_resp.clock_info_versions bitmap */
496enum {
497 MLX5_IB_CLOCK_INFO_V1 = 0,
498};
Raed Salem3b3233f2018-05-31 16:43:39 +0300499
500struct mlx5_ib_flow_counters_desc {
501 __u32 description;
502 __u32 index;
503};
504
505struct mlx5_ib_flow_counters_data {
506 RDMA_UAPI_PTR(struct mlx5_ib_flow_counters_desc *, counters_data);
507 __u32 ncounters;
508 __u32 reserved;
509};
510
511struct mlx5_ib_create_flow {
512 __u32 ncounters_data;
513 __u32 reserved;
514 /*
515 * Following are counters data based on ncounters_data, each
516 * entry in the data[] should match a corresponding counter object
517 * that was pointed by a counters spec upon the flow creation
518 */
519 struct mlx5_ib_flow_counters_data data[];
520};
521
Leon Romanovsky3085e292016-09-22 17:31:11 +0300522#endif /* MLX5_ABI_USER_H */