blob: b1d5b87ba3fd7fea01d196c6eb7548ab0797d463 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Leon Romanovsky3085e292016-09-22 17:31:11 +030033#ifndef MLX5_ABI_USER_H
34#define MLX5_ABI_USER_H
Eli Cohene126ba92013-07-07 17:25:49 +030035
36#include <linux/types.h>
Dmitry V. Levin812755d2017-02-24 03:28:13 +030037#include <linux/if_ether.h> /* For ETH_ALEN. */
Eli Cohene126ba92013-07-07 17:25:49 +030038
39enum {
40 MLX5_QP_FLAG_SIGNATURE = 1 << 0,
41 MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
42};
43
44enum {
45 MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
46};
47
Yishai Hadas79b20a62016-05-23 15:20:50 +030048enum {
49 MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
50};
51
Eli Cohene126ba92013-07-07 17:25:49 +030052/* Increment this value if any changes that break userspace ABI
53 * compatibility are made.
54 */
55#define MLX5_IB_UVERBS_ABI_VERSION 1
56
57/* Make sure that all structs defined in this file remain laid out so
58 * that they pack the same way on 32-bit and 64-bit architectures (to
59 * avoid incompatibility between 32-bit userspace and 64-bit kernels).
60 * In particular do not use pointer types -- pass pointers in __u64
61 * instead.
62 */
63
64struct mlx5_ib_alloc_ucontext_req {
Eli Cohen2f5ff262017-01-03 23:55:21 +020065 __u32 total_num_bfregs;
66 __u32 num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +030067};
68
Eli Cohen30aa60b2017-01-03 23:55:27 +020069enum mlx5_lib_caps {
Dmitry V. Levin812755d2017-02-24 03:28:13 +030070 MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
Eli Cohen30aa60b2017-01-03 23:55:27 +020071};
72
Eli Cohen78c0f982014-01-30 13:49:48 +020073struct mlx5_ib_alloc_ucontext_req_v2 {
Eli Cohen2f5ff262017-01-03 23:55:21 +020074 __u32 total_num_bfregs;
75 __u32 num_low_latency_bfregs;
Eli Cohen78c0f982014-01-30 13:49:48 +020076 __u32 flags;
Matan Barakb368d7c2015-12-15 20:30:12 +020077 __u32 comp_mask;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +020078 __u8 max_cqe_version;
79 __u8 reserved0;
80 __u16 reserved1;
81 __u32 reserved2;
Eli Cohen30aa60b2017-01-03 23:55:27 +020082 __u64 lib_caps;
Matan Barakb368d7c2015-12-15 20:30:12 +020083};
84
85enum mlx5_ib_alloc_ucontext_resp_mask {
86 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
Eli Cohen78c0f982014-01-30 13:49:48 +020087};
88
Bodong Wang402ca532016-06-17 15:02:20 +030089enum mlx5_user_cmds_supp_uhw {
90 MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
Moni Shoua6ad279c52016-11-23 08:23:23 +020091 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
Bodong Wang402ca532016-06-17 15:02:20 +030092};
93
Or Gerlitz78984892016-11-30 20:33:33 +020094/* The eth_min_inline response value is set to off-by-one vs the FW
95 * returned value to allow user-space to deal with older kernels.
96 */
97enum mlx5_user_inline_mode {
98 MLX5_USER_INLINE_MODE_NA,
99 MLX5_USER_INLINE_MODE_NONE,
100 MLX5_USER_INLINE_MODE_L2,
101 MLX5_USER_INLINE_MODE_IP,
102 MLX5_USER_INLINE_MODE_TCP_UDP,
103};
104
Eli Cohene126ba92013-07-07 17:25:49 +0300105struct mlx5_ib_alloc_ucontext_resp {
106 __u32 qp_tab_size;
107 __u32 bf_reg_size;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200108 __u32 tot_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300109 __u32 cache_line_size;
110 __u16 max_sq_desc_sz;
111 __u16 max_rq_desc_sz;
112 __u32 max_send_wqebb;
113 __u32 max_recv_wr;
114 __u32 max_srq_recv_wr;
115 __u16 num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +0200116 __u16 reserved1;
117 __u32 comp_mask;
118 __u32 response_length;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200119 __u8 cqe_version;
Bodong Wang402ca532016-06-17 15:02:20 +0300120 __u8 cmds_supp_uhw;
Or Gerlitz78984892016-11-30 20:33:33 +0200121 __u8 eth_min_inline;
122 __u8 reserved2;
Matan Barakb368d7c2015-12-15 20:30:12 +0200123 __u64 hca_core_clock_offset;
Eli Cohen30aa60b2017-01-03 23:55:27 +0200124 __u32 log_uar_size;
125 __u32 num_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +0300126};
127
128struct mlx5_ib_alloc_pd_resp {
129 __u32 pdn;
130};
131
Bodong Wang402ca532016-06-17 15:02:20 +0300132struct mlx5_ib_tso_caps {
133 __u32 max_tso; /* Maximum tso payload size in bytes */
134
135 /* Corresponding bit will be set if qp type from
136 * 'enum ib_qp_type' is supported, e.g.
137 * supported_qpts |= 1 << IB_QPT_UD
138 */
139 __u32 supported_qpts;
140};
141
Yishai Hadas31f69a82016-08-28 11:28:45 +0300142struct mlx5_ib_rss_caps {
143 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
144 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
145 __u8 reserved[7];
146};
147
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200148enum mlx5_ib_cqe_comp_res_format {
149 MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
150 MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
151 MLX5_IB_CQE_RES_RESERVED = 1 << 2,
152};
153
154struct mlx5_ib_cqe_comp_caps {
155 __u32 max_num;
156 __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
157};
158
Bodong Wangd9491672016-12-01 13:43:13 +0200159struct mlx5_packet_pacing_caps {
160 __u32 qp_rate_limit_min;
161 __u32 qp_rate_limit_max; /* In kpbs */
162
163 /* Corresponding bit will be set if qp type from
164 * 'enum ib_qp_type' is supported, e.g.
165 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
166 */
167 __u32 supported_qpts;
168 __u32 reserved;
169};
170
Bodong Wang795b6092017-08-17 15:52:34 +0300171enum mlx5_ib_mpw_caps {
172 MPW_RESERVED = 1 << 0,
173 MLX5_IB_ALLOW_MPW = 1 << 1,
Bodong Wang050da902017-08-17 15:52:35 +0300174 MLX5_IB_SUPPORT_EMPW = 1 << 2,
Bodong Wang795b6092017-08-17 15:52:34 +0300175};
176
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300177enum mlx5_ib_sw_parsing_offloads {
178 MLX5_IB_SW_PARSING = 1 << 0,
179 MLX5_IB_SW_PARSING_CSUM = 1 << 1,
180 MLX5_IB_SW_PARSING_LSO = 1 << 2,
181};
182
183struct mlx5_ib_sw_parsing_caps {
184 __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
185
186 /* Corresponding bit will be set if qp type from
187 * 'enum ib_qp_type' is supported, e.g.
188 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
189 */
190 __u32 supported_qpts;
191};
192
Noa Osherovichb4f34592017-10-17 18:01:12 +0300193struct mlx5_ib_striding_rq_caps {
194 __u32 min_single_stride_log_num_of_bytes;
195 __u32 max_single_stride_log_num_of_bytes;
196 __u32 min_single_wqe_log_num_of_strides;
197 __u32 max_single_wqe_log_num_of_strides;
198
199 /* Corresponding bit will be set if qp type from
200 * 'enum ib_qp_type' is supported, e.g.
201 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
202 */
203 __u32 supported_qpts;
204};
205
Bodong Wang402ca532016-06-17 15:02:20 +0300206struct mlx5_ib_query_device_resp {
207 __u32 comp_mask;
208 __u32 response_length;
209 struct mlx5_ib_tso_caps tso_caps;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300210 struct mlx5_ib_rss_caps rss_caps;
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200211 struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
Bodong Wangd9491672016-12-01 13:43:13 +0200212 struct mlx5_packet_pacing_caps packet_pacing_caps;
Bodong Wang191ded42016-10-31 12:15:21 +0200213 __u32 mlx5_ib_support_multi_pkt_send_wqes;
214 __u32 reserved;
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300215 struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300216 struct mlx5_ib_striding_rq_caps striding_rq_caps;
Bodong Wang402ca532016-06-17 15:02:20 +0300217};
218
Eli Cohene126ba92013-07-07 17:25:49 +0300219struct mlx5_ib_create_cq {
220 __u64 buf_addr;
221 __u64 db_addr;
222 __u32 cqe_size;
Bodong Wang1cbe6fc2016-10-31 12:16:45 +0200223 __u8 cqe_comp_en;
224 __u8 cqe_comp_res_format;
225 __u16 reserved; /* explicit padding (optional on i386) */
Eli Cohene126ba92013-07-07 17:25:49 +0300226};
227
228struct mlx5_ib_create_cq_resp {
229 __u32 cqn;
230 __u32 reserved;
231};
232
233struct mlx5_ib_resize_cq {
234 __u64 buf_addr;
Eli Cohenbde51582014-01-14 17:45:18 +0200235 __u16 cqe_size;
236 __u16 reserved0;
237 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300238};
239
240struct mlx5_ib_create_srq {
241 __u64 buf_addr;
242 __u64 db_addr;
243 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200244 __u32 reserved0; /* explicit padding (optional on i386) */
245 __u32 uidx;
246 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300247};
248
249struct mlx5_ib_create_srq_resp {
250 __u32 srqn;
251 __u32 reserved;
252};
253
254struct mlx5_ib_create_qp {
255 __u64 buf_addr;
256 __u64 db_addr;
257 __u32 sq_wqe_count;
258 __u32 rq_wqe_count;
259 __u32 rq_wqe_shift;
260 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200261 __u32 uidx;
262 __u32 reserved0;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200263 __u64 sq_buf_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300264};
265
Yishai Hadas28d61372016-05-23 15:20:56 +0300266/* RX Hash function flags */
267enum mlx5_rx_hash_function_flags {
268 MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
269};
270
271/*
272 * RX Hash flags, these flags allows to set which incoming packet's field should
273 * participates in RX Hash. Each flag represent certain packet's field,
274 * when the flag is set the field that is represented by the flag will
275 * participate in RX Hash calculation.
276 * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
277 * and *TCP and *UDP flags can't be enabled together on the same QP.
278*/
279enum mlx5_rx_hash_fields {
280 MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
281 MLX5_RX_HASH_DST_IPV4 = 1 << 1,
282 MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
283 MLX5_RX_HASH_DST_IPV6 = 1 << 3,
284 MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
285 MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
286 MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
287 MLX5_RX_HASH_DST_PORT_UDP = 1 << 7
288};
289
290struct mlx5_ib_create_qp_rss {
291 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
292 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
293 __u8 rx_key_len; /* valid only for Toeplitz */
294 __u8 reserved[6];
295 __u8 rx_hash_key[128]; /* valid only for Toeplitz */
296 __u32 comp_mask;
297 __u32 reserved1;
298};
299
Eli Cohene126ba92013-07-07 17:25:49 +0300300struct mlx5_ib_create_qp_resp {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200301 __u32 bfreg_index;
Eli Cohene126ba92013-07-07 17:25:49 +0300302};
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200303
Matan Barakd2370e02016-02-29 18:05:30 +0200304struct mlx5_ib_alloc_mw {
305 __u32 comp_mask;
306 __u8 num_klms;
307 __u8 reserved1;
308 __u16 reserved2;
309};
310
Noa Osherovichccc87082017-10-17 18:01:13 +0300311enum mlx5_ib_create_wq_mask {
312 MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
313};
314
Yishai Hadas79b20a62016-05-23 15:20:50 +0300315struct mlx5_ib_create_wq {
316 __u64 buf_addr;
317 __u64 db_addr;
318 __u32 rq_wqe_count;
319 __u32 rq_wqe_shift;
320 __u32 user_index;
321 __u32 flags;
322 __u32 comp_mask;
Noa Osherovichccc87082017-10-17 18:01:13 +0300323 __u32 single_stride_log_num_of_bytes;
324 __u32 single_wqe_log_num_of_strides;
325 __u32 two_byte_shift_en;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300326};
327
Moni Shoua5097e712016-11-23 08:23:25 +0200328struct mlx5_ib_create_ah_resp {
329 __u32 response_length;
330 __u8 dmac[ETH_ALEN];
331 __u8 reserved[6];
332};
333
Yishai Hadas79b20a62016-05-23 15:20:50 +0300334struct mlx5_ib_create_wq_resp {
335 __u32 response_length;
336 __u32 reserved;
337};
338
Yishai Hadasc5f90922016-05-23 15:20:53 +0300339struct mlx5_ib_create_rwq_ind_tbl_resp {
340 __u32 response_length;
341 __u32 reserved;
342};
343
Yishai Hadas79b20a62016-05-23 15:20:50 +0300344struct mlx5_ib_modify_wq {
345 __u32 comp_mask;
346 __u32 reserved;
347};
Leon Romanovsky3085e292016-09-22 17:31:11 +0300348#endif /* MLX5_ABI_USER_H */