blob: 0ef404f75f5657ea5e3cfa26cad377a1c9350a05 [file] [log] [blame]
Jason Gunthorped50e14a2018-04-20 09:49:10 -06001/* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR Linux-OpenIB) */
Eli Cohene126ba92013-07-07 17:25:49 +03002/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03003 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Leon Romanovsky3085e292016-09-22 17:31:11 +030034#ifndef MLX5_ABI_USER_H
35#define MLX5_ABI_USER_H
Eli Cohene126ba92013-07-07 17:25:49 +030036
37#include <linux/types.h>
Dmitry V. Levin812755d2017-02-24 03:28:13 +030038#include <linux/if_ether.h> /* For ETH_ALEN. */
Raed Salem3b3233f2018-05-31 16:43:39 +030039#include <rdma/ib_user_ioctl_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030040
41enum {
42 MLX5_QP_FLAG_SIGNATURE = 1 << 0,
43 MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +030044 MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
Yishai Hadas1ee47ab2017-12-24 16:31:36 +020045 MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
Moni Shouab4aaa1f2018-01-02 16:19:31 +020046 MLX5_QP_FLAG_TYPE_DCT = 1 << 4,
47 MLX5_QP_FLAG_TYPE_DCI = 1 << 5,
Mark Bloch175edba2018-09-17 13:30:48 +030048 MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC = 1 << 6,
49 MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC = 1 << 7,
Yonatan Cohen6f4bc0e2018-10-09 12:05:15 +030050 MLX5_QP_FLAG_ALLOW_SCATTER_CQE = 1 << 8,
Danit Goldberg569c6652018-11-30 13:22:05 +020051 MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE = 1 << 9,
Eli Cohene126ba92013-07-07 17:25:49 +030052};
53
54enum {
55 MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
56};
57
Yishai Hadas79b20a62016-05-23 15:20:50 +030058enum {
59 MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
60};
61
Eli Cohene126ba92013-07-07 17:25:49 +030062/* Increment this value if any changes that break userspace ABI
63 * compatibility are made.
64 */
65#define MLX5_IB_UVERBS_ABI_VERSION 1
66
67/* Make sure that all structs defined in this file remain laid out so
68 * that they pack the same way on 32-bit and 64-bit architectures (to
69 * avoid incompatibility between 32-bit userspace and 64-bit kernels).
70 * In particular do not use pointer types -- pass pointers in __u64
71 * instead.
72 */
73
74struct mlx5_ib_alloc_ucontext_req {
Eli Cohen2f5ff262017-01-03 23:55:21 +020075 __u32 total_num_bfregs;
76 __u32 num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +030077};
78
Eli Cohen30aa60b2017-01-03 23:55:27 +020079enum mlx5_lib_caps {
Dmitry V. Levin812755d2017-02-24 03:28:13 +030080 MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
Eli Cohen30aa60b2017-01-03 23:55:27 +020081};
82
Yishai Hadasa8b92ca2018-06-17 12:59:57 +030083enum mlx5_ib_alloc_uctx_v2_flags {
84 MLX5_IB_ALLOC_UCTX_DEVX = 1 << 0,
85};
Eli Cohen78c0f982014-01-30 13:49:48 +020086struct mlx5_ib_alloc_ucontext_req_v2 {
Eli Cohen2f5ff262017-01-03 23:55:21 +020087 __u32 total_num_bfregs;
88 __u32 num_low_latency_bfregs;
Eli Cohen78c0f982014-01-30 13:49:48 +020089 __u32 flags;
Matan Barakb368d7c2015-12-15 20:30:12 +020090 __u32 comp_mask;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +020091 __u8 max_cqe_version;
92 __u8 reserved0;
93 __u16 reserved1;
94 __u32 reserved2;
Jason Gunthorpe26b99062018-03-20 14:19:51 -060095 __aligned_u64 lib_caps;
Matan Barakb368d7c2015-12-15 20:30:12 +020096};
97
98enum mlx5_ib_alloc_ucontext_resp_mask {
99 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
Yonatan Cohen25bb36e2018-06-19 08:47:24 +0300100 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY = 1UL << 1,
Eli Cohen78c0f982014-01-30 13:49:48 +0200101};
102
Bodong Wang402ca532016-06-17 15:02:20 +0300103enum mlx5_user_cmds_supp_uhw {
104 MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
Moni Shoua6ad279c52016-11-23 08:23:23 +0200105 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
Bodong Wang402ca532016-06-17 15:02:20 +0300106};
107
Or Gerlitz78984892016-11-30 20:33:33 +0200108/* The eth_min_inline response value is set to off-by-one vs the FW
109 * returned value to allow user-space to deal with older kernels.
110 */
111enum mlx5_user_inline_mode {
112 MLX5_USER_INLINE_MODE_NA,
113 MLX5_USER_INLINE_MODE_NONE,
114 MLX5_USER_INLINE_MODE_L2,
115 MLX5_USER_INLINE_MODE_IP,
116 MLX5_USER_INLINE_MODE_TCP_UDP,
117};
118
Matan Barakc03faa52018-03-28 09:27:54 +0300119enum {
120 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM = 1 << 0,
121 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA = 1 << 1,
122 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING = 1 << 2,
123 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD = 1 << 3,
124 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN = 1 << 4,
125};
126
Eli Cohene126ba92013-07-07 17:25:49 +0300127struct mlx5_ib_alloc_ucontext_resp {
128 __u32 qp_tab_size;
129 __u32 bf_reg_size;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200130 __u32 tot_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300131 __u32 cache_line_size;
132 __u16 max_sq_desc_sz;
133 __u16 max_rq_desc_sz;
134 __u32 max_send_wqebb;
135 __u32 max_recv_wr;
136 __u32 max_srq_recv_wr;
137 __u16 num_ports;
Matan Barakc03faa52018-03-28 09:27:54 +0300138 __u16 flow_action_flags;
Matan Barakb368d7c2015-12-15 20:30:12 +0200139 __u32 comp_mask;
140 __u32 response_length;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200141 __u8 cqe_version;
Bodong Wang402ca532016-06-17 15:02:20 +0300142 __u8 cmds_supp_uhw;
Or Gerlitz78984892016-11-30 20:33:33 +0200143 __u8 eth_min_inline;
Feras Daoud5c99eae2018-01-16 20:08:41 +0200144 __u8 clock_info_versions;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600145 __aligned_u64 hca_core_clock_offset;
Eli Cohen30aa60b2017-01-03 23:55:27 +0200146 __u32 log_uar_size;
147 __u32 num_uars_per_page;
Yishai Hadas31a78a52017-12-24 16:31:34 +0200148 __u32 num_dyn_bfregs;
Yonatan Cohen25bb36e2018-06-19 08:47:24 +0300149 __u32 dump_fill_mkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300150};
151
152struct mlx5_ib_alloc_pd_resp {
153 __u32 pdn;
154};
155
Bodong Wang402ca532016-06-17 15:02:20 +0300156struct mlx5_ib_tso_caps {
157 __u32 max_tso; /* Maximum tso payload size in bytes */
158
159 /* Corresponding bit will be set if qp type from
160 * 'enum ib_qp_type' is supported, e.g.
161 * supported_qpts |= 1 << IB_QPT_UD
162 */
163 __u32 supported_qpts;
164};
165
Yishai Hadas31f69a82016-08-28 11:28:45 +0300166struct mlx5_ib_rss_caps {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600167 __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
Yishai Hadas31f69a82016-08-28 11:28:45 +0300168 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
169 __u8 reserved[7];
170};
171
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200172enum mlx5_ib_cqe_comp_res_format {
173 MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
174 MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
Yonatan Cohen6f1006a2018-05-27 13:42:34 +0300175 MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX = 1 << 2,
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200176};
177
178struct mlx5_ib_cqe_comp_caps {
179 __u32 max_num;
180 __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
181};
182
Bodong Wang61147f32018-03-19 15:10:30 +0200183enum mlx5_ib_packet_pacing_cap_flags {
184 MLX5_IB_PP_SUPPORT_BURST = 1 << 0,
185};
186
Bodong Wangd9491672016-12-01 13:43:13 +0200187struct mlx5_packet_pacing_caps {
188 __u32 qp_rate_limit_min;
189 __u32 qp_rate_limit_max; /* In kpbs */
190
191 /* Corresponding bit will be set if qp type from
192 * 'enum ib_qp_type' is supported, e.g.
193 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
194 */
195 __u32 supported_qpts;
Bodong Wang61147f32018-03-19 15:10:30 +0200196 __u8 cap_flags; /* enum mlx5_ib_packet_pacing_cap_flags */
197 __u8 reserved[3];
Bodong Wangd9491672016-12-01 13:43:13 +0200198};
199
Bodong Wang795b6092017-08-17 15:52:34 +0300200enum mlx5_ib_mpw_caps {
201 MPW_RESERVED = 1 << 0,
202 MLX5_IB_ALLOW_MPW = 1 << 1,
Bodong Wang050da902017-08-17 15:52:35 +0300203 MLX5_IB_SUPPORT_EMPW = 1 << 2,
Bodong Wang795b6092017-08-17 15:52:34 +0300204};
205
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300206enum mlx5_ib_sw_parsing_offloads {
207 MLX5_IB_SW_PARSING = 1 << 0,
208 MLX5_IB_SW_PARSING_CSUM = 1 << 1,
209 MLX5_IB_SW_PARSING_LSO = 1 << 2,
210};
211
212struct mlx5_ib_sw_parsing_caps {
213 __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
214
215 /* Corresponding bit will be set if qp type from
216 * 'enum ib_qp_type' is supported, e.g.
217 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
218 */
219 __u32 supported_qpts;
220};
221
Noa Osherovichb4f34592017-10-17 18:01:12 +0300222struct mlx5_ib_striding_rq_caps {
223 __u32 min_single_stride_log_num_of_bytes;
224 __u32 max_single_stride_log_num_of_bytes;
225 __u32 min_single_wqe_log_num_of_strides;
226 __u32 max_single_wqe_log_num_of_strides;
227
228 /* Corresponding bit will be set if qp type from
229 * 'enum ib_qp_type' is supported, e.g.
230 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
231 */
232 __u32 supported_qpts;
Noa Osherovichf17966f2017-11-02 15:22:28 +0200233 __u32 reserved;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300234};
235
Guy Levide57f2a2017-10-19 08:25:52 +0300236enum mlx5_ib_query_dev_resp_flags {
237 /* Support 128B CQE compression */
238 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
Guy Levi7a0c8f42017-10-19 08:25:53 +0300239 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
Danit Goldberg7e11b912018-11-30 13:22:06 +0200240 MLX5_IB_QUERY_DEV_RESP_PACKET_BASED_CREDIT_MODE = 1 << 2,
Guy Levide57f2a2017-10-19 08:25:52 +0300241};
242
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300243enum mlx5_ib_tunnel_offloads {
244 MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
245 MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
Ariel Levkoviche818e252018-05-13 14:33:35 +0300246 MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2,
247 MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE = 1 << 3,
248 MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP = 1 << 4,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300249};
250
Bodong Wang402ca532016-06-17 15:02:20 +0300251struct mlx5_ib_query_device_resp {
252 __u32 comp_mask;
253 __u32 response_length;
254 struct mlx5_ib_tso_caps tso_caps;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300255 struct mlx5_ib_rss_caps rss_caps;
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200256 struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
Bodong Wangd9491672016-12-01 13:43:13 +0200257 struct mlx5_packet_pacing_caps packet_pacing_caps;
Bodong Wang191ded42016-10-31 12:15:21 +0200258 __u32 mlx5_ib_support_multi_pkt_send_wqes;
Guy Levide57f2a2017-10-19 08:25:52 +0300259 __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300260 struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300261 struct mlx5_ib_striding_rq_caps striding_rq_caps;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300262 __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
263 __u32 reserved;
Bodong Wang402ca532016-06-17 15:02:20 +0300264};
265
Guy Levi7a0c8f42017-10-19 08:25:53 +0300266enum mlx5_ib_create_cq_flags {
267 MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
Eli Cohene126ba92013-07-07 17:25:49 +0300268};
269
270struct mlx5_ib_create_cq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600271 __aligned_u64 buf_addr;
272 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300273 __u32 cqe_size;
Bodong Wang1cbe6fc2016-10-31 12:16:45 +0200274 __u8 cqe_comp_en;
275 __u8 cqe_comp_res_format;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300276 __u16 flags;
Eli Cohene126ba92013-07-07 17:25:49 +0300277};
278
279struct mlx5_ib_create_cq_resp {
280 __u32 cqn;
281 __u32 reserved;
282};
283
284struct mlx5_ib_resize_cq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600285 __aligned_u64 buf_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300286 __u16 cqe_size;
287 __u16 reserved0;
288 __u32 reserved1;
289};
290
291struct mlx5_ib_create_srq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600292 __aligned_u64 buf_addr;
293 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300294 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200295 __u32 reserved0; /* explicit padding (optional on i386) */
296 __u32 uidx;
297 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300298};
299
300struct mlx5_ib_create_srq_resp {
301 __u32 srqn;
302 __u32 reserved;
303};
304
305struct mlx5_ib_create_qp {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600306 __aligned_u64 buf_addr;
307 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300308 __u32 sq_wqe_count;
309 __u32 rq_wqe_count;
310 __u32 rq_wqe_shift;
311 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200312 __u32 uidx;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200313 __u32 bfreg_index;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200314 union {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600315 __aligned_u64 sq_buf_addr;
316 __aligned_u64 access_key;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200317 };
Eli Cohene126ba92013-07-07 17:25:49 +0300318};
319
Yishai Hadas28d61372016-05-23 15:20:56 +0300320/* RX Hash function flags */
321enum mlx5_rx_hash_function_flags {
322 MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
323};
324
325/*
326 * RX Hash flags, these flags allows to set which incoming packet's field should
327 * participates in RX Hash. Each flag represent certain packet's field,
328 * when the flag is set the field that is represented by the flag will
329 * participate in RX Hash calculation.
330 * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
331 * and *TCP and *UDP flags can't be enabled together on the same QP.
332*/
333enum mlx5_rx_hash_fields {
334 MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
335 MLX5_RX_HASH_DST_IPV4 = 1 << 1,
336 MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
337 MLX5_RX_HASH_DST_IPV6 = 1 << 3,
338 MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
339 MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
340 MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300341 MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
Matan Barak2d93fc82018-03-28 09:27:55 +0300342 MLX5_RX_HASH_IPSEC_SPI = 1 << 8,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300343 /* Save bits for future fields */
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200344 MLX5_RX_HASH_INNER = (1UL << 31),
Yishai Hadas28d61372016-05-23 15:20:56 +0300345};
346
347struct mlx5_ib_create_qp_rss {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600348 __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
Yishai Hadas28d61372016-05-23 15:20:56 +0300349 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
350 __u8 rx_key_len; /* valid only for Toeplitz */
351 __u8 reserved[6];
352 __u8 rx_hash_key[128]; /* valid only for Toeplitz */
353 __u32 comp_mask;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300354 __u32 flags;
Yishai Hadas28d61372016-05-23 15:20:56 +0300355};
356
Yishai Hadas7f720522018-09-20 21:45:18 +0300357enum mlx5_ib_create_qp_resp_mask {
358 MLX5_IB_CREATE_QP_RESP_MASK_TIRN = 1UL << 0,
359 MLX5_IB_CREATE_QP_RESP_MASK_TISN = 1UL << 1,
360 MLX5_IB_CREATE_QP_RESP_MASK_RQN = 1UL << 2,
361 MLX5_IB_CREATE_QP_RESP_MASK_SQN = 1UL << 3,
Ariel Levkovich1f1d6ab2019-03-31 19:44:50 +0300362 MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR = 1UL << 4,
Yishai Hadas7f720522018-09-20 21:45:18 +0300363};
364
Eli Cohene126ba92013-07-07 17:25:49 +0300365struct mlx5_ib_create_qp_resp {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200366 __u32 bfreg_index;
Jason Gunthorpe41d902c2018-04-03 10:00:53 +0300367 __u32 reserved;
Yishai Hadas7f720522018-09-20 21:45:18 +0300368 __u32 comp_mask;
369 __u32 tirn;
370 __u32 tisn;
371 __u32 rqn;
372 __u32 sqn;
373 __u32 reserved1;
Ariel Levkovich1f1d6ab2019-03-31 19:44:50 +0300374 __u64 tir_icm_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300375};
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200376
Matan Barakd2370e02016-02-29 18:05:30 +0200377struct mlx5_ib_alloc_mw {
378 __u32 comp_mask;
379 __u8 num_klms;
380 __u8 reserved1;
381 __u16 reserved2;
382};
383
Noa Osherovichccc87082017-10-17 18:01:13 +0300384enum mlx5_ib_create_wq_mask {
385 MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
386};
387
Yishai Hadas79b20a62016-05-23 15:20:50 +0300388struct mlx5_ib_create_wq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600389 __aligned_u64 buf_addr;
390 __aligned_u64 db_addr;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300391 __u32 rq_wqe_count;
392 __u32 rq_wqe_shift;
393 __u32 user_index;
394 __u32 flags;
395 __u32 comp_mask;
Noa Osherovichccc87082017-10-17 18:01:13 +0300396 __u32 single_stride_log_num_of_bytes;
397 __u32 single_wqe_log_num_of_strides;
398 __u32 two_byte_shift_en;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300399};
400
Moni Shoua5097e712016-11-23 08:23:25 +0200401struct mlx5_ib_create_ah_resp {
402 __u32 response_length;
403 __u8 dmac[ETH_ALEN];
404 __u8 reserved[6];
405};
406
Bodong Wang61147f32018-03-19 15:10:30 +0200407struct mlx5_ib_burst_info {
408 __u32 max_burst_sz;
409 __u16 typical_pkt_sz;
410 __u16 reserved;
411};
412
413struct mlx5_ib_modify_qp {
414 __u32 comp_mask;
415 struct mlx5_ib_burst_info burst_info;
416 __u32 reserved;
417};
418
Moni Shoua776a3902018-01-02 16:19:33 +0200419struct mlx5_ib_modify_qp_resp {
420 __u32 response_length;
421 __u32 dctn;
422};
423
Yishai Hadas79b20a62016-05-23 15:20:50 +0300424struct mlx5_ib_create_wq_resp {
425 __u32 response_length;
426 __u32 reserved;
427};
428
Yishai Hadasc5f90922016-05-23 15:20:53 +0300429struct mlx5_ib_create_rwq_ind_tbl_resp {
430 __u32 response_length;
431 __u32 reserved;
432};
433
Yishai Hadas79b20a62016-05-23 15:20:50 +0300434struct mlx5_ib_modify_wq {
435 __u32 comp_mask;
436 __u32 reserved;
437};
Feras Daoud24d33d22018-01-16 20:08:40 +0200438
439struct mlx5_ib_clock_info {
440 __u32 sign;
441 __u32 resv;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600442 __aligned_u64 nsec;
443 __aligned_u64 cycles;
444 __aligned_u64 frac;
Feras Daoud24d33d22018-01-16 20:08:40 +0200445 __u32 mult;
446 __u32 shift;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600447 __aligned_u64 mask;
448 __aligned_u64 overflow_period;
Feras Daoud24d33d22018-01-16 20:08:40 +0200449};
450
Feras Daoud5c99eae2018-01-16 20:08:41 +0200451enum mlx5_ib_mmap_cmd {
452 MLX5_IB_MMAP_REGULAR_PAGE = 0,
453 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
454 MLX5_IB_MMAP_WC_PAGE = 2,
455 MLX5_IB_MMAP_NC_PAGE = 3,
456 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
457 MLX5_IB_MMAP_CORE_CLOCK = 5,
458 MLX5_IB_MMAP_ALLOC_WC = 6,
459 MLX5_IB_MMAP_CLOCK_INFO = 7,
Ariel Levkovich24da0012018-04-05 18:53:27 +0300460 MLX5_IB_MMAP_DEVICE_MEM = 8,
Feras Daoud5c99eae2018-01-16 20:08:41 +0200461};
462
Feras Daoud24d33d22018-01-16 20:08:40 +0200463enum {
464 MLX5_IB_CLOCK_INFO_KERNEL_UPDATING = 1,
465};
Feras Daoud5c99eae2018-01-16 20:08:41 +0200466
467/* Bit indexes for the mlx5_alloc_ucontext_resp.clock_info_versions bitmap */
468enum {
469 MLX5_IB_CLOCK_INFO_V1 = 0,
470};
Raed Salem3b3233f2018-05-31 16:43:39 +0300471
472struct mlx5_ib_flow_counters_desc {
473 __u32 description;
474 __u32 index;
475};
476
477struct mlx5_ib_flow_counters_data {
478 RDMA_UAPI_PTR(struct mlx5_ib_flow_counters_desc *, counters_data);
479 __u32 ncounters;
480 __u32 reserved;
481};
482
483struct mlx5_ib_create_flow {
484 __u32 ncounters_data;
485 __u32 reserved;
486 /*
487 * Following are counters data based on ncounters_data, each
488 * entry in the data[] should match a corresponding counter object
489 * that was pointed by a counters spec upon the flow creation
490 */
491 struct mlx5_ib_flow_counters_data data[];
492};
493
Leon Romanovsky3085e292016-09-22 17:31:11 +0300494#endif /* MLX5_ABI_USER_H */