blob: 82e3bc1eb57dfd2d8c18b234a3fda580716a3207 [file] [log] [blame]
Jason Gunthorped50e14a2018-04-20 09:49:10 -06001/* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR Linux-OpenIB) */
Eli Cohene126ba92013-07-07 17:25:49 +03002/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03003 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Leon Romanovsky3085e292016-09-22 17:31:11 +030034#ifndef MLX5_ABI_USER_H
35#define MLX5_ABI_USER_H
Eli Cohene126ba92013-07-07 17:25:49 +030036
37#include <linux/types.h>
Dmitry V. Levin812755d2017-02-24 03:28:13 +030038#include <linux/if_ether.h> /* For ETH_ALEN. */
Raed Salem3b3233f2018-05-31 16:43:39 +030039#include <rdma/ib_user_ioctl_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030040
41enum {
42 MLX5_QP_FLAG_SIGNATURE = 1 << 0,
43 MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +030044 MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
Yishai Hadas1ee47ab2017-12-24 16:31:36 +020045 MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
Moni Shouab4aaa1f2018-01-02 16:19:31 +020046 MLX5_QP_FLAG_TYPE_DCT = 1 << 4,
47 MLX5_QP_FLAG_TYPE_DCI = 1 << 5,
Mark Bloch175edba2018-09-17 13:30:48 +030048 MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC = 1 << 6,
49 MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC = 1 << 7,
Yonatan Cohen6f4bc0e2018-10-09 12:05:15 +030050 MLX5_QP_FLAG_ALLOW_SCATTER_CQE = 1 << 8,
Danit Goldberg569c6652018-11-30 13:22:05 +020051 MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE = 1 << 9,
Yishai Hadasac42a5e2020-03-24 08:01:41 +020052 MLX5_QP_FLAG_UAR_PAGE_INDEX = 1 << 10,
Eli Cohene126ba92013-07-07 17:25:49 +030053};
54
55enum {
56 MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
57};
58
Yishai Hadas79b20a62016-05-23 15:20:50 +030059enum {
60 MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
61};
62
Eli Cohene126ba92013-07-07 17:25:49 +030063/* Increment this value if any changes that break userspace ABI
64 * compatibility are made.
65 */
66#define MLX5_IB_UVERBS_ABI_VERSION 1
67
68/* Make sure that all structs defined in this file remain laid out so
69 * that they pack the same way on 32-bit and 64-bit architectures (to
70 * avoid incompatibility between 32-bit userspace and 64-bit kernels).
71 * In particular do not use pointer types -- pass pointers in __u64
72 * instead.
73 */
74
75struct mlx5_ib_alloc_ucontext_req {
Eli Cohen2f5ff262017-01-03 23:55:21 +020076 __u32 total_num_bfregs;
77 __u32 num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +030078};
79
Eli Cohen30aa60b2017-01-03 23:55:27 +020080enum mlx5_lib_caps {
Dmitry V. Levin812755d2017-02-24 03:28:13 +030081 MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
Yishai Hadas0a2fd012020-03-24 08:01:43 +020082 MLX5_LIB_CAP_DYN_UAR = (__u64)1 << 1,
Eli Cohen30aa60b2017-01-03 23:55:27 +020083};
84
Yishai Hadasa8b92ca2018-06-17 12:59:57 +030085enum mlx5_ib_alloc_uctx_v2_flags {
86 MLX5_IB_ALLOC_UCTX_DEVX = 1 << 0,
87};
Eli Cohen78c0f982014-01-30 13:49:48 +020088struct mlx5_ib_alloc_ucontext_req_v2 {
Eli Cohen2f5ff262017-01-03 23:55:21 +020089 __u32 total_num_bfregs;
90 __u32 num_low_latency_bfregs;
Eli Cohen78c0f982014-01-30 13:49:48 +020091 __u32 flags;
Matan Barakb368d7c2015-12-15 20:30:12 +020092 __u32 comp_mask;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +020093 __u8 max_cqe_version;
94 __u8 reserved0;
95 __u16 reserved1;
96 __u32 reserved2;
Jason Gunthorpe26b99062018-03-20 14:19:51 -060097 __aligned_u64 lib_caps;
Matan Barakb368d7c2015-12-15 20:30:12 +020098};
99
100enum mlx5_ib_alloc_ucontext_resp_mask {
101 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
Yonatan Cohen25bb36e2018-06-19 08:47:24 +0300102 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY = 1UL << 1,
Leon Romanovsky5f62a522020-05-26 14:54:39 +0300103 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_ECE = 1UL << 2,
Aharon Landau33652952021-06-16 10:57:39 +0300104 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_REAL_TIME_TS = 1UL << 4,
Eli Cohen78c0f982014-01-30 13:49:48 +0200105};
106
Bodong Wang402ca532016-06-17 15:02:20 +0300107enum mlx5_user_cmds_supp_uhw {
108 MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
Moni Shoua6ad279c52016-11-23 08:23:23 +0200109 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
Bodong Wang402ca532016-06-17 15:02:20 +0300110};
111
Or Gerlitz78984892016-11-30 20:33:33 +0200112/* The eth_min_inline response value is set to off-by-one vs the FW
113 * returned value to allow user-space to deal with older kernels.
114 */
115enum mlx5_user_inline_mode {
116 MLX5_USER_INLINE_MODE_NA,
117 MLX5_USER_INLINE_MODE_NONE,
118 MLX5_USER_INLINE_MODE_L2,
119 MLX5_USER_INLINE_MODE_IP,
120 MLX5_USER_INLINE_MODE_TCP_UDP,
121};
122
Matan Barakc03faa52018-03-28 09:27:54 +0300123enum {
124 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM = 1 << 0,
125 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA = 1 << 1,
126 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING = 1 << 2,
127 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD = 1 << 3,
128 MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN = 1 << 4,
129};
130
Eli Cohene126ba92013-07-07 17:25:49 +0300131struct mlx5_ib_alloc_ucontext_resp {
132 __u32 qp_tab_size;
133 __u32 bf_reg_size;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200134 __u32 tot_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300135 __u32 cache_line_size;
136 __u16 max_sq_desc_sz;
137 __u16 max_rq_desc_sz;
138 __u32 max_send_wqebb;
139 __u32 max_recv_wr;
140 __u32 max_srq_recv_wr;
141 __u16 num_ports;
Matan Barakc03faa52018-03-28 09:27:54 +0300142 __u16 flow_action_flags;
Matan Barakb368d7c2015-12-15 20:30:12 +0200143 __u32 comp_mask;
144 __u32 response_length;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200145 __u8 cqe_version;
Bodong Wang402ca532016-06-17 15:02:20 +0300146 __u8 cmds_supp_uhw;
Or Gerlitz78984892016-11-30 20:33:33 +0200147 __u8 eth_min_inline;
Feras Daoud5c99eae2018-01-16 20:08:41 +0200148 __u8 clock_info_versions;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600149 __aligned_u64 hca_core_clock_offset;
Eli Cohen30aa60b2017-01-03 23:55:27 +0200150 __u32 log_uar_size;
151 __u32 num_uars_per_page;
Yishai Hadas31a78a52017-12-24 16:31:34 +0200152 __u32 num_dyn_bfregs;
Yonatan Cohen25bb36e2018-06-19 08:47:24 +0300153 __u32 dump_fill_mkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300154};
155
156struct mlx5_ib_alloc_pd_resp {
157 __u32 pdn;
158};
159
Bodong Wang402ca532016-06-17 15:02:20 +0300160struct mlx5_ib_tso_caps {
161 __u32 max_tso; /* Maximum tso payload size in bytes */
162
163 /* Corresponding bit will be set if qp type from
164 * 'enum ib_qp_type' is supported, e.g.
165 * supported_qpts |= 1 << IB_QPT_UD
166 */
167 __u32 supported_qpts;
168};
169
Yishai Hadas31f69a82016-08-28 11:28:45 +0300170struct mlx5_ib_rss_caps {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600171 __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
Yishai Hadas31f69a82016-08-28 11:28:45 +0300172 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
173 __u8 reserved[7];
174};
175
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200176enum mlx5_ib_cqe_comp_res_format {
177 MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
178 MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
Yonatan Cohen6f1006a2018-05-27 13:42:34 +0300179 MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX = 1 << 2,
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200180};
181
182struct mlx5_ib_cqe_comp_caps {
183 __u32 max_num;
184 __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
185};
186
Bodong Wang61147f32018-03-19 15:10:30 +0200187enum mlx5_ib_packet_pacing_cap_flags {
188 MLX5_IB_PP_SUPPORT_BURST = 1 << 0,
189};
190
Bodong Wangd9491672016-12-01 13:43:13 +0200191struct mlx5_packet_pacing_caps {
192 __u32 qp_rate_limit_min;
193 __u32 qp_rate_limit_max; /* In kpbs */
194
195 /* Corresponding bit will be set if qp type from
196 * 'enum ib_qp_type' is supported, e.g.
197 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
198 */
199 __u32 supported_qpts;
Bodong Wang61147f32018-03-19 15:10:30 +0200200 __u8 cap_flags; /* enum mlx5_ib_packet_pacing_cap_flags */
201 __u8 reserved[3];
Bodong Wangd9491672016-12-01 13:43:13 +0200202};
203
Bodong Wang795b6092017-08-17 15:52:34 +0300204enum mlx5_ib_mpw_caps {
205 MPW_RESERVED = 1 << 0,
206 MLX5_IB_ALLOW_MPW = 1 << 1,
Bodong Wang050da902017-08-17 15:52:35 +0300207 MLX5_IB_SUPPORT_EMPW = 1 << 2,
Bodong Wang795b6092017-08-17 15:52:34 +0300208};
209
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300210enum mlx5_ib_sw_parsing_offloads {
211 MLX5_IB_SW_PARSING = 1 << 0,
212 MLX5_IB_SW_PARSING_CSUM = 1 << 1,
213 MLX5_IB_SW_PARSING_LSO = 1 << 2,
214};
215
216struct mlx5_ib_sw_parsing_caps {
217 __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
218
219 /* Corresponding bit will be set if qp type from
220 * 'enum ib_qp_type' is supported, e.g.
221 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
222 */
223 __u32 supported_qpts;
224};
225
Noa Osherovichb4f34592017-10-17 18:01:12 +0300226struct mlx5_ib_striding_rq_caps {
227 __u32 min_single_stride_log_num_of_bytes;
228 __u32 max_single_stride_log_num_of_bytes;
229 __u32 min_single_wqe_log_num_of_strides;
230 __u32 max_single_wqe_log_num_of_strides;
231
232 /* Corresponding bit will be set if qp type from
233 * 'enum ib_qp_type' is supported, e.g.
234 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
235 */
236 __u32 supported_qpts;
Noa Osherovichf17966f2017-11-02 15:22:28 +0200237 __u32 reserved;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300238};
239
Guy Levide57f2a2017-10-19 08:25:52 +0300240enum mlx5_ib_query_dev_resp_flags {
241 /* Support 128B CQE compression */
242 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
Guy Levi7a0c8f42017-10-19 08:25:53 +0300243 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
Danit Goldberg7e11b912018-11-30 13:22:06 +0200244 MLX5_IB_QUERY_DEV_RESP_PACKET_BASED_CREDIT_MODE = 1 << 2,
Guy Levi7249c8e2019-04-10 10:59:45 +0300245 MLX5_IB_QUERY_DEV_RESP_FLAGS_SCAT2CQE_DCT = 1 << 3,
Guy Levide57f2a2017-10-19 08:25:52 +0300246};
247
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300248enum mlx5_ib_tunnel_offloads {
249 MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
250 MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
Ariel Levkoviche818e252018-05-13 14:33:35 +0300251 MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2,
252 MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE = 1 << 3,
253 MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP = 1 << 4,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300254};
255
Bodong Wang402ca532016-06-17 15:02:20 +0300256struct mlx5_ib_query_device_resp {
257 __u32 comp_mask;
258 __u32 response_length;
259 struct mlx5_ib_tso_caps tso_caps;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300260 struct mlx5_ib_rss_caps rss_caps;
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200261 struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
Bodong Wangd9491672016-12-01 13:43:13 +0200262 struct mlx5_packet_pacing_caps packet_pacing_caps;
Bodong Wang191ded42016-10-31 12:15:21 +0200263 __u32 mlx5_ib_support_multi_pkt_send_wqes;
Guy Levide57f2a2017-10-19 08:25:52 +0300264 __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300265 struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300266 struct mlx5_ib_striding_rq_caps striding_rq_caps;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300267 __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
268 __u32 reserved;
Bodong Wang402ca532016-06-17 15:02:20 +0300269};
270
Guy Levi7a0c8f42017-10-19 08:25:53 +0300271enum mlx5_ib_create_cq_flags {
272 MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
Yishai Hadas64d99f62020-03-24 08:01:40 +0200273 MLX5_IB_CREATE_CQ_FLAGS_UAR_PAGE_INDEX = 1 << 1,
Aharon Landau33652952021-06-16 10:57:39 +0300274 MLX5_IB_CREATE_CQ_FLAGS_REAL_TIME_TS = 1 << 2,
Eli Cohene126ba92013-07-07 17:25:49 +0300275};
276
277struct mlx5_ib_create_cq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600278 __aligned_u64 buf_addr;
279 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300280 __u32 cqe_size;
Bodong Wang1cbe6fc2016-10-31 12:16:45 +0200281 __u8 cqe_comp_en;
282 __u8 cqe_comp_res_format;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300283 __u16 flags;
Yishai Hadas64d99f62020-03-24 08:01:40 +0200284 __u16 uar_page_index;
285 __u16 reserved0;
286 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300287};
288
289struct mlx5_ib_create_cq_resp {
290 __u32 cqn;
291 __u32 reserved;
292};
293
294struct mlx5_ib_resize_cq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600295 __aligned_u64 buf_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300296 __u16 cqe_size;
297 __u16 reserved0;
298 __u32 reserved1;
299};
300
301struct mlx5_ib_create_srq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600302 __aligned_u64 buf_addr;
303 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300304 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200305 __u32 reserved0; /* explicit padding (optional on i386) */
306 __u32 uidx;
307 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300308};
309
310struct mlx5_ib_create_srq_resp {
311 __u32 srqn;
312 __u32 reserved;
313};
314
315struct mlx5_ib_create_qp {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600316 __aligned_u64 buf_addr;
317 __aligned_u64 db_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300318 __u32 sq_wqe_count;
319 __u32 rq_wqe_count;
320 __u32 rq_wqe_shift;
321 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200322 __u32 uidx;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200323 __u32 bfreg_index;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200324 union {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600325 __aligned_u64 sq_buf_addr;
326 __aligned_u64 access_key;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200327 };
Leon Romanovskye3830852020-05-26 14:54:35 +0300328 __u32 ece_options;
329 __u32 reserved;
Eli Cohene126ba92013-07-07 17:25:49 +0300330};
331
Yishai Hadas28d61372016-05-23 15:20:56 +0300332/* RX Hash function flags */
333enum mlx5_rx_hash_function_flags {
334 MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
335};
336
337/*
338 * RX Hash flags, these flags allows to set which incoming packet's field should
339 * participates in RX Hash. Each flag represent certain packet's field,
340 * when the flag is set the field that is represented by the flag will
341 * participate in RX Hash calculation.
342 * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
343 * and *TCP and *UDP flags can't be enabled together on the same QP.
344*/
345enum mlx5_rx_hash_fields {
346 MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
347 MLX5_RX_HASH_DST_IPV4 = 1 << 1,
348 MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
349 MLX5_RX_HASH_DST_IPV6 = 1 << 3,
350 MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
351 MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
352 MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300353 MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
Matan Barak2d93fc82018-03-28 09:27:55 +0300354 MLX5_RX_HASH_IPSEC_SPI = 1 << 8,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300355 /* Save bits for future fields */
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200356 MLX5_RX_HASH_INNER = (1UL << 31),
Yishai Hadas28d61372016-05-23 15:20:56 +0300357};
358
359struct mlx5_ib_create_qp_rss {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600360 __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
Yishai Hadas28d61372016-05-23 15:20:56 +0300361 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
362 __u8 rx_key_len; /* valid only for Toeplitz */
363 __u8 reserved[6];
364 __u8 rx_hash_key[128]; /* valid only for Toeplitz */
365 __u32 comp_mask;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300366 __u32 flags;
Yishai Hadas28d61372016-05-23 15:20:56 +0300367};
368
Yishai Hadas7f720522018-09-20 21:45:18 +0300369enum mlx5_ib_create_qp_resp_mask {
370 MLX5_IB_CREATE_QP_RESP_MASK_TIRN = 1UL << 0,
371 MLX5_IB_CREATE_QP_RESP_MASK_TISN = 1UL << 1,
372 MLX5_IB_CREATE_QP_RESP_MASK_RQN = 1UL << 2,
373 MLX5_IB_CREATE_QP_RESP_MASK_SQN = 1UL << 3,
Ariel Levkovich1f1d6ab2019-03-31 19:44:50 +0300374 MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR = 1UL << 4,
Yishai Hadas7f720522018-09-20 21:45:18 +0300375};
376
Eli Cohene126ba92013-07-07 17:25:49 +0300377struct mlx5_ib_create_qp_resp {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200378 __u32 bfreg_index;
Leon Romanovsky3e09a422020-05-26 14:54:34 +0300379 __u32 ece_options;
Yishai Hadas7f720522018-09-20 21:45:18 +0300380 __u32 comp_mask;
381 __u32 tirn;
382 __u32 tisn;
383 __u32 rqn;
384 __u32 sqn;
385 __u32 reserved1;
Ariel Levkovich1f1d6ab2019-03-31 19:44:50 +0300386 __u64 tir_icm_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300387};
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200388
Matan Barakd2370e02016-02-29 18:05:30 +0200389struct mlx5_ib_alloc_mw {
390 __u32 comp_mask;
391 __u8 num_klms;
392 __u8 reserved1;
393 __u16 reserved2;
394};
395
Noa Osherovichccc87082017-10-17 18:01:13 +0300396enum mlx5_ib_create_wq_mask {
397 MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
398};
399
Yishai Hadas79b20a62016-05-23 15:20:50 +0300400struct mlx5_ib_create_wq {
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600401 __aligned_u64 buf_addr;
402 __aligned_u64 db_addr;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300403 __u32 rq_wqe_count;
404 __u32 rq_wqe_shift;
405 __u32 user_index;
406 __u32 flags;
407 __u32 comp_mask;
Noa Osherovichccc87082017-10-17 18:01:13 +0300408 __u32 single_stride_log_num_of_bytes;
409 __u32 single_wqe_log_num_of_strides;
410 __u32 two_byte_shift_en;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300411};
412
Moni Shoua5097e712016-11-23 08:23:25 +0200413struct mlx5_ib_create_ah_resp {
414 __u32 response_length;
415 __u8 dmac[ETH_ALEN];
416 __u8 reserved[6];
417};
418
Bodong Wang61147f32018-03-19 15:10:30 +0200419struct mlx5_ib_burst_info {
420 __u32 max_burst_sz;
421 __u16 typical_pkt_sz;
422 __u16 reserved;
423};
424
425struct mlx5_ib_modify_qp {
426 __u32 comp_mask;
427 struct mlx5_ib_burst_info burst_info;
Leon Romanovsky5f62a522020-05-26 14:54:39 +0300428 __u32 ece_options;
Bodong Wang61147f32018-03-19 15:10:30 +0200429};
430
Moni Shoua776a3902018-01-02 16:19:33 +0200431struct mlx5_ib_modify_qp_resp {
432 __u32 response_length;
433 __u32 dctn;
Leon Romanovsky50aec2c2020-05-26 14:54:40 +0300434 __u32 ece_options;
435 __u32 reserved;
Moni Shoua776a3902018-01-02 16:19:33 +0200436};
437
Yishai Hadas79b20a62016-05-23 15:20:50 +0300438struct mlx5_ib_create_wq_resp {
439 __u32 response_length;
440 __u32 reserved;
441};
442
Yishai Hadasc5f90922016-05-23 15:20:53 +0300443struct mlx5_ib_create_rwq_ind_tbl_resp {
444 __u32 response_length;
445 __u32 reserved;
446};
447
Yishai Hadas79b20a62016-05-23 15:20:50 +0300448struct mlx5_ib_modify_wq {
449 __u32 comp_mask;
450 __u32 reserved;
451};
Feras Daoud24d33d22018-01-16 20:08:40 +0200452
453struct mlx5_ib_clock_info {
454 __u32 sign;
455 __u32 resv;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600456 __aligned_u64 nsec;
457 __aligned_u64 cycles;
458 __aligned_u64 frac;
Feras Daoud24d33d22018-01-16 20:08:40 +0200459 __u32 mult;
460 __u32 shift;
Jason Gunthorpe26b99062018-03-20 14:19:51 -0600461 __aligned_u64 mask;
462 __aligned_u64 overflow_period;
Feras Daoud24d33d22018-01-16 20:08:40 +0200463};
464
Feras Daoud5c99eae2018-01-16 20:08:41 +0200465enum mlx5_ib_mmap_cmd {
466 MLX5_IB_MMAP_REGULAR_PAGE = 0,
467 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
468 MLX5_IB_MMAP_WC_PAGE = 2,
469 MLX5_IB_MMAP_NC_PAGE = 3,
470 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
471 MLX5_IB_MMAP_CORE_CLOCK = 5,
472 MLX5_IB_MMAP_ALLOC_WC = 6,
473 MLX5_IB_MMAP_CLOCK_INFO = 7,
Ariel Levkovich24da0012018-04-05 18:53:27 +0300474 MLX5_IB_MMAP_DEVICE_MEM = 8,
Feras Daoud5c99eae2018-01-16 20:08:41 +0200475};
476
Feras Daoud24d33d22018-01-16 20:08:40 +0200477enum {
478 MLX5_IB_CLOCK_INFO_KERNEL_UPDATING = 1,
479};
Feras Daoud5c99eae2018-01-16 20:08:41 +0200480
481/* Bit indexes for the mlx5_alloc_ucontext_resp.clock_info_versions bitmap */
482enum {
483 MLX5_IB_CLOCK_INFO_V1 = 0,
484};
Raed Salem3b3233f2018-05-31 16:43:39 +0300485
486struct mlx5_ib_flow_counters_desc {
487 __u32 description;
488 __u32 index;
489};
490
491struct mlx5_ib_flow_counters_data {
492 RDMA_UAPI_PTR(struct mlx5_ib_flow_counters_desc *, counters_data);
493 __u32 ncounters;
494 __u32 reserved;
495};
496
497struct mlx5_ib_create_flow {
498 __u32 ncounters_data;
499 __u32 reserved;
500 /*
501 * Following are counters data based on ncounters_data, each
502 * entry in the data[] should match a corresponding counter object
503 * that was pointed by a counters spec upon the flow creation
504 */
505 struct mlx5_ib_flow_counters_data data[];
506};
507
Leon Romanovsky3085e292016-09-22 17:31:11 +0300508#endif /* MLX5_ABI_USER_H */